blob: 55179efccfcfe4edf77aed334a5433f5f88a64c5 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
27#include <linux/list_sort.h>
28#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
86 return 0;
87}
88
Christian König91acbeb2015-12-14 16:42:31 +010089static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
90 struct drm_amdgpu_cs_chunk_fence *fence_data)
91{
92 struct drm_gem_object *gobj;
93 uint32_t handle;
94
95 handle = fence_data->handle;
96 gobj = drm_gem_object_lookup(p->adev->ddev, p->filp,
97 fence_data->handle);
98 if (gobj == NULL)
99 return -EINVAL;
100
101 p->uf.bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
102 p->uf.offset = fence_data->offset;
103
Christian Königcc325d12016-02-08 11:08:35 +0100104 if (amdgpu_ttm_tt_get_usermm(p->uf.bo->tbo.ttm)) {
Christian König91acbeb2015-12-14 16:42:31 +0100105 drm_gem_object_unreference_unlocked(gobj);
106 return -EINVAL;
107 }
108
109 p->uf_entry.robj = amdgpu_bo_ref(p->uf.bo);
Christian König91acbeb2015-12-14 16:42:31 +0100110 p->uf_entry.priority = 0;
111 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
112 p->uf_entry.tv.shared = true;
113
114 drm_gem_object_unreference_unlocked(gobj);
115 return 0;
116}
117
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
119{
120 union drm_amdgpu_cs *cs = data;
121 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300122 uint64_t *chunk_array;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Dan Carpenter54313502015-09-25 14:36:55 +0300124 unsigned size;
125 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300126 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 if (cs->in.num_chunks == 0)
129 return 0;
130
131 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
132 if (!chunk_array)
133 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Christian König3cb485f2015-05-11 15:34:59 +0200135 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
136 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -EINVAL;
138 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200139 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300140
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400141 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200142 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 if (copy_from_user(chunk_array, chunk_array_user,
144 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300145 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100146 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 }
148
149 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800150 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400151 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300152 if (!p->chunks) {
153 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100154 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155 }
156
157 for (i = 0; i < p->nchunks; i++) {
158 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
159 struct drm_amdgpu_cs_chunk user_chunk;
160 uint32_t __user *cdata;
161
Arnd Bergmann028423b2015-10-07 09:41:27 +0200162 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163 if (copy_from_user(&user_chunk, chunk_ptr,
164 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300165 ret = -EFAULT;
166 i--;
167 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169 p->chunks[i].chunk_id = user_chunk.chunk_id;
170 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171
172 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200173 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174
175 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
176 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300177 ret = -ENOMEM;
178 i--;
179 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 }
181 size *= sizeof(uint32_t);
182 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300183 ret = -EFAULT;
184 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
Christian König9a5e8fb2015-06-23 17:07:03 +0200187 switch (p->chunks[i].chunk_id) {
188 case AMDGPU_CHUNK_ID_IB:
189 p->num_ibs++;
190 break;
191
192 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100194 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300195 ret = -EINVAL;
196 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400197 }
Christian König91acbeb2015-12-14 16:42:31 +0100198
199 ret = amdgpu_cs_user_fence_chunk(p, (void *)p->chunks[i].kdata);
200 if (ret)
201 goto free_partial_kdata;
202
Christian König9a5e8fb2015-06-23 17:07:03 +0200203 break;
204
Christian König2b48d322015-06-19 17:31:29 +0200205 case AMDGPU_CHUNK_ID_DEPENDENCIES:
206 break;
207
Christian König9a5e8fb2015-06-23 17:07:03 +0200208 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300209 ret = -EINVAL;
210 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211 }
212 }
213
Christian König4acabfe2016-01-31 11:32:04 +0100214 if (p->num_ibs == 0) {
215 ret = -EINVAL;
216 goto free_all_kdata;
217 }
monk.liue60b3442015-07-17 18:39:25 +0800218
Christian Königb203dd92015-08-18 18:23:16 +0200219 p->ibs = kcalloc(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300220 if (!p->ibs) {
221 ret = -ENOMEM;
222 goto free_all_kdata;
223 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400224
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300226 return 0;
227
228free_all_kdata:
229 i = p->nchunks - 1;
230free_partial_kdata:
231 for (; i >= 0; i--)
232 drm_free_large(p->chunks[i].kdata);
233 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100234put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300235 amdgpu_ctx_put(p->ctx);
236free_chunk:
237 kfree(chunk_array);
238
239 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240}
241
242/* Returns how many bytes TTM can move per IB.
243 */
244static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
245{
246 u64 real_vram_size = adev->mc.real_vram_size;
247 u64 vram_usage = atomic64_read(&adev->vram_usage);
248
249 /* This function is based on the current VRAM usage.
250 *
251 * - If all of VRAM is free, allow relocating the number of bytes that
252 * is equal to 1/4 of the size of VRAM for this IB.
253
254 * - If more than one half of VRAM is occupied, only allow relocating
255 * 1 MB of data for this IB.
256 *
257 * - From 0 to one half of used VRAM, the threshold decreases
258 * linearly.
259 * __________________
260 * 1/4 of -|\ |
261 * VRAM | \ |
262 * | \ |
263 * | \ |
264 * | \ |
265 * | \ |
266 * | \ |
267 * | \________|1 MB
268 * |----------------|
269 * VRAM 0 % 100 %
270 * used used
271 *
272 * Note: It's a threshold, not a limit. The threshold must be crossed
273 * for buffer relocations to stop, so any buffer of an arbitrary size
274 * can be moved as long as the threshold isn't crossed before
275 * the relocation takes place. We don't want to disable buffer
276 * relocations completely.
277 *
278 * The idea is that buffers should be placed in VRAM at creation time
279 * and TTM should only do a minimum number of relocations during
280 * command submission. In practice, you need to submit at least
281 * a dozen IBs to move all buffers to VRAM if they are in GTT.
282 *
283 * Also, things can get pretty crazy under memory pressure and actual
284 * VRAM usage can change a lot, so playing safe even at 50% does
285 * consistently increase performance.
286 */
287
288 u64 half_vram = real_vram_size >> 1;
289 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
290 u64 bytes_moved_threshold = half_free_vram >> 1;
291 return max(bytes_moved_threshold, 1024*1024ull);
292}
293
Christian Königf69f90a12015-12-21 19:47:42 +0100294int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200295 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 struct amdgpu_bo_list_entry *lobj;
Christian Königf69f90a12015-12-21 19:47:42 +0100298 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400299 int r;
300
Christian Königa5b75052015-09-03 16:40:39 +0200301 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100302 struct amdgpu_bo *bo = lobj->robj;
Christian Königcc325d12016-02-08 11:08:35 +0100303 struct mm_struct *usermm;
Christian König36409d122015-12-21 20:31:35 +0100304 uint32_t domain;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305
Christian Königcc325d12016-02-08 11:08:35 +0100306 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
307 if (usermm && usermm != current->mm)
308 return -EPERM;
309
Christian König36409d122015-12-21 20:31:35 +0100310 if (bo->pin_count)
311 continue;
312
313 /* Avoid moving this one if we have moved too many buffers
314 * for this IB already.
315 *
316 * Note that this allows moving at least one buffer of
317 * any size, because it doesn't take the current "bo"
318 * into account. We don't want to disallow buffer moves
319 * completely.
320 */
321 if (p->bytes_moved <= p->bytes_moved_threshold)
Christian König1ea863f2015-12-18 22:13:12 +0100322 domain = bo->prefered_domains;
Christian König36409d122015-12-21 20:31:35 +0100323 else
Christian König1ea863f2015-12-18 22:13:12 +0100324 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100325
326 retry:
327 amdgpu_ttm_placement_from_domain(bo, domain);
328 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
329 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
330 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
331 initial_bytes_moved;
332
333 if (unlikely(r)) {
Christian König1ea863f2015-12-18 22:13:12 +0100334 if (r != -ERESTARTSYS && domain != bo->allowed_domains) {
335 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100336 goto retry;
337 }
338 return r;
339 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340 }
341 return 0;
342}
343
Christian König2a7d9bd2015-12-18 20:33:52 +0100344static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
345 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400346{
347 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian Königa5b75052015-09-03 16:40:39 +0200348 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800349 bool need_mmap_lock = false;
Christian König636ce252015-12-18 21:26:47 +0100350 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400351
Christian König2a7d9bd2015-12-18 20:33:52 +0100352 INIT_LIST_HEAD(&p->validated);
353
354 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800355 if (p->bo_list) {
356 need_mmap_lock = p->bo_list->has_userptr;
Christian König636ce252015-12-18 21:26:47 +0100357 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800358 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359
Christian König3c0eea62015-12-11 14:39:05 +0100360 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100361 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362
Christian König91acbeb2015-12-14 16:42:31 +0100363 if (p->uf.bo)
364 list_add(&p->uf_entry.tv.head, &p->validated);
365
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400366 if (need_mmap_lock)
367 down_read(&current->mm->mmap_sem);
368
Christian Königa5b75052015-09-03 16:40:39 +0200369 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
370 if (unlikely(r != 0))
371 goto error_reserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400372
Christian Königee1782c2015-12-11 21:01:23 +0100373 amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100374
Christian Königf69f90a12015-12-21 19:47:42 +0100375 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
376 p->bytes_moved = 0;
377
378 r = amdgpu_cs_list_validate(p, &duplicates);
Christian Königa5b75052015-09-03 16:40:39 +0200379 if (r)
380 goto error_validate;
381
Christian Königf69f90a12015-12-21 19:47:42 +0100382 r = amdgpu_cs_list_validate(p, &p->validated);
Christian Königa8480302016-01-05 16:03:39 +0100383 if (r)
384 goto error_validate;
385
386 if (p->bo_list) {
387 struct amdgpu_vm *vm = &fpriv->vm;
388 unsigned i;
389
390 for (i = 0; i < p->bo_list->num_entries; i++) {
391 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
392
393 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
394 }
395 }
Christian Königa5b75052015-09-03 16:40:39 +0200396
397error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100398 if (r) {
399 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200400 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100401 }
Christian Königa5b75052015-09-03 16:40:39 +0200402
403error_reserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 if (need_mmap_lock)
405 up_read(&current->mm->mmap_sem);
406
407 return r;
408}
409
410static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
411{
412 struct amdgpu_bo_list_entry *e;
413 int r;
414
415 list_for_each_entry(e, &p->validated, tv.head) {
416 struct reservation_object *resv = e->robj->tbo.resv;
417 r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
418
419 if (r)
420 return r;
421 }
422 return 0;
423}
424
425static int cmp_size_smaller_first(void *priv, struct list_head *a,
426 struct list_head *b)
427{
428 struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
429 struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
430
431 /* Sort A before B if A is smaller. */
432 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
433}
434
Christian König984810f2015-11-14 21:05:35 +0100435/**
436 * cs_parser_fini() - clean parser states
437 * @parser: parser structure holding parsing context.
438 * @error: error number
439 *
440 * If error is set than unvalidate buffer, otherwise just free memory
441 * used by parsing context.
442 **/
443static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800444{
Christian Königeceb8a12016-01-11 15:35:21 +0100445 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100446 unsigned i;
447
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500449 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
450
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400451 /* Sort the buffer list from the smallest to largest buffer,
452 * which affects the order of buffers in the LRU list.
453 * This assures that the smallest buffers are added first
454 * to the LRU list, so they are likely to be later evicted
455 * first, instead of large buffers whose eviction is more
456 * expensive.
457 *
458 * This slightly lowers the number of bytes moved by TTM
459 * per frame under memory pressure.
460 */
461 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
462
463 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100464 &parser->validated,
465 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 } else if (backoff) {
467 ttm_eu_backoff_reservation(&parser->ticket,
468 &parser->validated);
469 }
Christian König984810f2015-11-14 21:05:35 +0100470 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100471
Christian König3cb485f2015-05-11 15:34:59 +0200472 if (parser->ctx)
473 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800474 if (parser->bo_list)
475 amdgpu_bo_list_put(parser->bo_list);
476
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477 for (i = 0; i < parser->nchunks; i++)
478 drm_free_large(parser->chunks[i].kdata);
479 kfree(parser->chunks);
Christian Könige4a58a22015-11-05 17:00:25 +0100480 if (parser->ibs)
481 for (i = 0; i < parser->num_ibs; i++)
482 amdgpu_ib_free(parser->adev, &parser->ibs[i]);
483 kfree(parser->ibs);
Christian König91acbeb2015-12-14 16:42:31 +0100484 amdgpu_bo_unref(&parser->uf.bo);
485 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486}
487
488static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
489 struct amdgpu_vm *vm)
490{
491 struct amdgpu_device *adev = p->adev;
492 struct amdgpu_bo_va *bo_va;
493 struct amdgpu_bo *bo;
494 int i, r;
495
496 r = amdgpu_vm_update_page_directory(adev, vm);
497 if (r)
498 return r;
499
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200500 r = amdgpu_sync_fence(adev, &p->ibs[0].sync, vm->page_directory_fence);
501 if (r)
502 return r;
503
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400504 r = amdgpu_vm_clear_freed(adev, vm);
505 if (r)
506 return r;
507
508 if (p->bo_list) {
509 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200510 struct fence *f;
511
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512 /* ignore duplicates */
513 bo = p->bo_list->array[i].robj;
514 if (!bo)
515 continue;
516
517 bo_va = p->bo_list->array[i].bo_va;
518 if (bo_va == NULL)
519 continue;
520
521 r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
522 if (r)
523 return r;
524
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800525 f = bo_va->last_pt_update;
Christian König91e1a522015-07-06 22:06:40 +0200526 r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
527 if (r)
528 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400529 }
Christian Königb495bd32015-09-10 14:00:35 +0200530
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531 }
532
Christian Königb495bd32015-09-10 14:00:35 +0200533 r = amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
534
535 if (amdgpu_vm_debug && p->bo_list) {
536 /* Invalidate all BOs to test for userspace bugs */
537 for (i = 0; i < p->bo_list->num_entries; i++) {
538 /* ignore duplicates */
539 bo = p->bo_list->array[i].robj;
540 if (!bo)
541 continue;
542
543 amdgpu_vm_bo_invalidate(adev, bo);
544 }
545 }
546
547 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548}
549
550static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
551 struct amdgpu_cs_parser *parser)
552{
553 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
554 struct amdgpu_vm *vm = &fpriv->vm;
555 struct amdgpu_ring *ring;
556 int i, r;
557
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558 /* Only for UVD/VCE VM emulation */
559 for (i = 0; i < parser->num_ibs; i++) {
560 ring = parser->ibs[i].ring;
561 if (ring->funcs->parse_cs) {
562 r = amdgpu_ring_parse_cs(ring, parser, i);
563 if (r)
564 return r;
565 }
566 }
567
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400568 r = amdgpu_bo_vm_update_pte(parser, vm);
Christian König984810f2015-11-14 21:05:35 +0100569 if (!r)
570 amdgpu_cs_sync_rings(parser);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 return r;
573}
574
575static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
576{
577 if (r == -EDEADLK) {
578 r = amdgpu_gpu_reset(adev);
579 if (!r)
580 r = -EAGAIN;
581 }
582 return r;
583}
584
585static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
586 struct amdgpu_cs_parser *parser)
587{
588 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
589 struct amdgpu_vm *vm = &fpriv->vm;
590 int i, j;
591 int r;
592
593 for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
594 struct amdgpu_cs_chunk *chunk;
595 struct amdgpu_ib *ib;
596 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400598
599 chunk = &parser->chunks[i];
600 ib = &parser->ibs[j];
601 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
602
603 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
604 continue;
605
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400606 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
607 chunk_ib->ip_instance, chunk_ib->ring,
608 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200609 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400611
612 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200613 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200614 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200615 uint64_t offset;
616 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200617
Christian König4802ce12015-06-10 17:20:11 +0200618 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
619 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200620 if (!aobj) {
621 DRM_ERROR("IB va_start is invalid\n");
622 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400623 }
624
Christian König4802ce12015-06-10 17:20:11 +0200625 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
626 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
627 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
628 return -EINVAL;
629 }
630
Marek Olšák3ccec532015-06-02 17:44:49 +0200631 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200632 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400633 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 return r;
635 }
636
Christian König4802ce12015-06-10 17:20:11 +0200637 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
638 kptr += chunk_ib->va_start - offset;
639
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400640 r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
641 if (r) {
642 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643 return r;
644 }
645
646 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
647 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 } else {
649 r = amdgpu_ib_get(ring, vm, 0, ib);
650 if (r) {
651 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 return r;
653 }
654
655 ib->gpu_addr = chunk_ib->va_start;
656 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400657
Marek Olšák3ccec532015-06-02 17:44:49 +0200658 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800659 ib->flags = chunk_ib->flags;
Christian König3cb485f2015-05-11 15:34:59 +0200660 ib->ctx = parser->ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661 j++;
662 }
663
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400664 /* add GDS resources to first IB */
665 if (parser->bo_list) {
666 struct amdgpu_bo *gds = parser->bo_list->gds_obj;
667 struct amdgpu_bo *gws = parser->bo_list->gws_obj;
668 struct amdgpu_bo *oa = parser->bo_list->oa_obj;
669 struct amdgpu_ib *ib = &parser->ibs[0];
670
671 if (gds) {
672 ib->gds_base = amdgpu_bo_gpu_offset(gds);
673 ib->gds_size = amdgpu_bo_size(gds);
674 }
675 if (gws) {
676 ib->gws_base = amdgpu_bo_gpu_offset(gws);
677 ib->gws_size = amdgpu_bo_size(gws);
678 }
679 if (oa) {
680 ib->oa_base = amdgpu_bo_gpu_offset(oa);
681 ib->oa_size = amdgpu_bo_size(oa);
682 }
683 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684 /* wrap the last IB with user fence */
685 if (parser->uf.bo) {
686 struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
687
688 /* UVD & VCE fw doesn't support user fences */
689 if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
690 ib->ring->type == AMDGPU_RING_TYPE_VCE)
691 return -EINVAL;
692
693 ib->user = &parser->uf;
694 }
695
696 return 0;
697}
698
Christian König2b48d322015-06-19 17:31:29 +0200699static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
700 struct amdgpu_cs_parser *p)
701{
Christian König76a1ea62015-07-06 19:42:10 +0200702 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200703 struct amdgpu_ib *ib;
704 int i, j, r;
705
Christian König2b48d322015-06-19 17:31:29 +0200706 /* Add dependencies to first IB */
707 ib = &p->ibs[0];
708 for (i = 0; i < p->nchunks; ++i) {
709 struct drm_amdgpu_cs_chunk_dep *deps;
710 struct amdgpu_cs_chunk *chunk;
711 unsigned num_deps;
712
713 chunk = &p->chunks[i];
714
715 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
716 continue;
717
718 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
719 num_deps = chunk->length_dw * 4 /
720 sizeof(struct drm_amdgpu_cs_chunk_dep);
721
722 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200723 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200724 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200725 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200726
727 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
728 deps[j].ip_instance,
729 deps[j].ring, &ring);
730 if (r)
731 return r;
732
Christian König76a1ea62015-07-06 19:42:10 +0200733 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
734 if (ctx == NULL)
735 return -EINVAL;
736
Christian König21c16bf2015-07-07 17:24:49 +0200737 fence = amdgpu_ctx_get_fence(ctx, ring,
738 deps[j].handle);
739 if (IS_ERR(fence)) {
740 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200741 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200742 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200743
744 } else if (fence) {
745 r = amdgpu_sync_fence(adev, &ib->sync, fence);
746 fence_put(fence);
747 amdgpu_ctx_put(ctx);
748 if (r)
749 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200750 }
Christian König2b48d322015-06-19 17:31:29 +0200751 }
752 }
753
754 return 0;
755}
756
Junwei Zhang4c7eb912015-09-09 09:05:55 +0800757static int amdgpu_cs_free_job(struct amdgpu_job *job)
Chunming Zhoubb977d32015-08-18 15:16:40 +0800758{
759 int i;
Junwei Zhang4c7eb912015-09-09 09:05:55 +0800760 if (job->ibs)
761 for (i = 0; i < job->num_ibs; i++)
762 amdgpu_ib_free(job->adev, &job->ibs[i]);
763 kfree(job->ibs);
764 if (job->uf.bo)
Christian Königf3f17692015-12-03 19:55:52 +0100765 amdgpu_bo_unref(&job->uf.bo);
Chunming Zhoubb977d32015-08-18 15:16:40 +0800766 return 0;
767}
768
Christian Königcd75dc62016-01-31 11:30:55 +0100769static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
770 union drm_amdgpu_cs *cs)
771{
772 struct amdgpu_ring * ring = p->ibs->ring;
773 struct amd_sched_fence *fence;
774 struct amdgpu_job *job;
775
776 job = kzalloc(sizeof(struct amdgpu_job), GFP_KERNEL);
777 if (!job)
778 return -ENOMEM;
779
780 job->base.sched = &ring->sched;
781 job->base.s_entity = &p->ctx->rings[ring->idx].entity;
782 job->adev = p->adev;
783 job->owner = p->filp;
784 job->free_job = amdgpu_cs_free_job;
785
786 job->ibs = p->ibs;
787 job->num_ibs = p->num_ibs;
788 p->ibs = NULL;
789 p->num_ibs = 0;
790
791 if (job->ibs[job->num_ibs - 1].user) {
792 job->uf = p->uf;
793 job->ibs[job->num_ibs - 1].user = &job->uf;
794 p->uf.bo = NULL;
795 }
796
797 fence = amd_sched_fence_create(job->base.s_entity, p->filp);
798 if (!fence) {
799 amdgpu_cs_free_job(job);
800 kfree(job);
801 return -ENOMEM;
802 }
803
804 job->base.s_fence = fence;
805 p->fence = fence_get(&fence->base);
806
807 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring,
808 &fence->base);
809 job->ibs[job->num_ibs - 1].sequence = cs->out.handle;
810
811 trace_amdgpu_cs_ioctl(job);
812 amd_sched_entity_push_job(&job->base);
813
814 return 0;
815}
816
Chunming Zhou049fc522015-07-21 14:36:51 +0800817int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
818{
819 struct amdgpu_device *adev = dev->dev_private;
820 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +0100821 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +0200822 bool reserved_buffers = false;
823 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +0800824
Christian König0c418f12015-09-01 15:13:53 +0200825 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +0800826 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +0800827
Christian König7e52a812015-11-04 15:44:39 +0100828 parser.adev = adev;
829 parser.filp = filp;
830
831 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +0800833 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +0100834 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 r = amdgpu_cs_handle_lockup(adev, r);
836 return r;
837 }
Christian König2a7d9bd2015-12-18 20:33:52 +0100838 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +0200839 if (r == -ENOMEM)
840 DRM_ERROR("Not enough memory for command submission!\n");
841 else if (r && r != -ERESTARTSYS)
842 DRM_ERROR("Failed to process the buffer list %d!\n", r);
843 else if (!r) {
844 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +0100845 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200846 }
847
848 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +0100849 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200850 if (r)
851 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
852 }
853
854 if (r)
855 goto out;
856
Christian König7e52a812015-11-04 15:44:39 +0100857 for (i = 0; i < parser.num_ibs; i++)
858 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +0200859
Christian König7e52a812015-11-04 15:44:39 +0100860 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +0800861 if (r)
862 goto out;
863
Christian König4acabfe2016-01-31 11:32:04 +0100864 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866out:
Christian König7e52a812015-11-04 15:44:39 +0100867 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400868 r = amdgpu_cs_handle_lockup(adev, r);
869 return r;
870}
871
872/**
873 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
874 *
875 * @dev: drm device
876 * @data: data from userspace
877 * @filp: file private
878 *
879 * Wait for the command submission identified by handle to finish.
880 */
881int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *filp)
883{
884 union drm_amdgpu_wait_cs *wait = data;
885 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +0200887 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800888 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200889 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 long r;
891
Christian König21c16bf2015-07-07 17:24:49 +0200892 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
893 wait->in.ring, &ring);
894 if (r)
895 return r;
896
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800897 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
898 if (ctx == NULL)
899 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +0800900
901 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
902 if (IS_ERR(fence))
903 r = PTR_ERR(fence);
904 else if (fence) {
905 r = fence_wait_timeout(fence, true, timeout);
906 fence_put(fence);
907 } else
Christian König21c16bf2015-07-07 17:24:49 +0200908 r = 1;
909
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800910 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 if (r < 0)
912 return r;
913
914 memset(wait, 0, sizeof(*wait));
915 wait->out.status = (r == 0);
916
917 return 0;
918}
919
920/**
921 * amdgpu_cs_find_bo_va - find bo_va for VM address
922 *
923 * @parser: command submission parser context
924 * @addr: VM address
925 * @bo: resulting BO of the mapping found
926 *
927 * Search the buffer objects in the command submission context for a certain
928 * virtual memory address. Returns allocation structure when found, NULL
929 * otherwise.
930 */
931struct amdgpu_bo_va_mapping *
932amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
933 uint64_t addr, struct amdgpu_bo **bo)
934{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +0100936 unsigned i;
937
938 if (!parser->bo_list)
939 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940
941 addr /= AMDGPU_GPU_PAGE_SIZE;
942
Christian König15486fd22015-12-22 16:06:12 +0100943 for (i = 0; i < parser->bo_list->num_entries; i++) {
944 struct amdgpu_bo_list_entry *lobj;
945
946 lobj = &parser->bo_list->array[i];
947 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 continue;
949
Christian König15486fd22015-12-22 16:06:12 +0100950 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +0200951 if (mapping->it.start > addr ||
952 addr > mapping->it.last)
953 continue;
954
Christian König15486fd22015-12-22 16:06:12 +0100955 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +0200956 return mapping;
957 }
958
Christian König15486fd22015-12-22 16:06:12 +0100959 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 if (mapping->it.start > addr ||
961 addr > mapping->it.last)
962 continue;
963
Christian König15486fd22015-12-22 16:06:12 +0100964 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965 return mapping;
966 }
967 }
968
969 return NULL;
970}