Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 ARM Ltd. |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program; if not, write to the Free Software |
| 16 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 17 | */ |
| 18 | |
| 19 | #ifndef __ASM_ARM_KVM_VGIC_H |
| 20 | #define __ASM_ARM_KVM_VGIC_H |
| 21 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 22 | #include <linux/kernel.h> |
| 23 | #include <linux/kvm.h> |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 24 | #include <linux/irqreturn.h> |
| 25 | #include <linux/spinlock.h> |
| 26 | #include <linux/types.h> |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 27 | #include <kvm/iodev.h> |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 28 | |
Marc Zyngier | 5fb66da | 2014-07-08 12:09:05 +0100 | [diff] [blame] | 29 | #define VGIC_NR_IRQS_LEGACY 256 |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 30 | #define VGIC_NR_SGIS 16 |
| 31 | #define VGIC_NR_PPIS 16 |
| 32 | #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS) |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 33 | |
| 34 | #define VGIC_V2_MAX_LRS (1 << 6) |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 35 | #define VGIC_V3_MAX_LRS 16 |
Marc Zyngier | c3c9183 | 2014-07-08 12:09:04 +0100 | [diff] [blame] | 36 | #define VGIC_MAX_IRQS 1024 |
Andre Przywara | 3caa2d8 | 2014-06-02 16:26:01 +0200 | [diff] [blame] | 37 | #define VGIC_V2_MAX_CPUS 8 |
Ming Lei | ef74891 | 2015-09-02 14:31:21 +0800 | [diff] [blame] | 38 | #define VGIC_V3_MAX_CPUS 255 |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 39 | |
Marc Zyngier | 5fb66da | 2014-07-08 12:09:05 +0100 | [diff] [blame] | 40 | #if (VGIC_NR_IRQS_LEGACY & 31) |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 41 | #error "VGIC_NR_IRQS must be a multiple of 32" |
| 42 | #endif |
| 43 | |
Marc Zyngier | 5fb66da | 2014-07-08 12:09:05 +0100 | [diff] [blame] | 44 | #if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS) |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 45 | #error "VGIC_NR_IRQS must be <= 1024" |
| 46 | #endif |
| 47 | |
| 48 | /* |
| 49 | * The GIC distributor registers describing interrupts have two parts: |
| 50 | * - 32 per-CPU interrupts (SGI + PPI) |
| 51 | * - a bunch of shared interrupts (SPI) |
| 52 | */ |
| 53 | struct vgic_bitmap { |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 54 | /* |
| 55 | * - One UL per VCPU for private interrupts (assumes UL is at |
| 56 | * least 32 bits) |
| 57 | * - As many UL as necessary for shared interrupts. |
| 58 | * |
| 59 | * The private interrupts are accessed via the "private" |
| 60 | * field, one UL per vcpu (the state for vcpu n is in |
| 61 | * private[n]). The shared interrupts are accessed via the |
| 62 | * "shared" pointer (IRQn state is at bit n-32 in the bitmap). |
| 63 | */ |
| 64 | unsigned long *private; |
| 65 | unsigned long *shared; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 66 | }; |
| 67 | |
| 68 | struct vgic_bytemap { |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 69 | /* |
| 70 | * - 8 u32 per VCPU for private interrupts |
| 71 | * - As many u32 as necessary for shared interrupts. |
| 72 | * |
| 73 | * The private interrupts are accessed via the "private" |
| 74 | * field, (the state for vcpu n is in private[n*8] to |
| 75 | * private[n*8 + 7]). The shared interrupts are accessed via |
| 76 | * the "shared" pointer (IRQn state is at byte (n-32)%4 of the |
| 77 | * shared[(n-32)/4] word). |
| 78 | */ |
| 79 | u32 *private; |
| 80 | u32 *shared; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 81 | }; |
| 82 | |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 83 | struct kvm_vcpu; |
| 84 | |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 85 | enum vgic_type { |
| 86 | VGIC_V2, /* Good ol' GICv2 */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 87 | VGIC_V3, /* New fancy GICv3 */ |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 88 | }; |
| 89 | |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 90 | #define LR_STATE_PENDING (1 << 0) |
| 91 | #define LR_STATE_ACTIVE (1 << 1) |
| 92 | #define LR_STATE_MASK (3 << 0) |
| 93 | #define LR_EOI_INT (1 << 2) |
Marc Zyngier | 32d2d80 | 2015-06-08 15:21:32 +0100 | [diff] [blame] | 94 | #define LR_HW (1 << 3) |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 95 | |
| 96 | struct vgic_lr { |
Marc Zyngier | 32d2d80 | 2015-06-08 15:21:32 +0100 | [diff] [blame] | 97 | unsigned irq:10; |
| 98 | union { |
| 99 | unsigned hwirq:10; |
| 100 | unsigned source:3; |
| 101 | }; |
| 102 | unsigned state:4; |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 103 | }; |
| 104 | |
Marc Zyngier | beee38b | 2014-02-04 17:48:10 +0000 | [diff] [blame] | 105 | struct vgic_vmcr { |
| 106 | u32 ctlr; |
| 107 | u32 abpr; |
| 108 | u32 bpr; |
| 109 | u32 pmr; |
| 110 | }; |
| 111 | |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 112 | struct vgic_ops { |
| 113 | struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int); |
| 114 | void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr); |
Marc Zyngier | 69bb2c9 | 2013-06-04 10:29:39 +0100 | [diff] [blame] | 115 | void (*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr); |
| 116 | u64 (*get_elrsr)(const struct kvm_vcpu *vcpu); |
Marc Zyngier | 8d6a031 | 2013-06-04 10:33:43 +0100 | [diff] [blame] | 117 | u64 (*get_eisr)(const struct kvm_vcpu *vcpu); |
Christoffer Dall | ae70593 | 2015-03-13 17:02:56 +0000 | [diff] [blame] | 118 | void (*clear_eisr)(struct kvm_vcpu *vcpu); |
Marc Zyngier | 495dd85 | 2013-06-04 11:02:10 +0100 | [diff] [blame] | 119 | u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu); |
Marc Zyngier | 909d9b5 | 2013-06-04 11:24:17 +0100 | [diff] [blame] | 120 | void (*enable_underflow)(struct kvm_vcpu *vcpu); |
| 121 | void (*disable_underflow)(struct kvm_vcpu *vcpu); |
Marc Zyngier | beee38b | 2014-02-04 17:48:10 +0000 | [diff] [blame] | 122 | void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr); |
| 123 | void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr); |
Marc Zyngier | da8dafd1 | 2013-06-04 11:36:38 +0100 | [diff] [blame] | 124 | void (*enable)(struct kvm_vcpu *vcpu); |
Marc Zyngier | 8d5c6b0 | 2013-06-03 15:55:02 +0100 | [diff] [blame] | 125 | }; |
| 126 | |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 127 | struct vgic_params { |
Marc Zyngier | 1a9b130 | 2013-06-21 11:57:56 +0100 | [diff] [blame] | 128 | /* vgic type */ |
| 129 | enum vgic_type type; |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 130 | /* Physical address of vgic virtual cpu interface */ |
| 131 | phys_addr_t vcpu_base; |
| 132 | /* Number of list registers */ |
| 133 | u32 nr_lr; |
| 134 | /* Interrupt number */ |
| 135 | unsigned int maint_irq; |
| 136 | /* Virtual control interface base address */ |
| 137 | void __iomem *vctrl_base; |
Andre Przywara | 3caa2d8 | 2014-06-02 16:26:01 +0200 | [diff] [blame] | 138 | int max_gic_vcpus; |
Andre Przywara | b5d84ff | 2014-06-03 10:26:03 +0200 | [diff] [blame] | 139 | /* Only needed for the legacy KVM_CREATE_IRQCHIP */ |
| 140 | bool can_emulate_gicv2; |
Marc Zyngier | ca85f62 | 2013-06-18 19:17:28 +0100 | [diff] [blame] | 141 | }; |
| 142 | |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 143 | struct vgic_vm_ops { |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 144 | bool (*queue_sgi)(struct kvm_vcpu *, int irq); |
| 145 | void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source); |
| 146 | int (*init_model)(struct kvm *); |
| 147 | int (*map_resources)(struct kvm *, const struct vgic_params *); |
| 148 | }; |
| 149 | |
Andre Przywara | 6777f77 | 2015-03-26 14:39:34 +0000 | [diff] [blame] | 150 | struct vgic_io_device { |
| 151 | gpa_t addr; |
| 152 | int len; |
| 153 | const struct vgic_io_range *reg_ranges; |
| 154 | struct kvm_vcpu *redist_vcpu; |
| 155 | struct kvm_io_device dev; |
| 156 | }; |
| 157 | |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 158 | struct irq_phys_map { |
| 159 | u32 virt_irq; |
| 160 | u32 phys_irq; |
| 161 | u32 irq; |
| 162 | bool active; |
| 163 | }; |
| 164 | |
| 165 | struct irq_phys_map_entry { |
| 166 | struct list_head entry; |
| 167 | struct rcu_head rcu; |
| 168 | struct irq_phys_map map; |
| 169 | }; |
| 170 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 171 | struct vgic_dist { |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 172 | spinlock_t lock; |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 173 | bool in_kernel; |
Marc Zyngier | 01ac5e3 | 2013-01-21 19:36:16 -0500 | [diff] [blame] | 174 | bool ready; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 175 | |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 176 | /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */ |
| 177 | u32 vgic_model; |
| 178 | |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 179 | int nr_cpus; |
| 180 | int nr_irqs; |
| 181 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 182 | /* Virtual control interface mapping */ |
| 183 | void __iomem *vctrl_base; |
| 184 | |
Christoffer Dall | 330690c | 2013-01-21 19:36:13 -0500 | [diff] [blame] | 185 | /* Distributor and vcpu interface mapping in the guest */ |
| 186 | phys_addr_t vgic_dist_base; |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 187 | /* GICv2 and GICv3 use different mapped register blocks */ |
| 188 | union { |
| 189 | phys_addr_t vgic_cpu_base; |
| 190 | phys_addr_t vgic_redist_base; |
| 191 | }; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 192 | |
| 193 | /* Distributor enabled */ |
| 194 | u32 enabled; |
| 195 | |
| 196 | /* Interrupt enabled (one bit per IRQ) */ |
| 197 | struct vgic_bitmap irq_enabled; |
| 198 | |
Christoffer Dall | faa1b46 | 2014-06-14 21:54:51 +0200 | [diff] [blame] | 199 | /* Level-triggered interrupt external input is asserted */ |
| 200 | struct vgic_bitmap irq_level; |
| 201 | |
| 202 | /* |
| 203 | * Interrupt state is pending on the distributor |
| 204 | */ |
Christoffer Dall | 227844f | 2014-06-09 12:27:18 +0200 | [diff] [blame] | 205 | struct vgic_bitmap irq_pending; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 206 | |
Christoffer Dall | faa1b46 | 2014-06-14 21:54:51 +0200 | [diff] [blame] | 207 | /* |
| 208 | * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered |
| 209 | * interrupts. Essentially holds the state of the flip-flop in |
| 210 | * Figure 4-10 on page 4-101 in ARM IHI 0048B.b. |
| 211 | * Once set, it is only cleared for level-triggered interrupts on |
| 212 | * guest ACKs (when we queue it) or writes to GICD_ICPENDRn. |
| 213 | */ |
| 214 | struct vgic_bitmap irq_soft_pend; |
| 215 | |
Christoffer Dall | dbf20f9 | 2014-06-09 12:55:13 +0200 | [diff] [blame] | 216 | /* Level-triggered interrupt queued on VCPU interface */ |
| 217 | struct vgic_bitmap irq_queued; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 218 | |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 219 | /* Interrupt was active when unqueue from VCPU interface */ |
| 220 | struct vgic_bitmap irq_active; |
| 221 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 222 | /* Interrupt priority. Not used yet. */ |
| 223 | struct vgic_bytemap irq_priority; |
| 224 | |
| 225 | /* Level/edge triggered */ |
| 226 | struct vgic_bitmap irq_cfg; |
| 227 | |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 228 | /* |
| 229 | * Source CPU per SGI and target CPU: |
| 230 | * |
| 231 | * Each byte represent a SGI observable on a VCPU, each bit of |
| 232 | * this byte indicating if the corresponding VCPU has |
| 233 | * generated this interrupt. This is a GICv2 feature only. |
| 234 | * |
| 235 | * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are |
| 236 | * the SGIs observable on VCPUn. |
| 237 | */ |
| 238 | u8 *irq_sgi_sources; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 239 | |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 240 | /* |
| 241 | * Target CPU for each SPI: |
| 242 | * |
| 243 | * Array of available SPI, each byte indicating the target |
| 244 | * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32]. |
| 245 | */ |
| 246 | u8 *irq_spi_cpu; |
| 247 | |
| 248 | /* |
| 249 | * Reverse lookup of irq_spi_cpu for faster compute pending: |
| 250 | * |
| 251 | * Array of bitmaps, one per VCPU, describing if IRQn is |
| 252 | * routed to a particular VCPU. |
| 253 | */ |
| 254 | struct vgic_bitmap *irq_spi_target; |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 255 | |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 256 | /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */ |
| 257 | u32 *irq_spi_mpidr; |
| 258 | |
Marc Zyngier | b47ef92 | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 259 | /* Bitmap indicating which CPU has something pending */ |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 260 | unsigned long *irq_pending_on_cpu; |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 261 | |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 262 | /* Bitmap indicating which CPU has active IRQs */ |
| 263 | unsigned long *irq_active_on_cpu; |
| 264 | |
Andre Przywara | b26e5fd | 2014-06-02 16:19:12 +0200 | [diff] [blame] | 265 | struct vgic_vm_ops vm_ops; |
Andre Przywara | a9cf86f | 2015-03-26 14:39:35 +0000 | [diff] [blame] | 266 | struct vgic_io_device dist_iodev; |
Andre Przywara | fb8f61a | 2015-03-26 14:39:37 +0000 | [diff] [blame] | 267 | struct vgic_io_device *redist_iodevs; |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 268 | |
| 269 | /* Virtual irq to hwirq mapping */ |
| 270 | spinlock_t irq_phys_map_lock; |
| 271 | struct list_head irq_phys_map_list; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 272 | }; |
| 273 | |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 274 | struct vgic_v2_cpu_if { |
| 275 | u32 vgic_hcr; |
| 276 | u32 vgic_vmcr; |
| 277 | u32 vgic_misr; /* Saved only */ |
Christoffer Dall | 2df36a5 | 2014-09-28 16:04:26 +0200 | [diff] [blame] | 278 | u64 vgic_eisr; /* Saved only */ |
| 279 | u64 vgic_elrsr; /* Saved only */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 280 | u32 vgic_apr; |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 281 | u32 vgic_lr[VGIC_V2_MAX_LRS]; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 282 | }; |
| 283 | |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 284 | struct vgic_v3_cpu_if { |
| 285 | #ifdef CONFIG_ARM_GIC_V3 |
| 286 | u32 vgic_hcr; |
| 287 | u32 vgic_vmcr; |
Andre Przywara | 2f5fa41 | 2014-06-03 08:58:15 +0200 | [diff] [blame] | 288 | u32 vgic_sre; /* Restored only, change ignored */ |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 289 | u32 vgic_misr; /* Saved only */ |
| 290 | u32 vgic_eisr; /* Saved only */ |
| 291 | u32 vgic_elrsr; /* Saved only */ |
| 292 | u32 vgic_ap0r[4]; |
| 293 | u32 vgic_ap1r[4]; |
| 294 | u64 vgic_lr[VGIC_V3_MAX_LRS]; |
| 295 | #endif |
| 296 | }; |
| 297 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 298 | struct vgic_cpu { |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 299 | /* per IRQ to LR mapping */ |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 300 | u8 *vgic_irq_lr_map; |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 301 | |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 302 | /* Pending/active/both interrupts on this VCPU */ |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 303 | DECLARE_BITMAP( pending_percpu, VGIC_NR_PRIVATE_IRQS); |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 304 | DECLARE_BITMAP( active_percpu, VGIC_NR_PRIVATE_IRQS); |
| 305 | DECLARE_BITMAP( pend_act_percpu, VGIC_NR_PRIVATE_IRQS); |
| 306 | |
| 307 | /* Pending/active/both shared interrupts, dynamically sized */ |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 308 | unsigned long *pending_shared; |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 309 | unsigned long *active_shared; |
| 310 | unsigned long *pend_act_shared; |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 311 | |
| 312 | /* Bitmap of used/free list registers */ |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 313 | DECLARE_BITMAP( lr_used, VGIC_V2_MAX_LRS); |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 314 | |
| 315 | /* Number of list registers on this CPU */ |
| 316 | int nr_lr; |
| 317 | |
| 318 | /* CPU vif control registers for world switch */ |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 319 | union { |
| 320 | struct vgic_v2_cpu_if vgic_v2; |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 321 | struct vgic_v3_cpu_if vgic_v3; |
Marc Zyngier | eede821 | 2013-05-30 10:20:36 +0100 | [diff] [blame] | 322 | }; |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 323 | |
| 324 | /* Protected by the distributor's irq_phys_map_lock */ |
| 325 | struct list_head irq_phys_map_list; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 326 | }; |
| 327 | |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 328 | #define LR_EMPTY 0xff |
| 329 | |
Marc Zyngier | 495dd85 | 2013-06-04 11:02:10 +0100 | [diff] [blame] | 330 | #define INT_STATUS_EOI (1 << 0) |
| 331 | #define INT_STATUS_UNDERFLOW (1 << 1) |
| 332 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 333 | struct kvm; |
| 334 | struct kvm_vcpu; |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 335 | |
Christoffer Dall | ce01e4e | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 336 | int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write); |
Marc Zyngier | 01ac5e3 | 2013-01-21 19:36:16 -0500 | [diff] [blame] | 337 | int kvm_vgic_hyp_init(void); |
Peter Maydell | 6d3cfbe | 2014-12-04 15:02:24 +0000 | [diff] [blame] | 338 | int kvm_vgic_map_resources(struct kvm *kvm); |
Andre Przywara | 3caa2d8 | 2014-06-02 16:26:01 +0200 | [diff] [blame] | 339 | int kvm_vgic_get_max_vcpus(void); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 340 | void kvm_vgic_early_init(struct kvm *kvm); |
Andre Przywara | 59892136 | 2014-06-03 09:33:10 +0200 | [diff] [blame] | 341 | int kvm_vgic_create(struct kvm *kvm, u32 type); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 342 | void kvm_vgic_destroy(struct kvm *kvm); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 343 | void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu); |
Marc Zyngier | c1bfb57 | 2014-07-08 12:09:01 +0100 | [diff] [blame] | 344 | void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu); |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 345 | void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu); |
| 346 | void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu); |
Marc Zyngier | 5863c2c | 2013-01-21 19:36:15 -0500 | [diff] [blame] | 347 | int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num, |
| 348 | bool level); |
Marc Zyngier | 773299a | 2015-07-24 11:30:43 +0100 | [diff] [blame] | 349 | int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, |
| 350 | struct irq_phys_map *map, bool level); |
Andre Przywara | 6d52f35 | 2014-06-03 10:13:13 +0200 | [diff] [blame] | 351 | void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg); |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 352 | int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu); |
Christoffer Dall | 47a98b1 | 2015-03-13 17:02:54 +0000 | [diff] [blame] | 353 | int kvm_vgic_vcpu_active_irq(struct kvm_vcpu *vcpu); |
Marc Zyngier | 6c3d63c | 2014-06-23 17:37:18 +0100 | [diff] [blame] | 354 | struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, |
| 355 | int virt_irq, int irq); |
| 356 | int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map); |
Marc Zyngier | 6e84e0e | 2015-06-08 16:13:30 +0100 | [diff] [blame] | 357 | bool kvm_vgic_get_phys_irq_active(struct irq_phys_map *map); |
| 358 | void kvm_vgic_set_phys_irq_active(struct irq_phys_map *map, bool active); |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 359 | |
Marc Zyngier | f982cf4 | 2014-05-15 10:03:25 +0100 | [diff] [blame] | 360 | #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel)) |
Christoffer Dall | 1f57be2 | 2014-12-09 14:30:36 +0100 | [diff] [blame] | 361 | #define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus)) |
Christoffer Dall | c52edf5 | 2014-12-09 14:28:09 +0100 | [diff] [blame] | 362 | #define vgic_ready(k) ((k)->arch.vgic.ready) |
Marc Zyngier | 9d949dc | 2013-01-21 19:36:14 -0500 | [diff] [blame] | 363 | |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 364 | int vgic_v2_probe(struct device_node *vgic_node, |
| 365 | const struct vgic_ops **ops, |
| 366 | const struct vgic_params **params); |
Marc Zyngier | b2fb1c0 | 2013-07-12 15:15:23 +0100 | [diff] [blame] | 367 | #ifdef CONFIG_ARM_GIC_V3 |
| 368 | int vgic_v3_probe(struct device_node *vgic_node, |
| 369 | const struct vgic_ops **ops, |
| 370 | const struct vgic_params **params); |
| 371 | #else |
| 372 | static inline int vgic_v3_probe(struct device_node *vgic_node, |
| 373 | const struct vgic_ops **ops, |
| 374 | const struct vgic_params **params) |
| 375 | { |
| 376 | return -ENODEV; |
| 377 | } |
| 378 | #endif |
Marc Zyngier | 8f186d5 | 2014-02-04 18:13:03 +0000 | [diff] [blame] | 379 | |
Marc Zyngier | 1a89dd9 | 2013-01-21 19:36:12 -0500 | [diff] [blame] | 380 | #endif |