blob: 6cb7f3b1914a63205f493a92cda0d909be57306a [file] [log] [blame]
Michal Simekeedbdab2009-03-27 14:25:49 +01001/*
2 * Copyright (C) 2007-2009 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2007-2009 PetaLogix
4 * Copyright (C) 2006 Atmark Techno, Inc.
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#include <linux/init.h>
12#include <linux/kernel.h>
13#include <linux/param.h>
14#include <linux/interrupt.h>
15#include <linux/profile.h>
16#include <linux/irq.h>
17#include <linux/delay.h>
18#include <linux/sched.h>
19#include <linux/spinlock.h>
20#include <linux/err.h>
21#include <linux/clk.h>
22#include <linux/clocksource.h>
23#include <linux/clockchips.h>
24#include <linux/io.h>
John Williams892ee922009-07-29 22:08:40 +100025#include <linux/bug.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010026#include <asm/cpuinfo.h>
27#include <asm/setup.h>
28#include <asm/prom.h>
29#include <asm/irq.h>
Michal Simekc8f77432010-06-10 16:04:05 +020030#include <linux/cnt32_to_63.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010031
Michal Simekeedbdab2009-03-27 14:25:49 +010032static unsigned int timer_baseaddr;
Michal Simekeedbdab2009-03-27 14:25:49 +010033
Michal Simek29e3dbb2011-02-07 11:33:47 +010034static unsigned int freq_div_hz;
35static unsigned int timer_clock_freq;
Michal Simekccea0e62010-10-07 17:39:21 +100036
Michal Simekeedbdab2009-03-27 14:25:49 +010037#define TCSR0 (0x00)
38#define TLR0 (0x04)
39#define TCR0 (0x08)
40#define TCSR1 (0x10)
41#define TLR1 (0x14)
42#define TCR1 (0x18)
43
44#define TCSR_MDT (1<<0)
45#define TCSR_UDT (1<<1)
46#define TCSR_GENT (1<<2)
47#define TCSR_CAPT (1<<3)
48#define TCSR_ARHT (1<<4)
49#define TCSR_LOAD (1<<5)
50#define TCSR_ENIT (1<<6)
51#define TCSR_ENT (1<<7)
52#define TCSR_TINT (1<<8)
53#define TCSR_PWMA (1<<9)
54#define TCSR_ENALL (1<<10)
55
56static inline void microblaze_timer0_stop(void)
57{
Michal Simek9e77dab2013-08-27 09:57:52 +020058 out_be32(timer_baseaddr + TCSR0,
59 in_be32(timer_baseaddr + TCSR0) & ~TCSR_ENT);
Michal Simekeedbdab2009-03-27 14:25:49 +010060}
61
62static inline void microblaze_timer0_start_periodic(unsigned long load_val)
63{
64 if (!load_val)
65 load_val = 1;
Michal Simek9e77dab2013-08-27 09:57:52 +020066 /* loading value to timer reg */
67 out_be32(timer_baseaddr + TLR0, load_val);
Michal Simekeedbdab2009-03-27 14:25:49 +010068
69 /* load the initial value */
Michal Simek9e77dab2013-08-27 09:57:52 +020070 out_be32(timer_baseaddr + TCSR0, TCSR_LOAD);
Michal Simekeedbdab2009-03-27 14:25:49 +010071
72 /* see timer data sheet for detail
73 * !ENALL - don't enable 'em all
74 * !PWMA - disable pwm
75 * TINT - clear interrupt status
76 * ENT- enable timer itself
Michal Simekf7f47862011-04-05 15:49:22 +020077 * ENIT - enable interrupt
Michal Simekeedbdab2009-03-27 14:25:49 +010078 * !LOAD - clear the bit to let go
79 * ARHT - auto reload
80 * !CAPT - no external trigger
81 * !GENT - no external signal
82 * UDT - set the timer as down counter
83 * !MDT0 - generate mode
84 */
Michal Simek9e77dab2013-08-27 09:57:52 +020085 out_be32(timer_baseaddr + TCSR0,
Michal Simekeedbdab2009-03-27 14:25:49 +010086 TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT);
87}
88
89static inline void microblaze_timer0_start_oneshot(unsigned long load_val)
90{
91 if (!load_val)
92 load_val = 1;
Michal Simek9e77dab2013-08-27 09:57:52 +020093 /* loading value to timer reg */
94 out_be32(timer_baseaddr + TLR0, load_val);
Michal Simekeedbdab2009-03-27 14:25:49 +010095
96 /* load the initial value */
Michal Simek9e77dab2013-08-27 09:57:52 +020097 out_be32(timer_baseaddr + TCSR0, TCSR_LOAD);
Michal Simekeedbdab2009-03-27 14:25:49 +010098
Michal Simek9e77dab2013-08-27 09:57:52 +020099 out_be32(timer_baseaddr + TCSR0,
Michal Simekeedbdab2009-03-27 14:25:49 +0100100 TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT);
101}
102
103static int microblaze_timer_set_next_event(unsigned long delta,
104 struct clock_event_device *dev)
105{
106 pr_debug("%s: next event, delta %x\n", __func__, (u32)delta);
107 microblaze_timer0_start_oneshot(delta);
108 return 0;
109}
110
111static void microblaze_timer_set_mode(enum clock_event_mode mode,
112 struct clock_event_device *evt)
113{
114 switch (mode) {
115 case CLOCK_EVT_MODE_PERIODIC:
Michal Simekaaa52412012-10-04 14:24:58 +0200116 pr_info("%s: periodic\n", __func__);
Michal Simekccea0e62010-10-07 17:39:21 +1000117 microblaze_timer0_start_periodic(freq_div_hz);
Michal Simekeedbdab2009-03-27 14:25:49 +0100118 break;
119 case CLOCK_EVT_MODE_ONESHOT:
Michal Simekaaa52412012-10-04 14:24:58 +0200120 pr_info("%s: oneshot\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100121 break;
122 case CLOCK_EVT_MODE_UNUSED:
Michal Simekaaa52412012-10-04 14:24:58 +0200123 pr_info("%s: unused\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100124 break;
125 case CLOCK_EVT_MODE_SHUTDOWN:
Michal Simekaaa52412012-10-04 14:24:58 +0200126 pr_info("%s: shutdown\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100127 microblaze_timer0_stop();
128 break;
129 case CLOCK_EVT_MODE_RESUME:
Michal Simekaaa52412012-10-04 14:24:58 +0200130 pr_info("%s: resume\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100131 break;
132 }
133}
134
135static struct clock_event_device clockevent_microblaze_timer = {
136 .name = "microblaze_clockevent",
137 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Michal Simekc8f77432010-06-10 16:04:05 +0200138 .shift = 8,
Michal Simekeedbdab2009-03-27 14:25:49 +0100139 .rating = 300,
140 .set_next_event = microblaze_timer_set_next_event,
141 .set_mode = microblaze_timer_set_mode,
142};
143
144static inline void timer_ack(void)
145{
Michal Simek9e77dab2013-08-27 09:57:52 +0200146 out_be32(timer_baseaddr + TCSR0, in_be32(timer_baseaddr + TCSR0));
Michal Simekeedbdab2009-03-27 14:25:49 +0100147}
148
149static irqreturn_t timer_interrupt(int irq, void *dev_id)
150{
151 struct clock_event_device *evt = &clockevent_microblaze_timer;
152#ifdef CONFIG_HEART_BEAT
153 heartbeat();
154#endif
155 timer_ack();
156 evt->event_handler(evt);
157 return IRQ_HANDLED;
158}
159
160static struct irqaction timer_irqaction = {
161 .handler = timer_interrupt,
162 .flags = IRQF_DISABLED | IRQF_TIMER,
163 .name = "timer",
164 .dev_id = &clockevent_microblaze_timer,
165};
166
167static __init void microblaze_clockevent_init(void)
168{
169 clockevent_microblaze_timer.mult =
Michal Simekccea0e62010-10-07 17:39:21 +1000170 div_sc(timer_clock_freq, NSEC_PER_SEC,
Michal Simekeedbdab2009-03-27 14:25:49 +0100171 clockevent_microblaze_timer.shift);
172 clockevent_microblaze_timer.max_delta_ns =
173 clockevent_delta2ns((u32)~0, &clockevent_microblaze_timer);
174 clockevent_microblaze_timer.min_delta_ns =
175 clockevent_delta2ns(1, &clockevent_microblaze_timer);
176 clockevent_microblaze_timer.cpumask = cpumask_of(0);
177 clockevents_register_device(&clockevent_microblaze_timer);
178}
179
Coly Lif57f2fe2009-04-23 03:05:31 +0800180static cycle_t microblaze_read(struct clocksource *cs)
Michal Simekeedbdab2009-03-27 14:25:49 +0100181{
182 /* reading actual value of timer 1 */
Michal Simek9e77dab2013-08-27 09:57:52 +0200183 return (cycle_t) (in_be32(timer_baseaddr + TCR1));
Michal Simekeedbdab2009-03-27 14:25:49 +0100184}
185
Michal Simek519e9f42009-11-06 12:31:00 +0100186static struct timecounter microblaze_tc = {
187 .cc = NULL,
188};
189
190static cycle_t microblaze_cc_read(const struct cyclecounter *cc)
191{
192 return microblaze_read(NULL);
193}
194
195static struct cyclecounter microblaze_cc = {
196 .read = microblaze_cc_read,
197 .mask = CLOCKSOURCE_MASK(32),
Michal Simekc8f77432010-06-10 16:04:05 +0200198 .shift = 8,
Michal Simek519e9f42009-11-06 12:31:00 +0100199};
200
Michal Simek29e3dbb2011-02-07 11:33:47 +0100201static int __init init_microblaze_timecounter(void)
Michal Simek519e9f42009-11-06 12:31:00 +0100202{
Michal Simekccea0e62010-10-07 17:39:21 +1000203 microblaze_cc.mult = div_sc(timer_clock_freq, NSEC_PER_SEC,
Michal Simek519e9f42009-11-06 12:31:00 +0100204 microblaze_cc.shift);
205
206 timecounter_init(&microblaze_tc, &microblaze_cc, sched_clock());
207
208 return 0;
209}
210
Michal Simekeedbdab2009-03-27 14:25:49 +0100211static struct clocksource clocksource_microblaze = {
212 .name = "microblaze_clocksource",
213 .rating = 300,
214 .read = microblaze_read,
215 .mask = CLOCKSOURCE_MASK(32),
Michal Simekeedbdab2009-03-27 14:25:49 +0100216 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
217};
218
219static int __init microblaze_clocksource_init(void)
220{
John Stultzb8f39f72010-04-26 20:22:23 -0700221 if (clocksource_register_hz(&clocksource_microblaze, timer_clock_freq))
Michal Simekeedbdab2009-03-27 14:25:49 +0100222 panic("failed to register clocksource");
223
224 /* stop timer1 */
Michal Simek9e77dab2013-08-27 09:57:52 +0200225 out_be32(timer_baseaddr + TCSR1,
226 in_be32(timer_baseaddr + TCSR1) & ~TCSR_ENT);
Michal Simekeedbdab2009-03-27 14:25:49 +0100227 /* start timer1 - up counting without interrupt */
Michal Simek9e77dab2013-08-27 09:57:52 +0200228 out_be32(timer_baseaddr + TCSR1, TCSR_TINT|TCSR_ENT|TCSR_ARHT);
Michal Simek519e9f42009-11-06 12:31:00 +0100229
230 /* register timecounter - for ftrace support */
231 init_microblaze_timecounter();
Michal Simekeedbdab2009-03-27 14:25:49 +0100232 return 0;
233}
234
Michal Simek6f34b082010-04-16 09:50:13 +0200235/*
236 * We have to protect accesses before timer initialization
237 * and return 0 for sched_clock function below.
238 */
239static int timer_initialized;
240
Michal Simek4bcd9432013-08-27 11:13:29 +0200241static void __init xilinx_timer_init(struct device_node *timer)
Michal Simekeedbdab2009-03-27 14:25:49 +0100242{
Michal Simek5a26cd62011-12-09 12:26:16 +0100243 u32 irq;
Michal Simekeedbdab2009-03-27 14:25:49 +0100244 u32 timer_num = 1;
Michal Simekccea0e62010-10-07 17:39:21 +1000245 const void *prop;
Michal Simek9e77dab2013-08-27 09:57:52 +0200246
Michal Simek02b08042010-09-28 16:04:14 +1000247 timer_baseaddr = be32_to_cpup(of_get_property(timer, "reg", NULL));
Michal Simekeedbdab2009-03-27 14:25:49 +0100248 timer_baseaddr = (unsigned long) ioremap(timer_baseaddr, PAGE_SIZE);
Michal Simek9d0ced02011-12-09 10:46:52 +0100249 irq = irq_of_parse_and_map(timer, 0);
Michal Simek02b08042010-09-28 16:04:14 +1000250 timer_num = be32_to_cpup(of_get_property(timer,
251 "xlnx,one-timer-only", NULL));
Michal Simekeedbdab2009-03-27 14:25:49 +0100252 if (timer_num) {
Michal Simekaaa52412012-10-04 14:24:58 +0200253 pr_emerg("Please enable two timers in HW\n");
Michal Simekeedbdab2009-03-27 14:25:49 +0100254 BUG();
255 }
256
Michal Simekaaa52412012-10-04 14:24:58 +0200257 pr_info("%s #0 at 0x%08x, irq=%d\n",
Michal Simekcc5647a2011-11-07 13:42:12 +0100258 timer->name, timer_baseaddr, irq);
Michal Simekeedbdab2009-03-27 14:25:49 +0100259
Michal Simekccea0e62010-10-07 17:39:21 +1000260 /* If there is clock-frequency property than use it */
261 prop = of_get_property(timer, "clock-frequency", NULL);
262 if (prop)
263 timer_clock_freq = be32_to_cpup(prop);
264 else
265 timer_clock_freq = cpuinfo.cpu_clock_freq;
266
267 freq_div_hz = timer_clock_freq / HZ;
Michal Simekeedbdab2009-03-27 14:25:49 +0100268
269 setup_irq(irq, &timer_irqaction);
270#ifdef CONFIG_HEART_BEAT
271 setup_heartbeat();
272#endif
273 microblaze_clocksource_init();
274 microblaze_clockevent_init();
Michal Simek6f34b082010-04-16 09:50:13 +0200275 timer_initialized = 1;
276}
277
278unsigned long long notrace sched_clock(void)
279{
280 if (timer_initialized) {
281 struct clocksource *cs = &clocksource_microblaze;
Michal Simek9c6f6f52011-09-23 09:52:24 +0200282
283 cycle_t cyc = cnt32_to_63(cs->read(NULL)) & LLONG_MAX;
Michal Simek6f34b082010-04-16 09:50:13 +0200284 return clocksource_cyc2ns(cyc, cs->mult, cs->shift);
285 }
286 return 0;
Michal Simekeedbdab2009-03-27 14:25:49 +0100287}
Michal Simek4bcd9432013-08-27 11:13:29 +0200288
289CLOCKSOURCE_OF_DECLARE(xilinx_timer, "xlnx,xps-timer-1.00.a",
290 xilinx_timer_init);