blob: d8a23b052d501cd217e4bdaad21cf36d927d5f3f [file] [log] [blame]
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02001/*
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02002 * Overview:
Sean MacLennana808ad32008-12-10 13:16:34 +00003 * Platform independent driver for NDFC (NanD Flash Controller)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +02004 * integrated into EP440 cores
5 *
Sean MacLennana808ad32008-12-10 13:16:34 +00006 * Ported to an OF platform driver by Sean MacLennan
7 *
8 * The NDFC supports multiple chips, but this driver only supports a
9 * single chip since I do not have access to any boards with
10 * multiple chips.
11 *
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020012 * Author: Thomas Gleixner
13 *
14 * Copyright 2006 IBM
Sean MacLennana808ad32008-12-10 13:16:34 +000015 * Copyright 2008 PIKA Technologies
16 * Sean MacLennan <smaclennan@pikatech.com>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020017 *
18 * This program is free software; you can redistribute it and/or modify it
19 * under the terms of the GNU General Public License as published by the
20 * Free Software Foundation; either version 2 of the License, or (at your
21 * option) any later version.
22 *
23 */
24#include <linux/module.h>
25#include <linux/mtd/nand.h>
26#include <linux/mtd/nand_ecc.h>
27#include <linux/mtd/partitions.h>
28#include <linux/mtd/ndfc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020030#include <linux/mtd/mtd.h>
Rob Herring5af50732013-09-17 14:28:33 -050031#include <linux/of_address.h>
Sean MacLennana808ad32008-12-10 13:16:34 +000032#include <linux/of_platform.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020033#include <asm/io.h>
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020034
Felix Radensky410fe2f2011-04-26 12:36:46 +030035#define NDFC_MAX_CS 4
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020036
37struct ndfc_controller {
Grant Likely2dc11582010-08-06 09:25:50 -060038 struct platform_device *ofdev;
Sean MacLennana808ad32008-12-10 13:16:34 +000039 void __iomem *ndfcbase;
40 struct mtd_info mtd;
41 struct nand_chip chip;
42 int chip_select;
43 struct nand_hw_control ndfc_control;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020044};
45
Felix Radensky410fe2f2011-04-26 12:36:46 +030046static struct ndfc_controller ndfc_ctrl[NDFC_MAX_CS];
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020047
48static void ndfc_select_chip(struct mtd_info *mtd, int chip)
49{
50 uint32_t ccr;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010051 struct nand_chip *nchip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +030052 struct ndfc_controller *ndfc = nchip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020053
Sean MacLennana808ad32008-12-10 13:16:34 +000054 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020055 if (chip >= 0) {
56 ccr &= ~NDFC_CCR_BS_MASK;
Sean MacLennana808ad32008-12-10 13:16:34 +000057 ccr |= NDFC_CCR_BS(chip + ndfc->chip_select);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020058 } else
59 ccr |= NDFC_CCR_RESET_CE;
Sean MacLennana808ad32008-12-10 13:16:34 +000060 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020061}
62
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020063static void ndfc_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020064{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010065 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +030066 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020067
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020068 if (cmd == NAND_CMD_NONE)
69 return;
70
71 if (ctrl & NAND_CLE)
Thomas Gleixner1794c132006-06-22 13:06:43 +020072 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_CMD);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020073 else
Thomas Gleixner1794c132006-06-22 13:06:43 +020074 writel(cmd & 0xFF, ndfc->ndfcbase + NDFC_ALE);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020075}
76
77static int ndfc_ready(struct mtd_info *mtd)
78{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010079 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +030080 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020081
Sean MacLennana808ad32008-12-10 13:16:34 +000082 return in_be32(ndfc->ndfcbase + NDFC_STAT) & NDFC_STAT_IS_READY;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020083}
84
85static void ndfc_enable_hwecc(struct mtd_info *mtd, int mode)
86{
87 uint32_t ccr;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010088 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +030089 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020090
Sean MacLennana808ad32008-12-10 13:16:34 +000091 ccr = in_be32(ndfc->ndfcbase + NDFC_CCR);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020092 ccr |= NDFC_CCR_RESET_ECC;
Sean MacLennana808ad32008-12-10 13:16:34 +000093 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +020094 wmb();
95}
96
97static int ndfc_calculate_ecc(struct mtd_info *mtd,
98 const u_char *dat, u_char *ecc_code)
99{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100100 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +0300101 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200102 uint32_t ecc;
103 uint8_t *p = (uint8_t *)&ecc;
104
105 wmb();
Sean MacLennana808ad32008-12-10 13:16:34 +0000106 ecc = in_be32(ndfc->ndfcbase + NDFC_ECC);
107 /* The NDFC uses Smart Media (SMC) bytes order */
Feng Kan76c23c32009-08-25 11:27:20 -0700108 ecc_code[0] = p[1];
109 ecc_code[1] = p[2];
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200110 ecc_code[2] = p[3];
111
112 return 0;
113}
114
115/*
116 * Speedups for buffer read/write/verify
117 *
118 * NDFC allows 32bit read/write of data. So we can speed up the buffer
119 * functions. No further checking, as nand_base will always read/write
120 * page aligned.
121 */
122static void ndfc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
123{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100124 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +0300125 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200126 uint32_t *p = (uint32_t *) buf;
127
128 for(;len > 0; len -= 4)
Sean MacLennana808ad32008-12-10 13:16:34 +0000129 *p++ = in_be32(ndfc->ndfcbase + NDFC_DATA);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200130}
131
132static void ndfc_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
133{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100134 struct nand_chip *chip = mtd_to_nand(mtd);
Felix Radensky410fe2f2011-04-26 12:36:46 +0300135 struct ndfc_controller *ndfc = chip->priv;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200136 uint32_t *p = (uint32_t *) buf;
137
138 for(;len > 0; len -= 4)
Sean MacLennana808ad32008-12-10 13:16:34 +0000139 out_be32(ndfc->ndfcbase + NDFC_DATA, *p++);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200140}
141
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200142/*
143 * Initialize chip structure
144 */
Sean MacLennana808ad32008-12-10 13:16:34 +0000145static int ndfc_chip_init(struct ndfc_controller *ndfc,
146 struct device_node *node)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200147{
Sean MacLennana808ad32008-12-10 13:16:34 +0000148 struct device_node *flash_np;
149 struct nand_chip *chip = &ndfc->chip;
150 int ret;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200151
152 chip->IO_ADDR_R = ndfc->ndfcbase + NDFC_DATA;
153 chip->IO_ADDR_W = ndfc->ndfcbase + NDFC_DATA;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200154 chip->cmd_ctrl = ndfc_hwcontrol;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200155 chip->dev_ready = ndfc_ready;
156 chip->select_chip = ndfc_select_chip;
157 chip->chip_delay = 50;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200158 chip->controller = &ndfc->ndfc_control;
159 chip->read_buf = ndfc_read_buf;
160 chip->write_buf = ndfc_write_buf;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200161 chip->ecc.correct = nand_correct_data;
162 chip->ecc.hwctl = ndfc_enable_hwecc;
163 chip->ecc.calculate = ndfc_calculate_ecc;
164 chip->ecc.mode = NAND_ECC_HW;
165 chip->ecc.size = 256;
166 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700167 chip->ecc.strength = 1;
Felix Radensky410fe2f2011-04-26 12:36:46 +0300168 chip->priv = ndfc;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200169
Sean MacLennana808ad32008-12-10 13:16:34 +0000170 ndfc->mtd.priv = chip;
Frans Klaver0033cf02015-06-10 22:38:55 +0200171 ndfc->mtd.dev.parent = &ndfc->ofdev->dev;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200172
Sean MacLennana808ad32008-12-10 13:16:34 +0000173 flash_np = of_get_next_child(node, NULL);
174 if (!flash_np)
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200175 return -ENODEV;
Brian Norrisa61ae812015-10-30 20:33:25 -0700176 nand_set_flash_node(chip, flash_np);
Sean MacLennana808ad32008-12-10 13:16:34 +0000177
178 ndfc->mtd.name = kasprintf(GFP_KERNEL, "%s.%s",
Kay Sieversc36f1e32009-03-24 16:38:21 -0700179 dev_name(&ndfc->ofdev->dev), flash_np->name);
Sean MacLennana808ad32008-12-10 13:16:34 +0000180 if (!ndfc->mtd.name) {
181 ret = -ENOMEM;
182 goto err;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200183 }
184
Sean MacLennana808ad32008-12-10 13:16:34 +0000185 ret = nand_scan(&ndfc->mtd, 1);
186 if (ret)
187 goto err;
188
Brian Norrisa61ae812015-10-30 20:33:25 -0700189 ret = mtd_device_register(&ndfc->mtd, NULL, 0);
Sean MacLennana808ad32008-12-10 13:16:34 +0000190
191err:
192 of_node_put(flash_np);
193 if (ret)
194 kfree(ndfc->mtd.name);
195 return ret;
196}
197
Bill Pemberton06f25512012-11-19 13:23:07 -0500198static int ndfc_probe(struct platform_device *ofdev)
Sean MacLennana808ad32008-12-10 13:16:34 +0000199{
Felix Radensky410fe2f2011-04-26 12:36:46 +0300200 struct ndfc_controller *ndfc;
Ian Munsie766f2712010-10-01 17:06:08 +1000201 const __be32 *reg;
Sean MacLennana808ad32008-12-10 13:16:34 +0000202 u32 ccr;
Dan Carpenter5828c602014-07-31 18:36:20 +0300203 u32 cs;
204 int err, len;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200205
Sean MacLennana808ad32008-12-10 13:16:34 +0000206 /* Read the reg property to get the chip select */
Grant Likely61c7a082010-04-13 16:12:29 -0700207 reg = of_get_property(ofdev->dev.of_node, "reg", &len);
Sean MacLennana808ad32008-12-10 13:16:34 +0000208 if (reg == NULL || len != 12) {
209 dev_err(&ofdev->dev, "unable read reg property (%d)\n", len);
210 return -ENOENT;
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200211 }
Felix Radensky410fe2f2011-04-26 12:36:46 +0300212
213 cs = be32_to_cpu(reg[0]);
214 if (cs >= NDFC_MAX_CS) {
215 dev_err(&ofdev->dev, "invalid CS number (%d)\n", cs);
216 return -EINVAL;
217 }
218
219 ndfc = &ndfc_ctrl[cs];
220 ndfc->chip_select = cs;
221
222 spin_lock_init(&ndfc->ndfc_control.lock);
223 init_waitqueue_head(&ndfc->ndfc_control.wq);
224 ndfc->ofdev = ofdev;
225 dev_set_drvdata(&ofdev->dev, ndfc);
Sean MacLennana808ad32008-12-10 13:16:34 +0000226
Grant Likely61c7a082010-04-13 16:12:29 -0700227 ndfc->ndfcbase = of_iomap(ofdev->dev.of_node, 0);
Sean MacLennana808ad32008-12-10 13:16:34 +0000228 if (!ndfc->ndfcbase) {
229 dev_err(&ofdev->dev, "failed to get memory\n");
230 return -EIO;
231 }
232
233 ccr = NDFC_CCR_BS(ndfc->chip_select);
234
235 /* It is ok if ccr does not exist - just default to 0 */
Grant Likely61c7a082010-04-13 16:12:29 -0700236 reg = of_get_property(ofdev->dev.of_node, "ccr", NULL);
Sean MacLennana808ad32008-12-10 13:16:34 +0000237 if (reg)
Ian Munsie766f2712010-10-01 17:06:08 +1000238 ccr |= be32_to_cpup(reg);
Sean MacLennana808ad32008-12-10 13:16:34 +0000239
240 out_be32(ndfc->ndfcbase + NDFC_CCR, ccr);
241
242 /* Set the bank settings if given */
Grant Likely61c7a082010-04-13 16:12:29 -0700243 reg = of_get_property(ofdev->dev.of_node, "bank-settings", NULL);
Sean MacLennana808ad32008-12-10 13:16:34 +0000244 if (reg) {
245 int offset = NDFC_BCFG0 + (ndfc->chip_select << 2);
Ian Munsie766f2712010-10-01 17:06:08 +1000246 out_be32(ndfc->ndfcbase + offset, be32_to_cpup(reg));
Sean MacLennana808ad32008-12-10 13:16:34 +0000247 }
248
Grant Likely61c7a082010-04-13 16:12:29 -0700249 err = ndfc_chip_init(ndfc, ofdev->dev.of_node);
Sean MacLennana808ad32008-12-10 13:16:34 +0000250 if (err) {
251 iounmap(ndfc->ndfcbase);
252 return err;
253 }
254
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200255 return 0;
256}
257
Bill Pemberton810b7e02012-11-19 13:26:04 -0500258static int ndfc_remove(struct platform_device *ofdev)
Sean MacLennana808ad32008-12-10 13:16:34 +0000259{
260 struct ndfc_controller *ndfc = dev_get_drvdata(&ofdev->dev);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200261
Sean MacLennana808ad32008-12-10 13:16:34 +0000262 nand_release(&ndfc->mtd);
Axel Lin96166052011-06-07 22:55:21 +0800263 kfree(ndfc->mtd.name);
Sean MacLennana808ad32008-12-10 13:16:34 +0000264
265 return 0;
266}
267
268static const struct of_device_id ndfc_match[] = {
269 { .compatible = "ibm,ndfc", },
270 {}
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200271};
Sean MacLennana808ad32008-12-10 13:16:34 +0000272MODULE_DEVICE_TABLE(of, ndfc_match);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200273
Grant Likely1c48a5c2011-02-17 02:43:24 -0700274static struct platform_driver ndfc_driver = {
Sean MacLennana808ad32008-12-10 13:16:34 +0000275 .driver = {
Grant Likely40182942010-04-13 16:13:02 -0700276 .name = "ndfc",
Grant Likely40182942010-04-13 16:13:02 -0700277 .of_match_table = ndfc_match,
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200278 },
Sean MacLennana808ad32008-12-10 13:16:34 +0000279 .probe = ndfc_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500280 .remove = ndfc_remove,
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200281};
282
Axel Linf99640d2011-11-27 20:45:03 +0800283module_platform_driver(ndfc_driver);
Thomas Gleixnerce4c61f2006-05-23 11:43:28 +0200284
285MODULE_LICENSE("GPL");
286MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
Sean MacLennana808ad32008-12-10 13:16:34 +0000287MODULE_DESCRIPTION("OF Platform driver for NDFC");