blob: 85b1df3f69c9b3744763001c20660aa522f2c6df [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/module.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
eric miaoc01655042008-01-28 23:00:02 +000023#include <linux/sysdev.h>
eric miao2c8086a2007-09-11 19:13:17 -070024
25#include <asm/hardware.h>
26#include <asm/arch/pxa3xx-regs.h>
27#include <asm/arch/ohci.h>
28#include <asm/arch/pm.h>
29#include <asm/arch/dma.h>
30#include <asm/arch/ssp.h>
31
32#include "generic.h"
33#include "devices.h"
34#include "clock.h"
35
36/* Crystal clock: 13MHz */
37#define BASE_CLK 13000000
38
39/* Ring Oscillator Clock: 60MHz */
40#define RO_CLK 60000000
41
42#define ACCR_D0CS (1 << 26)
eric miaoc4d1fb62008-01-28 23:00:02 +000043#define ACCR_PCCE (1 << 11)
eric miao2c8086a2007-09-11 19:13:17 -070044
45/* crystal frequency to static memory controller multiplier (SMCFS) */
46static unsigned char smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
47
48/* crystal frequency to HSIO bus frequency multiplier (HSS) */
49static unsigned char hss_mult[4] = { 8, 12, 16, 0 };
50
51/*
52 * Get the clock frequency as reflected by CCSR and the turbo flag.
53 * We assume these values have been applied via a fcs.
54 * If info is not 0 we also display the current settings.
55 */
56unsigned int pxa3xx_get_clk_frequency_khz(int info)
57{
58 unsigned long acsr, xclkcfg;
59 unsigned int t, xl, xn, hss, ro, XL, XN, CLK, HSS;
60
61 /* Read XCLKCFG register turbo bit */
62 __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
63 t = xclkcfg & 0x1;
64
65 acsr = ACSR;
66
67 xl = acsr & 0x1f;
68 xn = (acsr >> 8) & 0x7;
69 hss = (acsr >> 14) & 0x3;
70
71 XL = xl * BASE_CLK;
72 XN = xn * XL;
73
74 ro = acsr & ACCR_D0CS;
75
76 CLK = (ro) ? RO_CLK : ((t) ? XN : XL);
77 HSS = (ro) ? RO_CLK : hss_mult[hss] * BASE_CLK;
78
79 if (info) {
80 pr_info("RO Mode clock: %d.%02dMHz (%sactive)\n",
81 RO_CLK / 1000000, (RO_CLK % 1000000) / 10000,
82 (ro) ? "" : "in");
83 pr_info("Run Mode clock: %d.%02dMHz (*%d)\n",
84 XL / 1000000, (XL % 1000000) / 10000, xl);
85 pr_info("Turbo Mode clock: %d.%02dMHz (*%d, %sactive)\n",
86 XN / 1000000, (XN % 1000000) / 10000, xn,
87 (t) ? "" : "in");
88 pr_info("HSIO bus clock: %d.%02dMHz\n",
89 HSS / 1000000, (HSS % 1000000) / 10000);
90 }
91
eric miao6232be32008-01-24 02:27:30 +010092 return CLK / 1000;
eric miao2c8086a2007-09-11 19:13:17 -070093}
94
95/*
96 * Return the current static memory controller clock frequency
97 * in units of 10kHz
98 */
99unsigned int pxa3xx_get_memclk_frequency_10khz(void)
100{
101 unsigned long acsr;
102 unsigned int smcfs, clk = 0;
103
104 acsr = ACSR;
105
106 smcfs = (acsr >> 23) & 0x7;
107 clk = (acsr & ACCR_D0CS) ? RO_CLK : smcfs_mult[smcfs] * BASE_CLK;
108
109 return (clk / 10000);
110}
111
112/*
Mark Brown60bfe7f2008-03-04 11:14:23 +0100113 * Return the current AC97 clock frequency.
114 */
115static unsigned long clk_pxa3xx_ac97_getrate(struct clk *clk)
116{
117 unsigned long rate = 312000000;
118 unsigned long ac97_div;
119
120 ac97_div = AC97_DIV;
121
122 /* This may loose precision for some rates but won't for the
123 * standard 24.576MHz.
124 */
125 rate /= (ac97_div >> 12) & 0x7fff;
126 rate *= (ac97_div & 0xfff);
127
128 return rate;
129}
130
131/*
eric miao2c8086a2007-09-11 19:13:17 -0700132 * Return the current HSIO bus clock frequency
133 */
134static unsigned long clk_pxa3xx_hsio_getrate(struct clk *clk)
135{
136 unsigned long acsr;
137 unsigned int hss, hsio_clk;
138
139 acsr = ACSR;
140
141 hss = (acsr >> 14) & 0x3;
142 hsio_clk = (acsr & ACCR_D0CS) ? RO_CLK : hss_mult[hss] * BASE_CLK;
143
144 return hsio_clk;
145}
146
147static void clk_pxa3xx_cken_enable(struct clk *clk)
148{
149 unsigned long mask = 1ul << (clk->cken & 0x1f);
150
eric miao2c8086a2007-09-11 19:13:17 -0700151 if (clk->cken < 32)
152 CKENA |= mask;
153 else
154 CKENB |= mask;
eric miao2c8086a2007-09-11 19:13:17 -0700155}
156
157static void clk_pxa3xx_cken_disable(struct clk *clk)
158{
159 unsigned long mask = 1ul << (clk->cken & 0x1f);
160
eric miao2c8086a2007-09-11 19:13:17 -0700161 if (clk->cken < 32)
162 CKENA &= ~mask;
163 else
164 CKENB &= ~mask;
eric miao2c8086a2007-09-11 19:13:17 -0700165}
166
eric miao2a0d7182007-10-30 08:10:18 +0100167static const struct clkops clk_pxa3xx_cken_ops = {
168 .enable = clk_pxa3xx_cken_enable,
169 .disable = clk_pxa3xx_cken_disable,
170};
171
eric miao2c8086a2007-09-11 19:13:17 -0700172static const struct clkops clk_pxa3xx_hsio_ops = {
173 .enable = clk_pxa3xx_cken_enable,
174 .disable = clk_pxa3xx_cken_disable,
175 .getrate = clk_pxa3xx_hsio_getrate,
176};
177
Mark Brown60bfe7f2008-03-04 11:14:23 +0100178static const struct clkops clk_pxa3xx_ac97_ops = {
179 .enable = clk_pxa3xx_cken_enable,
180 .disable = clk_pxa3xx_cken_disable,
181 .getrate = clk_pxa3xx_ac97_getrate,
182};
183
Mark Browndcc88a12008-02-13 16:39:21 +0100184static void clk_pout_enable(struct clk *clk)
185{
186 OSCC |= OSCC_PEN;
187}
188
189static void clk_pout_disable(struct clk *clk)
190{
191 OSCC &= ~OSCC_PEN;
192}
193
194static const struct clkops clk_pout_ops = {
195 .enable = clk_pout_enable,
196 .disable = clk_pout_disable,
197};
198
eric miao2a0d7182007-10-30 08:10:18 +0100199#define PXA3xx_CKEN(_name, _cken, _rate, _delay, _dev) \
200 { \
201 .name = _name, \
202 .dev = _dev, \
203 .ops = &clk_pxa3xx_cken_ops, \
204 .rate = _rate, \
205 .cken = CKEN_##_cken, \
206 .delay = _delay, \
207 }
208
209#define PXA3xx_CK(_name, _cken, _ops, _dev) \
210 { \
211 .name = _name, \
212 .dev = _dev, \
213 .ops = _ops, \
214 .cken = CKEN_##_cken, \
215 }
216
eric miao2c8086a2007-09-11 19:13:17 -0700217static struct clk pxa3xx_clks[] = {
Mark Browndcc88a12008-02-13 16:39:21 +0100218 {
219 .name = "CLK_POUT",
220 .ops = &clk_pout_ops,
221 .rate = 13000000,
222 .delay = 70,
223 },
224
Mark Brown60bfe7f2008-03-04 11:14:23 +0100225 PXA3xx_CK("LCDCLK", LCD, &clk_pxa3xx_hsio_ops, &pxa_device_fb.dev),
226 PXA3xx_CK("CAMCLK", CAMERA, &clk_pxa3xx_hsio_ops, NULL),
227 PXA3xx_CK("AC97CLK", AC97, &clk_pxa3xx_ac97_ops, NULL),
eric miao2c8086a2007-09-11 19:13:17 -0700228
eric miao2a0d7182007-10-30 08:10:18 +0100229 PXA3xx_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
230 PXA3xx_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
231 PXA3xx_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
eric miao2c8086a2007-09-11 19:13:17 -0700232
eric miao2a0d7182007-10-30 08:10:18 +0100233 PXA3xx_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
234 PXA3xx_CKEN("UDCCLK", UDC, 48000000, 5, &pxa_device_udc.dev),
eric miaof92a6292007-12-12 09:32:01 +0800235 PXA3xx_CKEN("USBCLK", USBH, 48000000, 0, &pxa27x_device_ohci.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800236
237 PXA3xx_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
238 PXA3xx_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
239 PXA3xx_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
240 PXA3xx_CKEN("SSPCLK", SSP4, 13000000, 0, &pxa3xx_device_ssp4.dev),
Bridge Wufafc9d32007-12-21 19:00:13 +0800241
242 PXA3xx_CKEN("MMCCLK", MMC1, 19500000, 0, &pxa_device_mci.dev),
Bridge Wu8d33b052007-12-21 19:15:36 +0800243 PXA3xx_CKEN("MMCCLK", MMC2, 19500000, 0, &pxa3xx_device_mci2.dev),
Bridge Wu5a1f21b2007-12-21 19:27:08 +0800244 PXA3xx_CKEN("MMCCLK", MMC3, 19500000, 0, &pxa3xx_device_mci3.dev),
eric miao2c8086a2007-09-11 19:13:17 -0700245};
246
Russell King7b5dea12008-01-07 22:18:30 +0000247#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +0000248
249#define ISRAM_START 0x5c000000
250#define ISRAM_SIZE SZ_256K
251
252static void __iomem *sram;
253static unsigned long wakeup_src;
254
eric miaoc4d1fb62008-01-28 23:00:02 +0000255#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
256#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
257
258enum { SLEEP_SAVE_START = 0,
259 SLEEP_SAVE_CKENA,
260 SLEEP_SAVE_CKENB,
261 SLEEP_SAVE_ACCR,
262
263 SLEEP_SAVE_SIZE,
264};
265
Russell King7b5dea12008-01-07 22:18:30 +0000266static void pxa3xx_cpu_pm_save(unsigned long *sleep_save)
267{
eric miaoc4d1fb62008-01-28 23:00:02 +0000268 SAVE(CKENA);
269 SAVE(CKENB);
270 SAVE(ACCR);
Russell King7b5dea12008-01-07 22:18:30 +0000271}
272
273static void pxa3xx_cpu_pm_restore(unsigned long *sleep_save)
274{
eric miaoc4d1fb62008-01-28 23:00:02 +0000275 RESTORE(ACCR);
276 RESTORE(CKENA);
277 RESTORE(CKENB);
Russell King7b5dea12008-01-07 22:18:30 +0000278}
279
280/*
281 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
282 * memory controller has to be reinitialised, so we place some code
283 * in the SRAM to perform this function.
284 *
285 * We disable FIQs across the standby - otherwise, we might receive a
286 * FIQ while the SDRAM is unavailable.
287 */
288static void pxa3xx_cpu_standby(unsigned int pwrmode)
289{
290 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
291 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
292
293 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
294 pm_enter_standby_end - pm_enter_standby_start);
295
296 AD2D0SR = ~0;
297 AD2D1SR = ~0;
298 AD2D0ER = wakeup_src;
299 AD2D1ER = 0;
300 ASCR = ASCR;
301 ARSR = ARSR;
302
303 local_fiq_disable();
304 fn(pwrmode);
305 local_fiq_enable();
306
307 AD2D0ER = 0;
308 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +0000309}
310
eric miaoc4d1fb62008-01-28 23:00:02 +0000311/*
312 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
313 * PXA3xx development kits assumes that the resuming process continues
314 * with the address stored within the first 4 bytes of SDRAM. The PSPR
315 * register is used privately by BootROM and OBM, and _must_ be set to
316 * 0x5c014000 for the moment.
317 */
318static void pxa3xx_cpu_pm_suspend(void)
319{
320 volatile unsigned long *p = (volatile void *)0xc0000000;
321 unsigned long saved_data = *p;
322
323 extern void pxa3xx_cpu_suspend(void);
324 extern void pxa3xx_cpu_resume(void);
325
326 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
327 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
328 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
329
330 /* clear and setup wakeup source */
331 AD3SR = ~0;
332 AD3ER = wakeup_src;
333 ASCR = ASCR;
334 ARSR = ARSR;
335
336 PCFR |= (1u << 13); /* L1_DIS */
337 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
338
339 PSPR = 0x5c014000;
340
341 /* overwrite with the resume address */
342 *p = virt_to_phys(pxa3xx_cpu_resume);
343
344 pxa3xx_cpu_suspend();
345
346 *p = saved_data;
347
348 AD3ER = 0;
349}
350
Russell King7b5dea12008-01-07 22:18:30 +0000351static void pxa3xx_cpu_pm_enter(suspend_state_t state)
352{
353 /*
354 * Don't sleep if no wakeup sources are defined
355 */
356 if (wakeup_src == 0)
357 return;
358
359 switch (state) {
360 case PM_SUSPEND_STANDBY:
361 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
362 break;
363
364 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000365 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000366 break;
367 }
368}
369
370static int pxa3xx_cpu_pm_valid(suspend_state_t state)
371{
372 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
373}
374
375static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
376 .save_size = SLEEP_SAVE_SIZE,
377 .save = pxa3xx_cpu_pm_save,
378 .restore = pxa3xx_cpu_pm_restore,
379 .valid = pxa3xx_cpu_pm_valid,
380 .enter = pxa3xx_cpu_pm_enter,
381};
382
383static void __init pxa3xx_init_pm(void)
384{
385 sram = ioremap(ISRAM_START, ISRAM_SIZE);
386 if (!sram) {
387 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
388 return;
389 }
390
391 /*
392 * Since we copy wakeup code into the SRAM, we need to ensure
393 * that it is preserved over the low power modes. Note: bit 8
394 * is undocumented in the developer manual, but must be set.
395 */
396 AD1R |= ADXR_L2 | ADXR_R0;
397 AD2R |= ADXR_L2 | ADXR_R0;
398 AD3R |= ADXR_L2 | ADXR_R0;
399
400 /*
401 * Clear the resume enable registers.
402 */
403 AD1D0ER = 0;
404 AD2D0ER = 0;
405 AD2D1ER = 0;
406 AD3ER = 0;
407
408 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
409}
410
411static int pxa3xx_set_wake(unsigned int irq, unsigned int on)
412{
413 unsigned long flags, mask = 0;
414
415 switch (irq) {
416 case IRQ_SSP3:
417 mask = ADXER_MFP_WSSP3;
418 break;
419 case IRQ_MSL:
420 mask = ADXER_WMSL0;
421 break;
422 case IRQ_USBH2:
423 case IRQ_USBH1:
424 mask = ADXER_WUSBH;
425 break;
426 case IRQ_KEYPAD:
427 mask = ADXER_WKP;
428 break;
429 case IRQ_AC97:
430 mask = ADXER_MFP_WAC97;
431 break;
432 case IRQ_USIM:
433 mask = ADXER_WUSIM0;
434 break;
435 case IRQ_SSP2:
436 mask = ADXER_MFP_WSSP2;
437 break;
438 case IRQ_I2C:
439 mask = ADXER_MFP_WI2C;
440 break;
441 case IRQ_STUART:
442 mask = ADXER_MFP_WUART3;
443 break;
444 case IRQ_BTUART:
445 mask = ADXER_MFP_WUART2;
446 break;
447 case IRQ_FFUART:
448 mask = ADXER_MFP_WUART1;
449 break;
450 case IRQ_MMC:
451 mask = ADXER_MFP_WMMC1;
452 break;
453 case IRQ_SSP:
454 mask = ADXER_MFP_WSSP1;
455 break;
456 case IRQ_RTCAlrm:
457 mask = ADXER_WRTC;
458 break;
459 case IRQ_SSP4:
460 mask = ADXER_MFP_WSSP4;
461 break;
462 case IRQ_TSI:
463 mask = ADXER_WTSI;
464 break;
465 case IRQ_USIM2:
466 mask = ADXER_WUSIM1;
467 break;
468 case IRQ_MMC2:
469 mask = ADXER_MFP_WMMC2;
470 break;
471 case IRQ_NAND:
472 mask = ADXER_MFP_WFLASH;
473 break;
474 case IRQ_USB2:
475 mask = ADXER_WUSB2;
476 break;
477 case IRQ_WAKEUP0:
478 mask = ADXER_WEXTWAKE0;
479 break;
480 case IRQ_WAKEUP1:
481 mask = ADXER_WEXTWAKE1;
482 break;
483 case IRQ_MMC3:
484 mask = ADXER_MFP_GEN12;
485 break;
486 }
487
488 local_irq_save(flags);
489 if (on)
490 wakeup_src |= mask;
491 else
492 wakeup_src &= ~mask;
493 local_irq_restore(flags);
494
495 return 0;
496}
Russell King7b5dea12008-01-07 22:18:30 +0000497#else
498static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800499#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000500#endif
501
eric miao2c8086a2007-09-11 19:13:17 -0700502void __init pxa3xx_init_irq(void)
503{
504 /* enable CP6 access */
505 u32 value;
506 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
507 value |= (1 << 6);
508 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
509
eric miaob9e25ac2008-03-04 14:19:58 +0800510 pxa_init_irq(56, pxa3xx_set_wake);
511 pxa_init_gpio(128, NULL);
eric miao2c8086a2007-09-11 19:13:17 -0700512}
513
514/*
515 * device registration specific to PXA3xx.
516 */
517
518static struct platform_device *devices[] __initdata = {
eric miao2c8086a2007-09-11 19:13:17 -0700519 &pxa_device_udc,
eric miao2c8086a2007-09-11 19:13:17 -0700520 &pxa_device_ffuart,
521 &pxa_device_btuart,
522 &pxa_device_stuart,
eric miao2c8086a2007-09-11 19:13:17 -0700523 &pxa_device_i2s,
eric miao2c8086a2007-09-11 19:13:17 -0700524 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800525 &pxa27x_device_ssp1,
526 &pxa27x_device_ssp2,
527 &pxa27x_device_ssp3,
528 &pxa3xx_device_ssp4,
eric miao2c8086a2007-09-11 19:13:17 -0700529};
530
eric miaoc01655042008-01-28 23:00:02 +0000531static struct sys_device pxa3xx_sysdev[] = {
532 {
eric miaoc01655042008-01-28 23:00:02 +0000533 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000534 }, {
eric miao4be35e22008-02-04 10:07:09 +0800535 .cls = &pxa3xx_mfp_sysclass,
536 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000537 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000538 },
539};
540
eric miao2c8086a2007-09-11 19:13:17 -0700541static int __init pxa3xx_init(void)
542{
eric miaoc01655042008-01-28 23:00:02 +0000543 int i, ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700544
545 if (cpu_is_pxa3xx()) {
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100546 /*
547 * clear RDH bit every time after reset
548 *
549 * Note: the last 3 bits DxS are write-1-to-clear so carefully
550 * preserve them here in case they will be referenced later
551 */
552 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
553
eric miao2c8086a2007-09-11 19:13:17 -0700554 clks_register(pxa3xx_clks, ARRAY_SIZE(pxa3xx_clks));
555
556 if ((ret = pxa_init_dma(32)))
557 return ret;
558
Russell King7b5dea12008-01-07 22:18:30 +0000559 pxa3xx_init_pm();
560
eric miaoc01655042008-01-28 23:00:02 +0000561 for (i = 0; i < ARRAY_SIZE(pxa3xx_sysdev); i++) {
562 ret = sysdev_register(&pxa3xx_sysdev[i]);
563 if (ret)
564 pr_err("failed to register sysdev[%d]\n", i);
565 }
566
567 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
eric miao2c8086a2007-09-11 19:13:17 -0700568 }
eric miaoc01655042008-01-28 23:00:02 +0000569
570 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700571}
572
573subsys_initcall(pxa3xx_init);