blob: 4a2e48af2887bbe359349468a066a729e972086e [file] [log] [blame]
Greg Rosed358aa92013-12-21 06:13:11 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Jesse Brandeburgaf1a2a92014-02-13 03:48:41 -08004 * Copyright(c) 2013 - 2014 Intel Corporation.
Greg Rosed358aa92013-12-21 06:13:11 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rosed358aa92013-12-21 06:13:11 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TYPE_H_
28#define _I40E_TYPE_H_
29
30#include "i40e_status.h"
31#include "i40e_osdep.h"
32#include "i40e_register.h"
33#include "i40e_adminq.h"
34#include "i40e_hmc.h"
35#include "i40e_lan_hmc.h"
36
37/* Device IDs */
Jesse Brandeburg704599e2014-05-10 04:49:14 +000038#define I40E_DEV_ID_SFP_XL710 0x1572
Shannon Nelsonab600852014-01-17 15:36:39 -080039#define I40E_DEV_ID_QEMU 0x1574
40#define I40E_DEV_ID_KX_A 0x157F
41#define I40E_DEV_ID_KX_B 0x1580
42#define I40E_DEV_ID_KX_C 0x1581
Shannon Nelsonab600852014-01-17 15:36:39 -080043#define I40E_DEV_ID_QSFP_A 0x1583
44#define I40E_DEV_ID_QSFP_B 0x1584
45#define I40E_DEV_ID_QSFP_C 0x1585
46#define I40E_DEV_ID_VF 0x154C
47#define I40E_DEV_ID_VF_HV 0x1571
Greg Rosed358aa92013-12-21 06:13:11 +000048
Shannon Nelsonab600852014-01-17 15:36:39 -080049#define i40e_is_40G_device(d) ((d) == I40E_DEV_ID_QSFP_A || \
50 (d) == I40E_DEV_ID_QSFP_B || \
51 (d) == I40E_DEV_ID_QSFP_C)
Greg Rosed358aa92013-12-21 06:13:11 +000052
Anjali Singhai Jain4c33f832014-06-05 00:18:21 +000053/* I40E_MASK is a macro used on 32 bit registers */
54#define I40E_MASK(mask, shift) (mask << shift)
55
Greg Rosed358aa92013-12-21 06:13:11 +000056#define I40E_MAX_VSI_QP 16
57#define I40E_MAX_VF_VSI 3
58#define I40E_MAX_CHAINED_RX_BUFFERS 5
59#define I40E_MAX_PF_UDP_OFFLOAD_PORTS 16
60
61/* Max default timeout in ms, */
62#define I40E_MAX_NVM_TIMEOUT 18000
63
Kamil Krawczyk4f4e17b2014-04-23 04:50:14 +000064/* Switch from ms to the 1usec global time (this is the GTIME resolution) */
65#define I40E_MS_TO_GTIME(time) ((time) * 1000)
Greg Rosed358aa92013-12-21 06:13:11 +000066
67/* forward declaration */
68struct i40e_hw;
69typedef void (*I40E_ADMINQ_CALLBACK)(struct i40e_hw *, struct i40e_aq_desc *);
70
Greg Rosed358aa92013-12-21 06:13:11 +000071/* Data type manipulation macros. */
72
73#define I40E_DESC_UNUSED(R) \
74 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
75 (R)->next_to_clean - (R)->next_to_use - 1)
76
77/* bitfields for Tx queue mapping in QTX_CTL */
78#define I40E_QTX_CTL_VF_QUEUE 0x0
79#define I40E_QTX_CTL_VM_QUEUE 0x1
80#define I40E_QTX_CTL_PF_QUEUE 0x2
81
82/* debug masks - set these bits in hw->debug_mask to control output */
83enum i40e_debug_mask {
84 I40E_DEBUG_INIT = 0x00000001,
85 I40E_DEBUG_RELEASE = 0x00000002,
86
87 I40E_DEBUG_LINK = 0x00000010,
88 I40E_DEBUG_PHY = 0x00000020,
89 I40E_DEBUG_HMC = 0x00000040,
90 I40E_DEBUG_NVM = 0x00000080,
91 I40E_DEBUG_LAN = 0x00000100,
92 I40E_DEBUG_FLOW = 0x00000200,
93 I40E_DEBUG_DCB = 0x00000400,
94 I40E_DEBUG_DIAG = 0x00000800,
Anjali Singhai Jainc2e1b592014-03-06 09:00:03 +000095 I40E_DEBUG_FD = 0x00001000,
Greg Rosed358aa92013-12-21 06:13:11 +000096
97 I40E_DEBUG_AQ_MESSAGE = 0x01000000,
98 I40E_DEBUG_AQ_DESCRIPTOR = 0x02000000,
99 I40E_DEBUG_AQ_DESC_BUFFER = 0x04000000,
100 I40E_DEBUG_AQ_COMMAND = 0x06000000,
101 I40E_DEBUG_AQ = 0x0F000000,
102
103 I40E_DEBUG_USER = 0xF0000000,
104
105 I40E_DEBUG_ALL = 0xFFFFFFFF
106};
107
Greg Rosed358aa92013-12-21 06:13:11 +0000108/* These are structs for managing the hardware information and the operations.
109 * The structures of function pointers are filled out at init time when we
110 * know for sure exactly which hardware we're working with. This gives us the
111 * flexibility of using the same main driver code but adapting to slightly
112 * different hardware needs as new parts are developed. For this architecture,
113 * the Firmware and AdminQ are intended to insulate the driver from most of the
114 * future changes, but these structures will also do part of the job.
115 */
116enum i40e_mac_type {
117 I40E_MAC_UNKNOWN = 0,
118 I40E_MAC_X710,
119 I40E_MAC_XL710,
120 I40E_MAC_VF,
121 I40E_MAC_GENERIC,
122};
123
124enum i40e_media_type {
125 I40E_MEDIA_TYPE_UNKNOWN = 0,
126 I40E_MEDIA_TYPE_FIBER,
127 I40E_MEDIA_TYPE_BASET,
128 I40E_MEDIA_TYPE_BACKPLANE,
129 I40E_MEDIA_TYPE_CX4,
130 I40E_MEDIA_TYPE_DA,
131 I40E_MEDIA_TYPE_VIRTUAL
132};
133
134enum i40e_fc_mode {
135 I40E_FC_NONE = 0,
136 I40E_FC_RX_PAUSE,
137 I40E_FC_TX_PAUSE,
138 I40E_FC_FULL,
139 I40E_FC_PFC,
140 I40E_FC_DEFAULT
141};
142
143enum i40e_vsi_type {
144 I40E_VSI_MAIN = 0,
145 I40E_VSI_VMDQ1,
146 I40E_VSI_VMDQ2,
147 I40E_VSI_CTRL,
148 I40E_VSI_FCOE,
149 I40E_VSI_MIRROR,
150 I40E_VSI_SRIOV,
151 I40E_VSI_FDIR,
152 I40E_VSI_TYPE_UNKNOWN
153};
154
155enum i40e_queue_type {
156 I40E_QUEUE_TYPE_RX = 0,
157 I40E_QUEUE_TYPE_TX,
158 I40E_QUEUE_TYPE_PE_CEQ,
159 I40E_QUEUE_TYPE_UNKNOWN
160};
161
162struct i40e_link_status {
163 enum i40e_aq_phy_type phy_type;
164 enum i40e_aq_link_speed link_speed;
165 u8 link_info;
166 u8 an_info;
167 u8 ext_info;
168 u8 loopback;
169 /* is Link Status Event notification to SW enabled */
170 bool lse_enable;
Neerav Parikh6bb3f232014-04-01 07:11:56 +0000171 u16 max_frame_size;
172 bool crc_enable;
173 u8 pacing;
Greg Rosed358aa92013-12-21 06:13:11 +0000174};
175
176struct i40e_phy_info {
177 struct i40e_link_status link_info;
178 struct i40e_link_status link_info_old;
179 u32 autoneg_advertised;
180 u32 phy_id;
181 u32 module_type;
182 bool get_link_info;
183 enum i40e_media_type media_type;
184};
185
186#define I40E_HW_CAP_MAX_GPIO 30
187/* Capabilities of a PF or a VF or the whole device */
188struct i40e_hw_capabilities {
189 u32 switch_mode;
190#define I40E_NVM_IMAGE_TYPE_EVB 0x0
191#define I40E_NVM_IMAGE_TYPE_CLOUD 0x2
192#define I40E_NVM_IMAGE_TYPE_UDP_CLOUD 0x3
193
194 u32 management_mode;
195 u32 npar_enable;
196 u32 os2bmc;
197 u32 valid_functions;
198 bool sr_iov_1_1;
199 bool vmdq;
200 bool evb_802_1_qbg; /* Edge Virtual Bridging */
201 bool evb_802_1_qbh; /* Bridge Port Extension */
202 bool dcb;
203 bool fcoe;
204 bool mfp_mode_1;
205 bool mgmt_cem;
206 bool ieee_1588;
207 bool iwarp;
208 bool fd;
209 u32 fd_filters_guaranteed;
210 u32 fd_filters_best_effort;
211 bool rss;
212 u32 rss_table_size;
213 u32 rss_table_entry_width;
214 bool led[I40E_HW_CAP_MAX_GPIO];
215 bool sdp[I40E_HW_CAP_MAX_GPIO];
216 u32 nvm_image_type;
217 u32 num_flow_director_filters;
218 u32 num_vfs;
219 u32 vf_base_id;
220 u32 num_vsis;
221 u32 num_rx_qp;
222 u32 num_tx_qp;
223 u32 base_queue;
224 u32 num_msix_vectors;
225 u32 num_msix_vectors_vf;
226 u32 led_pin_num;
227 u32 sdp_pin_num;
228 u32 mdio_port_num;
229 u32 mdio_port_mode;
230 u8 rx_buf_chain_len;
231 u32 enabled_tcmap;
232 u32 maxtc;
233};
234
235struct i40e_mac_info {
236 enum i40e_mac_type type;
237 u8 addr[ETH_ALEN];
238 u8 perm_addr[ETH_ALEN];
239 u8 san_addr[ETH_ALEN];
240 u16 max_fcoeq;
241};
242
243enum i40e_aq_resources_ids {
244 I40E_NVM_RESOURCE_ID = 1
245};
246
247enum i40e_aq_resource_access_type {
248 I40E_RESOURCE_READ = 1,
249 I40E_RESOURCE_WRITE
250};
251
252struct i40e_nvm_info {
253 u64 hw_semaphore_timeout; /* 2usec global time (GTIME resolution) */
254 u64 hw_semaphore_wait; /* - || - */
255 u32 timeout; /* [ms] */
256 u16 sr_size; /* Shadow RAM size in words */
257 bool blank_nvm_mode; /* is NVM empty (no FW present)*/
258 u16 version; /* NVM package version */
259 u32 eetrack; /* NVM data version */
260};
261
262/* PCI bus types */
263enum i40e_bus_type {
264 i40e_bus_type_unknown = 0,
265 i40e_bus_type_pci,
266 i40e_bus_type_pcix,
267 i40e_bus_type_pci_express,
268 i40e_bus_type_reserved
269};
270
271/* PCI bus speeds */
272enum i40e_bus_speed {
273 i40e_bus_speed_unknown = 0,
274 i40e_bus_speed_33 = 33,
275 i40e_bus_speed_66 = 66,
276 i40e_bus_speed_100 = 100,
277 i40e_bus_speed_120 = 120,
278 i40e_bus_speed_133 = 133,
279 i40e_bus_speed_2500 = 2500,
280 i40e_bus_speed_5000 = 5000,
281 i40e_bus_speed_8000 = 8000,
282 i40e_bus_speed_reserved
283};
284
285/* PCI bus widths */
286enum i40e_bus_width {
287 i40e_bus_width_unknown = 0,
288 i40e_bus_width_pcie_x1 = 1,
289 i40e_bus_width_pcie_x2 = 2,
290 i40e_bus_width_pcie_x4 = 4,
291 i40e_bus_width_pcie_x8 = 8,
292 i40e_bus_width_32 = 32,
293 i40e_bus_width_64 = 64,
294 i40e_bus_width_reserved
295};
296
297/* Bus parameters */
298struct i40e_bus_info {
299 enum i40e_bus_speed speed;
300 enum i40e_bus_width width;
301 enum i40e_bus_type type;
302
303 u16 func;
304 u16 device;
305 u16 lan_id;
306};
307
308/* Flow control (FC) parameters */
309struct i40e_fc_info {
310 enum i40e_fc_mode current_mode; /* FC mode in effect */
311 enum i40e_fc_mode requested_mode; /* FC mode requested by caller */
312};
313
314#define I40E_MAX_TRAFFIC_CLASS 8
315#define I40E_MAX_USER_PRIORITY 8
316#define I40E_DCBX_MAX_APPS 32
317#define I40E_LLDPDU_SIZE 1500
318
319/* IEEE 802.1Qaz ETS Configuration data */
320struct i40e_ieee_ets_config {
321 u8 willing;
322 u8 cbs;
323 u8 maxtcs;
324 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
325 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
326 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
327};
328
329/* IEEE 802.1Qaz ETS Recommendation data */
330struct i40e_ieee_ets_recommend {
331 u8 prioritytable[I40E_MAX_TRAFFIC_CLASS];
332 u8 tcbwtable[I40E_MAX_TRAFFIC_CLASS];
333 u8 tsatable[I40E_MAX_TRAFFIC_CLASS];
334};
335
336/* IEEE 802.1Qaz PFC Configuration data */
337struct i40e_ieee_pfc_config {
338 u8 willing;
339 u8 mbc;
340 u8 pfccap;
341 u8 pfcenable;
342};
343
344/* IEEE 802.1Qaz Application Priority data */
345struct i40e_ieee_app_priority_table {
346 u8 priority;
347 u8 selector;
348 u16 protocolid;
349};
350
351struct i40e_dcbx_config {
352 u32 numapps;
353 struct i40e_ieee_ets_config etscfg;
354 struct i40e_ieee_ets_recommend etsrec;
355 struct i40e_ieee_pfc_config pfc;
356 struct i40e_ieee_app_priority_table app[I40E_DCBX_MAX_APPS];
357};
358
359/* Port hardware description */
360struct i40e_hw {
361 u8 __iomem *hw_addr;
362 void *back;
363
364 /* function pointer structs */
365 struct i40e_phy_info phy;
366 struct i40e_mac_info mac;
367 struct i40e_bus_info bus;
368 struct i40e_nvm_info nvm;
369 struct i40e_fc_info fc;
370
371 /* pci info */
372 u16 device_id;
373 u16 vendor_id;
374 u16 subsystem_device_id;
375 u16 subsystem_vendor_id;
376 u8 revision_id;
377 u8 port;
378 bool adapter_stopped;
379
380 /* capabilities for entire device and PCI func */
381 struct i40e_hw_capabilities dev_caps;
382 struct i40e_hw_capabilities func_caps;
383
384 /* Flow Director shared filter space */
385 u16 fdir_shared_filter_count;
386
387 /* device profile info */
388 u8 pf_id;
389 u16 main_vsi_seid;
390
391 /* Closest numa node to the device */
392 u16 numa_node;
393
394 /* Admin Queue info */
395 struct i40e_adminq_info aq;
396
397 /* HMC info */
398 struct i40e_hmc_info hmc; /* HMC info struct */
399
400 /* LLDP/DCBX Status */
401 u16 dcbx_status;
402
403 /* DCBX info */
404 struct i40e_dcbx_config local_dcbx_config;
405 struct i40e_dcbx_config remote_dcbx_config;
406
407 /* debug mask */
408 u32 debug_mask;
409};
410
411struct i40e_driver_version {
412 u8 major_version;
413 u8 minor_version;
414 u8 build_version;
415 u8 subbuild_version;
Shannon Nelsond2466012014-04-01 07:11:45 +0000416 u8 driver_string[32];
Greg Rosed358aa92013-12-21 06:13:11 +0000417};
418
419/* RX Descriptors */
420union i40e_16byte_rx_desc {
421 struct {
422 __le64 pkt_addr; /* Packet buffer address */
423 __le64 hdr_addr; /* Header buffer address */
424 } read;
425 struct {
426 struct {
427 struct {
428 union {
429 __le16 mirroring_status;
430 __le16 fcoe_ctx_id;
431 } mirr_fcoe;
432 __le16 l2tag1;
433 } lo_dword;
434 union {
435 __le32 rss; /* RSS Hash */
436 __le32 fd_id; /* Flow director filter id */
437 __le32 fcoe_param; /* FCoE DDP Context id */
438 } hi_dword;
439 } qword0;
440 struct {
441 /* ext status/error/pktype/length */
442 __le64 status_error_len;
443 } qword1;
444 } wb; /* writeback */
445};
446
447union i40e_32byte_rx_desc {
448 struct {
449 __le64 pkt_addr; /* Packet buffer address */
450 __le64 hdr_addr; /* Header buffer address */
451 /* bit 0 of hdr_buffer_addr is DD bit */
452 __le64 rsvd1;
453 __le64 rsvd2;
454 } read;
455 struct {
456 struct {
457 struct {
458 union {
459 __le16 mirroring_status;
460 __le16 fcoe_ctx_id;
461 } mirr_fcoe;
462 __le16 l2tag1;
463 } lo_dword;
464 union {
465 __le32 rss; /* RSS Hash */
466 __le32 fcoe_param; /* FCoE DDP Context id */
Anjali Singhai Jain77e29bc2014-02-11 08:24:11 +0000467 /* Flow director filter id in case of
468 * Programming status desc WB
469 */
470 __le32 fd_id;
Greg Rosed358aa92013-12-21 06:13:11 +0000471 } hi_dword;
472 } qword0;
473 struct {
474 /* status/error/pktype/length */
475 __le64 status_error_len;
476 } qword1;
477 struct {
478 __le16 ext_status; /* extended status */
479 __le16 rsvd;
480 __le16 l2tag2_1;
481 __le16 l2tag2_2;
482 } qword2;
483 struct {
484 union {
485 __le32 flex_bytes_lo;
486 __le32 pe_status;
487 } lo_dword;
488 union {
489 __le32 flex_bytes_hi;
490 __le32 fd_id;
491 } hi_dword;
492 } qword3;
493 } wb; /* writeback */
494};
495
Greg Rosed358aa92013-12-21 06:13:11 +0000496enum i40e_rx_desc_status_bits {
497 /* Note: These are predefined bit offsets */
498 I40E_RX_DESC_STATUS_DD_SHIFT = 0,
499 I40E_RX_DESC_STATUS_EOF_SHIFT = 1,
500 I40E_RX_DESC_STATUS_L2TAG1P_SHIFT = 2,
501 I40E_RX_DESC_STATUS_L3L4P_SHIFT = 3,
502 I40E_RX_DESC_STATUS_CRCP_SHIFT = 4,
503 I40E_RX_DESC_STATUS_TSYNINDX_SHIFT = 5, /* 2 BITS */
504 I40E_RX_DESC_STATUS_TSYNVALID_SHIFT = 7,
505 I40E_RX_DESC_STATUS_PIF_SHIFT = 8,
506 I40E_RX_DESC_STATUS_UMBCAST_SHIFT = 9, /* 2 BITS */
507 I40E_RX_DESC_STATUS_FLM_SHIFT = 11,
508 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT = 12, /* 2 BITS */
509 I40E_RX_DESC_STATUS_LPBK_SHIFT = 14,
510 I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT = 15,
511 I40E_RX_DESC_STATUS_RESERVED_SHIFT = 16, /* 2 BITS */
Jesse Brandeburgc2451d72014-05-10 04:49:01 +0000512 I40E_RX_DESC_STATUS_UDP_0_SHIFT = 18,
513 I40E_RX_DESC_STATUS_LAST /* this entry must be last!!! */
Greg Rosed358aa92013-12-21 06:13:11 +0000514};
515
Jesse Brandeburgc2451d72014-05-10 04:49:01 +0000516#define I40E_RXD_QW1_STATUS_SHIFT 0
517#define I40E_RXD_QW1_STATUS_MASK (((1 << I40E_RX_DESC_STATUS_LAST) - 1) \
518 << I40E_RXD_QW1_STATUS_SHIFT)
519
Greg Rosed358aa92013-12-21 06:13:11 +0000520#define I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT I40E_RX_DESC_STATUS_TSYNINDX_SHIFT
521#define I40E_RXD_QW1_STATUS_TSYNINDX_MASK (0x3UL << \
522 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT)
523
524#define I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT I40E_RX_DESC_STATUS_TSYNVALID_SHIFT
525#define I40E_RXD_QW1_STATUS_TSYNVALID_MASK (0x1UL << \
526 I40E_RXD_QW1_STATUS_TSYNVALID_SHIFT)
527
528enum i40e_rx_desc_fltstat_values {
529 I40E_RX_DESC_FLTSTAT_NO_DATA = 0,
530 I40E_RX_DESC_FLTSTAT_RSV_FD_ID = 1, /* 16byte desc? FD_ID : RSV */
531 I40E_RX_DESC_FLTSTAT_RSV = 2,
532 I40E_RX_DESC_FLTSTAT_RSS_HASH = 3,
533};
534
535#define I40E_RXD_QW1_ERROR_SHIFT 19
536#define I40E_RXD_QW1_ERROR_MASK (0xFFUL << I40E_RXD_QW1_ERROR_SHIFT)
537
538enum i40e_rx_desc_error_bits {
539 /* Note: These are predefined bit offsets */
540 I40E_RX_DESC_ERROR_RXE_SHIFT = 0,
541 I40E_RX_DESC_ERROR_RECIPE_SHIFT = 1,
542 I40E_RX_DESC_ERROR_HBO_SHIFT = 2,
543 I40E_RX_DESC_ERROR_L3L4E_SHIFT = 3, /* 3 BITS */
544 I40E_RX_DESC_ERROR_IPE_SHIFT = 3,
545 I40E_RX_DESC_ERROR_L4E_SHIFT = 4,
546 I40E_RX_DESC_ERROR_EIPE_SHIFT = 5,
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000547 I40E_RX_DESC_ERROR_OVERSIZE_SHIFT = 6,
548 I40E_RX_DESC_ERROR_PPRS_SHIFT = 7
Greg Rosed358aa92013-12-21 06:13:11 +0000549};
550
551enum i40e_rx_desc_error_l3l4e_fcoe_masks {
552 I40E_RX_DESC_ERROR_L3L4E_NONE = 0,
553 I40E_RX_DESC_ERROR_L3L4E_PROT = 1,
554 I40E_RX_DESC_ERROR_L3L4E_FC = 2,
555 I40E_RX_DESC_ERROR_L3L4E_DMAC_ERR = 3,
556 I40E_RX_DESC_ERROR_L3L4E_DMAC_WARN = 4
557};
558
559#define I40E_RXD_QW1_PTYPE_SHIFT 30
560#define I40E_RXD_QW1_PTYPE_MASK (0xFFULL << I40E_RXD_QW1_PTYPE_SHIFT)
561
562/* Packet type non-ip values */
563enum i40e_rx_l2_ptype {
564 I40E_RX_PTYPE_L2_RESERVED = 0,
565 I40E_RX_PTYPE_L2_MAC_PAY2 = 1,
566 I40E_RX_PTYPE_L2_TIMESYNC_PAY2 = 2,
567 I40E_RX_PTYPE_L2_FIP_PAY2 = 3,
568 I40E_RX_PTYPE_L2_OUI_PAY2 = 4,
569 I40E_RX_PTYPE_L2_MACCNTRL_PAY2 = 5,
570 I40E_RX_PTYPE_L2_LLDP_PAY2 = 6,
571 I40E_RX_PTYPE_L2_ECP_PAY2 = 7,
572 I40E_RX_PTYPE_L2_EVB_PAY2 = 8,
573 I40E_RX_PTYPE_L2_QCN_PAY2 = 9,
574 I40E_RX_PTYPE_L2_EAPOL_PAY2 = 10,
575 I40E_RX_PTYPE_L2_ARP = 11,
576 I40E_RX_PTYPE_L2_FCOE_PAY3 = 12,
577 I40E_RX_PTYPE_L2_FCOE_FCDATA_PAY3 = 13,
578 I40E_RX_PTYPE_L2_FCOE_FCRDY_PAY3 = 14,
579 I40E_RX_PTYPE_L2_FCOE_FCRSP_PAY3 = 15,
580 I40E_RX_PTYPE_L2_FCOE_FCOTHER_PA = 16,
581 I40E_RX_PTYPE_L2_FCOE_VFT_PAY3 = 17,
582 I40E_RX_PTYPE_L2_FCOE_VFT_FCDATA = 18,
583 I40E_RX_PTYPE_L2_FCOE_VFT_FCRDY = 19,
584 I40E_RX_PTYPE_L2_FCOE_VFT_FCRSP = 20,
585 I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER = 21,
586 I40E_RX_PTYPE_GRENAT4_MAC_PAY3 = 58,
587 I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4 = 87,
588 I40E_RX_PTYPE_GRENAT6_MAC_PAY3 = 124,
589 I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4 = 153
590};
591
592struct i40e_rx_ptype_decoded {
593 u32 ptype:8;
594 u32 known:1;
595 u32 outer_ip:1;
596 u32 outer_ip_ver:1;
597 u32 outer_frag:1;
598 u32 tunnel_type:3;
599 u32 tunnel_end_prot:2;
600 u32 tunnel_end_frag:1;
601 u32 inner_prot:4;
602 u32 payload_layer:3;
603};
604
605enum i40e_rx_ptype_outer_ip {
606 I40E_RX_PTYPE_OUTER_L2 = 0,
607 I40E_RX_PTYPE_OUTER_IP = 1
608};
609
610enum i40e_rx_ptype_outer_ip_ver {
611 I40E_RX_PTYPE_OUTER_NONE = 0,
612 I40E_RX_PTYPE_OUTER_IPV4 = 0,
613 I40E_RX_PTYPE_OUTER_IPV6 = 1
614};
615
616enum i40e_rx_ptype_outer_fragmented {
617 I40E_RX_PTYPE_NOT_FRAG = 0,
618 I40E_RX_PTYPE_FRAG = 1
619};
620
621enum i40e_rx_ptype_tunnel_type {
622 I40E_RX_PTYPE_TUNNEL_NONE = 0,
623 I40E_RX_PTYPE_TUNNEL_IP_IP = 1,
624 I40E_RX_PTYPE_TUNNEL_IP_GRENAT = 2,
625 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC = 3,
626 I40E_RX_PTYPE_TUNNEL_IP_GRENAT_MAC_VLAN = 4,
627};
628
629enum i40e_rx_ptype_tunnel_end_prot {
630 I40E_RX_PTYPE_TUNNEL_END_NONE = 0,
631 I40E_RX_PTYPE_TUNNEL_END_IPV4 = 1,
632 I40E_RX_PTYPE_TUNNEL_END_IPV6 = 2,
633};
634
635enum i40e_rx_ptype_inner_prot {
636 I40E_RX_PTYPE_INNER_PROT_NONE = 0,
637 I40E_RX_PTYPE_INNER_PROT_UDP = 1,
638 I40E_RX_PTYPE_INNER_PROT_TCP = 2,
639 I40E_RX_PTYPE_INNER_PROT_SCTP = 3,
640 I40E_RX_PTYPE_INNER_PROT_ICMP = 4,
641 I40E_RX_PTYPE_INNER_PROT_TIMESYNC = 5
642};
643
644enum i40e_rx_ptype_payload_layer {
645 I40E_RX_PTYPE_PAYLOAD_LAYER_NONE = 0,
646 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY2 = 1,
647 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3 = 2,
648 I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4 = 3,
649};
650
651#define I40E_RXD_QW1_LENGTH_PBUF_SHIFT 38
652#define I40E_RXD_QW1_LENGTH_PBUF_MASK (0x3FFFULL << \
653 I40E_RXD_QW1_LENGTH_PBUF_SHIFT)
654
655#define I40E_RXD_QW1_LENGTH_HBUF_SHIFT 52
656#define I40E_RXD_QW1_LENGTH_HBUF_MASK (0x7FFULL << \
657 I40E_RXD_QW1_LENGTH_HBUF_SHIFT)
658
659#define I40E_RXD_QW1_LENGTH_SPH_SHIFT 63
660#define I40E_RXD_QW1_LENGTH_SPH_MASK (0x1ULL << \
661 I40E_RXD_QW1_LENGTH_SPH_SHIFT)
662
663enum i40e_rx_desc_ext_status_bits {
664 /* Note: These are predefined bit offsets */
665 I40E_RX_DESC_EXT_STATUS_L2TAG2P_SHIFT = 0,
666 I40E_RX_DESC_EXT_STATUS_L2TAG3P_SHIFT = 1,
667 I40E_RX_DESC_EXT_STATUS_FLEXBL_SHIFT = 2, /* 2 BITS */
668 I40E_RX_DESC_EXT_STATUS_FLEXBH_SHIFT = 4, /* 2 BITS */
Greg Rosed358aa92013-12-21 06:13:11 +0000669 I40E_RX_DESC_EXT_STATUS_FDLONGB_SHIFT = 9,
670 I40E_RX_DESC_EXT_STATUS_FCOELONGB_SHIFT = 10,
671 I40E_RX_DESC_EXT_STATUS_PELONGB_SHIFT = 11,
672};
673
674enum i40e_rx_desc_pe_status_bits {
675 /* Note: These are predefined bit offsets */
676 I40E_RX_DESC_PE_STATUS_QPID_SHIFT = 0, /* 18 BITS */
677 I40E_RX_DESC_PE_STATUS_L4PORT_SHIFT = 0, /* 16 BITS */
678 I40E_RX_DESC_PE_STATUS_IPINDEX_SHIFT = 16, /* 8 BITS */
679 I40E_RX_DESC_PE_STATUS_QPIDHIT_SHIFT = 24,
680 I40E_RX_DESC_PE_STATUS_APBVTHIT_SHIFT = 25,
681 I40E_RX_DESC_PE_STATUS_PORTV_SHIFT = 26,
682 I40E_RX_DESC_PE_STATUS_URG_SHIFT = 27,
683 I40E_RX_DESC_PE_STATUS_IPFRAG_SHIFT = 28,
684 I40E_RX_DESC_PE_STATUS_IPOPT_SHIFT = 29
685};
686
687#define I40E_RX_PROG_STATUS_DESC_LENGTH_SHIFT 38
688#define I40E_RX_PROG_STATUS_DESC_LENGTH 0x2000000
689
690#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT 2
691#define I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK (0x7UL << \
692 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT)
693
694#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT 19
695#define I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK (0x3FUL << \
696 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT)
697
698enum i40e_rx_prog_status_desc_status_bits {
699 /* Note: These are predefined bit offsets */
700 I40E_RX_PROG_STATUS_DESC_DD_SHIFT = 0,
701 I40E_RX_PROG_STATUS_DESC_PROG_ID_SHIFT = 2 /* 3 BITS */
702};
703
704enum i40e_rx_prog_status_desc_prog_id_masks {
705 I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS = 1,
706 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS = 2,
707 I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS = 4,
708};
709
710enum i40e_rx_prog_status_desc_error_bits {
711 /* Note: These are predefined bit offsets */
712 I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT = 0,
Anjali Singhai Jain77e29bc2014-02-11 08:24:11 +0000713 I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT = 1,
Greg Rosed358aa92013-12-21 06:13:11 +0000714 I40E_RX_PROG_STATUS_DESC_FCOE_TBL_FULL_SHIFT = 2,
715 I40E_RX_PROG_STATUS_DESC_FCOE_CONFLICT_SHIFT = 3
716};
717
718/* TX Descriptor */
719struct i40e_tx_desc {
720 __le64 buffer_addr; /* Address of descriptor's data buf */
721 __le64 cmd_type_offset_bsz;
722};
723
724#define I40E_TXD_QW1_DTYPE_SHIFT 0
725#define I40E_TXD_QW1_DTYPE_MASK (0xFUL << I40E_TXD_QW1_DTYPE_SHIFT)
726
727enum i40e_tx_desc_dtype_value {
728 I40E_TX_DESC_DTYPE_DATA = 0x0,
729 I40E_TX_DESC_DTYPE_NOP = 0x1, /* same as Context desc */
730 I40E_TX_DESC_DTYPE_CONTEXT = 0x1,
731 I40E_TX_DESC_DTYPE_FCOE_CTX = 0x2,
732 I40E_TX_DESC_DTYPE_FILTER_PROG = 0x8,
733 I40E_TX_DESC_DTYPE_DDP_CTX = 0x9,
734 I40E_TX_DESC_DTYPE_FLEX_DATA = 0xB,
735 I40E_TX_DESC_DTYPE_FLEX_CTX_1 = 0xC,
736 I40E_TX_DESC_DTYPE_FLEX_CTX_2 = 0xD,
737 I40E_TX_DESC_DTYPE_DESC_DONE = 0xF
738};
739
740#define I40E_TXD_QW1_CMD_SHIFT 4
741#define I40E_TXD_QW1_CMD_MASK (0x3FFUL << I40E_TXD_QW1_CMD_SHIFT)
742
743enum i40e_tx_desc_cmd_bits {
744 I40E_TX_DESC_CMD_EOP = 0x0001,
745 I40E_TX_DESC_CMD_RS = 0x0002,
746 I40E_TX_DESC_CMD_ICRC = 0x0004,
747 I40E_TX_DESC_CMD_IL2TAG1 = 0x0008,
748 I40E_TX_DESC_CMD_DUMMY = 0x0010,
749 I40E_TX_DESC_CMD_IIPT_NONIP = 0x0000, /* 2 BITS */
750 I40E_TX_DESC_CMD_IIPT_IPV6 = 0x0020, /* 2 BITS */
751 I40E_TX_DESC_CMD_IIPT_IPV4 = 0x0040, /* 2 BITS */
752 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM = 0x0060, /* 2 BITS */
753 I40E_TX_DESC_CMD_FCOET = 0x0080,
754 I40E_TX_DESC_CMD_L4T_EOFT_UNK = 0x0000, /* 2 BITS */
755 I40E_TX_DESC_CMD_L4T_EOFT_TCP = 0x0100, /* 2 BITS */
756 I40E_TX_DESC_CMD_L4T_EOFT_SCTP = 0x0200, /* 2 BITS */
757 I40E_TX_DESC_CMD_L4T_EOFT_UDP = 0x0300, /* 2 BITS */
758 I40E_TX_DESC_CMD_L4T_EOFT_EOF_N = 0x0000, /* 2 BITS */
759 I40E_TX_DESC_CMD_L4T_EOFT_EOF_T = 0x0100, /* 2 BITS */
760 I40E_TX_DESC_CMD_L4T_EOFT_EOF_NI = 0x0200, /* 2 BITS */
761 I40E_TX_DESC_CMD_L4T_EOFT_EOF_A = 0x0300, /* 2 BITS */
762};
763
764#define I40E_TXD_QW1_OFFSET_SHIFT 16
765#define I40E_TXD_QW1_OFFSET_MASK (0x3FFFFULL << \
766 I40E_TXD_QW1_OFFSET_SHIFT)
767
768enum i40e_tx_desc_length_fields {
769 /* Note: These are predefined bit offsets */
770 I40E_TX_DESC_LENGTH_MACLEN_SHIFT = 0, /* 7 BITS */
771 I40E_TX_DESC_LENGTH_IPLEN_SHIFT = 7, /* 7 BITS */
772 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT = 14 /* 4 BITS */
773};
774
775#define I40E_TXD_QW1_TX_BUF_SZ_SHIFT 34
776#define I40E_TXD_QW1_TX_BUF_SZ_MASK (0x3FFFULL << \
777 I40E_TXD_QW1_TX_BUF_SZ_SHIFT)
778
779#define I40E_TXD_QW1_L2TAG1_SHIFT 48
780#define I40E_TXD_QW1_L2TAG1_MASK (0xFFFFULL << I40E_TXD_QW1_L2TAG1_SHIFT)
781
782/* Context descriptors */
783struct i40e_tx_context_desc {
784 __le32 tunneling_params;
785 __le16 l2tag2;
786 __le16 rsvd;
787 __le64 type_cmd_tso_mss;
788};
789
790#define I40E_TXD_CTX_QW1_DTYPE_SHIFT 0
791#define I40E_TXD_CTX_QW1_DTYPE_MASK (0xFUL << I40E_TXD_CTX_QW1_DTYPE_SHIFT)
792
793#define I40E_TXD_CTX_QW1_CMD_SHIFT 4
794#define I40E_TXD_CTX_QW1_CMD_MASK (0xFFFFUL << I40E_TXD_CTX_QW1_CMD_SHIFT)
795
796enum i40e_tx_ctx_desc_cmd_bits {
797 I40E_TX_CTX_DESC_TSO = 0x01,
798 I40E_TX_CTX_DESC_TSYN = 0x02,
799 I40E_TX_CTX_DESC_IL2TAG2 = 0x04,
800 I40E_TX_CTX_DESC_IL2TAG2_IL2H = 0x08,
801 I40E_TX_CTX_DESC_SWTCH_NOTAG = 0x00,
802 I40E_TX_CTX_DESC_SWTCH_UPLINK = 0x10,
803 I40E_TX_CTX_DESC_SWTCH_LOCAL = 0x20,
804 I40E_TX_CTX_DESC_SWTCH_VSI = 0x30,
805 I40E_TX_CTX_DESC_SWPE = 0x40
806};
807
808#define I40E_TXD_CTX_QW1_TSO_LEN_SHIFT 30
809#define I40E_TXD_CTX_QW1_TSO_LEN_MASK (0x3FFFFULL << \
810 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT)
811
812#define I40E_TXD_CTX_QW1_MSS_SHIFT 50
813#define I40E_TXD_CTX_QW1_MSS_MASK (0x3FFFULL << \
814 I40E_TXD_CTX_QW1_MSS_SHIFT)
815
816#define I40E_TXD_CTX_QW1_VSI_SHIFT 50
817#define I40E_TXD_CTX_QW1_VSI_MASK (0x1FFULL << I40E_TXD_CTX_QW1_VSI_SHIFT)
818
819#define I40E_TXD_CTX_QW0_EXT_IP_SHIFT 0
820#define I40E_TXD_CTX_QW0_EXT_IP_MASK (0x3ULL << \
821 I40E_TXD_CTX_QW0_EXT_IP_SHIFT)
822
823enum i40e_tx_ctx_desc_eipt_offload {
824 I40E_TX_CTX_EXT_IP_NONE = 0x0,
825 I40E_TX_CTX_EXT_IP_IPV6 = 0x1,
826 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM = 0x2,
827 I40E_TX_CTX_EXT_IP_IPV4 = 0x3
828};
829
830#define I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT 2
831#define I40E_TXD_CTX_QW0_EXT_IPLEN_MASK (0x3FULL << \
832 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT)
833
834#define I40E_TXD_CTX_QW0_NATT_SHIFT 9
835#define I40E_TXD_CTX_QW0_NATT_MASK (0x3ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
836
837#define I40E_TXD_CTX_UDP_TUNNELING (0x1ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
838#define I40E_TXD_CTX_GRE_TUNNELING (0x2ULL << I40E_TXD_CTX_QW0_NATT_SHIFT)
839
840#define I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT 11
841#define I40E_TXD_CTX_QW0_EIP_NOINC_MASK (0x1ULL << \
842 I40E_TXD_CTX_QW0_EIP_NOINC_SHIFT)
843
844#define I40E_TXD_CTX_EIP_NOINC_IPID_CONST I40E_TXD_CTX_QW0_EIP_NOINC_MASK
845
846#define I40E_TXD_CTX_QW0_NATLEN_SHIFT 12
847#define I40E_TXD_CTX_QW0_NATLEN_MASK (0X7FULL << \
848 I40E_TXD_CTX_QW0_NATLEN_SHIFT)
849
850#define I40E_TXD_CTX_QW0_DECTTL_SHIFT 19
851#define I40E_TXD_CTX_QW0_DECTTL_MASK (0xFULL << \
852 I40E_TXD_CTX_QW0_DECTTL_SHIFT)
853
854struct i40e_filter_program_desc {
855 __le32 qindex_flex_ptype_vsi;
856 __le32 rsvd;
857 __le32 dtype_cmd_cntindex;
858 __le32 fd_id;
859};
860#define I40E_TXD_FLTR_QW0_QINDEX_SHIFT 0
861#define I40E_TXD_FLTR_QW0_QINDEX_MASK (0x7FFUL << \
862 I40E_TXD_FLTR_QW0_QINDEX_SHIFT)
863#define I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT 11
864#define I40E_TXD_FLTR_QW0_FLEXOFF_MASK (0x7UL << \
865 I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT)
866#define I40E_TXD_FLTR_QW0_PCTYPE_SHIFT 17
867#define I40E_TXD_FLTR_QW0_PCTYPE_MASK (0x3FUL << \
868 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT)
869
870/* Packet Classifier Types for filters */
871enum i40e_filter_pctype {
Kevin Scottb2d36c02014-04-09 05:58:59 +0000872 /* Note: Values 0-30 are reserved for future use */
Greg Rosed358aa92013-12-21 06:13:11 +0000873 I40E_FILTER_PCTYPE_NONF_IPV4_UDP = 31,
Kevin Scottb2d36c02014-04-09 05:58:59 +0000874 /* Note: Value 32 is reserved for future use */
Greg Rosed358aa92013-12-21 06:13:11 +0000875 I40E_FILTER_PCTYPE_NONF_IPV4_TCP = 33,
876 I40E_FILTER_PCTYPE_NONF_IPV4_SCTP = 34,
877 I40E_FILTER_PCTYPE_NONF_IPV4_OTHER = 35,
878 I40E_FILTER_PCTYPE_FRAG_IPV4 = 36,
Kevin Scottb2d36c02014-04-09 05:58:59 +0000879 /* Note: Values 37-40 are reserved for future use */
Greg Rosed358aa92013-12-21 06:13:11 +0000880 I40E_FILTER_PCTYPE_NONF_IPV6_UDP = 41,
881 I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN = 42,
882 I40E_FILTER_PCTYPE_NONF_IPV6_TCP = 43,
883 I40E_FILTER_PCTYPE_NONF_IPV6_SCTP = 44,
884 I40E_FILTER_PCTYPE_NONF_IPV6_OTHER = 45,
885 I40E_FILTER_PCTYPE_FRAG_IPV6 = 46,
886 /* Note: Value 47 is reserved for future use */
887 I40E_FILTER_PCTYPE_FCOE_OX = 48,
888 I40E_FILTER_PCTYPE_FCOE_RX = 49,
889 I40E_FILTER_PCTYPE_FCOE_OTHER = 50,
890 /* Note: Values 51-62 are reserved for future use */
891 I40E_FILTER_PCTYPE_L2_PAYLOAD = 63,
892};
893
894enum i40e_filter_program_desc_dest {
895 I40E_FILTER_PROGRAM_DESC_DEST_DROP_PACKET = 0x0,
896 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX = 0x1,
897 I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_OTHER = 0x2,
898};
899
900enum i40e_filter_program_desc_fd_status {
901 I40E_FILTER_PROGRAM_DESC_FD_STATUS_NONE = 0x0,
902 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID = 0x1,
903 I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID_4FLEX_BYTES = 0x2,
904 I40E_FILTER_PROGRAM_DESC_FD_STATUS_8FLEX_BYTES = 0x3,
905};
906
907#define I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT 23
908#define I40E_TXD_FLTR_QW0_DEST_VSI_MASK (0x1FFUL << \
909 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT)
910
911#define I40E_TXD_FLTR_QW1_CMD_SHIFT 4
912#define I40E_TXD_FLTR_QW1_CMD_MASK (0xFFFFULL << \
913 I40E_TXD_FLTR_QW1_CMD_SHIFT)
914
915#define I40E_TXD_FLTR_QW1_PCMD_SHIFT (0x0ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
916#define I40E_TXD_FLTR_QW1_PCMD_MASK (0x7ULL << I40E_TXD_FLTR_QW1_PCMD_SHIFT)
917
918enum i40e_filter_program_desc_pcmd {
919 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE = 0x1,
920 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE = 0x2,
921};
922
923#define I40E_TXD_FLTR_QW1_DEST_SHIFT (0x3ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
924#define I40E_TXD_FLTR_QW1_DEST_MASK (0x3ULL << I40E_TXD_FLTR_QW1_DEST_SHIFT)
925
926#define I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT (0x7ULL + I40E_TXD_FLTR_QW1_CMD_SHIFT)
927#define I40E_TXD_FLTR_QW1_CNT_ENA_MASK (0x1ULL << \
928 I40E_TXD_FLTR_QW1_CNT_ENA_SHIFT)
929
930#define I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT (0x9ULL + \
931 I40E_TXD_FLTR_QW1_CMD_SHIFT)
932#define I40E_TXD_FLTR_QW1_FD_STATUS_MASK (0x3ULL << \
933 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT)
934
935#define I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT 20
936#define I40E_TXD_FLTR_QW1_CNTINDEX_MASK (0x1FFUL << \
937 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT)
938
939enum i40e_filter_type {
940 I40E_FLOW_DIRECTOR_FLTR = 0,
941 I40E_PE_QUAD_HASH_FLTR = 1,
942 I40E_ETHERTYPE_FLTR,
943 I40E_FCOE_CTX_FLTR,
944 I40E_MAC_VLAN_FLTR,
945 I40E_HASH_FLTR
946};
947
948struct i40e_vsi_context {
949 u16 seid;
950 u16 uplink_seid;
951 u16 vsi_number;
952 u16 vsis_allocated;
953 u16 vsis_unallocated;
954 u16 flags;
955 u8 pf_num;
956 u8 vf_num;
957 u8 connection_type;
958 struct i40e_aqc_vsi_properties_data info;
959};
960
Kamil Krawczyk4f4e17b2014-04-23 04:50:14 +0000961struct i40e_veb_context {
962 u16 seid;
963 u16 uplink_seid;
964 u16 veb_number;
965 u16 vebs_allocated;
966 u16 vebs_unallocated;
967 u16 flags;
968 struct i40e_aqc_get_veb_parameters_completion info;
969};
970
Greg Rosed358aa92013-12-21 06:13:11 +0000971/* Statistics collected by each port, VSI, VEB, and S-channel */
972struct i40e_eth_stats {
973 u64 rx_bytes; /* gorc */
974 u64 rx_unicast; /* uprc */
975 u64 rx_multicast; /* mprc */
976 u64 rx_broadcast; /* bprc */
977 u64 rx_discards; /* rdpc */
Greg Rosed358aa92013-12-21 06:13:11 +0000978 u64 rx_unknown_protocol; /* rupp */
979 u64 tx_bytes; /* gotc */
980 u64 tx_unicast; /* uptc */
981 u64 tx_multicast; /* mptc */
982 u64 tx_broadcast; /* bptc */
983 u64 tx_discards; /* tdpc */
984 u64 tx_errors; /* tepc */
985};
986
987/* Statistics collected by the MAC */
988struct i40e_hw_port_stats {
989 /* eth stats collected by the port */
990 struct i40e_eth_stats eth;
991
992 /* additional port specific stats */
993 u64 tx_dropped_link_down; /* tdold */
994 u64 crc_errors; /* crcerrs */
995 u64 illegal_bytes; /* illerrc */
996 u64 error_bytes; /* errbc */
997 u64 mac_local_faults; /* mlfc */
998 u64 mac_remote_faults; /* mrfc */
999 u64 rx_length_errors; /* rlec */
1000 u64 link_xon_rx; /* lxonrxc */
1001 u64 link_xoff_rx; /* lxoffrxc */
1002 u64 priority_xon_rx[8]; /* pxonrxc[8] */
1003 u64 priority_xoff_rx[8]; /* pxoffrxc[8] */
1004 u64 link_xon_tx; /* lxontxc */
1005 u64 link_xoff_tx; /* lxofftxc */
1006 u64 priority_xon_tx[8]; /* pxontxc[8] */
1007 u64 priority_xoff_tx[8]; /* pxofftxc[8] */
1008 u64 priority_xon_2_xoff[8]; /* pxon2offc[8] */
1009 u64 rx_size_64; /* prc64 */
1010 u64 rx_size_127; /* prc127 */
1011 u64 rx_size_255; /* prc255 */
1012 u64 rx_size_511; /* prc511 */
1013 u64 rx_size_1023; /* prc1023 */
1014 u64 rx_size_1522; /* prc1522 */
1015 u64 rx_size_big; /* prc9522 */
1016 u64 rx_undersize; /* ruc */
1017 u64 rx_fragments; /* rfc */
1018 u64 rx_oversize; /* roc */
1019 u64 rx_jabber; /* rjc */
1020 u64 tx_size_64; /* ptc64 */
1021 u64 tx_size_127; /* ptc127 */
1022 u64 tx_size_255; /* ptc255 */
1023 u64 tx_size_511; /* ptc511 */
1024 u64 tx_size_1023; /* ptc1023 */
1025 u64 tx_size_1522; /* ptc1522 */
1026 u64 tx_size_big; /* ptc9522 */
1027 u64 mac_short_packet_dropped; /* mspdc */
1028 u64 checksum_error; /* xec */
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00001029 /* flow director stats */
1030 u64 fd_atr_match;
1031 u64 fd_sb_match;
Anjali Singhai Jainbee5af72014-03-06 08:59:50 +00001032 /* EEE LPI */
Greg Rose10bc4782014-04-09 05:59:03 +00001033 u32 tx_lpi_status;
1034 u32 rx_lpi_status;
Anjali Singhai Jainbee5af72014-03-06 08:59:50 +00001035 u64 tx_lpi_count; /* etlpic */
1036 u64 rx_lpi_count; /* erlpic */
Greg Rosed358aa92013-12-21 06:13:11 +00001037};
1038
1039/* Checksum and Shadow RAM pointers */
1040#define I40E_SR_NVM_CONTROL_WORD 0x00
1041#define I40E_SR_EMP_MODULE_PTR 0x0F
1042#define I40E_SR_NVM_IMAGE_VERSION 0x18
1043#define I40E_SR_NVM_WAKE_ON_LAN 0x19
1044#define I40E_SR_ALTERNATE_SAN_MAC_ADDRESS_PTR 0x27
1045#define I40E_SR_NVM_EETRACK_LO 0x2D
1046#define I40E_SR_NVM_EETRACK_HI 0x2E
1047#define I40E_SR_VPD_PTR 0x2F
1048#define I40E_SR_PCIE_ALT_AUTO_LOAD_PTR 0x3E
1049#define I40E_SR_SW_CHECKSUM_WORD 0x3F
1050
1051/* Auxiliary field, mask and shift definition for Shadow RAM and NVM Flash */
1052#define I40E_SR_VPD_MODULE_MAX_SIZE 1024
1053#define I40E_SR_PCIE_ALT_MODULE_MAX_SIZE 1024
1054#define I40E_SR_CONTROL_WORD_1_SHIFT 0x06
1055#define I40E_SR_CONTROL_WORD_1_MASK (0x03 << I40E_SR_CONTROL_WORD_1_SHIFT)
1056
1057/* Shadow RAM related */
1058#define I40E_SR_SECTOR_SIZE_IN_WORDS 0x800
1059#define I40E_SR_WORDS_IN_1KB 512
1060/* Checksum should be calculated such that after adding all the words,
1061 * including the checksum word itself, the sum should be 0xBABA.
1062 */
1063#define I40E_SR_SW_CHECKSUM_BASE 0xBABA
1064
1065#define I40E_SRRD_SRCTL_ATTEMPTS 100000
1066
1067enum i40e_switch_element_types {
1068 I40E_SWITCH_ELEMENT_TYPE_MAC = 1,
1069 I40E_SWITCH_ELEMENT_TYPE_PF = 2,
1070 I40E_SWITCH_ELEMENT_TYPE_VF = 3,
1071 I40E_SWITCH_ELEMENT_TYPE_EMP = 4,
1072 I40E_SWITCH_ELEMENT_TYPE_BMC = 6,
1073 I40E_SWITCH_ELEMENT_TYPE_PE = 16,
1074 I40E_SWITCH_ELEMENT_TYPE_VEB = 17,
1075 I40E_SWITCH_ELEMENT_TYPE_PA = 18,
1076 I40E_SWITCH_ELEMENT_TYPE_VSI = 19,
1077};
1078
1079/* Supported EtherType filters */
1080enum i40e_ether_type_index {
1081 I40E_ETHER_TYPE_1588 = 0,
1082 I40E_ETHER_TYPE_FIP = 1,
1083 I40E_ETHER_TYPE_OUI_EXTENDED = 2,
1084 I40E_ETHER_TYPE_MAC_CONTROL = 3,
1085 I40E_ETHER_TYPE_LLDP = 4,
1086 I40E_ETHER_TYPE_EVB_PROTOCOL1 = 5,
1087 I40E_ETHER_TYPE_EVB_PROTOCOL2 = 6,
1088 I40E_ETHER_TYPE_QCN_CNM = 7,
1089 I40E_ETHER_TYPE_8021X = 8,
1090 I40E_ETHER_TYPE_ARP = 9,
1091 I40E_ETHER_TYPE_RSV1 = 10,
1092 I40E_ETHER_TYPE_RSV2 = 11,
1093};
1094
1095/* Filter context base size is 1K */
1096#define I40E_HASH_FILTER_BASE_SIZE 1024
1097/* Supported Hash filter values */
1098enum i40e_hash_filter_size {
1099 I40E_HASH_FILTER_SIZE_1K = 0,
1100 I40E_HASH_FILTER_SIZE_2K = 1,
1101 I40E_HASH_FILTER_SIZE_4K = 2,
1102 I40E_HASH_FILTER_SIZE_8K = 3,
1103 I40E_HASH_FILTER_SIZE_16K = 4,
1104 I40E_HASH_FILTER_SIZE_32K = 5,
1105 I40E_HASH_FILTER_SIZE_64K = 6,
1106 I40E_HASH_FILTER_SIZE_128K = 7,
1107 I40E_HASH_FILTER_SIZE_256K = 8,
1108 I40E_HASH_FILTER_SIZE_512K = 9,
1109 I40E_HASH_FILTER_SIZE_1M = 10,
1110};
1111
1112/* DMA context base size is 0.5K */
1113#define I40E_DMA_CNTX_BASE_SIZE 512
1114/* Supported DMA context values */
1115enum i40e_dma_cntx_size {
1116 I40E_DMA_CNTX_SIZE_512 = 0,
1117 I40E_DMA_CNTX_SIZE_1K = 1,
1118 I40E_DMA_CNTX_SIZE_2K = 2,
1119 I40E_DMA_CNTX_SIZE_4K = 3,
1120 I40E_DMA_CNTX_SIZE_8K = 4,
1121 I40E_DMA_CNTX_SIZE_16K = 5,
1122 I40E_DMA_CNTX_SIZE_32K = 6,
1123 I40E_DMA_CNTX_SIZE_64K = 7,
1124 I40E_DMA_CNTX_SIZE_128K = 8,
1125 I40E_DMA_CNTX_SIZE_256K = 9,
1126};
1127
1128/* Supported Hash look up table (LUT) sizes */
1129enum i40e_hash_lut_size {
1130 I40E_HASH_LUT_SIZE_128 = 0,
1131 I40E_HASH_LUT_SIZE_512 = 1,
1132};
1133
1134/* Structure to hold a per PF filter control settings */
1135struct i40e_filter_control_settings {
1136 /* number of PE Quad Hash filter buckets */
1137 enum i40e_hash_filter_size pe_filt_num;
1138 /* number of PE Quad Hash contexts */
1139 enum i40e_dma_cntx_size pe_cntx_num;
1140 /* number of FCoE filter buckets */
1141 enum i40e_hash_filter_size fcoe_filt_num;
1142 /* number of FCoE DDP contexts */
1143 enum i40e_dma_cntx_size fcoe_cntx_num;
1144 /* size of the Hash LUT */
1145 enum i40e_hash_lut_size hash_lut_size;
1146 /* enable FDIR filters for PF and its VFs */
1147 bool enable_fdir;
1148 /* enable Ethertype filters for PF and its VFs */
1149 bool enable_ethtype;
1150 /* enable MAC/VLAN filters for PF and its VFs */
1151 bool enable_macvlan;
1152};
1153
1154/* Structure to hold device level control filter counts */
1155struct i40e_control_filter_stats {
1156 u16 mac_etype_used; /* Used perfect match MAC/EtherType filters */
1157 u16 etype_used; /* Used perfect EtherType filters */
1158 u16 mac_etype_free; /* Un-used perfect match MAC/EtherType filters */
1159 u16 etype_free; /* Un-used perfect EtherType filters */
1160};
1161
1162enum i40e_reset_type {
1163 I40E_RESET_POR = 0,
1164 I40E_RESET_CORER = 1,
1165 I40E_RESET_GLOBR = 2,
1166 I40E_RESET_EMPR = 3,
1167};
1168#endif /* _I40E_TYPE_H_ */