blob: df9b43d81eeadd2f1b2c016dd13b1d8640d80fcb [file] [log] [blame]
Oren Weil3ce72722011-05-15 13:43:43 +03001/*
2 *
3 * Intel Management Engine Interface (Intel MEI) Linux driver
Tomas Winkler733ba912012-02-09 19:25:53 +02004 * Copyright (c) 2003-2012, Intel Corporation.
Oren Weil3ce72722011-05-15 13:43:43 +03005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 */
16
17#include <linux/pci.h>
Tomas Winkler06ecd642013-02-06 14:06:42 +020018
19#include <linux/kthread.h>
20#include <linux/interrupt.h>
Tomas Winkler47a73802012-12-25 19:06:03 +020021
22#include "mei_dev.h"
Tomas Winkler9dc64d62013-01-08 23:07:17 +020023#include "hw-me.h"
Oren Weil3ce72722011-05-15 13:43:43 +030024
Tomas Winkler06ecd642013-02-06 14:06:42 +020025#include "hbm.h"
26
27
Tomas Winkler3a65dd42012-12-25 19:06:06 +020028/**
29 * mei_reg_read - Reads 32bit data from the mei device
30 *
31 * @dev: the device structure
32 * @offset: offset from which to read the data
33 *
34 * returns register value (u32)
35 */
Tomas Winkler52c34562013-02-06 14:06:40 +020036static inline u32 mei_reg_read(const struct mei_me_hw *hw,
Tomas Winkler3a65dd42012-12-25 19:06:06 +020037 unsigned long offset)
38{
Tomas Winkler52c34562013-02-06 14:06:40 +020039 return ioread32(hw->mem_addr + offset);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020040}
Oren Weil3ce72722011-05-15 13:43:43 +030041
42
43/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +020044 * mei_reg_write - Writes 32bit data to the mei device
45 *
46 * @dev: the device structure
47 * @offset: offset from which to write the data
48 * @value: register value to write (u32)
49 */
Tomas Winkler52c34562013-02-06 14:06:40 +020050static inline void mei_reg_write(const struct mei_me_hw *hw,
Tomas Winkler3a65dd42012-12-25 19:06:06 +020051 unsigned long offset, u32 value)
52{
Tomas Winkler52c34562013-02-06 14:06:40 +020053 iowrite32(value, hw->mem_addr + offset);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020054}
55
56/**
Tomas Winklerd0252842013-01-08 23:07:24 +020057 * mei_mecbrw_read - Reads 32bit data from ME circular buffer
58 * read window register
Tomas Winkler3a65dd42012-12-25 19:06:06 +020059 *
60 * @dev: the device structure
61 *
Tomas Winklerd0252842013-01-08 23:07:24 +020062 * returns ME_CB_RW register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020063 */
Tomas Winkler827eef52013-02-06 14:06:41 +020064static u32 mei_me_mecbrw_read(const struct mei_device *dev)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020065{
Tomas Winkler52c34562013-02-06 14:06:40 +020066 return mei_reg_read(to_me_hw(dev), ME_CB_RW);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020067}
68/**
69 * mei_mecsr_read - Reads 32bit data from the ME CSR
70 *
71 * @dev: the device structure
72 *
73 * returns ME_CSR_HA register value (u32)
74 */
Tomas Winkler52c34562013-02-06 14:06:40 +020075static inline u32 mei_mecsr_read(const struct mei_me_hw *hw)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020076{
Tomas Winkler52c34562013-02-06 14:06:40 +020077 return mei_reg_read(hw, ME_CSR_HA);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020078}
79
80/**
Tomas Winklerd0252842013-01-08 23:07:24 +020081 * mei_hcsr_read - Reads 32bit data from the host CSR
82 *
83 * @dev: the device structure
84 *
85 * returns H_CSR register value (u32)
86 */
Tomas Winkler52c34562013-02-06 14:06:40 +020087static inline u32 mei_hcsr_read(const struct mei_me_hw *hw)
Tomas Winklerd0252842013-01-08 23:07:24 +020088{
Tomas Winkler52c34562013-02-06 14:06:40 +020089 return mei_reg_read(hw, H_CSR);
Tomas Winklerd0252842013-01-08 23:07:24 +020090}
91
92/**
93 * mei_hcsr_set - writes H_CSR register to the mei device,
Oren Weil3ce72722011-05-15 13:43:43 +030094 * and ignores the H_IS bit for it is write-one-to-zero.
95 *
96 * @dev: the device structure
97 */
Tomas Winkler52c34562013-02-06 14:06:40 +020098static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr)
Oren Weil3ce72722011-05-15 13:43:43 +030099{
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200100 hcsr &= ~H_IS;
Tomas Winkler52c34562013-02-06 14:06:40 +0200101 mei_reg_write(hw, H_CSR, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300102}
103
Tomas Winklere7e0c232013-01-08 23:07:31 +0200104
105/**
106 * me_hw_config - configure hw dependent settings
107 *
108 * @dev: mei device
109 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200110static void mei_me_hw_config(struct mei_device *dev)
Tomas Winklere7e0c232013-01-08 23:07:31 +0200111{
Tomas Winkler52c34562013-02-06 14:06:40 +0200112 u32 hcsr = mei_hcsr_read(to_me_hw(dev));
Tomas Winklere7e0c232013-01-08 23:07:31 +0200113 /* Doesn't change in runtime */
114 dev->hbuf_depth = (hcsr & H_CBD) >> 24;
115}
Oren Weil3ce72722011-05-15 13:43:43 +0300116/**
Tomas Winklerd0252842013-01-08 23:07:24 +0200117 * mei_clear_interrupts - clear and stop interrupts
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200118 *
119 * @dev: the device structure
120 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200121static void mei_me_intr_clear(struct mei_device *dev)
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200122{
Tomas Winkler52c34562013-02-06 14:06:40 +0200123 struct mei_me_hw *hw = to_me_hw(dev);
124 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200125 if ((hcsr & H_IS) == H_IS)
Tomas Winkler52c34562013-02-06 14:06:40 +0200126 mei_reg_write(hw, H_CSR, hcsr);
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200127}
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200128/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200129 * mei_me_intr_enable - enables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300130 *
131 * @dev: the device structure
132 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200133static void mei_me_intr_enable(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300134{
Tomas Winkler52c34562013-02-06 14:06:40 +0200135 struct mei_me_hw *hw = to_me_hw(dev);
136 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200137 hcsr |= H_IE;
Tomas Winkler52c34562013-02-06 14:06:40 +0200138 mei_hcsr_set(hw, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300139}
140
141/**
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200142 * mei_disable_interrupts - disables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300143 *
144 * @dev: the device structure
145 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200146static void mei_me_intr_disable(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300147{
Tomas Winkler52c34562013-02-06 14:06:40 +0200148 struct mei_me_hw *hw = to_me_hw(dev);
149 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200150 hcsr &= ~H_IE;
Tomas Winkler52c34562013-02-06 14:06:40 +0200151 mei_hcsr_set(hw, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300152}
153
Tomas Winkleradfba322013-01-08 23:07:27 +0200154/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200155 * mei_me_hw_reset - resets fw via mei csr register.
Tomas Winkleradfba322013-01-08 23:07:27 +0200156 *
157 * @dev: the device structure
158 * @interrupts_enabled: if interrupt should be enabled after reset.
159 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200160static void mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
Tomas Winkleradfba322013-01-08 23:07:27 +0200161{
Tomas Winkler52c34562013-02-06 14:06:40 +0200162 struct mei_me_hw *hw = to_me_hw(dev);
163 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkleradfba322013-01-08 23:07:27 +0200164
165 dev_dbg(&dev->pdev->dev, "before reset HCSR = 0x%08x.\n", hcsr);
166
167 hcsr |= (H_RST | H_IG);
168
169 if (intr_enable)
170 hcsr |= H_IE;
171 else
172 hcsr &= ~H_IE;
173
Tomas Winkler52c34562013-02-06 14:06:40 +0200174 mei_hcsr_set(hw, hcsr);
Tomas Winkleradfba322013-01-08 23:07:27 +0200175
Tomas Winkler52c34562013-02-06 14:06:40 +0200176 hcsr = mei_hcsr_read(hw) | H_IG;
Tomas Winkleradfba322013-01-08 23:07:27 +0200177 hcsr &= ~H_RST;
Tomas Winkleradfba322013-01-08 23:07:27 +0200178
Tomas Winkler52c34562013-02-06 14:06:40 +0200179 mei_hcsr_set(hw, hcsr);
Tomas Winkleradfba322013-01-08 23:07:27 +0200180
Tomas Winkler52c34562013-02-06 14:06:40 +0200181 hcsr = mei_hcsr_read(hw);
Tomas Winkleradfba322013-01-08 23:07:27 +0200182
183 dev_dbg(&dev->pdev->dev, "current HCSR = 0x%08x.\n", hcsr);
184}
185
Tomas Winkler115ba282013-01-08 23:07:29 +0200186/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200187 * mei_me_host_set_ready - enable device
Tomas Winkler115ba282013-01-08 23:07:29 +0200188 *
189 * @dev - mei device
190 * returns bool
191 */
192
Tomas Winkler827eef52013-02-06 14:06:41 +0200193static void mei_me_host_set_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200194{
Tomas Winkler52c34562013-02-06 14:06:40 +0200195 struct mei_me_hw *hw = to_me_hw(dev);
196 hw->host_hw_state |= H_IE | H_IG | H_RDY;
197 mei_hcsr_set(hw, hw->host_hw_state);
Tomas Winkler115ba282013-01-08 23:07:29 +0200198}
199/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200200 * mei_me_host_is_ready - check whether the host has turned ready
Tomas Winkler115ba282013-01-08 23:07:29 +0200201 *
202 * @dev - mei device
203 * returns bool
204 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200205static bool mei_me_host_is_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200206{
Tomas Winkler52c34562013-02-06 14:06:40 +0200207 struct mei_me_hw *hw = to_me_hw(dev);
208 hw->host_hw_state = mei_hcsr_read(hw);
209 return (hw->host_hw_state & H_RDY) == H_RDY;
Tomas Winkler115ba282013-01-08 23:07:29 +0200210}
211
212/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200213 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
Tomas Winkler115ba282013-01-08 23:07:29 +0200214 *
215 * @dev - mei device
216 * returns bool
217 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200218static bool mei_me_hw_is_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200219{
Tomas Winkler52c34562013-02-06 14:06:40 +0200220 struct mei_me_hw *hw = to_me_hw(dev);
221 hw->me_hw_state = mei_mecsr_read(hw);
222 return (hw->me_hw_state & ME_RDY_HRA) == ME_RDY_HRA;
Tomas Winkler115ba282013-01-08 23:07:29 +0200223}
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200224
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200225static int mei_me_hw_ready_wait(struct mei_device *dev)
226{
227 int err;
228 if (mei_me_hw_is_ready(dev))
229 return 0;
230
231 mutex_unlock(&dev->device_lock);
232 err = wait_event_interruptible_timeout(dev->wait_hw_ready,
233 dev->recvd_hw_ready, MEI_INTEROP_TIMEOUT);
234 mutex_lock(&dev->device_lock);
235 if (!err && !dev->recvd_hw_ready) {
236 dev_err(&dev->pdev->dev,
237 "wait hw ready failed. status = 0x%x\n", err);
238 return -ETIMEDOUT;
239 }
240
241 dev->recvd_hw_ready = false;
242 return 0;
243}
244
245static int mei_me_hw_start(struct mei_device *dev)
246{
247 int ret = mei_me_hw_ready_wait(dev);
248 if (ret)
249 return ret;
250 dev_dbg(&dev->pdev->dev, "hw is ready\n");
251
252 mei_me_host_set_ready(dev);
253 return ret;
254}
255
256
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200257/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300258 * mei_hbuf_filled_slots - gets number of device filled buffer slots
Oren Weil3ce72722011-05-15 13:43:43 +0300259 *
Sedat Dilek7353f852013-01-17 19:54:15 +0100260 * @dev: the device structure
Oren Weil3ce72722011-05-15 13:43:43 +0300261 *
262 * returns number of filled slots
263 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300264static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300265{
Tomas Winkler52c34562013-02-06 14:06:40 +0200266 struct mei_me_hw *hw = to_me_hw(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300267 char read_ptr, write_ptr;
268
Tomas Winkler52c34562013-02-06 14:06:40 +0200269 hw->host_hw_state = mei_hcsr_read(hw);
Tomas Winkler726917f2012-06-25 23:46:28 +0300270
Tomas Winkler52c34562013-02-06 14:06:40 +0200271 read_ptr = (char) ((hw->host_hw_state & H_CBRP) >> 8);
272 write_ptr = (char) ((hw->host_hw_state & H_CBWP) >> 16);
Oren Weil3ce72722011-05-15 13:43:43 +0300273
274 return (unsigned char) (write_ptr - read_ptr);
275}
276
277/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300278 * mei_hbuf_is_empty - checks if host buffer is empty.
Oren Weil3ce72722011-05-15 13:43:43 +0300279 *
280 * @dev: the device structure
281 *
Tomas Winkler726917f2012-06-25 23:46:28 +0300282 * returns true if empty, false - otherwise.
Oren Weil3ce72722011-05-15 13:43:43 +0300283 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200284static bool mei_me_hbuf_is_empty(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300285{
Tomas Winkler726917f2012-06-25 23:46:28 +0300286 return mei_hbuf_filled_slots(dev) == 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300287}
288
289/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200290 * mei_me_hbuf_empty_slots - counts write empty slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300291 *
292 * @dev: the device structure
293 *
294 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise empty slots count
295 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200296static int mei_me_hbuf_empty_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300297{
Tomas Winkler24aadc82012-06-25 23:46:27 +0300298 unsigned char filled_slots, empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300299
Tomas Winkler726917f2012-06-25 23:46:28 +0300300 filled_slots = mei_hbuf_filled_slots(dev);
Tomas Winkler24aadc82012-06-25 23:46:27 +0300301 empty_slots = dev->hbuf_depth - filled_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300302
303 /* check for overflow */
Tomas Winkler24aadc82012-06-25 23:46:27 +0300304 if (filled_slots > dev->hbuf_depth)
Oren Weil3ce72722011-05-15 13:43:43 +0300305 return -EOVERFLOW;
306
307 return empty_slots;
308}
309
Tomas Winkler827eef52013-02-06 14:06:41 +0200310static size_t mei_me_hbuf_max_len(const struct mei_device *dev)
311{
312 return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr);
313}
314
315
Oren Weil3ce72722011-05-15 13:43:43 +0300316/**
317 * mei_write_message - writes a message to mei device.
318 *
319 * @dev: the device structure
Sedat Dilek7353f852013-01-17 19:54:15 +0100320 * @header: mei HECI header of message
Tomas Winkler438763f2012-12-25 19:05:59 +0200321 * @buf: message payload will be written
Oren Weil3ce72722011-05-15 13:43:43 +0300322 *
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200323 * This function returns -EIO if write has failed
Oren Weil3ce72722011-05-15 13:43:43 +0300324 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200325static int mei_me_write_message(struct mei_device *dev,
326 struct mei_msg_hdr *header,
327 unsigned char *buf)
Oren Weil3ce72722011-05-15 13:43:43 +0300328{
Tomas Winkler52c34562013-02-06 14:06:40 +0200329 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winklerc8c8d082013-03-11 18:27:02 +0200330 unsigned long rem;
Tomas Winkler438763f2012-12-25 19:05:59 +0200331 unsigned long length = header->length;
Tomas Winkler169d1332012-06-19 09:13:35 +0300332 u32 *reg_buf = (u32 *)buf;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200333 u32 hcsr;
Tomas Winklerc8c8d082013-03-11 18:27:02 +0200334 u32 dw_cnt;
Tomas Winkler169d1332012-06-19 09:13:35 +0300335 int i;
336 int empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300337
Tomas Winkler15d4acc2012-12-25 19:06:00 +0200338 dev_dbg(&dev->pdev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
Oren Weil3ce72722011-05-15 13:43:43 +0300339
Tomas Winkler726917f2012-06-25 23:46:28 +0300340 empty_slots = mei_hbuf_empty_slots(dev);
Tomas Winkler169d1332012-06-19 09:13:35 +0300341 dev_dbg(&dev->pdev->dev, "empty slots = %hu.\n", empty_slots);
Oren Weil3ce72722011-05-15 13:43:43 +0300342
Tomas Winkler7bdf72d2012-07-04 19:24:52 +0300343 dw_cnt = mei_data2slots(length);
Tomas Winkler169d1332012-06-19 09:13:35 +0300344 if (empty_slots < 0 || dw_cnt > empty_slots)
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200345 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300346
Tomas Winkler52c34562013-02-06 14:06:40 +0200347 mei_reg_write(hw, H_CB_WW, *((u32 *) header));
Oren Weil3ce72722011-05-15 13:43:43 +0300348
Tomas Winkler169d1332012-06-19 09:13:35 +0300349 for (i = 0; i < length / 4; i++)
Tomas Winkler52c34562013-02-06 14:06:40 +0200350 mei_reg_write(hw, H_CB_WW, reg_buf[i]);
Tomas Winkler169d1332012-06-19 09:13:35 +0300351
352 rem = length & 0x3;
353 if (rem > 0) {
354 u32 reg = 0;
355 memcpy(&reg, &buf[length - rem], rem);
Tomas Winkler52c34562013-02-06 14:06:40 +0200356 mei_reg_write(hw, H_CB_WW, reg);
Oren Weil3ce72722011-05-15 13:43:43 +0300357 }
358
Tomas Winkler52c34562013-02-06 14:06:40 +0200359 hcsr = mei_hcsr_read(hw) | H_IG;
360 mei_hcsr_set(hw, hcsr);
Tomas Winkler827eef52013-02-06 14:06:41 +0200361 if (!mei_me_hw_is_ready(dev))
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200362 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300363
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200364 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300365}
366
367/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200368 * mei_me_count_full_read_slots - counts read full slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300369 *
370 * @dev: the device structure
371 *
372 * returns -1(ESLOTS_OVERFLOW) if overflow, otherwise filled slots count
373 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200374static int mei_me_count_full_read_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300375{
Tomas Winkler52c34562013-02-06 14:06:40 +0200376 struct mei_me_hw *hw = to_me_hw(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300377 char read_ptr, write_ptr;
378 unsigned char buffer_depth, filled_slots;
379
Tomas Winkler52c34562013-02-06 14:06:40 +0200380 hw->me_hw_state = mei_mecsr_read(hw);
381 buffer_depth = (unsigned char)((hw->me_hw_state & ME_CBD_HRA) >> 24);
382 read_ptr = (char) ((hw->me_hw_state & ME_CBRP_HRA) >> 8);
383 write_ptr = (char) ((hw->me_hw_state & ME_CBWP_HRA) >> 16);
Oren Weil3ce72722011-05-15 13:43:43 +0300384 filled_slots = (unsigned char) (write_ptr - read_ptr);
385
386 /* check for overflow */
387 if (filled_slots > buffer_depth)
388 return -EOVERFLOW;
389
390 dev_dbg(&dev->pdev->dev, "filled_slots =%08x\n", filled_slots);
391 return (int)filled_slots;
392}
393
394/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200395 * mei_me_read_slots - reads a message from mei device.
Oren Weil3ce72722011-05-15 13:43:43 +0300396 *
397 * @dev: the device structure
398 * @buffer: message buffer will be written
399 * @buffer_length: message size will be read
400 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200401static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200402 unsigned long buffer_length)
Oren Weil3ce72722011-05-15 13:43:43 +0300403{
Tomas Winkler52c34562013-02-06 14:06:40 +0200404 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200405 u32 *reg_buf = (u32 *)buffer;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200406 u32 hcsr;
Oren Weil3ce72722011-05-15 13:43:43 +0300407
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200408 for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
Tomas Winkler827eef52013-02-06 14:06:41 +0200409 *reg_buf++ = mei_me_mecbrw_read(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300410
411 if (buffer_length > 0) {
Tomas Winkler827eef52013-02-06 14:06:41 +0200412 u32 reg = mei_me_mecbrw_read(dev);
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200413 memcpy(reg_buf, &reg, buffer_length);
Oren Weil3ce72722011-05-15 13:43:43 +0300414 }
415
Tomas Winkler52c34562013-02-06 14:06:40 +0200416 hcsr = mei_hcsr_read(hw) | H_IG;
417 mei_hcsr_set(hw, hcsr);
Tomas Winkler827eef52013-02-06 14:06:41 +0200418 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300419}
420
Tomas Winkler06ecd642013-02-06 14:06:42 +0200421/**
422 * mei_me_irq_quick_handler - The ISR of the MEI device
423 *
424 * @irq: The irq number
425 * @dev_id: pointer to the device structure
426 *
427 * returns irqreturn_t
428 */
429
430irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
431{
432 struct mei_device *dev = (struct mei_device *) dev_id;
433 struct mei_me_hw *hw = to_me_hw(dev);
434 u32 csr_reg = mei_hcsr_read(hw);
435
436 if ((csr_reg & H_IS) != H_IS)
437 return IRQ_NONE;
438
439 /* clear H_IS bit in H_CSR */
440 mei_reg_write(hw, H_CSR, csr_reg);
441
442 return IRQ_WAKE_THREAD;
443}
444
445/**
446 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
447 * processing.
448 *
449 * @irq: The irq number
450 * @dev_id: pointer to the device structure
451 *
452 * returns irqreturn_t
453 *
454 */
455irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
456{
457 struct mei_device *dev = (struct mei_device *) dev_id;
458 struct mei_cl_cb complete_list;
459 struct mei_cl_cb *cb_pos = NULL, *cb_next = NULL;
460 struct mei_cl *cl;
461 s32 slots;
462 int rets;
463 bool bus_message_received;
464
465
466 dev_dbg(&dev->pdev->dev, "function called after ISR to handle the interrupt processing.\n");
467 /* initialize our complete list */
468 mutex_lock(&dev->device_lock);
469 mei_io_list_init(&complete_list);
470
471 /* Ack the interrupt here
472 * In case of MSI we don't go through the quick handler */
473 if (pci_dev_msi_enabled(dev->pdev))
474 mei_clear_interrupts(dev);
475
476 /* check if ME wants a reset */
477 if (!mei_hw_is_ready(dev) &&
478 dev->dev_state != MEI_DEV_RESETING &&
479 dev->dev_state != MEI_DEV_INITIALIZING) {
480 dev_dbg(&dev->pdev->dev, "FW not ready.\n");
481 mei_reset(dev, 1);
482 mutex_unlock(&dev->device_lock);
483 return IRQ_HANDLED;
484 }
485
486 /* check if we need to start the dev */
487 if (!mei_host_is_ready(dev)) {
488 if (mei_hw_is_ready(dev)) {
489 dev_dbg(&dev->pdev->dev, "we need to start the dev.\n");
490
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200491 dev->recvd_hw_ready = true;
492 wake_up_interruptible(&dev->wait_hw_ready);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200493
Tomas Winkler06ecd642013-02-06 14:06:42 +0200494 mutex_unlock(&dev->device_lock);
495 return IRQ_HANDLED;
496 } else {
497 dev_dbg(&dev->pdev->dev, "FW not ready.\n");
498 mutex_unlock(&dev->device_lock);
499 return IRQ_HANDLED;
500 }
501 }
502 /* check slots available for reading */
503 slots = mei_count_full_read_slots(dev);
504 while (slots > 0) {
505 /* we have urgent data to send so break the read */
506 if (dev->wr_ext_msg.hdr.length)
507 break;
508 dev_dbg(&dev->pdev->dev, "slots =%08x\n", slots);
509 dev_dbg(&dev->pdev->dev, "call mei_irq_read_handler.\n");
510 rets = mei_irq_read_handler(dev, &complete_list, &slots);
511 if (rets)
512 goto end;
513 }
514 rets = mei_irq_write_handler(dev, &complete_list);
515end:
516 dev_dbg(&dev->pdev->dev, "end of bottom half function.\n");
Tomas Winkler330dd7d2013-02-06 14:06:43 +0200517 dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200518
519 bus_message_received = false;
520 if (dev->recvd_msg && waitqueue_active(&dev->wait_recvd_msg)) {
521 dev_dbg(&dev->pdev->dev, "received waiting bus message\n");
522 bus_message_received = true;
523 }
524 mutex_unlock(&dev->device_lock);
525 if (bus_message_received) {
526 dev_dbg(&dev->pdev->dev, "wake up dev->wait_recvd_msg\n");
527 wake_up_interruptible(&dev->wait_recvd_msg);
528 bus_message_received = false;
529 }
530 if (list_empty(&complete_list.list))
531 return IRQ_HANDLED;
532
533
534 list_for_each_entry_safe(cb_pos, cb_next, &complete_list.list, list) {
535 cl = cb_pos->cl;
536 list_del(&cb_pos->list);
537 if (cl) {
538 if (cl != &dev->iamthif_cl) {
539 dev_dbg(&dev->pdev->dev, "completing call back.\n");
540 mei_irq_complete_handler(cl, cb_pos);
541 cb_pos = NULL;
542 } else if (cl == &dev->iamthif_cl) {
543 mei_amthif_complete(dev, cb_pos);
544 }
545 }
546 }
547 return IRQ_HANDLED;
548}
Tomas Winkler827eef52013-02-06 14:06:41 +0200549static const struct mei_hw_ops mei_me_hw_ops = {
550
Tomas Winkler827eef52013-02-06 14:06:41 +0200551 .host_is_ready = mei_me_host_is_ready,
552
553 .hw_is_ready = mei_me_hw_is_ready,
554 .hw_reset = mei_me_hw_reset,
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200555 .hw_config = mei_me_hw_config,
556 .hw_start = mei_me_hw_start,
Tomas Winkler827eef52013-02-06 14:06:41 +0200557
558 .intr_clear = mei_me_intr_clear,
559 .intr_enable = mei_me_intr_enable,
560 .intr_disable = mei_me_intr_disable,
561
562 .hbuf_free_slots = mei_me_hbuf_empty_slots,
563 .hbuf_is_ready = mei_me_hbuf_is_empty,
564 .hbuf_max_len = mei_me_hbuf_max_len,
565
566 .write = mei_me_write_message,
567
568 .rdbuf_full_slots = mei_me_count_full_read_slots,
569 .read_hdr = mei_me_mecbrw_read,
570 .read = mei_me_read_slots
571};
572
Tomas Winkler52c34562013-02-06 14:06:40 +0200573/**
574 * init_mei_device - allocates and initializes the mei device structure
575 *
576 * @pdev: The pci device structure
577 *
578 * returns The mei_device_device pointer on success, NULL on failure.
579 */
580struct mei_device *mei_me_dev_init(struct pci_dev *pdev)
581{
582 struct mei_device *dev;
583
584 dev = kzalloc(sizeof(struct mei_device) +
585 sizeof(struct mei_me_hw), GFP_KERNEL);
586 if (!dev)
587 return NULL;
588
589 mei_device_init(dev);
590
591 INIT_LIST_HEAD(&dev->wd_cl.link);
592 INIT_LIST_HEAD(&dev->iamthif_cl.link);
593 mei_io_list_init(&dev->amthif_cmd_list);
594 mei_io_list_init(&dev->amthif_rd_complete_list);
595
596 INIT_DELAYED_WORK(&dev->timer_work, mei_timer);
597 INIT_WORK(&dev->init_work, mei_host_client_init);
598
Tomas Winkler827eef52013-02-06 14:06:41 +0200599 dev->ops = &mei_me_hw_ops;
600
Tomas Winkler52c34562013-02-06 14:06:40 +0200601 dev->pdev = pdev;
602 return dev;
603}
Tomas Winkler06ecd642013-02-06 14:06:42 +0200604