Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1 | /* |
| 2 | * omap iommu: tlb and pagetable primitives |
| 3 | * |
Hiroshi DOYU | c127c7d | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 4 | * Copyright (C) 2008-2010 Nokia Corporation |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 5 | * |
| 6 | * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, |
| 7 | * Paul Mundt and Toshihiro Kobayashi |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/err.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 15 | #include <linux/slab.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 16 | #include <linux/interrupt.h> |
| 17 | #include <linux/ioport.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 18 | #include <linux/platform_device.h> |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 19 | #include <linux/iommu.h> |
Tony Lindgren | c8d35c8 | 2012-11-02 12:24:03 -0700 | [diff] [blame] | 20 | #include <linux/omap-iommu.h> |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 21 | #include <linux/mutex.h> |
| 22 | #include <linux/spinlock.h> |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 23 | #include <linux/io.h> |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 24 | #include <linux/pm_runtime.h> |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 25 | #include <linux/of.h> |
| 26 | #include <linux/of_iommu.h> |
| 27 | #include <linux/of_irq.h> |
Suman Anna | 7d68277 | 2014-09-04 17:27:30 -0500 | [diff] [blame] | 28 | #include <linux/of_platform.h> |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 29 | #include <linux/regmap.h> |
| 30 | #include <linux/mfd/syscon.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 31 | |
| 32 | #include <asm/cacheflush.h> |
| 33 | |
Tony Lindgren | 2ab7c84 | 2012-11-02 12:24:14 -0700 | [diff] [blame] | 34 | #include <linux/platform_data/iommu-omap.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 35 | |
Ido Yariv | 2f7702a | 2012-11-02 12:24:00 -0700 | [diff] [blame] | 36 | #include "omap-iopgtable.h" |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 37 | #include "omap-iommu.h" |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 38 | |
Suman Anna | 5acc97d | 2014-03-17 20:31:34 -0500 | [diff] [blame] | 39 | #define to_iommu(dev) \ |
| 40 | ((struct omap_iommu *)platform_get_drvdata(to_platform_device(dev))) |
| 41 | |
Ohad Ben-Cohen | 66bc8cf | 2011-11-10 11:32:27 +0200 | [diff] [blame] | 42 | /* bitmap of the page sizes currently supported */ |
| 43 | #define OMAP_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M) |
| 44 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 45 | /** |
| 46 | * struct omap_iommu_domain - omap iommu domain |
| 47 | * @pgtable: the page table |
| 48 | * @iommu_dev: an omap iommu device attached to this domain. only a single |
| 49 | * iommu device can be attached for now. |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 50 | * @dev: Device using this domain. |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 51 | * @lock: domain lock, should be taken when attaching/detaching |
| 52 | */ |
| 53 | struct omap_iommu_domain { |
| 54 | u32 *pgtable; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 55 | struct omap_iommu *iommu_dev; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 56 | struct device *dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 57 | spinlock_t lock; |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 58 | struct iommu_domain domain; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 59 | }; |
| 60 | |
Ido Yariv | 7bd9e25 | 2012-11-02 12:24:09 -0700 | [diff] [blame] | 61 | #define MMU_LOCK_BASE_SHIFT 10 |
| 62 | #define MMU_LOCK_BASE_MASK (0x1f << MMU_LOCK_BASE_SHIFT) |
| 63 | #define MMU_LOCK_BASE(x) \ |
| 64 | ((x & MMU_LOCK_BASE_MASK) >> MMU_LOCK_BASE_SHIFT) |
| 65 | |
| 66 | #define MMU_LOCK_VICT_SHIFT 4 |
| 67 | #define MMU_LOCK_VICT_MASK (0x1f << MMU_LOCK_VICT_SHIFT) |
| 68 | #define MMU_LOCK_VICT(x) \ |
| 69 | ((x & MMU_LOCK_VICT_MASK) >> MMU_LOCK_VICT_SHIFT) |
| 70 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 71 | static struct platform_driver omap_iommu_driver; |
| 72 | static struct kmem_cache *iopte_cachep; |
| 73 | |
| 74 | /** |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 75 | * to_omap_domain - Get struct omap_iommu_domain from generic iommu_domain |
| 76 | * @dom: generic iommu domain handle |
| 77 | **/ |
| 78 | static struct omap_iommu_domain *to_omap_domain(struct iommu_domain *dom) |
| 79 | { |
| 80 | return container_of(dom, struct omap_iommu_domain, domain); |
| 81 | } |
| 82 | |
| 83 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 84 | * omap_iommu_save_ctx - Save registers for pm off-mode support |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 85 | * @dev: client device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 86 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 87 | void omap_iommu_save_ctx(struct device *dev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 88 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 89 | struct omap_iommu *obj = dev_to_omap_iommu(dev); |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 90 | u32 *p = obj->ctx; |
| 91 | int i; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 92 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 93 | for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) { |
| 94 | p[i] = iommu_read_reg(obj, i * sizeof(u32)); |
| 95 | dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]); |
| 96 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 97 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 98 | EXPORT_SYMBOL_GPL(omap_iommu_save_ctx); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 99 | |
| 100 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 101 | * omap_iommu_restore_ctx - Restore registers for pm off-mode support |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 102 | * @dev: client device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 103 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 104 | void omap_iommu_restore_ctx(struct device *dev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 105 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 106 | struct omap_iommu *obj = dev_to_omap_iommu(dev); |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 107 | u32 *p = obj->ctx; |
| 108 | int i; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 109 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 110 | for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) { |
| 111 | iommu_write_reg(obj, p[i], i * sizeof(u32)); |
| 112 | dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]); |
| 113 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 114 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 115 | EXPORT_SYMBOL_GPL(omap_iommu_restore_ctx); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 116 | |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 117 | static void dra7_cfg_dspsys_mmu(struct omap_iommu *obj, bool enable) |
| 118 | { |
| 119 | u32 val, mask; |
| 120 | |
| 121 | if (!obj->syscfg) |
| 122 | return; |
| 123 | |
| 124 | mask = (1 << (obj->id * DSP_SYS_MMU_CONFIG_EN_SHIFT)); |
| 125 | val = enable ? mask : 0; |
| 126 | regmap_update_bits(obj->syscfg, DSP_SYS_MMU_CONFIG, mask, val); |
| 127 | } |
| 128 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 129 | static void __iommu_set_twl(struct omap_iommu *obj, bool on) |
| 130 | { |
| 131 | u32 l = iommu_read_reg(obj, MMU_CNTL); |
| 132 | |
| 133 | if (on) |
| 134 | iommu_write_reg(obj, MMU_IRQ_TWL_MASK, MMU_IRQENABLE); |
| 135 | else |
| 136 | iommu_write_reg(obj, MMU_IRQ_TLB_MISS_MASK, MMU_IRQENABLE); |
| 137 | |
| 138 | l &= ~MMU_CNTL_MASK; |
| 139 | if (on) |
| 140 | l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN); |
| 141 | else |
| 142 | l |= (MMU_CNTL_MMU_EN); |
| 143 | |
| 144 | iommu_write_reg(obj, l, MMU_CNTL); |
| 145 | } |
| 146 | |
| 147 | static int omap2_iommu_enable(struct omap_iommu *obj) |
| 148 | { |
| 149 | u32 l, pa; |
| 150 | |
| 151 | if (!obj->iopgd || !IS_ALIGNED((u32)obj->iopgd, SZ_16K)) |
| 152 | return -EINVAL; |
| 153 | |
| 154 | pa = virt_to_phys(obj->iopgd); |
| 155 | if (!IS_ALIGNED(pa, SZ_16K)) |
| 156 | return -EINVAL; |
| 157 | |
| 158 | l = iommu_read_reg(obj, MMU_REVISION); |
| 159 | dev_info(obj->dev, "%s: version %d.%d\n", obj->name, |
| 160 | (l >> 4) & 0xf, l & 0xf); |
| 161 | |
| 162 | iommu_write_reg(obj, pa, MMU_TTB); |
| 163 | |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 164 | dra7_cfg_dspsys_mmu(obj, true); |
| 165 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 166 | if (obj->has_bus_err_back) |
| 167 | iommu_write_reg(obj, MMU_GP_REG_BUS_ERR_BACK_EN, MMU_GP_REG); |
| 168 | |
| 169 | __iommu_set_twl(obj, true); |
| 170 | |
| 171 | return 0; |
| 172 | } |
| 173 | |
| 174 | static void omap2_iommu_disable(struct omap_iommu *obj) |
| 175 | { |
| 176 | u32 l = iommu_read_reg(obj, MMU_CNTL); |
| 177 | |
| 178 | l &= ~MMU_CNTL_MASK; |
| 179 | iommu_write_reg(obj, l, MMU_CNTL); |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 180 | dra7_cfg_dspsys_mmu(obj, false); |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 181 | |
| 182 | dev_dbg(obj->dev, "%s is shutting down\n", obj->name); |
| 183 | } |
| 184 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 185 | static int iommu_enable(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 186 | { |
| 187 | int err; |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 188 | struct platform_device *pdev = to_platform_device(obj->dev); |
Kiran Padwal | 99cb9ae | 2014-10-30 11:59:47 +0530 | [diff] [blame] | 189 | struct iommu_platform_data *pdata = dev_get_platdata(&pdev->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 190 | |
Florian Vaussard | 90e569c | 2014-02-28 14:42:34 -0600 | [diff] [blame] | 191 | if (pdata && pdata->deassert_reset) { |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 192 | err = pdata->deassert_reset(pdev, pdata->reset_name); |
| 193 | if (err) { |
| 194 | dev_err(obj->dev, "deassert_reset failed: %d\n", err); |
| 195 | return err; |
| 196 | } |
| 197 | } |
| 198 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 199 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 200 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 201 | err = omap2_iommu_enable(obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 202 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 203 | return err; |
| 204 | } |
| 205 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 206 | static void iommu_disable(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 207 | { |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 208 | struct platform_device *pdev = to_platform_device(obj->dev); |
Kiran Padwal | 99cb9ae | 2014-10-30 11:59:47 +0530 | [diff] [blame] | 209 | struct iommu_platform_data *pdata = dev_get_platdata(&pdev->dev); |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 210 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 211 | omap2_iommu_disable(obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 212 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 213 | pm_runtime_put_sync(obj->dev); |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 214 | |
Florian Vaussard | 90e569c | 2014-02-28 14:42:34 -0600 | [diff] [blame] | 215 | if (pdata && pdata->assert_reset) |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 216 | pdata->assert_reset(pdev, pdata->reset_name); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | /* |
| 220 | * TLB operations |
| 221 | */ |
Ohad Ben-Cohen | e1f2381 | 2011-08-16 14:58:14 +0300 | [diff] [blame] | 222 | static u32 iotlb_cr_to_virt(struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 223 | { |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 224 | u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK; |
| 225 | u32 mask = get_cam_va_mask(cr->cam & page_size); |
| 226 | |
| 227 | return cr->cam & mask; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 228 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 229 | |
| 230 | static u32 get_iopte_attr(struct iotlb_entry *e) |
| 231 | { |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 232 | u32 attr; |
| 233 | |
| 234 | attr = e->mixed << 5; |
| 235 | attr |= e->endian; |
| 236 | attr |= e->elsz >> 3; |
| 237 | attr <<= (((e->pgsz == MMU_CAM_PGSZ_4K) || |
| 238 | (e->pgsz == MMU_CAM_PGSZ_64K)) ? 0 : 6); |
| 239 | return attr; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 240 | } |
| 241 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 242 | static u32 iommu_report_fault(struct omap_iommu *obj, u32 *da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 243 | { |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 244 | u32 status, fault_addr; |
| 245 | |
| 246 | status = iommu_read_reg(obj, MMU_IRQSTATUS); |
| 247 | status &= MMU_IRQ_MASK; |
| 248 | if (!status) { |
| 249 | *da = 0; |
| 250 | return 0; |
| 251 | } |
| 252 | |
| 253 | fault_addr = iommu_read_reg(obj, MMU_FAULT_AD); |
| 254 | *da = fault_addr; |
| 255 | |
| 256 | iommu_write_reg(obj, status, MMU_IRQSTATUS); |
| 257 | |
| 258 | return status; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 259 | } |
| 260 | |
Suman Anna | 69c2c19 | 2015-07-20 17:33:25 -0500 | [diff] [blame] | 261 | void iotlb_lock_get(struct omap_iommu *obj, struct iotlb_lock *l) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 262 | { |
| 263 | u32 val; |
| 264 | |
| 265 | val = iommu_read_reg(obj, MMU_LOCK); |
| 266 | |
| 267 | l->base = MMU_LOCK_BASE(val); |
| 268 | l->vict = MMU_LOCK_VICT(val); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 269 | } |
| 270 | |
Suman Anna | 69c2c19 | 2015-07-20 17:33:25 -0500 | [diff] [blame] | 271 | void iotlb_lock_set(struct omap_iommu *obj, struct iotlb_lock *l) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 272 | { |
| 273 | u32 val; |
| 274 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 275 | val = (l->base << MMU_LOCK_BASE_SHIFT); |
| 276 | val |= (l->vict << MMU_LOCK_VICT_SHIFT); |
| 277 | |
| 278 | iommu_write_reg(obj, val, MMU_LOCK); |
| 279 | } |
| 280 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 281 | static void iotlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 282 | { |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 283 | cr->cam = iommu_read_reg(obj, MMU_READ_CAM); |
| 284 | cr->ram = iommu_read_reg(obj, MMU_READ_RAM); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 285 | } |
| 286 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 287 | static void iotlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 288 | { |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 289 | iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM); |
| 290 | iommu_write_reg(obj, cr->ram, MMU_RAM); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 291 | |
| 292 | iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); |
| 293 | iommu_write_reg(obj, 1, MMU_LD_TLB); |
| 294 | } |
| 295 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 296 | /* only used in iotlb iteration for-loop */ |
Suman Anna | 69c2c19 | 2015-07-20 17:33:25 -0500 | [diff] [blame] | 297 | struct cr_regs __iotlb_read_cr(struct omap_iommu *obj, int n) |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 298 | { |
| 299 | struct cr_regs cr; |
| 300 | struct iotlb_lock l; |
| 301 | |
| 302 | iotlb_lock_get(obj, &l); |
| 303 | l.vict = n; |
| 304 | iotlb_lock_set(obj, &l); |
| 305 | iotlb_read_cr(obj, &cr); |
| 306 | |
| 307 | return cr; |
| 308 | } |
| 309 | |
Suman Anna | bd4396f | 2014-10-22 17:22:27 -0500 | [diff] [blame] | 310 | #ifdef PREFETCH_IOTLB |
| 311 | static struct cr_regs *iotlb_alloc_cr(struct omap_iommu *obj, |
| 312 | struct iotlb_entry *e) |
| 313 | { |
| 314 | struct cr_regs *cr; |
| 315 | |
| 316 | if (!e) |
| 317 | return NULL; |
| 318 | |
| 319 | if (e->da & ~(get_cam_va_mask(e->pgsz))) { |
| 320 | dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__, |
| 321 | e->da); |
| 322 | return ERR_PTR(-EINVAL); |
| 323 | } |
| 324 | |
| 325 | cr = kmalloc(sizeof(*cr), GFP_KERNEL); |
| 326 | if (!cr) |
| 327 | return ERR_PTR(-ENOMEM); |
| 328 | |
| 329 | cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz | e->valid; |
| 330 | cr->ram = e->pa | e->endian | e->elsz | e->mixed; |
| 331 | |
| 332 | return cr; |
| 333 | } |
| 334 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 335 | /** |
| 336 | * load_iotlb_entry - Set an iommu tlb entry |
| 337 | * @obj: target iommu |
| 338 | * @e: an iommu tlb entry info |
| 339 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 340 | static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 341 | { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 342 | int err = 0; |
| 343 | struct iotlb_lock l; |
| 344 | struct cr_regs *cr; |
| 345 | |
| 346 | if (!obj || !obj->nr_tlb_entries || !e) |
| 347 | return -EINVAL; |
| 348 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 349 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 350 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 351 | iotlb_lock_get(obj, &l); |
| 352 | if (l.base == obj->nr_tlb_entries) { |
| 353 | dev_warn(obj->dev, "%s: preserve entries full\n", __func__); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 354 | err = -EBUSY; |
| 355 | goto out; |
| 356 | } |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 357 | if (!e->prsvd) { |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 358 | int i; |
| 359 | struct cr_regs tmp; |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 360 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 361 | for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp) |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 362 | if (!iotlb_cr_valid(&tmp)) |
| 363 | break; |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 364 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 365 | if (i == obj->nr_tlb_entries) { |
| 366 | dev_dbg(obj->dev, "%s: full: no entry\n", __func__); |
| 367 | err = -EBUSY; |
| 368 | goto out; |
| 369 | } |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 370 | |
| 371 | iotlb_lock_get(obj, &l); |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 372 | } else { |
| 373 | l.vict = l.base; |
| 374 | iotlb_lock_set(obj, &l); |
| 375 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 376 | |
| 377 | cr = iotlb_alloc_cr(obj, e); |
| 378 | if (IS_ERR(cr)) { |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 379 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 380 | return PTR_ERR(cr); |
| 381 | } |
| 382 | |
| 383 | iotlb_load_cr(obj, cr); |
| 384 | kfree(cr); |
| 385 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 386 | if (e->prsvd) |
| 387 | l.base++; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 388 | /* increment victim for next tlb load */ |
| 389 | if (++l.vict == obj->nr_tlb_entries) |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 390 | l.vict = l.base; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 391 | iotlb_lock_set(obj, &l); |
| 392 | out: |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 393 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 394 | return err; |
| 395 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 396 | |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 397 | #else /* !PREFETCH_IOTLB */ |
| 398 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 399 | static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 400 | { |
| 401 | return 0; |
| 402 | } |
| 403 | |
| 404 | #endif /* !PREFETCH_IOTLB */ |
| 405 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 406 | static int prefetch_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 407 | { |
| 408 | return load_iotlb_entry(obj, e); |
| 409 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 410 | |
| 411 | /** |
| 412 | * flush_iotlb_page - Clear an iommu tlb entry |
| 413 | * @obj: target iommu |
| 414 | * @da: iommu device virtual address |
| 415 | * |
| 416 | * Clear an iommu tlb entry which includes 'da' address. |
| 417 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 418 | static void flush_iotlb_page(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 419 | { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 420 | int i; |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 421 | struct cr_regs cr; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 422 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 423 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 424 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 425 | for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 426 | u32 start; |
| 427 | size_t bytes; |
| 428 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 429 | if (!iotlb_cr_valid(&cr)) |
| 430 | continue; |
| 431 | |
| 432 | start = iotlb_cr_to_virt(&cr); |
| 433 | bytes = iopgsz_to_bytes(cr.cam & 3); |
| 434 | |
| 435 | if ((start <= da) && (da < start + bytes)) { |
| 436 | dev_dbg(obj->dev, "%s: %08x<=%08x(%x)\n", |
| 437 | __func__, start, da, bytes); |
Hari Kanigeri | 0fa035e | 2010-08-20 13:50:18 +0000 | [diff] [blame] | 438 | iotlb_load_cr(obj, &cr); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 439 | iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); |
Laurent Pinchart | f7129a0 | 2014-03-07 23:47:03 +0100 | [diff] [blame] | 440 | break; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 441 | } |
| 442 | } |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 443 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 444 | |
| 445 | if (i == obj->nr_tlb_entries) |
| 446 | dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da); |
| 447 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 448 | |
| 449 | /** |
| 450 | * flush_iotlb_all - Clear all iommu tlb entries |
| 451 | * @obj: target iommu |
| 452 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 453 | static void flush_iotlb_all(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 454 | { |
| 455 | struct iotlb_lock l; |
| 456 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 457 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 458 | |
| 459 | l.base = 0; |
| 460 | l.vict = 0; |
| 461 | iotlb_lock_set(obj, &l); |
| 462 | |
| 463 | iommu_write_reg(obj, 1, MMU_GFLUSH); |
| 464 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 465 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 466 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 467 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 468 | /* |
| 469 | * H/W pagetable operations |
| 470 | */ |
| 471 | static void flush_iopgd_range(u32 *first, u32 *last) |
| 472 | { |
| 473 | /* FIXME: L2 cache should be taken care of if it exists */ |
| 474 | do { |
| 475 | asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pgd" |
| 476 | : : "r" (first)); |
| 477 | first += L1_CACHE_BYTES / sizeof(*first); |
| 478 | } while (first <= last); |
| 479 | } |
| 480 | |
| 481 | static void flush_iopte_range(u32 *first, u32 *last) |
| 482 | { |
| 483 | /* FIXME: L2 cache should be taken care of if it exists */ |
| 484 | do { |
| 485 | asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pte" |
| 486 | : : "r" (first)); |
| 487 | first += L1_CACHE_BYTES / sizeof(*first); |
| 488 | } while (first <= last); |
| 489 | } |
| 490 | |
| 491 | static void iopte_free(u32 *iopte) |
| 492 | { |
| 493 | /* Note: freed iopte's must be clean ready for re-use */ |
Zhouyi Zhou | e28045a | 2014-03-05 18:20:19 +0800 | [diff] [blame] | 494 | if (iopte) |
| 495 | kmem_cache_free(iopte_cachep, iopte); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 496 | } |
| 497 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 498 | static u32 *iopte_alloc(struct omap_iommu *obj, u32 *iopgd, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 499 | { |
| 500 | u32 *iopte; |
| 501 | |
| 502 | /* a table has already existed */ |
| 503 | if (*iopgd) |
| 504 | goto pte_ready; |
| 505 | |
| 506 | /* |
| 507 | * do the allocation outside the page table lock |
| 508 | */ |
| 509 | spin_unlock(&obj->page_table_lock); |
| 510 | iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL); |
| 511 | spin_lock(&obj->page_table_lock); |
| 512 | |
| 513 | if (!*iopgd) { |
| 514 | if (!iopte) |
| 515 | return ERR_PTR(-ENOMEM); |
| 516 | |
| 517 | *iopgd = virt_to_phys(iopte) | IOPGD_TABLE; |
| 518 | flush_iopgd_range(iopgd, iopgd); |
| 519 | |
| 520 | dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte); |
| 521 | } else { |
| 522 | /* We raced, free the reduniovant table */ |
| 523 | iopte_free(iopte); |
| 524 | } |
| 525 | |
| 526 | pte_ready: |
| 527 | iopte = iopte_offset(iopgd, da); |
| 528 | |
| 529 | dev_vdbg(obj->dev, |
| 530 | "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n", |
| 531 | __func__, da, iopgd, *iopgd, iopte, *iopte); |
| 532 | |
| 533 | return iopte; |
| 534 | } |
| 535 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 536 | static int iopgd_alloc_section(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 537 | { |
| 538 | u32 *iopgd = iopgd_offset(obj, da); |
| 539 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 540 | if ((da | pa) & ~IOSECTION_MASK) { |
| 541 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 542 | __func__, da, pa, IOSECTION_SIZE); |
| 543 | return -EINVAL; |
| 544 | } |
| 545 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 546 | *iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION; |
| 547 | flush_iopgd_range(iopgd, iopgd); |
| 548 | return 0; |
| 549 | } |
| 550 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 551 | static int iopgd_alloc_super(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 552 | { |
| 553 | u32 *iopgd = iopgd_offset(obj, da); |
| 554 | int i; |
| 555 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 556 | if ((da | pa) & ~IOSUPER_MASK) { |
| 557 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 558 | __func__, da, pa, IOSUPER_SIZE); |
| 559 | return -EINVAL; |
| 560 | } |
| 561 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 562 | for (i = 0; i < 16; i++) |
| 563 | *(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER; |
| 564 | flush_iopgd_range(iopgd, iopgd + 15); |
| 565 | return 0; |
| 566 | } |
| 567 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 568 | static int iopte_alloc_page(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 569 | { |
| 570 | u32 *iopgd = iopgd_offset(obj, da); |
| 571 | u32 *iopte = iopte_alloc(obj, iopgd, da); |
| 572 | |
| 573 | if (IS_ERR(iopte)) |
| 574 | return PTR_ERR(iopte); |
| 575 | |
| 576 | *iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL; |
| 577 | flush_iopte_range(iopte, iopte); |
| 578 | |
| 579 | dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n", |
| 580 | __func__, da, pa, iopte, *iopte); |
| 581 | |
| 582 | return 0; |
| 583 | } |
| 584 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 585 | static int iopte_alloc_large(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 586 | { |
| 587 | u32 *iopgd = iopgd_offset(obj, da); |
| 588 | u32 *iopte = iopte_alloc(obj, iopgd, da); |
| 589 | int i; |
| 590 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 591 | if ((da | pa) & ~IOLARGE_MASK) { |
| 592 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 593 | __func__, da, pa, IOLARGE_SIZE); |
| 594 | return -EINVAL; |
| 595 | } |
| 596 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 597 | if (IS_ERR(iopte)) |
| 598 | return PTR_ERR(iopte); |
| 599 | |
| 600 | for (i = 0; i < 16; i++) |
| 601 | *(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE; |
| 602 | flush_iopte_range(iopte, iopte + 15); |
| 603 | return 0; |
| 604 | } |
| 605 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 606 | static int |
| 607 | iopgtable_store_entry_core(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 608 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 609 | int (*fn)(struct omap_iommu *, u32, u32, u32); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 610 | u32 prot; |
| 611 | int err; |
| 612 | |
| 613 | if (!obj || !e) |
| 614 | return -EINVAL; |
| 615 | |
| 616 | switch (e->pgsz) { |
| 617 | case MMU_CAM_PGSZ_16M: |
| 618 | fn = iopgd_alloc_super; |
| 619 | break; |
| 620 | case MMU_CAM_PGSZ_1M: |
| 621 | fn = iopgd_alloc_section; |
| 622 | break; |
| 623 | case MMU_CAM_PGSZ_64K: |
| 624 | fn = iopte_alloc_large; |
| 625 | break; |
| 626 | case MMU_CAM_PGSZ_4K: |
| 627 | fn = iopte_alloc_page; |
| 628 | break; |
| 629 | default: |
| 630 | fn = NULL; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 631 | break; |
| 632 | } |
| 633 | |
Suman Anna | 7c1ab60 | 2016-04-04 17:46:19 -0500 | [diff] [blame] | 634 | if (WARN_ON(!fn)) |
| 635 | return -EINVAL; |
| 636 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 637 | prot = get_iopte_attr(e); |
| 638 | |
| 639 | spin_lock(&obj->page_table_lock); |
| 640 | err = fn(obj, e->da, e->pa, prot); |
| 641 | spin_unlock(&obj->page_table_lock); |
| 642 | |
| 643 | return err; |
| 644 | } |
| 645 | |
| 646 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 647 | * omap_iopgtable_store_entry - Make an iommu pte entry |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 648 | * @obj: target iommu |
| 649 | * @e: an iommu tlb entry info |
| 650 | **/ |
Suman Anna | 4899a56 | 2014-10-22 17:22:32 -0500 | [diff] [blame] | 651 | static int |
| 652 | omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 653 | { |
| 654 | int err; |
| 655 | |
| 656 | flush_iotlb_page(obj, e->da); |
| 657 | err = iopgtable_store_entry_core(obj, e); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 658 | if (!err) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 659 | prefetch_iotlb_entry(obj, e); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 660 | return err; |
| 661 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 662 | |
| 663 | /** |
| 664 | * iopgtable_lookup_entry - Lookup an iommu pte entry |
| 665 | * @obj: target iommu |
| 666 | * @da: iommu device virtual address |
| 667 | * @ppgd: iommu pgd entry pointer to be returned |
| 668 | * @ppte: iommu pte entry pointer to be returned |
| 669 | **/ |
Ohad Ben-Cohen | e1f2381 | 2011-08-16 14:58:14 +0300 | [diff] [blame] | 670 | static void |
| 671 | iopgtable_lookup_entry(struct omap_iommu *obj, u32 da, u32 **ppgd, u32 **ppte) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 672 | { |
| 673 | u32 *iopgd, *iopte = NULL; |
| 674 | |
| 675 | iopgd = iopgd_offset(obj, da); |
| 676 | if (!*iopgd) |
| 677 | goto out; |
| 678 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 679 | if (iopgd_is_table(*iopgd)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 680 | iopte = iopte_offset(iopgd, da); |
| 681 | out: |
| 682 | *ppgd = iopgd; |
| 683 | *ppte = iopte; |
| 684 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 685 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 686 | static size_t iopgtable_clear_entry_core(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 687 | { |
| 688 | size_t bytes; |
| 689 | u32 *iopgd = iopgd_offset(obj, da); |
| 690 | int nent = 1; |
| 691 | |
| 692 | if (!*iopgd) |
| 693 | return 0; |
| 694 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 695 | if (iopgd_is_table(*iopgd)) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 696 | int i; |
| 697 | u32 *iopte = iopte_offset(iopgd, da); |
| 698 | |
| 699 | bytes = IOPTE_SIZE; |
| 700 | if (*iopte & IOPTE_LARGE) { |
| 701 | nent *= 16; |
| 702 | /* rewind to the 1st entry */ |
Hiroshi DOYU | c127c7d | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 703 | iopte = iopte_offset(iopgd, (da & IOLARGE_MASK)); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 704 | } |
| 705 | bytes *= nent; |
| 706 | memset(iopte, 0, nent * sizeof(*iopte)); |
| 707 | flush_iopte_range(iopte, iopte + (nent - 1) * sizeof(*iopte)); |
| 708 | |
| 709 | /* |
| 710 | * do table walk to check if this table is necessary or not |
| 711 | */ |
| 712 | iopte = iopte_offset(iopgd, 0); |
| 713 | for (i = 0; i < PTRS_PER_IOPTE; i++) |
| 714 | if (iopte[i]) |
| 715 | goto out; |
| 716 | |
| 717 | iopte_free(iopte); |
| 718 | nent = 1; /* for the next L1 entry */ |
| 719 | } else { |
| 720 | bytes = IOPGD_SIZE; |
Hiroshi DOYU | dcc730d | 2009-10-22 14:46:32 -0700 | [diff] [blame] | 721 | if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 722 | nent *= 16; |
| 723 | /* rewind to the 1st entry */ |
Hiroshi DOYU | 8d33ea5 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 724 | iopgd = iopgd_offset(obj, (da & IOSUPER_MASK)); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 725 | } |
| 726 | bytes *= nent; |
| 727 | } |
| 728 | memset(iopgd, 0, nent * sizeof(*iopgd)); |
| 729 | flush_iopgd_range(iopgd, iopgd + (nent - 1) * sizeof(*iopgd)); |
| 730 | out: |
| 731 | return bytes; |
| 732 | } |
| 733 | |
| 734 | /** |
| 735 | * iopgtable_clear_entry - Remove an iommu pte entry |
| 736 | * @obj: target iommu |
| 737 | * @da: iommu device virtual address |
| 738 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 739 | static size_t iopgtable_clear_entry(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 740 | { |
| 741 | size_t bytes; |
| 742 | |
| 743 | spin_lock(&obj->page_table_lock); |
| 744 | |
| 745 | bytes = iopgtable_clear_entry_core(obj, da); |
| 746 | flush_iotlb_page(obj, da); |
| 747 | |
| 748 | spin_unlock(&obj->page_table_lock); |
| 749 | |
| 750 | return bytes; |
| 751 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 752 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 753 | static void iopgtable_clear_entry_all(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 754 | { |
| 755 | int i; |
| 756 | |
| 757 | spin_lock(&obj->page_table_lock); |
| 758 | |
| 759 | for (i = 0; i < PTRS_PER_IOPGD; i++) { |
| 760 | u32 da; |
| 761 | u32 *iopgd; |
| 762 | |
| 763 | da = i << IOPGD_SHIFT; |
| 764 | iopgd = iopgd_offset(obj, da); |
| 765 | |
| 766 | if (!*iopgd) |
| 767 | continue; |
| 768 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 769 | if (iopgd_is_table(*iopgd)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 770 | iopte_free(iopte_offset(iopgd, 0)); |
| 771 | |
| 772 | *iopgd = 0; |
| 773 | flush_iopgd_range(iopgd, iopgd); |
| 774 | } |
| 775 | |
| 776 | flush_iotlb_all(obj); |
| 777 | |
| 778 | spin_unlock(&obj->page_table_lock); |
| 779 | } |
| 780 | |
| 781 | /* |
| 782 | * Device IOMMU generic operations |
| 783 | */ |
| 784 | static irqreturn_t iommu_fault_handler(int irq, void *data) |
| 785 | { |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 786 | u32 da, errs; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 787 | u32 *iopgd, *iopte; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 788 | struct omap_iommu *obj = data; |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 789 | struct iommu_domain *domain = obj->domain; |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 790 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 791 | |
Suman Anna | 2088ecb | 2014-10-22 17:22:19 -0500 | [diff] [blame] | 792 | if (!omap_domain->iommu_dev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 793 | return IRQ_NONE; |
| 794 | |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 795 | errs = iommu_report_fault(obj, &da); |
Laurent Pinchart | c56b2dd | 2011-05-10 16:56:46 +0200 | [diff] [blame] | 796 | if (errs == 0) |
| 797 | return IRQ_HANDLED; |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 798 | |
| 799 | /* Fault callback or TLB/PTE Dynamic loading */ |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 800 | if (!report_iommu_fault(domain, obj->dev, da, 0)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 801 | return IRQ_HANDLED; |
| 802 | |
Hiroshi DOYU | 37b2981 | 2010-05-24 02:01:52 +0000 | [diff] [blame] | 803 | iommu_disable(obj); |
| 804 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 805 | iopgd = iopgd_offset(obj, da); |
| 806 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 807 | if (!iopgd_is_table(*iopgd)) { |
Suman Anna | b6c2e09 | 2013-05-30 18:10:59 -0500 | [diff] [blame] | 808 | dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:px%08x\n", |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 809 | obj->name, errs, da, iopgd, *iopgd); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 810 | return IRQ_NONE; |
| 811 | } |
| 812 | |
| 813 | iopte = iopte_offset(iopgd, da); |
| 814 | |
Suman Anna | b6c2e09 | 2013-05-30 18:10:59 -0500 | [diff] [blame] | 815 | dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:0x%08x pte:0x%p *pte:0x%08x\n", |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 816 | obj->name, errs, da, iopgd, *iopgd, iopte, *iopte); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 817 | |
| 818 | return IRQ_NONE; |
| 819 | } |
| 820 | |
| 821 | static int device_match_by_alias(struct device *dev, void *data) |
| 822 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 823 | struct omap_iommu *obj = to_iommu(dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 824 | const char *name = data; |
| 825 | |
| 826 | pr_debug("%s: %s %s\n", __func__, obj->name, name); |
| 827 | |
| 828 | return strcmp(obj->name, name) == 0; |
| 829 | } |
| 830 | |
| 831 | /** |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 832 | * omap_iommu_attach() - attach iommu device to an iommu domain |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 833 | * @name: name of target omap iommu device |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 834 | * @iopgd: page table |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 835 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 836 | static struct omap_iommu *omap_iommu_attach(const char *name, u32 *iopgd) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 837 | { |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 838 | int err; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 839 | struct device *dev; |
| 840 | struct omap_iommu *obj; |
| 841 | |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 842 | dev = driver_find_device(&omap_iommu_driver.driver, NULL, (void *)name, |
| 843 | device_match_by_alias); |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 844 | if (!dev) |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 845 | return ERR_PTR(-ENODEV); |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 846 | |
| 847 | obj = to_iommu(dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 848 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 849 | spin_lock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 850 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 851 | obj->iopgd = iopgd; |
| 852 | err = iommu_enable(obj); |
| 853 | if (err) |
| 854 | goto err_enable; |
| 855 | flush_iotlb_all(obj); |
| 856 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 857 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 858 | |
| 859 | dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name); |
| 860 | return obj; |
| 861 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 862 | err_enable: |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 863 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 864 | return ERR_PTR(err); |
| 865 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 866 | |
| 867 | /** |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 868 | * omap_iommu_detach - release iommu device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 869 | * @obj: target iommu |
| 870 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 871 | static void omap_iommu_detach(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 872 | { |
Roel Kluin | acf9d46 | 2010-01-08 10:29:05 -0800 | [diff] [blame] | 873 | if (!obj || IS_ERR(obj)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 874 | return; |
| 875 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 876 | spin_lock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 877 | |
Suman Anna | 2088ecb | 2014-10-22 17:22:19 -0500 | [diff] [blame] | 878 | iommu_disable(obj); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 879 | obj->iopgd = NULL; |
| 880 | |
| 881 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 882 | |
| 883 | dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name); |
| 884 | } |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 885 | |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 886 | static int omap_iommu_dra7_get_dsp_system_cfg(struct platform_device *pdev, |
| 887 | struct omap_iommu *obj) |
| 888 | { |
| 889 | struct device_node *np = pdev->dev.of_node; |
| 890 | int ret; |
| 891 | |
| 892 | if (!of_device_is_compatible(np, "ti,dra7-dsp-iommu")) |
| 893 | return 0; |
| 894 | |
| 895 | if (!of_property_read_bool(np, "ti,syscon-mmuconfig")) { |
| 896 | dev_err(&pdev->dev, "ti,syscon-mmuconfig property is missing\n"); |
| 897 | return -EINVAL; |
| 898 | } |
| 899 | |
| 900 | obj->syscfg = |
| 901 | syscon_regmap_lookup_by_phandle(np, "ti,syscon-mmuconfig"); |
| 902 | if (IS_ERR(obj->syscfg)) { |
| 903 | /* can fail with -EPROBE_DEFER */ |
| 904 | ret = PTR_ERR(obj->syscfg); |
| 905 | return ret; |
| 906 | } |
| 907 | |
| 908 | if (of_property_read_u32_index(np, "ti,syscon-mmuconfig", 1, |
| 909 | &obj->id)) { |
| 910 | dev_err(&pdev->dev, "couldn't get the IOMMU instance id within subsystem\n"); |
| 911 | return -EINVAL; |
| 912 | } |
| 913 | |
| 914 | if (obj->id != 0 && obj->id != 1) { |
| 915 | dev_err(&pdev->dev, "invalid IOMMU instance id\n"); |
| 916 | return -EINVAL; |
| 917 | } |
| 918 | |
| 919 | return 0; |
| 920 | } |
| 921 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 922 | /* |
| 923 | * OMAP Device MMU(IOMMU) detection |
| 924 | */ |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 925 | static int omap_iommu_probe(struct platform_device *pdev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 926 | { |
| 927 | int err = -ENODEV; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 928 | int irq; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 929 | struct omap_iommu *obj; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 930 | struct resource *res; |
Kiran Padwal | 99cb9ae | 2014-10-30 11:59:47 +0530 | [diff] [blame] | 931 | struct iommu_platform_data *pdata = dev_get_platdata(&pdev->dev); |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 932 | struct device_node *of = pdev->dev.of_node; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 933 | |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 934 | obj = devm_kzalloc(&pdev->dev, sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 935 | if (!obj) |
| 936 | return -ENOMEM; |
| 937 | |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 938 | if (of) { |
| 939 | obj->name = dev_name(&pdev->dev); |
| 940 | obj->nr_tlb_entries = 32; |
| 941 | err = of_property_read_u32(of, "ti,#tlb-entries", |
| 942 | &obj->nr_tlb_entries); |
| 943 | if (err && err != -EINVAL) |
| 944 | return err; |
| 945 | if (obj->nr_tlb_entries != 32 && obj->nr_tlb_entries != 8) |
| 946 | return -EINVAL; |
Suman Anna | b148d5f | 2014-02-28 14:42:37 -0600 | [diff] [blame] | 947 | if (of_find_property(of, "ti,iommu-bus-err-back", NULL)) |
| 948 | obj->has_bus_err_back = MMU_GP_REG_BUS_ERR_BACK_EN; |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 949 | } else { |
| 950 | obj->nr_tlb_entries = pdata->nr_tlb_entries; |
| 951 | obj->name = pdata->name; |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 952 | } |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 953 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 954 | obj->dev = &pdev->dev; |
| 955 | obj->ctx = (void *)obj + sizeof(*obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 956 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 957 | spin_lock_init(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 958 | spin_lock_init(&obj->page_table_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 959 | |
| 960 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 961 | obj->regbase = devm_ioremap_resource(obj->dev, res); |
| 962 | if (IS_ERR(obj->regbase)) |
| 963 | return PTR_ERR(obj->regbase); |
Aaro Koskinen | da4a0f7 | 2011-03-14 12:28:32 +0000 | [diff] [blame] | 964 | |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 965 | err = omap_iommu_dra7_get_dsp_system_cfg(pdev, obj); |
| 966 | if (err) |
| 967 | return err; |
| 968 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 969 | irq = platform_get_irq(pdev, 0); |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 970 | if (irq < 0) |
| 971 | return -ENODEV; |
| 972 | |
| 973 | err = devm_request_irq(obj->dev, irq, iommu_fault_handler, IRQF_SHARED, |
| 974 | dev_name(obj->dev), obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 975 | if (err < 0) |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 976 | return err; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 977 | platform_set_drvdata(pdev, obj); |
| 978 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 979 | pm_runtime_irq_safe(obj->dev); |
| 980 | pm_runtime_enable(obj->dev); |
| 981 | |
Suman Anna | 61c7535 | 2014-10-22 17:22:30 -0500 | [diff] [blame] | 982 | omap_iommu_debugfs_add(obj); |
| 983 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 984 | dev_info(&pdev->dev, "%s registered\n", obj->name); |
| 985 | return 0; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 986 | } |
| 987 | |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 988 | static int omap_iommu_remove(struct platform_device *pdev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 989 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 990 | struct omap_iommu *obj = platform_get_drvdata(pdev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 991 | |
Suman Anna | 61c7535 | 2014-10-22 17:22:30 -0500 | [diff] [blame] | 992 | omap_iommu_debugfs_remove(obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 993 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 994 | pm_runtime_disable(obj->dev); |
| 995 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 996 | dev_info(&pdev->dev, "%s removed\n", obj->name); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 997 | return 0; |
| 998 | } |
| 999 | |
Kiran Padwal | d943b0f | 2014-09-11 19:07:36 +0530 | [diff] [blame] | 1000 | static const struct of_device_id omap_iommu_of_match[] = { |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1001 | { .compatible = "ti,omap2-iommu" }, |
| 1002 | { .compatible = "ti,omap4-iommu" }, |
| 1003 | { .compatible = "ti,dra7-iommu" }, |
Suman Anna | 3ca9299 | 2015-10-02 18:02:44 -0500 | [diff] [blame] | 1004 | { .compatible = "ti,dra7-dsp-iommu" }, |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1005 | {}, |
| 1006 | }; |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1007 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1008 | static struct platform_driver omap_iommu_driver = { |
| 1009 | .probe = omap_iommu_probe, |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 1010 | .remove = omap_iommu_remove, |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1011 | .driver = { |
| 1012 | .name = "omap-iommu", |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1013 | .of_match_table = of_match_ptr(omap_iommu_of_match), |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1014 | }, |
| 1015 | }; |
| 1016 | |
| 1017 | static void iopte_cachep_ctor(void *iopte) |
| 1018 | { |
| 1019 | clean_dcache_area(iopte, IOPTE_TABLE_SIZE); |
| 1020 | } |
| 1021 | |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1022 | static u32 iotlb_init_entry(struct iotlb_entry *e, u32 da, u32 pa, int pgsz) |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 1023 | { |
| 1024 | memset(e, 0, sizeof(*e)); |
| 1025 | |
| 1026 | e->da = da; |
| 1027 | e->pa = pa; |
Suman Anna | d760e3e | 2014-03-17 20:31:32 -0500 | [diff] [blame] | 1028 | e->valid = MMU_CAM_V; |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1029 | e->pgsz = pgsz; |
| 1030 | e->endian = MMU_RAM_ENDIAN_LITTLE; |
| 1031 | e->elsz = MMU_RAM_ELSZ_8; |
| 1032 | e->mixed = 0; |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 1033 | |
| 1034 | return iopgsz_to_bytes(e->pgsz); |
| 1035 | } |
| 1036 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1037 | static int omap_iommu_map(struct iommu_domain *domain, unsigned long da, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1038 | phys_addr_t pa, size_t bytes, int prot) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1039 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1040 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1041 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1042 | struct device *dev = oiommu->dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1043 | struct iotlb_entry e; |
| 1044 | int omap_pgsz; |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1045 | u32 ret; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1046 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1047 | omap_pgsz = bytes_to_iopgsz(bytes); |
| 1048 | if (omap_pgsz < 0) { |
| 1049 | dev_err(dev, "invalid size to map: %d\n", bytes); |
| 1050 | return -EINVAL; |
| 1051 | } |
| 1052 | |
Joerg Roedel | 1d7f449 | 2015-01-22 14:42:06 +0100 | [diff] [blame] | 1053 | dev_dbg(dev, "mapping da 0x%lx to pa %pa size 0x%x\n", da, &pa, bytes); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1054 | |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1055 | iotlb_init_entry(&e, da, pa, omap_pgsz); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1056 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1057 | ret = omap_iopgtable_store_entry(oiommu, &e); |
Ohad Ben-Cohen | b4550d4 | 2011-09-02 13:32:31 -0400 | [diff] [blame] | 1058 | if (ret) |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1059 | dev_err(dev, "omap_iopgtable_store_entry failed: %d\n", ret); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1060 | |
Ohad Ben-Cohen | b4550d4 | 2011-09-02 13:32:31 -0400 | [diff] [blame] | 1061 | return ret; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1062 | } |
| 1063 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1064 | static size_t omap_iommu_unmap(struct iommu_domain *domain, unsigned long da, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1065 | size_t size) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1066 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1067 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1068 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1069 | struct device *dev = oiommu->dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1070 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1071 | dev_dbg(dev, "unmapping da 0x%lx size %u\n", da, size); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1072 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1073 | return iopgtable_clear_entry(oiommu, da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1074 | } |
| 1075 | |
| 1076 | static int |
| 1077 | omap_iommu_attach_dev(struct iommu_domain *domain, struct device *dev) |
| 1078 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1079 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1080 | struct omap_iommu *oiommu; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1081 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1082 | int ret = 0; |
| 1083 | |
Suman Anna | e3f595b | 2014-09-04 17:27:29 -0500 | [diff] [blame] | 1084 | if (!arch_data || !arch_data->name) { |
| 1085 | dev_err(dev, "device doesn't have an associated iommu\n"); |
| 1086 | return -EINVAL; |
| 1087 | } |
| 1088 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1089 | spin_lock(&omap_domain->lock); |
| 1090 | |
| 1091 | /* only a single device is supported per domain for now */ |
| 1092 | if (omap_domain->iommu_dev) { |
| 1093 | dev_err(dev, "iommu domain is already attached\n"); |
| 1094 | ret = -EBUSY; |
| 1095 | goto out; |
| 1096 | } |
| 1097 | |
| 1098 | /* get a handle to and enable the omap iommu */ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1099 | oiommu = omap_iommu_attach(arch_data->name, omap_domain->pgtable); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1100 | if (IS_ERR(oiommu)) { |
| 1101 | ret = PTR_ERR(oiommu); |
| 1102 | dev_err(dev, "can't get omap iommu: %d\n", ret); |
| 1103 | goto out; |
| 1104 | } |
| 1105 | |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1106 | omap_domain->iommu_dev = arch_data->iommu_dev = oiommu; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1107 | omap_domain->dev = dev; |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 1108 | oiommu->domain = domain; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1109 | |
| 1110 | out: |
| 1111 | spin_unlock(&omap_domain->lock); |
| 1112 | return ret; |
| 1113 | } |
| 1114 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1115 | static void _omap_iommu_detach_dev(struct omap_iommu_domain *omap_domain, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1116 | struct device *dev) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1117 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1118 | struct omap_iommu *oiommu = dev_to_omap_iommu(dev); |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1119 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1120 | |
| 1121 | /* only a single device is supported per domain for now */ |
| 1122 | if (omap_domain->iommu_dev != oiommu) { |
| 1123 | dev_err(dev, "invalid iommu device\n"); |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1124 | return; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | iopgtable_clear_entry_all(oiommu); |
| 1128 | |
| 1129 | omap_iommu_detach(oiommu); |
| 1130 | |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1131 | omap_domain->iommu_dev = arch_data->iommu_dev = NULL; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1132 | omap_domain->dev = NULL; |
Suman Anna | f24d9ad | 2014-10-22 17:22:33 -0500 | [diff] [blame] | 1133 | oiommu->domain = NULL; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1134 | } |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1135 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1136 | static void omap_iommu_detach_dev(struct iommu_domain *domain, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1137 | struct device *dev) |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1138 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1139 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1140 | |
| 1141 | spin_lock(&omap_domain->lock); |
| 1142 | _omap_iommu_detach_dev(omap_domain, dev); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1143 | spin_unlock(&omap_domain->lock); |
| 1144 | } |
| 1145 | |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1146 | static struct iommu_domain *omap_iommu_domain_alloc(unsigned type) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1147 | { |
| 1148 | struct omap_iommu_domain *omap_domain; |
| 1149 | |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1150 | if (type != IOMMU_DOMAIN_UNMANAGED) |
| 1151 | return NULL; |
| 1152 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1153 | omap_domain = kzalloc(sizeof(*omap_domain), GFP_KERNEL); |
Suman Anna | 99ee98d | 2015-07-20 17:33:29 -0500 | [diff] [blame] | 1154 | if (!omap_domain) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1155 | goto out; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1156 | |
| 1157 | omap_domain->pgtable = kzalloc(IOPGD_TABLE_SIZE, GFP_KERNEL); |
Suman Anna | 99ee98d | 2015-07-20 17:33:29 -0500 | [diff] [blame] | 1158 | if (!omap_domain->pgtable) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1159 | goto fail_nomem; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1160 | |
| 1161 | /* |
| 1162 | * should never fail, but please keep this around to ensure |
| 1163 | * we keep the hardware happy |
| 1164 | */ |
Suman Anna | 433c434 | 2016-04-04 17:46:20 -0500 | [diff] [blame] | 1165 | if (WARN_ON(!IS_ALIGNED((long)omap_domain->pgtable, IOPGD_TABLE_SIZE))) |
| 1166 | goto fail_align; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1167 | |
| 1168 | clean_dcache_area(omap_domain->pgtable, IOPGD_TABLE_SIZE); |
| 1169 | spin_lock_init(&omap_domain->lock); |
| 1170 | |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1171 | omap_domain->domain.geometry.aperture_start = 0; |
| 1172 | omap_domain->domain.geometry.aperture_end = (1ULL << 32) - 1; |
| 1173 | omap_domain->domain.geometry.force_aperture = true; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1174 | |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1175 | return &omap_domain->domain; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1176 | |
Suman Anna | 433c434 | 2016-04-04 17:46:20 -0500 | [diff] [blame] | 1177 | fail_align: |
| 1178 | kfree(omap_domain->pgtable); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1179 | fail_nomem: |
| 1180 | kfree(omap_domain); |
| 1181 | out: |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1182 | return NULL; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1183 | } |
| 1184 | |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1185 | static void omap_iommu_domain_free(struct iommu_domain *domain) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1186 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1187 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1188 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1189 | /* |
| 1190 | * An iommu device is still attached |
| 1191 | * (currently, only one device can be attached) ? |
| 1192 | */ |
| 1193 | if (omap_domain->iommu_dev) |
| 1194 | _omap_iommu_detach_dev(omap_domain, omap_domain->dev); |
| 1195 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1196 | kfree(omap_domain->pgtable); |
| 1197 | kfree(omap_domain); |
| 1198 | } |
| 1199 | |
| 1200 | static phys_addr_t omap_iommu_iova_to_phys(struct iommu_domain *domain, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1201 | dma_addr_t da) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1202 | { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1203 | struct omap_iommu_domain *omap_domain = to_omap_domain(domain); |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1204 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1205 | struct device *dev = oiommu->dev; |
| 1206 | u32 *pgd, *pte; |
| 1207 | phys_addr_t ret = 0; |
| 1208 | |
| 1209 | iopgtable_lookup_entry(oiommu, da, &pgd, &pte); |
| 1210 | |
| 1211 | if (pte) { |
| 1212 | if (iopte_is_small(*pte)) |
| 1213 | ret = omap_iommu_translate(*pte, da, IOPTE_MASK); |
| 1214 | else if (iopte_is_large(*pte)) |
| 1215 | ret = omap_iommu_translate(*pte, da, IOLARGE_MASK); |
| 1216 | else |
Suman Anna | 2abfcfb | 2013-05-30 18:10:38 -0500 | [diff] [blame] | 1217 | dev_err(dev, "bogus pte 0x%x, da 0x%llx", *pte, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1218 | (unsigned long long)da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1219 | } else { |
| 1220 | if (iopgd_is_section(*pgd)) |
| 1221 | ret = omap_iommu_translate(*pgd, da, IOSECTION_MASK); |
| 1222 | else if (iopgd_is_super(*pgd)) |
| 1223 | ret = omap_iommu_translate(*pgd, da, IOSUPER_MASK); |
| 1224 | else |
Suman Anna | 2abfcfb | 2013-05-30 18:10:38 -0500 | [diff] [blame] | 1225 | dev_err(dev, "bogus pgd 0x%x, da 0x%llx", *pgd, |
Suman Anna | 5835b6a | 2015-07-20 17:33:32 -0500 | [diff] [blame] | 1226 | (unsigned long long)da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1227 | } |
| 1228 | |
| 1229 | return ret; |
| 1230 | } |
| 1231 | |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1232 | static int omap_iommu_add_device(struct device *dev) |
| 1233 | { |
| 1234 | struct omap_iommu_arch_data *arch_data; |
| 1235 | struct device_node *np; |
Suman Anna | 7d68277 | 2014-09-04 17:27:30 -0500 | [diff] [blame] | 1236 | struct platform_device *pdev; |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1237 | |
| 1238 | /* |
| 1239 | * Allocate the archdata iommu structure for DT-based devices. |
| 1240 | * |
| 1241 | * TODO: Simplify this when removing non-DT support completely from the |
| 1242 | * IOMMU users. |
| 1243 | */ |
| 1244 | if (!dev->of_node) |
| 1245 | return 0; |
| 1246 | |
| 1247 | np = of_parse_phandle(dev->of_node, "iommus", 0); |
| 1248 | if (!np) |
| 1249 | return 0; |
| 1250 | |
Suman Anna | 7d68277 | 2014-09-04 17:27:30 -0500 | [diff] [blame] | 1251 | pdev = of_find_device_by_node(np); |
| 1252 | if (WARN_ON(!pdev)) { |
| 1253 | of_node_put(np); |
| 1254 | return -EINVAL; |
| 1255 | } |
| 1256 | |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1257 | arch_data = kzalloc(sizeof(*arch_data), GFP_KERNEL); |
| 1258 | if (!arch_data) { |
| 1259 | of_node_put(np); |
| 1260 | return -ENOMEM; |
| 1261 | } |
| 1262 | |
Suman Anna | 7d68277 | 2014-09-04 17:27:30 -0500 | [diff] [blame] | 1263 | arch_data->name = kstrdup(dev_name(&pdev->dev), GFP_KERNEL); |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1264 | dev->archdata.iommu = arch_data; |
| 1265 | |
| 1266 | of_node_put(np); |
| 1267 | |
| 1268 | return 0; |
| 1269 | } |
| 1270 | |
| 1271 | static void omap_iommu_remove_device(struct device *dev) |
| 1272 | { |
| 1273 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
| 1274 | |
| 1275 | if (!dev->of_node || !arch_data) |
| 1276 | return; |
| 1277 | |
| 1278 | kfree(arch_data->name); |
| 1279 | kfree(arch_data); |
| 1280 | } |
| 1281 | |
Thierry Reding | b22f643 | 2014-06-27 09:03:12 +0200 | [diff] [blame] | 1282 | static const struct iommu_ops omap_iommu_ops = { |
Joerg Roedel | 8cf851e | 2015-03-26 13:43:09 +0100 | [diff] [blame] | 1283 | .domain_alloc = omap_iommu_domain_alloc, |
| 1284 | .domain_free = omap_iommu_domain_free, |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1285 | .attach_dev = omap_iommu_attach_dev, |
| 1286 | .detach_dev = omap_iommu_detach_dev, |
| 1287 | .map = omap_iommu_map, |
| 1288 | .unmap = omap_iommu_unmap, |
Olav Haugan | 315786e | 2014-10-25 09:55:16 -0700 | [diff] [blame] | 1289 | .map_sg = default_iommu_map_sg, |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1290 | .iova_to_phys = omap_iommu_iova_to_phys, |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1291 | .add_device = omap_iommu_add_device, |
| 1292 | .remove_device = omap_iommu_remove_device, |
Ohad Ben-Cohen | 66bc8cf | 2011-11-10 11:32:27 +0200 | [diff] [blame] | 1293 | .pgsize_bitmap = OMAP_IOMMU_PGSIZES, |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1294 | }; |
| 1295 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1296 | static int __init omap_iommu_init(void) |
| 1297 | { |
| 1298 | struct kmem_cache *p; |
| 1299 | const unsigned long flags = SLAB_HWCACHE_ALIGN; |
| 1300 | size_t align = 1 << 10; /* L2 pagetable alignement */ |
Thierry Reding | f938aab | 2015-02-06 11:44:06 +0100 | [diff] [blame] | 1301 | struct device_node *np; |
Suman Anna | a3a9a97 | 2017-04-12 00:21:26 -0500 | [diff] [blame] | 1302 | int ret; |
Thierry Reding | f938aab | 2015-02-06 11:44:06 +0100 | [diff] [blame] | 1303 | |
| 1304 | np = of_find_matching_node(NULL, omap_iommu_of_match); |
| 1305 | if (!np) |
| 1306 | return 0; |
| 1307 | |
| 1308 | of_node_put(np); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1309 | |
| 1310 | p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags, |
| 1311 | iopte_cachep_ctor); |
| 1312 | if (!p) |
| 1313 | return -ENOMEM; |
| 1314 | iopte_cachep = p; |
| 1315 | |
Suman Anna | 61c7535 | 2014-10-22 17:22:30 -0500 | [diff] [blame] | 1316 | omap_iommu_debugfs_init(); |
| 1317 | |
Suman Anna | a3a9a97 | 2017-04-12 00:21:26 -0500 | [diff] [blame] | 1318 | ret = platform_driver_register(&omap_iommu_driver); |
| 1319 | if (ret) { |
| 1320 | pr_err("%s: failed to register driver\n", __func__); |
| 1321 | goto fail_driver; |
| 1322 | } |
| 1323 | |
| 1324 | ret = bus_set_iommu(&platform_bus_type, &omap_iommu_ops); |
| 1325 | if (ret) |
| 1326 | goto fail_bus; |
| 1327 | |
| 1328 | return 0; |
| 1329 | |
| 1330 | fail_bus: |
| 1331 | platform_driver_unregister(&omap_iommu_driver); |
| 1332 | fail_driver: |
| 1333 | kmem_cache_destroy(iopte_cachep); |
| 1334 | return ret; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1335 | } |
Ohad Ben-Cohen | 435792d | 2012-02-26 12:14:14 +0200 | [diff] [blame] | 1336 | subsys_initcall(omap_iommu_init); |
Suman Anna | 0cdbf72 | 2015-07-20 17:33:24 -0500 | [diff] [blame] | 1337 | /* must be ready before omap3isp is probed */ |