blob: a8c1f74a1e367d7ec2d3aa3afcdcb551369f76a2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800244static bool check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245{
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800246 bool ret = false;
247 u16 lnk_status;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900248
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status))
250 return ret;
251
252 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
253
254 if (ret)
255 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
256
257 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900258}
259
260static void pcie_wait_link_active(struct controller *ctrl)
261{
262 int timeout = 1000;
263
264 if (check_link_active(ctrl))
265 return;
266 while (timeout > 0) {
267 msleep(10);
268 timeout -= 10;
269 if (check_link_active(ctrl))
270 return;
271 }
272 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
273}
274
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800275static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
276{
277 u32 l;
278 int count = 0;
279 int delay = 1000, step = 20;
280 bool found = false;
281
282 do {
283 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
284 count++;
285
286 if (found)
287 break;
288
289 msleep(step);
290 delay -= step;
291 } while (delay > 0);
292
293 if (count > 1 && pciehp_debug)
294 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
295 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
296 PCI_FUNC(devfn), count, step, l);
297
298 return found;
299}
300
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900301int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 u16 lnk_status;
304 int retval = 0;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800305 bool found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900307 /*
308 * Data Link Layer Link Active Reporting must be capable for
309 * hot-plug capable downstream port. But old controller might
310 * not implement it. In this case, we wait for 1000 ms.
311 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900312 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900313 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900314 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900315 msleep(1000);
316
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800317 /* wait 100ms before read pci conf, and try in 1s */
318 msleep(100);
319 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
320 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900321
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900322 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900324 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 return retval;
326 }
327
Taku Izumi7f2feec2008-09-05 12:11:26 +0900328 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900329 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
330 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900331 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 retval = -1;
333 return retval;
334 }
335
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800336 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
337
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800338 if (!found && !retval)
339 retval = -1;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 return retval;
342}
343
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900344int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800346 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 u16 slot_ctrl;
348 u8 atten_led_state;
349 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900351 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900353 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 return retval;
355 }
356
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900357 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
358 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900360 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362 switch (atten_led_state) {
363 case 0:
364 *status = 0xFF; /* Reserved */
365 break;
366 case 1:
367 *status = 1; /* On */
368 break;
369 case 2:
370 *status = 2; /* Blink */
371 break;
372 case 3:
373 *status = 0; /* Off */
374 break;
375 default:
376 *status = 0xFF;
377 break;
378 }
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return 0;
381}
382
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900383int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800385 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 u16 slot_ctrl;
387 u8 pwr_state;
388 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900390 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900392 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return retval;
394 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900395 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
396 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900398 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 switch (pwr_state) {
401 case 0:
402 *status = 1;
403 break;
404 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700405 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 break;
407 default:
408 *status = 0xFF;
409 break;
410 }
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 return retval;
413}
414
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900415int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800417 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900419 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900421 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900423 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
424 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 return retval;
426 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900427 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 return 0;
429}
430
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900431int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800433 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900435 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900437 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900439 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
440 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 return retval;
442 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900443 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 return 0;
445}
446
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900447int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800449 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900451 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900453 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900455 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 return retval;
457 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900458 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900461int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800463 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700464 u16 slot_cmd;
465 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900467 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900469 case 0 : /* turn off */
470 slot_cmd = 0x00C0;
471 break;
472 case 1: /* turn on */
473 slot_cmd = 0x0040;
474 break;
475 case 2: /* turn blink */
476 slot_cmd = 0x0080;
477 break;
478 default:
479 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900481 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
482 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900483 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484}
485
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900486void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800488 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700490 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700491
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700492 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900493 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700494 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900495 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
496 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900499void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800501 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700503 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700505 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900506 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700507 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900508 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
509 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510}
511
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900512void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800514 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700516 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700517
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700518 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900519 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700520 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900521 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
522 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523}
524
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900525int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800527 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700529 u16 cmd_mask;
530 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 int retval = 0;
532
Rajesh Shah5a49f202005-11-23 15:44:54 -0800533 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900534 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900536 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
537 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800538 return retval;
539 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900540 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800541 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900542 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800543 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900544 ctrl_err(ctrl,
545 "%s: Cannot write to SLOTSTATUS register\n",
546 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800547 return retval;
548 }
549 }
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900550 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800551
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700552 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900553 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700554 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900556 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900557 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900559 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
560 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 return retval;
563}
564
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900565int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800567 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700569 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900570 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900571
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700572 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900573 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700574 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900576 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900577 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900579 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
580 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900581 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582}
583
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800584static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800586 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900587 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700588 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700590 /*
591 * In order to guarantee that all interrupt events are
592 * serviced, we need to re-inspect Slot Status register after
593 * clearing what is presumed to be the last pending interrupt.
594 */
595 intr_loc = 0;
596 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900597 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900598 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
599 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 return IRQ_NONE;
601 }
602
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900603 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
604 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
605 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900606 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700607 intr_loc |= detected;
608 if (!intr_loc)
609 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900610 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900611 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
612 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800613 return IRQ_NONE;
614 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700615 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Taku Izumi7f2feec2008-09-05 12:11:26 +0900617 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700618
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700619 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900620 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800621 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700622 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900623 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 }
625
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900626 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900627 return IRQ_HANDLED;
628
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700629 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900630 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900631 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800632
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700633 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900634 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900635 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800636
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700637 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900638 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900639 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800640
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700641 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900642 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
643 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900644 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900645 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return IRQ_HANDLED;
647}
648
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900649int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700650 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800652 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 enum pcie_link_width lnk_wdth;
654 u32 lnk_cap;
655 int retval = 0;
656
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900657 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900659 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 return retval;
661 }
662
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900663 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 case 0:
665 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
666 break;
667 case 1:
668 lnk_wdth = PCIE_LNK_X1;
669 break;
670 case 2:
671 lnk_wdth = PCIE_LNK_X2;
672 break;
673 case 4:
674 lnk_wdth = PCIE_LNK_X4;
675 break;
676 case 8:
677 lnk_wdth = PCIE_LNK_X8;
678 break;
679 case 12:
680 lnk_wdth = PCIE_LNK_X12;
681 break;
682 case 16:
683 lnk_wdth = PCIE_LNK_X16;
684 break;
685 case 32:
686 lnk_wdth = PCIE_LNK_X32;
687 break;
688 default:
689 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
690 break;
691 }
692
693 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900694 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 return retval;
697}
698
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900699int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700700 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800702 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
704 int retval = 0;
705 u16 lnk_status;
706
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900707 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900709 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
710 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 return retval;
712 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700713
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900714 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 case 0:
716 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
717 break;
718 case 1:
719 lnk_wdth = PCIE_LNK_X1;
720 break;
721 case 2:
722 lnk_wdth = PCIE_LNK_X2;
723 break;
724 case 4:
725 lnk_wdth = PCIE_LNK_X4;
726 break;
727 case 8:
728 lnk_wdth = PCIE_LNK_X8;
729 break;
730 case 12:
731 lnk_wdth = PCIE_LNK_X12;
732 break;
733 case 16:
734 lnk_wdth = PCIE_LNK_X16;
735 break;
736 case 32:
737 lnk_wdth = PCIE_LNK_X32;
738 break;
739 default:
740 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
741 break;
742 }
743
744 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900745 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 return retval;
748}
749
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900750int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800751{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700752 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900754 /*
755 * TBD: Power fault detected software notification support.
756 *
757 * Power fault detected software notification is not enabled
758 * now, because it caused power fault detected interrupt storm
759 * on some machines. On those machines, power fault detected
760 * bit in the slot status register was set again immediately
761 * when it is cleared in the interrupt service routine, and
762 * next power fault detected interrupt was notified again.
763 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900764 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700765 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900766 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700767 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900768 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700769 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900770 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700771
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900772 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
773 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
774 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700775
776 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900777 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900778 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800782
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900783static void pcie_disable_notification(struct controller *ctrl)
784{
785 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900786 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
787 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900788 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
789 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900790 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900791 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900792}
793
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800794int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900795{
796 if (pciehp_request_irq(ctrl))
797 return -1;
798 if (pcie_enable_notification(ctrl)) {
799 pciehp_free_irq(ctrl);
800 return -1;
801 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800802 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900803 return 0;
804}
805
806static void pcie_shutdown_notification(struct controller *ctrl)
807{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800808 if (ctrl->notification_enabled) {
809 pcie_disable_notification(ctrl);
810 pciehp_free_irq(ctrl);
811 ctrl->notification_enabled = 0;
812 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900813}
814
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900815static int pcie_init_slot(struct controller *ctrl)
816{
817 struct slot *slot;
818
819 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
820 if (!slot)
821 return -ENOMEM;
822
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900823 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900824 mutex_init(&slot->lock);
825 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900826 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900827 return 0;
828}
829
830static void pcie_cleanup_slot(struct controller *ctrl)
831{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900832 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900833 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900834 flush_workqueue(pciehp_wq);
835 kfree(slot);
836}
837
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700838static inline void dbg_ctrl(struct controller *ctrl)
839{
840 int i;
841 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900842 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700843
844 if (!pciehp_debug)
845 return;
846
Taku Izumi7f2feec2008-09-05 12:11:26 +0900847 ctrl_info(ctrl, "Hotplug Controller:\n");
848 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
849 pci_name(pdev), pdev->irq);
850 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
851 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
852 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
853 pdev->subsystem_device);
854 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
855 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900856 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
857 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700858 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
859 if (!pci_resource_len(pdev, i))
860 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600861 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
862 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700863 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900864 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900865 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900866 ctrl_info(ctrl, " Attention Button : %3s\n",
867 ATTN_BUTTN(ctrl) ? "yes" : "no");
868 ctrl_info(ctrl, " Power Controller : %3s\n",
869 POWER_CTRL(ctrl) ? "yes" : "no");
870 ctrl_info(ctrl, " MRL Sensor : %3s\n",
871 MRL_SENS(ctrl) ? "yes" : "no");
872 ctrl_info(ctrl, " Attention Indicator : %3s\n",
873 ATTN_LED(ctrl) ? "yes" : "no");
874 ctrl_info(ctrl, " Power Indicator : %3s\n",
875 PWR_LED(ctrl) ? "yes" : "no");
876 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
877 HP_SUPR_RM(ctrl) ? "yes" : "no");
878 ctrl_info(ctrl, " EMI Present : %3s\n",
879 EMI(ctrl) ? "yes" : "no");
880 ctrl_info(ctrl, " Command Completed : %3s\n",
881 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900882 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900883 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900884 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900885 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700886}
887
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900888struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800889{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900890 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900891 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700892 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800893
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900894 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
895 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900896 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900897 goto abort;
898 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900899 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900900 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900901 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900902 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800903 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900904 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900905 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900906 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800907 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800908
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700909 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700910 mutex_init(&ctrl->ctrl_lock);
911 init_waitqueue_head(&ctrl->queue);
912 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900913 /*
914 * Controller doesn't notify of command completion if the "No
915 * Command Completed Support" bit is set in Slot Capability
916 * register or the controller supports none of power
917 * controller, attention led, power led and EMI.
918 */
919 if (NO_CMD_CMPL(ctrl) ||
920 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
921 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800922
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900923 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900924 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900925 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
926 goto abort_ctrl;
927 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900928 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900929 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
930 ctrl->link_active_reporting = 1;
931 }
932
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900933 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900934 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900935 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800936
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900937 /* Disable sotfware notification */
938 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800939
Taku Izumi7f2feec2008-09-05 12:11:26 +0900940 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
941 pdev->vendor, pdev->device, pdev->subsystem_vendor,
942 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700943
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900944 if (pcie_init_slot(ctrl))
945 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700946
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900947 return ctrl;
948
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900949abort_ctrl:
950 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800951abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900952 return NULL;
953}
954
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900955void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900956{
957 pcie_shutdown_notification(ctrl);
958 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900959 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800960}