blob: 917c564edd4a759260f5f7a6aa286041e2f903ab [file] [log] [blame]
Leilk Liua5682312015-08-07 15:19:50 +08001/*
2 * Copyright (c) 2015 MediaTek Inc.
3 * Author: Leilk Liu <leilk.liu@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/clk.h>
16#include <linux/device.h>
17#include <linux/err.h>
18#include <linux/interrupt.h>
Leilk Liudd69a0a2015-08-24 11:45:15 +080019#include <linux/io.h>
Leilk Liua5682312015-08-07 15:19:50 +080020#include <linux/ioport.h>
21#include <linux/module.h>
22#include <linux/of.h>
Leilk Liu37457602015-10-26 16:09:44 +080023#include <linux/of_gpio.h>
Leilk Liua5682312015-08-07 15:19:50 +080024#include <linux/platform_device.h>
25#include <linux/platform_data/spi-mt65xx.h>
26#include <linux/pm_runtime.h>
27#include <linux/spi/spi.h>
28
29#define SPI_CFG0_REG 0x0000
30#define SPI_CFG1_REG 0x0004
31#define SPI_TX_SRC_REG 0x0008
32#define SPI_RX_DST_REG 0x000c
33#define SPI_TX_DATA_REG 0x0010
34#define SPI_RX_DATA_REG 0x0014
35#define SPI_CMD_REG 0x0018
36#define SPI_STATUS0_REG 0x001c
37#define SPI_PAD_SEL_REG 0x0024
38
39#define SPI_CFG0_SCK_HIGH_OFFSET 0
40#define SPI_CFG0_SCK_LOW_OFFSET 8
41#define SPI_CFG0_CS_HOLD_OFFSET 16
42#define SPI_CFG0_CS_SETUP_OFFSET 24
43
44#define SPI_CFG1_CS_IDLE_OFFSET 0
45#define SPI_CFG1_PACKET_LOOP_OFFSET 8
46#define SPI_CFG1_PACKET_LENGTH_OFFSET 16
47#define SPI_CFG1_GET_TICK_DLY_OFFSET 30
48
49#define SPI_CFG1_CS_IDLE_MASK 0xff
50#define SPI_CFG1_PACKET_LOOP_MASK 0xff00
51#define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
52
Leilk Liua71d6ea2015-08-20 17:19:08 +080053#define SPI_CMD_ACT BIT(0)
54#define SPI_CMD_RESUME BIT(1)
Leilk Liua5682312015-08-07 15:19:50 +080055#define SPI_CMD_RST BIT(2)
56#define SPI_CMD_PAUSE_EN BIT(4)
57#define SPI_CMD_DEASSERT BIT(5)
58#define SPI_CMD_CPHA BIT(8)
59#define SPI_CMD_CPOL BIT(9)
60#define SPI_CMD_RX_DMA BIT(10)
61#define SPI_CMD_TX_DMA BIT(11)
62#define SPI_CMD_TXMSBF BIT(12)
63#define SPI_CMD_RXMSBF BIT(13)
64#define SPI_CMD_RX_ENDIAN BIT(14)
65#define SPI_CMD_TX_ENDIAN BIT(15)
66#define SPI_CMD_FINISH_IE BIT(16)
67#define SPI_CMD_PAUSE_IE BIT(17)
68
Leilk Liua5682312015-08-07 15:19:50 +080069#define MT8173_SPI_MAX_PAD_SEL 3
70
Leilk Liu50f8fec2015-08-24 11:45:16 +080071#define MTK_SPI_PAUSE_INT_STATUS 0x2
72
Leilk Liua5682312015-08-07 15:19:50 +080073#define MTK_SPI_IDLE 0
74#define MTK_SPI_PAUSED 1
75
76#define MTK_SPI_MAX_FIFO_SIZE 32
77#define MTK_SPI_PACKET_SIZE 1024
78
79struct mtk_spi_compatible {
Leilk Liuaf579372015-08-20 17:19:07 +080080 bool need_pad_sel;
81 /* Must explicitly send dummy Tx bytes to do Rx only transfer */
82 bool must_tx;
Leilk Liua5682312015-08-07 15:19:50 +080083};
84
85struct mtk_spi {
86 void __iomem *base;
87 u32 state;
Leilk Liu37457602015-10-26 16:09:44 +080088 int pad_num;
89 u32 *pad_sel;
Leilk Liuadcbcfe2015-08-31 21:18:57 +080090 struct clk *parent_clk, *sel_clk, *spi_clk;
Leilk Liua5682312015-08-07 15:19:50 +080091 struct spi_transfer *cur_transfer;
92 u32 xfer_len;
93 struct scatterlist *tx_sgl, *rx_sgl;
94 u32 tx_sgl_len, rx_sgl_len;
95 const struct mtk_spi_compatible *dev_comp;
96};
97
Leilk Liu4eaf6f72015-12-31 10:59:00 +080098static const struct mtk_spi_compatible mtk_common_compat;
Leilk Liua5682312015-08-07 15:19:50 +080099static const struct mtk_spi_compatible mt8173_compat = {
Leilk Liuaf579372015-08-20 17:19:07 +0800100 .need_pad_sel = true,
101 .must_tx = true,
Leilk Liua5682312015-08-07 15:19:50 +0800102};
103
104/*
105 * A piece of default chip info unless the platform
106 * supplies it.
107 */
108static const struct mtk_chip_config mtk_default_chip_info = {
109 .rx_mlsb = 1,
110 .tx_mlsb = 1,
Leilk Liua5682312015-08-07 15:19:50 +0800111};
112
113static const struct of_device_id mtk_spi_of_match[] = {
Leilk Liu4eaf6f72015-12-31 10:59:00 +0800114 { .compatible = "mediatek,mt6589-spi",
115 .data = (void *)&mtk_common_compat,
116 },
117 { .compatible = "mediatek,mt8135-spi",
118 .data = (void *)&mtk_common_compat,
119 },
120 { .compatible = "mediatek,mt8173-spi",
121 .data = (void *)&mt8173_compat,
122 },
Leilk Liua5682312015-08-07 15:19:50 +0800123 {}
124};
125MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
126
127static void mtk_spi_reset(struct mtk_spi *mdata)
128{
129 u32 reg_val;
130
131 /* set the software reset bit in SPI_CMD_REG. */
132 reg_val = readl(mdata->base + SPI_CMD_REG);
133 reg_val |= SPI_CMD_RST;
134 writel(reg_val, mdata->base + SPI_CMD_REG);
135
136 reg_val = readl(mdata->base + SPI_CMD_REG);
137 reg_val &= ~SPI_CMD_RST;
138 writel(reg_val, mdata->base + SPI_CMD_REG);
139}
140
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800141static int mtk_spi_prepare_message(struct spi_master *master,
142 struct spi_message *msg)
Leilk Liua5682312015-08-07 15:19:50 +0800143{
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800144 u16 cpha, cpol;
Leilk Liua5682312015-08-07 15:19:50 +0800145 u32 reg_val;
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800146 struct spi_device *spi = msg->spi;
Leilk Liu58a984c72015-10-26 16:09:43 +0800147 struct mtk_chip_config *chip_config = spi->controller_data;
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800148 struct mtk_spi *mdata = spi_master_get_devdata(master);
149
150 cpha = spi->mode & SPI_CPHA ? 1 : 0;
151 cpol = spi->mode & SPI_CPOL ? 1 : 0;
152
Leilk Liu79b5d3f2015-10-26 16:09:41 +0800153 reg_val = readl(mdata->base + SPI_CMD_REG);
154 if (cpha)
155 reg_val |= SPI_CMD_CPHA;
156 else
157 reg_val &= ~SPI_CMD_CPHA;
158 if (cpol)
159 reg_val |= SPI_CMD_CPOL;
160 else
161 reg_val &= ~SPI_CMD_CPOL;
Leilk Liua5682312015-08-07 15:19:50 +0800162
163 /* set the mlsbx and mlsbtx */
Leilk Liua71d6ea2015-08-20 17:19:08 +0800164 if (chip_config->tx_mlsb)
165 reg_val |= SPI_CMD_TXMSBF;
166 else
167 reg_val &= ~SPI_CMD_TXMSBF;
168 if (chip_config->rx_mlsb)
169 reg_val |= SPI_CMD_RXMSBF;
170 else
171 reg_val &= ~SPI_CMD_RXMSBF;
Leilk Liua5682312015-08-07 15:19:50 +0800172
173 /* set the tx/rx endian */
Leilk Liu44f636d2015-08-20 17:19:06 +0800174#ifdef __LITTLE_ENDIAN
175 reg_val &= ~SPI_CMD_TX_ENDIAN;
176 reg_val &= ~SPI_CMD_RX_ENDIAN;
177#else
178 reg_val |= SPI_CMD_TX_ENDIAN;
179 reg_val |= SPI_CMD_RX_ENDIAN;
180#endif
Leilk Liua5682312015-08-07 15:19:50 +0800181
182 /* set finish and pause interrupt always enable */
Leilk Liu15293322015-08-27 21:09:04 +0800183 reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
Leilk Liua5682312015-08-07 15:19:50 +0800184
185 /* disable dma mode */
186 reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
187
188 /* disable deassert mode */
189 reg_val &= ~SPI_CMD_DEASSERT;
190
191 writel(reg_val, mdata->base + SPI_CMD_REG);
192
193 /* pad select */
194 if (mdata->dev_comp->need_pad_sel)
Leilk Liu37457602015-10-26 16:09:44 +0800195 writel(mdata->pad_sel[spi->chip_select],
196 mdata->base + SPI_PAD_SEL_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800197
198 return 0;
199}
200
201static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
202{
203 u32 reg_val;
204 struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
205
206 reg_val = readl(mdata->base + SPI_CMD_REG);
Leilk Liu6583d202015-09-07 19:37:57 +0800207 if (!enable) {
Leilk Liua5682312015-08-07 15:19:50 +0800208 reg_val |= SPI_CMD_PAUSE_EN;
Leilk Liu6583d202015-09-07 19:37:57 +0800209 writel(reg_val, mdata->base + SPI_CMD_REG);
210 } else {
Leilk Liua5682312015-08-07 15:19:50 +0800211 reg_val &= ~SPI_CMD_PAUSE_EN;
Leilk Liu6583d202015-09-07 19:37:57 +0800212 writel(reg_val, mdata->base + SPI_CMD_REG);
213 mdata->state = MTK_SPI_IDLE;
214 mtk_spi_reset(mdata);
215 }
Leilk Liua5682312015-08-07 15:19:50 +0800216}
217
218static void mtk_spi_prepare_transfer(struct spi_master *master,
219 struct spi_transfer *xfer)
220{
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800221 u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
Leilk Liua5682312015-08-07 15:19:50 +0800222 struct mtk_spi *mdata = spi_master_get_devdata(master);
223
224 spi_clk_hz = clk_get_rate(mdata->spi_clk);
225 if (xfer->speed_hz < spi_clk_hz / 2)
226 div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
227 else
228 div = 1;
229
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800230 sck_time = (div + 1) / 2;
231 cs_time = sck_time * 2;
Leilk Liua5682312015-08-07 15:19:50 +0800232
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800233 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_HIGH_OFFSET);
234 reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
235 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
236 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
Leilk Liua5682312015-08-07 15:19:50 +0800237 writel(reg_val, mdata->base + SPI_CFG0_REG);
238
239 reg_val = readl(mdata->base + SPI_CFG1_REG);
240 reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
Leilk Liu2ce0acf2015-08-24 11:45:18 +0800241 reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
Leilk Liua5682312015-08-07 15:19:50 +0800242 writel(reg_val, mdata->base + SPI_CFG1_REG);
243}
244
245static void mtk_spi_setup_packet(struct spi_master *master)
246{
247 u32 packet_size, packet_loop, reg_val;
248 struct mtk_spi *mdata = spi_master_get_devdata(master);
249
Leilk Liu50f8fec2015-08-24 11:45:16 +0800250 packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
Leilk Liua5682312015-08-07 15:19:50 +0800251 packet_loop = mdata->xfer_len / packet_size;
252
253 reg_val = readl(mdata->base + SPI_CFG1_REG);
Leilk Liu50f8fec2015-08-24 11:45:16 +0800254 reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
Leilk Liua5682312015-08-07 15:19:50 +0800255 reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
256 reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
257 writel(reg_val, mdata->base + SPI_CFG1_REG);
258}
259
260static void mtk_spi_enable_transfer(struct spi_master *master)
261{
Leilk Liu50f8fec2015-08-24 11:45:16 +0800262 u32 cmd;
Leilk Liua5682312015-08-07 15:19:50 +0800263 struct mtk_spi *mdata = spi_master_get_devdata(master);
264
265 cmd = readl(mdata->base + SPI_CMD_REG);
266 if (mdata->state == MTK_SPI_IDLE)
Leilk Liua71d6ea2015-08-20 17:19:08 +0800267 cmd |= SPI_CMD_ACT;
Leilk Liua5682312015-08-07 15:19:50 +0800268 else
Leilk Liua71d6ea2015-08-20 17:19:08 +0800269 cmd |= SPI_CMD_RESUME;
Leilk Liua5682312015-08-07 15:19:50 +0800270 writel(cmd, mdata->base + SPI_CMD_REG);
271}
272
Leilk Liu50f8fec2015-08-24 11:45:16 +0800273static int mtk_spi_get_mult_delta(u32 xfer_len)
Leilk Liua5682312015-08-07 15:19:50 +0800274{
Leilk Liu50f8fec2015-08-24 11:45:16 +0800275 u32 mult_delta;
Leilk Liua5682312015-08-07 15:19:50 +0800276
277 if (xfer_len > MTK_SPI_PACKET_SIZE)
278 mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
279 else
280 mult_delta = 0;
281
282 return mult_delta;
283}
284
285static void mtk_spi_update_mdata_len(struct spi_master *master)
286{
287 int mult_delta;
288 struct mtk_spi *mdata = spi_master_get_devdata(master);
289
290 if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
291 if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
292 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
293 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
294 mdata->rx_sgl_len = mult_delta;
295 mdata->tx_sgl_len -= mdata->xfer_len;
296 } else {
297 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
298 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
299 mdata->tx_sgl_len = mult_delta;
300 mdata->rx_sgl_len -= mdata->xfer_len;
301 }
302 } else if (mdata->tx_sgl_len) {
303 mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
304 mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
305 mdata->tx_sgl_len = mult_delta;
306 } else if (mdata->rx_sgl_len) {
307 mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
308 mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
309 mdata->rx_sgl_len = mult_delta;
310 }
311}
312
313static void mtk_spi_setup_dma_addr(struct spi_master *master,
314 struct spi_transfer *xfer)
315{
316 struct mtk_spi *mdata = spi_master_get_devdata(master);
317
318 if (mdata->tx_sgl)
Leilk Liu39ba9282015-08-13 20:06:41 +0800319 writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800320 if (mdata->rx_sgl)
Leilk Liu39ba9282015-08-13 20:06:41 +0800321 writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
Leilk Liua5682312015-08-07 15:19:50 +0800322}
323
324static int mtk_spi_fifo_transfer(struct spi_master *master,
325 struct spi_device *spi,
326 struct spi_transfer *xfer)
327{
Leilk Liu44f636d2015-08-20 17:19:06 +0800328 int cnt;
Leilk Liua5682312015-08-07 15:19:50 +0800329 struct mtk_spi *mdata = spi_master_get_devdata(master);
330
331 mdata->cur_transfer = xfer;
332 mdata->xfer_len = xfer->len;
333 mtk_spi_prepare_transfer(master, xfer);
334 mtk_spi_setup_packet(master);
335
336 if (xfer->len % 4)
337 cnt = xfer->len / 4 + 1;
338 else
339 cnt = xfer->len / 4;
Leilk Liu44f636d2015-08-20 17:19:06 +0800340 iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
Leilk Liua5682312015-08-07 15:19:50 +0800341
342 mtk_spi_enable_transfer(master);
343
344 return 1;
345}
346
347static int mtk_spi_dma_transfer(struct spi_master *master,
348 struct spi_device *spi,
349 struct spi_transfer *xfer)
350{
351 int cmd;
352 struct mtk_spi *mdata = spi_master_get_devdata(master);
353
354 mdata->tx_sgl = NULL;
355 mdata->rx_sgl = NULL;
356 mdata->tx_sgl_len = 0;
357 mdata->rx_sgl_len = 0;
358 mdata->cur_transfer = xfer;
359
360 mtk_spi_prepare_transfer(master, xfer);
361
362 cmd = readl(mdata->base + SPI_CMD_REG);
363 if (xfer->tx_buf)
364 cmd |= SPI_CMD_TX_DMA;
365 if (xfer->rx_buf)
366 cmd |= SPI_CMD_RX_DMA;
367 writel(cmd, mdata->base + SPI_CMD_REG);
368
369 if (xfer->tx_buf)
370 mdata->tx_sgl = xfer->tx_sg.sgl;
371 if (xfer->rx_buf)
372 mdata->rx_sgl = xfer->rx_sg.sgl;
373
374 if (mdata->tx_sgl) {
375 xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
376 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
377 }
378 if (mdata->rx_sgl) {
379 xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
380 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
381 }
382
383 mtk_spi_update_mdata_len(master);
384 mtk_spi_setup_packet(master);
385 mtk_spi_setup_dma_addr(master, xfer);
386 mtk_spi_enable_transfer(master);
387
388 return 1;
389}
390
391static int mtk_spi_transfer_one(struct spi_master *master,
392 struct spi_device *spi,
393 struct spi_transfer *xfer)
394{
395 if (master->can_dma(master, spi, xfer))
396 return mtk_spi_dma_transfer(master, spi, xfer);
397 else
398 return mtk_spi_fifo_transfer(master, spi, xfer);
399}
400
401static bool mtk_spi_can_dma(struct spi_master *master,
402 struct spi_device *spi,
403 struct spi_transfer *xfer)
404{
405 return xfer->len > MTK_SPI_MAX_FIFO_SIZE;
406}
407
Leilk Liu58a984c72015-10-26 16:09:43 +0800408static int mtk_spi_setup(struct spi_device *spi)
409{
410 struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
411
412 if (!spi->controller_data)
413 spi->controller_data = (void *)&mtk_default_chip_info;
414
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800415 if (mdata->dev_comp->need_pad_sel && gpio_is_valid(spi->cs_gpio))
Leilk Liu37457602015-10-26 16:09:44 +0800416 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
417
Leilk Liu58a984c72015-10-26 16:09:43 +0800418 return 0;
419}
420
Leilk Liua5682312015-08-07 15:19:50 +0800421static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
422{
Leilk Liu44f636d2015-08-20 17:19:06 +0800423 u32 cmd, reg_val, cnt;
Leilk Liua5682312015-08-07 15:19:50 +0800424 struct spi_master *master = dev_id;
425 struct mtk_spi *mdata = spi_master_get_devdata(master);
426 struct spi_transfer *trans = mdata->cur_transfer;
427
428 reg_val = readl(mdata->base + SPI_STATUS0_REG);
Leilk Liu50f8fec2015-08-24 11:45:16 +0800429 if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
Leilk Liua5682312015-08-07 15:19:50 +0800430 mdata->state = MTK_SPI_PAUSED;
431 else
432 mdata->state = MTK_SPI_IDLE;
433
434 if (!master->can_dma(master, master->cur_msg->spi, trans)) {
Leilk Liua5682312015-08-07 15:19:50 +0800435 if (trans->rx_buf) {
Leilk Liu44f636d2015-08-20 17:19:06 +0800436 if (mdata->xfer_len % 4)
437 cnt = mdata->xfer_len / 4 + 1;
438 else
439 cnt = mdata->xfer_len / 4;
440 ioread32_rep(mdata->base + SPI_RX_DATA_REG,
441 trans->rx_buf, cnt);
Leilk Liua5682312015-08-07 15:19:50 +0800442 }
443 spi_finalize_current_transfer(master);
444 return IRQ_HANDLED;
445 }
446
447 if (mdata->tx_sgl)
448 trans->tx_dma += mdata->xfer_len;
449 if (mdata->rx_sgl)
450 trans->rx_dma += mdata->xfer_len;
451
452 if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
453 mdata->tx_sgl = sg_next(mdata->tx_sgl);
454 if (mdata->tx_sgl) {
455 trans->tx_dma = sg_dma_address(mdata->tx_sgl);
456 mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
457 }
458 }
459 if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
460 mdata->rx_sgl = sg_next(mdata->rx_sgl);
461 if (mdata->rx_sgl) {
462 trans->rx_dma = sg_dma_address(mdata->rx_sgl);
463 mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
464 }
465 }
466
467 if (!mdata->tx_sgl && !mdata->rx_sgl) {
468 /* spi disable dma */
469 cmd = readl(mdata->base + SPI_CMD_REG);
470 cmd &= ~SPI_CMD_TX_DMA;
471 cmd &= ~SPI_CMD_RX_DMA;
472 writel(cmd, mdata->base + SPI_CMD_REG);
473
474 spi_finalize_current_transfer(master);
475 return IRQ_HANDLED;
476 }
477
478 mtk_spi_update_mdata_len(master);
479 mtk_spi_setup_packet(master);
480 mtk_spi_setup_dma_addr(master, trans);
481 mtk_spi_enable_transfer(master);
482
483 return IRQ_HANDLED;
484}
485
486static int mtk_spi_probe(struct platform_device *pdev)
487{
488 struct spi_master *master;
489 struct mtk_spi *mdata;
490 const struct of_device_id *of_id;
491 struct resource *res;
Leilk Liu37457602015-10-26 16:09:44 +0800492 int i, irq, ret;
Leilk Liua5682312015-08-07 15:19:50 +0800493
494 master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
495 if (!master) {
496 dev_err(&pdev->dev, "failed to alloc spi master\n");
497 return -ENOMEM;
498 }
499
500 master->auto_runtime_pm = true;
501 master->dev.of_node = pdev->dev.of_node;
502 master->mode_bits = SPI_CPOL | SPI_CPHA;
503
504 master->set_cs = mtk_spi_set_cs;
Leilk Liua5682312015-08-07 15:19:50 +0800505 master->prepare_message = mtk_spi_prepare_message;
506 master->transfer_one = mtk_spi_transfer_one;
507 master->can_dma = mtk_spi_can_dma;
Leilk Liu58a984c72015-10-26 16:09:43 +0800508 master->setup = mtk_spi_setup;
Leilk Liua5682312015-08-07 15:19:50 +0800509
510 of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
511 if (!of_id) {
512 dev_err(&pdev->dev, "failed to probe of_node\n");
513 ret = -EINVAL;
514 goto err_put_master;
515 }
516
517 mdata = spi_master_get_devdata(master);
518 mdata->dev_comp = of_id->data;
519 if (mdata->dev_comp->must_tx)
520 master->flags = SPI_MASTER_MUST_TX;
521
522 if (mdata->dev_comp->need_pad_sel) {
Leilk Liu37457602015-10-26 16:09:44 +0800523 mdata->pad_num = of_property_count_u32_elems(
524 pdev->dev.of_node,
525 "mediatek,pad-select");
526 if (mdata->pad_num < 0) {
527 dev_err(&pdev->dev,
528 "No 'mediatek,pad-select' property\n");
529 ret = -EINVAL;
Leilk Liua5682312015-08-07 15:19:50 +0800530 goto err_put_master;
531 }
532
Leilk Liu37457602015-10-26 16:09:44 +0800533 mdata->pad_sel = devm_kmalloc_array(&pdev->dev, mdata->pad_num,
534 sizeof(u32), GFP_KERNEL);
535 if (!mdata->pad_sel) {
536 ret = -ENOMEM;
Leilk Liua5682312015-08-07 15:19:50 +0800537 goto err_put_master;
538 }
Leilk Liu37457602015-10-26 16:09:44 +0800539
540 for (i = 0; i < mdata->pad_num; i++) {
541 of_property_read_u32_index(pdev->dev.of_node,
542 "mediatek,pad-select",
543 i, &mdata->pad_sel[i]);
544 if (mdata->pad_sel[i] > MT8173_SPI_MAX_PAD_SEL) {
545 dev_err(&pdev->dev, "wrong pad-sel[%d]: %u\n",
546 i, mdata->pad_sel[i]);
547 ret = -EINVAL;
548 goto err_put_master;
549 }
550 }
Leilk Liua5682312015-08-07 15:19:50 +0800551 }
552
553 platform_set_drvdata(pdev, master);
554
555 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
556 if (!res) {
557 ret = -ENODEV;
558 dev_err(&pdev->dev, "failed to determine base address\n");
559 goto err_put_master;
560 }
561
562 mdata->base = devm_ioremap_resource(&pdev->dev, res);
563 if (IS_ERR(mdata->base)) {
564 ret = PTR_ERR(mdata->base);
565 goto err_put_master;
566 }
567
568 irq = platform_get_irq(pdev, 0);
569 if (irq < 0) {
570 dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
571 ret = irq;
572 goto err_put_master;
573 }
574
575 if (!pdev->dev.dma_mask)
576 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
577
578 ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
579 IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
580 if (ret) {
581 dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
582 goto err_put_master;
583 }
584
Leilk Liua5682312015-08-07 15:19:50 +0800585 mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
586 if (IS_ERR(mdata->parent_clk)) {
587 ret = PTR_ERR(mdata->parent_clk);
588 dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
589 goto err_put_master;
590 }
591
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800592 mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
593 if (IS_ERR(mdata->sel_clk)) {
Javier Martinez Canillase26d15f2015-09-15 14:46:45 +0200594 ret = PTR_ERR(mdata->sel_clk);
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800595 dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
596 goto err_put_master;
597 }
598
599 mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
600 if (IS_ERR(mdata->spi_clk)) {
Javier Martinez Canillase26d15f2015-09-15 14:46:45 +0200601 ret = PTR_ERR(mdata->spi_clk);
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800602 dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
603 goto err_put_master;
604 }
605
Leilk Liua5682312015-08-07 15:19:50 +0800606 ret = clk_prepare_enable(mdata->spi_clk);
607 if (ret < 0) {
608 dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
609 goto err_put_master;
610 }
611
Leilk Liuadcbcfe2015-08-31 21:18:57 +0800612 ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
Leilk Liua5682312015-08-07 15:19:50 +0800613 if (ret < 0) {
614 dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
Leilk Liue38da372015-11-25 17:50:38 +0800615 clk_disable_unprepare(mdata->spi_clk);
616 goto err_put_master;
Leilk Liua5682312015-08-07 15:19:50 +0800617 }
618
619 clk_disable_unprepare(mdata->spi_clk);
620
621 pm_runtime_enable(&pdev->dev);
622
623 ret = devm_spi_register_master(&pdev->dev, master);
624 if (ret) {
625 dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
Leilk Liue38da372015-11-25 17:50:38 +0800626 goto err_disable_runtime_pm;
Leilk Liua5682312015-08-07 15:19:50 +0800627 }
628
Leilk Liu37457602015-10-26 16:09:44 +0800629 if (mdata->dev_comp->need_pad_sel) {
630 if (mdata->pad_num != master->num_chipselect) {
631 dev_err(&pdev->dev,
632 "pad_num does not match num_chipselect(%d != %d)\n",
633 mdata->pad_num, master->num_chipselect);
634 ret = -EINVAL;
Leilk Liue38da372015-11-25 17:50:38 +0800635 goto err_disable_runtime_pm;
Leilk Liu37457602015-10-26 16:09:44 +0800636 }
637
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800638 if (!master->cs_gpios && master->num_chipselect > 1) {
639 dev_err(&pdev->dev,
640 "cs_gpios not specified and num_chipselect > 1\n");
641 ret = -EINVAL;
Leilk Liue38da372015-11-25 17:50:38 +0800642 goto err_disable_runtime_pm;
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800643 }
644
645 if (master->cs_gpios) {
646 for (i = 0; i < master->num_chipselect; i++) {
647 ret = devm_gpio_request(&pdev->dev,
648 master->cs_gpios[i],
649 dev_name(&pdev->dev));
650 if (ret) {
651 dev_err(&pdev->dev,
652 "can't get CS GPIO %i\n", i);
Leilk Liue38da372015-11-25 17:50:38 +0800653 goto err_disable_runtime_pm;
Nicolas Boichat98c8dcc2015-11-09 12:14:51 +0800654 }
Leilk Liu37457602015-10-26 16:09:44 +0800655 }
656 }
657 }
658
Leilk Liua5682312015-08-07 15:19:50 +0800659 return 0;
660
Leilk Liue38da372015-11-25 17:50:38 +0800661err_disable_runtime_pm:
662 pm_runtime_disable(&pdev->dev);
Leilk Liua5682312015-08-07 15:19:50 +0800663err_put_master:
664 spi_master_put(master);
665
666 return ret;
667}
668
669static int mtk_spi_remove(struct platform_device *pdev)
670{
671 struct spi_master *master = platform_get_drvdata(pdev);
672 struct mtk_spi *mdata = spi_master_get_devdata(master);
673
674 pm_runtime_disable(&pdev->dev);
675
676 mtk_spi_reset(mdata);
Leilk Liua5682312015-08-07 15:19:50 +0800677 spi_master_put(master);
678
679 return 0;
680}
681
682#ifdef CONFIG_PM_SLEEP
683static int mtk_spi_suspend(struct device *dev)
684{
685 int ret;
686 struct spi_master *master = dev_get_drvdata(dev);
687 struct mtk_spi *mdata = spi_master_get_devdata(master);
688
689 ret = spi_master_suspend(master);
690 if (ret)
691 return ret;
692
693 if (!pm_runtime_suspended(dev))
694 clk_disable_unprepare(mdata->spi_clk);
695
696 return ret;
697}
698
699static int mtk_spi_resume(struct device *dev)
700{
701 int ret;
702 struct spi_master *master = dev_get_drvdata(dev);
703 struct mtk_spi *mdata = spi_master_get_devdata(master);
704
705 if (!pm_runtime_suspended(dev)) {
706 ret = clk_prepare_enable(mdata->spi_clk);
Leilk Liu13da5a02015-08-24 11:45:17 +0800707 if (ret < 0) {
708 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
Leilk Liua5682312015-08-07 15:19:50 +0800709 return ret;
Leilk Liu13da5a02015-08-24 11:45:17 +0800710 }
Leilk Liua5682312015-08-07 15:19:50 +0800711 }
712
713 ret = spi_master_resume(master);
714 if (ret < 0)
715 clk_disable_unprepare(mdata->spi_clk);
716
717 return ret;
718}
719#endif /* CONFIG_PM_SLEEP */
720
721#ifdef CONFIG_PM
722static int mtk_spi_runtime_suspend(struct device *dev)
723{
724 struct spi_master *master = dev_get_drvdata(dev);
725 struct mtk_spi *mdata = spi_master_get_devdata(master);
726
727 clk_disable_unprepare(mdata->spi_clk);
728
729 return 0;
730}
731
732static int mtk_spi_runtime_resume(struct device *dev)
733{
734 struct spi_master *master = dev_get_drvdata(dev);
735 struct mtk_spi *mdata = spi_master_get_devdata(master);
Leilk Liu13da5a02015-08-24 11:45:17 +0800736 int ret;
Leilk Liua5682312015-08-07 15:19:50 +0800737
Leilk Liu13da5a02015-08-24 11:45:17 +0800738 ret = clk_prepare_enable(mdata->spi_clk);
739 if (ret < 0) {
740 dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
741 return ret;
742 }
743
744 return 0;
Leilk Liua5682312015-08-07 15:19:50 +0800745}
746#endif /* CONFIG_PM */
747
748static const struct dev_pm_ops mtk_spi_pm = {
749 SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
750 SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
751 mtk_spi_runtime_resume, NULL)
752};
753
kbuild test robot4299aaa2015-08-07 22:33:11 +0800754static struct platform_driver mtk_spi_driver = {
Leilk Liua5682312015-08-07 15:19:50 +0800755 .driver = {
756 .name = "mtk-spi",
757 .pm = &mtk_spi_pm,
758 .of_match_table = mtk_spi_of_match,
759 },
760 .probe = mtk_spi_probe,
761 .remove = mtk_spi_remove,
762};
763
764module_platform_driver(mtk_spi_driver);
765
766MODULE_DESCRIPTION("MTK SPI Controller driver");
767MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
768MODULE_LICENSE("GPL v2");
Axel Line4001882015-08-11 09:15:30 +0800769MODULE_ALIAS("platform:mtk-spi");