blob: e04c8057b88238956efe64c519dfa3aac41e1ba9 [file] [log] [blame]
Paul Burton0ee958e2014-01-15 10:31:53 +00001/*
2 * Copyright (C) 2013 Imagination Technologies
3 * Author: Paul Burton <paul.burton@imgtec.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10
Paul Burtona8c20612015-09-22 11:12:14 -070011#include <linux/delay.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000012#include <linux/io.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070013#include <linux/irqchip/mips-gic.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000014#include <linux/sched.h>
15#include <linux/slab.h>
16#include <linux/smp.h>
17#include <linux/types.h>
18
Paul Burton0fc07082014-07-09 12:51:05 +010019#include <asm/bcache.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000020#include <asm/mips-cm.h>
21#include <asm/mips-cpc.h>
22#include <asm/mips_mt.h>
23#include <asm/mipsregs.h>
Paul Burton1d8f1f52014-04-14 14:13:57 +010024#include <asm/pm-cps.h>
Paul Burton0fc07082014-07-09 12:51:05 +010025#include <asm/r4kcache.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000026#include <asm/smp-cps.h>
27#include <asm/time.h>
28#include <asm/uasm.h>
29
30static DECLARE_BITMAP(core_power, NR_CPUS);
31
Paul Burton245a7862014-04-14 12:04:27 +010032struct core_boot_config *mips_cps_core_bootcfg;
Paul Burton0ee958e2014-01-15 10:31:53 +000033
Paul Burton245a7862014-04-14 12:04:27 +010034static unsigned core_vpe_count(unsigned core)
Paul Burton0ee958e2014-01-15 10:31:53 +000035{
Paul Burton245a7862014-04-14 12:04:27 +010036 unsigned cfg;
Paul Burton0ee958e2014-01-15 10:31:53 +000037
Paul Burton245a7862014-04-14 12:04:27 +010038 if (!config_enabled(CONFIG_MIPS_MT_SMP) || !cpu_has_mipsmt)
39 return 1;
Paul Burton0ee958e2014-01-15 10:31:53 +000040
Paul Burton4ede3162015-09-22 11:12:17 -070041 mips_cm_lock_other(core, 0);
Paul Burton245a7862014-04-14 12:04:27 +010042 cfg = read_gcr_co_config() & CM_GCR_Cx_CONFIG_PVPE_MSK;
Paul Burton4ede3162015-09-22 11:12:17 -070043 mips_cm_unlock_other();
Paul Burton245a7862014-04-14 12:04:27 +010044 return (cfg >> CM_GCR_Cx_CONFIG_PVPE_SHF) + 1;
Paul Burton0ee958e2014-01-15 10:31:53 +000045}
46
47static void __init cps_smp_setup(void)
48{
49 unsigned int ncores, nvpes, core_vpes;
50 int c, v;
Paul Burton0ee958e2014-01-15 10:31:53 +000051
52 /* Detect & record VPE topology */
53 ncores = mips_cm_numcores();
54 pr_info("VPE topology ");
55 for (c = nvpes = 0; c < ncores; c++) {
Paul Burton245a7862014-04-14 12:04:27 +010056 core_vpes = core_vpe_count(c);
Paul Burton0ee958e2014-01-15 10:31:53 +000057 pr_cont("%c%u", c ? ',' : '{', core_vpes);
58
Paul Burton245a7862014-04-14 12:04:27 +010059 /* Use the number of VPEs in core 0 for smp_num_siblings */
60 if (!c)
61 smp_num_siblings = core_vpes;
62
Paul Burton0ee958e2014-01-15 10:31:53 +000063 for (v = 0; v < min_t(int, core_vpes, NR_CPUS - nvpes); v++) {
64 cpu_data[nvpes + v].core = c;
65#ifdef CONFIG_MIPS_MT_SMP
66 cpu_data[nvpes + v].vpe_id = v;
67#endif
68 }
69
70 nvpes += core_vpes;
71 }
72 pr_cont("} total %u\n", nvpes);
73
74 /* Indicate present CPUs (CPU being synonymous with VPE) */
75 for (v = 0; v < min_t(unsigned, nvpes, NR_CPUS); v++) {
76 set_cpu_possible(v, true);
77 set_cpu_present(v, true);
78 __cpu_number_map[v] = v;
79 __cpu_logical_map[v] = v;
80 }
81
Paul Burton33b68662014-04-14 15:58:45 +010082 /* Set a coherent default CCA (CWB) */
83 change_c0_config(CONF_CM_CMASK, 0x5);
84
Paul Burton0ee958e2014-01-15 10:31:53 +000085 /* Core 0 is powered up (we're running on it) */
86 bitmap_set(core_power, 0, 1);
87
Paul Burton0ee958e2014-01-15 10:31:53 +000088 /* Initialise core 0 */
Paul Burton245a7862014-04-14 12:04:27 +010089 mips_cps_core_init();
Paul Burton0ee958e2014-01-15 10:31:53 +000090
91 /* Make core 0 coherent with everything */
92 write_gcr_cl_coherence(0xff);
Niklas Cassel90db0242015-01-15 16:41:13 +010093
94#ifdef CONFIG_MIPS_MT_FPAFF
95 /* If we have an FPU, enroll ourselves in the FPU-full mask */
96 if (cpu_has_fpu)
Ezequiel Garcia7363cb72015-04-28 18:34:23 -030097 cpumask_set_cpu(0, &mt_fpu_cpumask);
Niklas Cassel90db0242015-01-15 16:41:13 +010098#endif /* CONFIG_MIPS_MT_FPAFF */
Paul Burton0ee958e2014-01-15 10:31:53 +000099}
100
101static void __init cps_prepare_cpus(unsigned int max_cpus)
102{
Paul Burton5c399f62014-04-14 15:21:25 +0100103 unsigned ncores, core_vpes, c, cca;
104 bool cca_unsuitable;
Paul Burton0f4d3d12014-04-14 12:21:49 +0100105 u32 *entry_code;
Paul Burton245a7862014-04-14 12:04:27 +0100106
Paul Burton0ee958e2014-01-15 10:31:53 +0000107 mips_mt_set_cpuoptions();
Paul Burton245a7862014-04-14 12:04:27 +0100108
Paul Burton5c399f62014-04-14 15:21:25 +0100109 /* Detect whether the CCA is unsuited to multi-core SMP */
110 cca = read_c0_config() & CONF_CM_CMASK;
111 switch (cca) {
112 case 0x4: /* CWBE */
113 case 0x5: /* CWB */
114 /* The CCA is coherent, multi-core is fine */
115 cca_unsuitable = false;
116 break;
117
118 default:
119 /* CCA is not coherent, multi-core is not usable */
120 cca_unsuitable = true;
121 }
122
123 /* Warn the user if the CCA prevents multi-core */
124 ncores = mips_cm_numcores();
125 if (cca_unsuitable && ncores > 1) {
126 pr_warn("Using only one core due to unsuitable CCA 0x%x\n",
127 cca);
128
129 for_each_present_cpu(c) {
130 if (cpu_data[c].core)
131 set_cpu_present(c, false);
132 }
133 }
134
Paul Burton0155a062014-04-16 11:10:57 +0100135 /*
136 * Patch the start of mips_cps_core_entry to provide:
137 *
Paul Burton0155a062014-04-16 11:10:57 +0100138 * s0 = kseg0 CCA
139 */
Paul Burton0f4d3d12014-04-14 12:21:49 +0100140 entry_code = (u32 *)&mips_cps_core_entry;
Paul Burton0155a062014-04-16 11:10:57 +0100141 uasm_i_addiu(&entry_code, 16, 0, cca);
Paul Burton0fc07082014-07-09 12:51:05 +0100142 blast_dcache_range((unsigned long)&mips_cps_core_entry,
143 (unsigned long)entry_code);
144 bc_wback_inv((unsigned long)&mips_cps_core_entry,
145 (void *)entry_code - (void *)&mips_cps_core_entry);
146 __sync();
Paul Burton0f4d3d12014-04-14 12:21:49 +0100147
Paul Burton245a7862014-04-14 12:04:27 +0100148 /* Allocate core boot configuration structs */
Paul Burton245a7862014-04-14 12:04:27 +0100149 mips_cps_core_bootcfg = kcalloc(ncores, sizeof(*mips_cps_core_bootcfg),
150 GFP_KERNEL);
151 if (!mips_cps_core_bootcfg) {
152 pr_err("Failed to allocate boot config for %u cores\n", ncores);
153 goto err_out;
154 }
155
156 /* Allocate VPE boot configuration structs */
157 for (c = 0; c < ncores; c++) {
158 core_vpes = core_vpe_count(c);
159 mips_cps_core_bootcfg[c].vpe_config = kcalloc(core_vpes,
160 sizeof(*mips_cps_core_bootcfg[c].vpe_config),
161 GFP_KERNEL);
162 if (!mips_cps_core_bootcfg[c].vpe_config) {
163 pr_err("Failed to allocate %u VPE boot configs\n",
164 core_vpes);
165 goto err_out;
166 }
167 }
168
169 /* Mark this CPU as booted */
170 atomic_set(&mips_cps_core_bootcfg[current_cpu_data.core].vpe_mask,
171 1 << cpu_vpe_id(&current_cpu_data));
172
173 return;
174err_out:
175 /* Clean up allocations */
176 if (mips_cps_core_bootcfg) {
177 for (c = 0; c < ncores; c++)
178 kfree(mips_cps_core_bootcfg[c].vpe_config);
179 kfree(mips_cps_core_bootcfg);
180 mips_cps_core_bootcfg = NULL;
181 }
182
183 /* Effectively disable SMP by declaring CPUs not present */
184 for_each_possible_cpu(c) {
185 if (c == 0)
186 continue;
187 set_cpu_present(c, false);
188 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000189}
190
Paul Burton245a7862014-04-14 12:04:27 +0100191static void boot_core(unsigned core)
Paul Burton0ee958e2014-01-15 10:31:53 +0000192{
Paul Burtona8c20612015-09-22 11:12:14 -0700193 u32 access, stat, seq_state;
194 unsigned timeout;
Paul Burton0ee958e2014-01-15 10:31:53 +0000195
196 /* Select the appropriate core */
Paul Burton4ede3162015-09-22 11:12:17 -0700197 mips_cm_lock_other(core, 0);
Paul Burton0ee958e2014-01-15 10:31:53 +0000198
199 /* Set its reset vector */
200 write_gcr_co_reset_base(CKSEG1ADDR((unsigned long)mips_cps_core_entry));
201
202 /* Ensure its coherency is disabled */
203 write_gcr_co_coherence(0);
204
205 /* Ensure the core can access the GCRs */
206 access = read_gcr_access();
Paul Burton245a7862014-04-14 12:04:27 +0100207 access |= 1 << (CM_GCR_ACCESS_ACCESSEN_SHF + core);
Paul Burton0ee958e2014-01-15 10:31:53 +0000208 write_gcr_access(access);
209
Paul Burton0ee958e2014-01-15 10:31:53 +0000210 if (mips_cpc_present()) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000211 /* Reset the core */
Paul Burtondd9233d2014-03-07 10:42:52 +0000212 mips_cpc_lock_other(core);
Paul Burton0ee958e2014-01-15 10:31:53 +0000213 write_cpc_co_cmd(CPC_Cx_CMD_RESET);
Paul Burtona8c20612015-09-22 11:12:14 -0700214
215 timeout = 100;
216 while (true) {
217 stat = read_cpc_co_stat_conf();
218 seq_state = stat & CPC_Cx_STAT_CONF_SEQSTATE_MSK;
219
220 /* U6 == coherent execution, ie. the core is up */
221 if (seq_state == CPC_Cx_STAT_CONF_SEQSTATE_U6)
222 break;
223
224 /* Delay a little while before we start warning */
225 if (timeout) {
226 timeout--;
227 mdelay(10);
228 continue;
229 }
230
231 pr_warn("Waiting for core %u to start... STAT_CONF=0x%x\n",
232 core, stat);
233 mdelay(1000);
234 }
235
Paul Burtondd9233d2014-03-07 10:42:52 +0000236 mips_cpc_unlock_other();
Paul Burton0ee958e2014-01-15 10:31:53 +0000237 } else {
238 /* Take the core out of reset */
239 write_gcr_co_reset_release(0);
240 }
241
Paul Burton4ede3162015-09-22 11:12:17 -0700242 mips_cm_unlock_other();
243
Paul Burton0ee958e2014-01-15 10:31:53 +0000244 /* The core is now powered up */
Paul Burton245a7862014-04-14 12:04:27 +0100245 bitmap_set(core_power, core, 1);
Paul Burton0ee958e2014-01-15 10:31:53 +0000246}
247
Paul Burton245a7862014-04-14 12:04:27 +0100248static void remote_vpe_boot(void *dummy)
Paul Burton0ee958e2014-01-15 10:31:53 +0000249{
Paul Burton245a7862014-04-14 12:04:27 +0100250 mips_cps_boot_vpes();
Paul Burton0ee958e2014-01-15 10:31:53 +0000251}
252
253static void cps_boot_secondary(int cpu, struct task_struct *idle)
254{
Paul Burton245a7862014-04-14 12:04:27 +0100255 unsigned core = cpu_data[cpu].core;
256 unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]);
257 struct core_boot_config *core_cfg = &mips_cps_core_bootcfg[core];
258 struct vpe_boot_config *vpe_cfg = &core_cfg->vpe_config[vpe_id];
Paul Burton0ee958e2014-01-15 10:31:53 +0000259 unsigned int remote;
260 int err;
261
Paul Burton245a7862014-04-14 12:04:27 +0100262 vpe_cfg->pc = (unsigned long)&smp_bootstrap;
263 vpe_cfg->sp = __KSTK_TOS(idle);
264 vpe_cfg->gp = (unsigned long)task_thread_info(idle);
Paul Burton0ee958e2014-01-15 10:31:53 +0000265
Paul Burton245a7862014-04-14 12:04:27 +0100266 atomic_or(1 << cpu_vpe_id(&cpu_data[cpu]), &core_cfg->vpe_mask);
267
Paul Burton1d8f1f52014-04-14 14:13:57 +0100268 preempt_disable();
269
Paul Burton245a7862014-04-14 12:04:27 +0100270 if (!test_bit(core, core_power)) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000271 /* Boot a VPE on a powered down core */
Paul Burton245a7862014-04-14 12:04:27 +0100272 boot_core(core);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100273 goto out;
Paul Burton0ee958e2014-01-15 10:31:53 +0000274 }
275
Paul Burton245a7862014-04-14 12:04:27 +0100276 if (core != current_cpu_data.core) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000277 /* Boot a VPE on another powered up core */
278 for (remote = 0; remote < NR_CPUS; remote++) {
Paul Burton245a7862014-04-14 12:04:27 +0100279 if (cpu_data[remote].core != core)
Paul Burton0ee958e2014-01-15 10:31:53 +0000280 continue;
281 if (cpu_online(remote))
282 break;
283 }
284 BUG_ON(remote >= NR_CPUS);
285
Paul Burton245a7862014-04-14 12:04:27 +0100286 err = smp_call_function_single(remote, remote_vpe_boot,
287 NULL, 1);
Paul Burton0ee958e2014-01-15 10:31:53 +0000288 if (err)
289 panic("Failed to call remote CPU\n");
Paul Burton1d8f1f52014-04-14 14:13:57 +0100290 goto out;
Paul Burton0ee958e2014-01-15 10:31:53 +0000291 }
292
293 BUG_ON(!cpu_has_mipsmt);
294
295 /* Boot a VPE on this core */
Paul Burton245a7862014-04-14 12:04:27 +0100296 mips_cps_boot_vpes();
Paul Burton1d8f1f52014-04-14 14:13:57 +0100297out:
298 preempt_enable();
Paul Burton0ee958e2014-01-15 10:31:53 +0000299}
300
301static void cps_init_secondary(void)
302{
303 /* Disable MT - we only want to run 1 TC per VPE */
304 if (cpu_has_mipsmt)
305 dmt();
306
Andrew Brestickerff1e29a2014-09-18 14:47:13 -0700307 change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 | STATUSF_IP4 |
308 STATUSF_IP5 | STATUSF_IP6 | STATUSF_IP7);
Paul Burton0ee958e2014-01-15 10:31:53 +0000309}
310
311static void cps_smp_finish(void)
312{
313 write_c0_compare(read_c0_count() + (8 * mips_hpt_frequency / HZ));
314
315#ifdef CONFIG_MIPS_MT_FPAFF
316 /* If we have an FPU, enroll ourselves in the FPU-full mask */
317 if (cpu_has_fpu)
Rusty Russell8dd92892015-03-05 10:49:17 +1030318 cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask);
Paul Burton0ee958e2014-01-15 10:31:53 +0000319#endif /* CONFIG_MIPS_MT_FPAFF */
320
321 local_irq_enable();
322}
323
Paul Burton1d8f1f52014-04-14 14:13:57 +0100324#ifdef CONFIG_HOTPLUG_CPU
325
326static int cps_cpu_disable(void)
327{
328 unsigned cpu = smp_processor_id();
329 struct core_boot_config *core_cfg;
330
331 if (!cpu)
332 return -EBUSY;
333
334 if (!cps_pm_support_state(CPS_PM_POWER_GATED))
335 return -EINVAL;
336
337 core_cfg = &mips_cps_core_bootcfg[current_cpu_data.core];
338 atomic_sub(1 << cpu_vpe_id(&current_cpu_data), &core_cfg->vpe_mask);
Paul Burtone114ba22014-06-11 11:00:56 +0100339 smp_mb__after_atomic();
Paul Burton1d8f1f52014-04-14 14:13:57 +0100340 set_cpu_online(cpu, false);
Rusty Russell8dd92892015-03-05 10:49:17 +1030341 cpumask_clear_cpu(cpu, &cpu_callin_map);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100342
343 return 0;
344}
345
346static DECLARE_COMPLETION(cpu_death_chosen);
347static unsigned cpu_death_sibling;
348static enum {
349 CPU_DEATH_HALT,
350 CPU_DEATH_POWER,
351} cpu_death;
352
353void play_dead(void)
354{
355 unsigned cpu, core;
356
357 local_irq_disable();
358 idle_task_exit();
359 cpu = smp_processor_id();
360 cpu_death = CPU_DEATH_POWER;
361
362 if (cpu_has_mipsmt) {
363 core = cpu_data[cpu].core;
364
365 /* Look for another online VPE within the core */
366 for_each_online_cpu(cpu_death_sibling) {
367 if (cpu_data[cpu_death_sibling].core != core)
368 continue;
369
370 /*
371 * There is an online VPE within the core. Just halt
372 * this TC and leave the core alone.
373 */
374 cpu_death = CPU_DEATH_HALT;
375 break;
376 }
377 }
378
379 /* This CPU has chosen its way out */
380 complete(&cpu_death_chosen);
381
382 if (cpu_death == CPU_DEATH_HALT) {
383 /* Halt this TC */
384 write_c0_tchalt(TCHALT_H);
385 instruction_hazard();
386 } else {
387 /* Power down the core */
388 cps_pm_enter_state(CPS_PM_POWER_GATED);
389 }
390
391 /* This should never be reached */
392 panic("Failed to offline CPU %u", cpu);
393}
394
395static void wait_for_sibling_halt(void *ptr_cpu)
396{
Markos Chandrasfd5ed302015-07-01 09:13:28 +0100397 unsigned cpu = (unsigned long)ptr_cpu;
Paul Burtonc90e49f2014-07-09 12:48:21 +0100398 unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100399 unsigned halted;
400 unsigned long flags;
401
402 do {
403 local_irq_save(flags);
404 settc(vpe_id);
405 halted = read_tc_c0_tchalt();
406 local_irq_restore(flags);
407 } while (!(halted & TCHALT_H));
408}
409
410static void cps_cpu_die(unsigned int cpu)
411{
412 unsigned core = cpu_data[cpu].core;
413 unsigned stat;
414 int err;
415
416 /* Wait for the cpu to choose its way out */
417 if (!wait_for_completion_timeout(&cpu_death_chosen,
418 msecs_to_jiffies(5000))) {
419 pr_err("CPU%u: didn't offline\n", cpu);
420 return;
421 }
422
423 /*
424 * Now wait for the CPU to actually offline. Without doing this that
425 * offlining may race with one or more of:
426 *
427 * - Onlining the CPU again.
428 * - Powering down the core if another VPE within it is offlined.
429 * - A sibling VPE entering a non-coherent state.
430 *
431 * In the non-MT halt case (ie. infinite loop) the CPU is doing nothing
432 * with which we could race, so do nothing.
433 */
434 if (cpu_death == CPU_DEATH_POWER) {
435 /*
436 * Wait for the core to enter a powered down or clock gated
437 * state, the latter happening when a JTAG probe is connected
438 * in which case the CPC will refuse to power down the core.
439 */
440 do {
441 mips_cpc_lock_other(core);
442 stat = read_cpc_co_stat_conf();
443 stat &= CPC_Cx_STAT_CONF_SEQSTATE_MSK;
444 mips_cpc_unlock_other();
445 } while (stat != CPC_Cx_STAT_CONF_SEQSTATE_D0 &&
446 stat != CPC_Cx_STAT_CONF_SEQSTATE_D2 &&
447 stat != CPC_Cx_STAT_CONF_SEQSTATE_U2);
448
449 /* Indicate the core is powered off */
450 bitmap_clear(core_power, core, 1);
451 } else if (cpu_has_mipsmt) {
452 /*
453 * Have a CPU with access to the offlined CPUs registers wait
454 * for its TC to halt.
455 */
456 err = smp_call_function_single(cpu_death_sibling,
457 wait_for_sibling_halt,
Markos Chandrasfd5ed302015-07-01 09:13:28 +0100458 (void *)(unsigned long)cpu, 1);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100459 if (err)
460 panic("Failed to call remote sibling CPU\n");
461 }
462}
463
464#endif /* CONFIG_HOTPLUG_CPU */
465
Paul Burton0ee958e2014-01-15 10:31:53 +0000466static struct plat_smp_ops cps_smp_ops = {
467 .smp_setup = cps_smp_setup,
468 .prepare_cpus = cps_prepare_cpus,
469 .boot_secondary = cps_boot_secondary,
470 .init_secondary = cps_init_secondary,
471 .smp_finish = cps_smp_finish,
472 .send_ipi_single = gic_send_ipi_single,
473 .send_ipi_mask = gic_send_ipi_mask,
Paul Burton1d8f1f52014-04-14 14:13:57 +0100474#ifdef CONFIG_HOTPLUG_CPU
475 .cpu_disable = cps_cpu_disable,
476 .cpu_die = cps_cpu_die,
477#endif
Paul Burton0ee958e2014-01-15 10:31:53 +0000478};
479
Paul Burton68c12322014-03-14 16:06:16 +0000480bool mips_cps_smp_in_use(void)
481{
482 extern struct plat_smp_ops *mp_ops;
483 return mp_ops == &cps_smp_ops;
484}
485
Paul Burton0ee958e2014-01-15 10:31:53 +0000486int register_cps_smp_ops(void)
487{
488 if (!mips_cm_present()) {
489 pr_warn("MIPS CPS SMP unable to proceed without a CM\n");
490 return -ENODEV;
491 }
492
493 /* check we have a GIC - we need one for IPIs */
494 if (!(read_gcr_gic_status() & CM_GCR_GIC_STATUS_EX_MSK)) {
495 pr_warn("MIPS CPS SMP unable to proceed without a GIC\n");
496 return -ENODEV;
497 }
498
499 register_smp_ops(&cps_smp_ops);
500 return 0;
501}