blob: 657ae27783743a54b9fbcc13d5c865784fc22f84 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Platform device support for Au1x00 SoCs.
3 *
4 * Copyright 2004, Matt Porter <mporter@kernel.crashing.org>
5 *
Sergei Shtylyov6e766452008-04-04 00:02:53 +04006 * (C) Copyright Embedded Alley Solutions, Inc 2005
7 * Author: Pantelis Antoniou <pantelis@embeddedalley.com>
8 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
Sergei Shtylyovce28f942008-04-23 22:43:55 +040013
Ralf Baechle4b622202008-07-15 18:44:29 +010014#include <linux/dma-mapping.h>
Manuel Laussf6673652010-07-21 14:30:50 +020015#include <linux/etherdevice.h>
Manuel Lauss40d8bc22011-05-08 10:42:18 +020016#include <linux/init.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010017#include <linux/platform_device.h>
Sergei Shtylyov6e766452008-04-04 00:02:53 +040018#include <linux/serial_8250.h>
Manuel Lauss40d8bc22011-05-08 10:42:18 +020019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Manuel Lauss50d56762011-08-12 11:39:43 +020021#include <asm/mach-au1x00/au1000.h>
Manuel Laussf591eb12008-10-21 08:59:14 +020022#include <asm/mach-au1x00/au1xxx_dbdma.h>
23#include <asm/mach-au1x00/au1100_mmc.h>
Florian Fainelli66f75cc2009-11-10 01:13:30 +010024#include <asm/mach-au1x00/au1xxx_eth.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Manuel Laussf6673652010-07-21 14:30:50 +020026#include <prom.h>
27
Manuel Lauss7d172bf2010-09-25 15:13:46 +020028static void alchemy_8250_pm(struct uart_port *port, unsigned int state,
29 unsigned int old_state)
30{
Manuel Lausscf745a32010-10-25 18:44:11 +020031#ifdef CONFIG_SERIAL_8250
Manuel Lauss7d172bf2010-09-25 15:13:46 +020032 switch (state) {
33 case 0:
Manuel Lauss80130202011-05-08 10:42:17 +020034 alchemy_uart_enable(CPHYSADDR(port->membase));
Manuel Lauss7d172bf2010-09-25 15:13:46 +020035 serial8250_do_pm(port, state, old_state);
36 break;
37 case 3: /* power off */
38 serial8250_do_pm(port, state, old_state);
Manuel Lauss80130202011-05-08 10:42:17 +020039 alchemy_uart_disable(CPHYSADDR(port->membase));
Manuel Lauss7d172bf2010-09-25 15:13:46 +020040 break;
41 default:
42 serial8250_do_pm(port, state, old_state);
43 break;
44 }
Manuel Lausscf745a32010-10-25 18:44:11 +020045#endif
Manuel Lauss7d172bf2010-09-25 15:13:46 +020046}
47
Manuel Laussb6e6d122009-10-15 19:07:34 +020048#define PORT(_base, _irq) \
49 { \
50 .mapbase = _base, \
51 .irq = _irq, \
52 .regshift = 2, \
53 .iotype = UPIO_AU, \
Manuel Lauss63ea3362009-10-28 21:49:46 +010054 .flags = UPF_SKIP_TEST | UPF_IOREMAP | \
55 UPF_FIXED_TYPE, \
56 .type = PORT_16550A, \
Manuel Lauss7d172bf2010-09-25 15:13:46 +020057 .pm = alchemy_8250_pm, \
Sergei Shtylyov6e766452008-04-04 00:02:53 +040058 }
59
Manuel Lauss80130202011-05-08 10:42:17 +020060static struct plat_serial8250_port au1x00_uart_data[][4] __initdata = {
61 [ALCHEMY_CPU_AU1000] = {
62 PORT(AU1000_UART0_PHYS_ADDR, AU1000_UART0_INT),
63 PORT(AU1000_UART1_PHYS_ADDR, AU1000_UART1_INT),
64 PORT(AU1000_UART2_PHYS_ADDR, AU1000_UART2_INT),
65 PORT(AU1000_UART3_PHYS_ADDR, AU1000_UART3_INT),
66 },
67 [ALCHEMY_CPU_AU1500] = {
68 PORT(AU1000_UART0_PHYS_ADDR, AU1500_UART0_INT),
69 PORT(AU1000_UART3_PHYS_ADDR, AU1500_UART3_INT),
70 },
71 [ALCHEMY_CPU_AU1100] = {
72 PORT(AU1000_UART0_PHYS_ADDR, AU1100_UART0_INT),
73 PORT(AU1000_UART1_PHYS_ADDR, AU1100_UART1_INT),
74 PORT(AU1000_UART3_PHYS_ADDR, AU1100_UART3_INT),
75 },
76 [ALCHEMY_CPU_AU1550] = {
77 PORT(AU1000_UART0_PHYS_ADDR, AU1550_UART0_INT),
78 PORT(AU1000_UART1_PHYS_ADDR, AU1550_UART1_INT),
79 PORT(AU1000_UART3_PHYS_ADDR, AU1550_UART3_INT),
80 },
81 [ALCHEMY_CPU_AU1200] = {
82 PORT(AU1000_UART0_PHYS_ADDR, AU1200_UART0_INT),
83 PORT(AU1000_UART1_PHYS_ADDR, AU1200_UART1_INT),
84 },
Sergei Shtylyov6e766452008-04-04 00:02:53 +040085};
86
87static struct platform_device au1xx0_uart_device = {
88 .name = "serial8250",
89 .id = PLAT8250_DEV_AU1X00,
Sergei Shtylyov6e766452008-04-04 00:02:53 +040090};
91
Manuel Lauss80130202011-05-08 10:42:17 +020092static void __init alchemy_setup_uarts(int ctype)
93{
94 unsigned int uartclk = get_au1x00_uart_baud_base() * 16;
95 int s = sizeof(struct plat_serial8250_port);
96 int c = alchemy_get_uarts(ctype);
97 struct plat_serial8250_port *ports;
98
99 ports = kzalloc(s * (c + 1), GFP_KERNEL);
100 if (!ports) {
101 printk(KERN_INFO "Alchemy: no memory for UART data\n");
102 return;
103 }
104 memcpy(ports, au1x00_uart_data[ctype], s * c);
105 au1xx0_uart_device.dev.platform_data = ports;
106
107 /* Fill up uartclk. */
108 for (s = 0; s < c; s++)
109 ports[s].uartclk = uartclk;
110 if (platform_device_register(&au1xx0_uart_device))
111 printk(KERN_INFO "Alchemy: failed to register UARTs\n");
112}
113
Manuel Laussb9581b82011-08-12 11:39:39 +0200114
115/* The dmamask must be set for OHCI/EHCI to work */
116static u64 alchemy_ohci_dmamask = DMA_BIT_MASK(32);
117static u64 __maybe_unused alchemy_ehci_dmamask = DMA_BIT_MASK(32);
118
119static unsigned long alchemy_ohci_data[][2] __initdata = {
120 [ALCHEMY_CPU_AU1000] = { AU1000_USB_OHCI_PHYS_ADDR, AU1000_USB_HOST_INT },
121 [ALCHEMY_CPU_AU1500] = { AU1000_USB_OHCI_PHYS_ADDR, AU1500_USB_HOST_INT },
122 [ALCHEMY_CPU_AU1100] = { AU1000_USB_OHCI_PHYS_ADDR, AU1100_USB_HOST_INT },
123 [ALCHEMY_CPU_AU1550] = { AU1550_USB_OHCI_PHYS_ADDR, AU1550_USB_HOST_INT },
124 [ALCHEMY_CPU_AU1200] = { AU1200_USB_OHCI_PHYS_ADDR, AU1200_USB_INT },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125};
126
Manuel Laussb9581b82011-08-12 11:39:39 +0200127static unsigned long alchemy_ehci_data[][2] __initdata = {
128 [ALCHEMY_CPU_AU1200] = { AU1200_USB_EHCI_PHYS_ADDR, AU1200_USB_INT },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129};
130
Manuel Laussb9581b82011-08-12 11:39:39 +0200131static int __init _new_usbres(struct resource **r, struct platform_device **d)
132{
133 *r = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
134 if (!*r)
135 return -ENOMEM;
136 *d = kzalloc(sizeof(struct platform_device), GFP_KERNEL);
137 if (!*d) {
138 kfree(*r);
139 return -ENOMEM;
140 }
141
142 (*d)->dev.coherent_dma_mask = DMA_BIT_MASK(32);
143 (*d)->num_resources = 2;
144 (*d)->resource = *r;
145
146 return 0;
147}
148
149static void __init alchemy_setup_usb(int ctype)
150{
151 struct resource *res;
152 struct platform_device *pdev;
153
154 /* setup OHCI0. Every variant has one */
155 if (_new_usbres(&res, &pdev))
156 return;
157
158 res[0].start = alchemy_ohci_data[ctype][0];
159 res[0].end = res[0].start + 0x100 - 1;
160 res[0].flags = IORESOURCE_MEM;
161 res[1].start = alchemy_ohci_data[ctype][1];
162 res[1].end = res[1].start;
163 res[1].flags = IORESOURCE_IRQ;
164 pdev->name = "au1xxx-ohci";
165 pdev->id = 0;
166 pdev->dev.dma_mask = &alchemy_ohci_dmamask;
167
168 if (platform_device_register(pdev))
169 printk(KERN_INFO "Alchemy USB: cannot add OHCI0\n");
170
171
172 /* setup EHCI0: Au1200 */
173 if (ctype == ALCHEMY_CPU_AU1200) {
174 if (_new_usbres(&res, &pdev))
175 return;
176
177 res[0].start = alchemy_ehci_data[ctype][0];
178 res[0].end = res[0].start + 0x100 - 1;
179 res[0].flags = IORESOURCE_MEM;
180 res[1].start = alchemy_ehci_data[ctype][1];
181 res[1].end = res[1].start;
182 res[1].flags = IORESOURCE_IRQ;
183 pdev->name = "au1xxx-ehci";
184 pdev->id = 0;
185 pdev->dev.dma_mask = &alchemy_ehci_dmamask;
186
187 if (platform_device_register(pdev))
188 printk(KERN_INFO "Alchemy USB: cannot add EHCI0\n");
189 }
190}
191
Pete Popov3b495f22005-04-04 01:06:19 +0000192/*** AU1100 LCD controller ***/
193
194#ifdef CONFIG_FB_AU1100
195static struct resource au1100_lcd_resources[] = {
196 [0] = {
Manuel Lauss7cc2e272011-08-12 11:39:40 +0200197 .start = AU1100_LCD_PHYS_ADDR,
198 .end = AU1100_LCD_PHYS_ADDR + 0x800 - 1,
Pete Popov3b495f22005-04-04 01:06:19 +0000199 .flags = IORESOURCE_MEM,
200 },
201 [1] = {
202 .start = AU1100_LCD_INT,
203 .end = AU1100_LCD_INT,
204 .flags = IORESOURCE_IRQ,
205 }
206};
207
Yang Hongyang284901a2009-04-06 19:01:15 -0700208static u64 au1100_lcd_dmamask = DMA_BIT_MASK(32);
Pete Popov3b495f22005-04-04 01:06:19 +0000209
210static struct platform_device au1100_lcd_device = {
211 .name = "au1100-lcd",
212 .id = 0,
213 .dev = {
214 .dma_mask = &au1100_lcd_dmamask,
Yang Hongyang284901a2009-04-06 19:01:15 -0700215 .coherent_dma_mask = DMA_BIT_MASK(32),
Pete Popov3b495f22005-04-04 01:06:19 +0000216 },
217 .num_resources = ARRAY_SIZE(au1100_lcd_resources),
218 .resource = au1100_lcd_resources,
219};
220#endif
221
Pete Popov64abf642005-09-14 16:17:59 +0000222#ifdef CONFIG_SOC_AU1200
Pete Popov64abf642005-09-14 16:17:59 +0000223
Pete Popov64abf642005-09-14 16:17:59 +0000224static struct resource au1200_lcd_resources[] = {
225 [0] = {
Manuel Lauss7cc2e272011-08-12 11:39:40 +0200226 .start = AU1200_LCD_PHYS_ADDR,
227 .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
Pete Popov64abf642005-09-14 16:17:59 +0000228 .flags = IORESOURCE_MEM,
229 },
230 [1] = {
231 .start = AU1200_LCD_INT,
232 .end = AU1200_LCD_INT,
233 .flags = IORESOURCE_IRQ,
234 }
235};
236
Yang Hongyang284901a2009-04-06 19:01:15 -0700237static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
Pete Popov64abf642005-09-14 16:17:59 +0000238
239static struct platform_device au1200_lcd_device = {
240 .name = "au1200-lcd",
241 .id = 0,
242 .dev = {
243 .dma_mask = &au1200_lcd_dmamask,
Yang Hongyang284901a2009-04-06 19:01:15 -0700244 .coherent_dma_mask = DMA_BIT_MASK(32),
Pete Popov64abf642005-09-14 16:17:59 +0000245 },
246 .num_resources = ARRAY_SIZE(au1200_lcd_resources),
247 .resource = au1200_lcd_resources,
248};
Pete Popov26a940e2005-09-15 08:03:12 +0000249
Yang Hongyang284901a2009-04-06 19:01:15 -0700250static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
Pete Popovba264b32005-09-21 06:18:27 +0000251
Manuel Laussf591eb12008-10-21 08:59:14 +0200252extern struct au1xmmc_platform_data au1xmmc_platdata[2];
253
254static struct resource au1200_mmc0_resources[] = {
255 [0] = {
Manuel Lauss5d4ddcb2011-05-08 10:42:19 +0200256 .start = AU1100_SD0_PHYS_ADDR,
257 .end = AU1100_SD0_PHYS_ADDR + 0xfff,
Manuel Laussf591eb12008-10-21 08:59:14 +0200258 .flags = IORESOURCE_MEM,
259 },
260 [1] = {
261 .start = AU1200_SD_INT,
262 .end = AU1200_SD_INT,
263 .flags = IORESOURCE_IRQ,
264 },
265 [2] = {
Manuel Laussf2e442f2011-08-12 11:39:42 +0200266 .start = AU1200_DSCR_CMD0_SDMS_TX0,
267 .end = AU1200_DSCR_CMD0_SDMS_TX0,
Manuel Laussf591eb12008-10-21 08:59:14 +0200268 .flags = IORESOURCE_DMA,
269 },
270 [3] = {
Manuel Laussf2e442f2011-08-12 11:39:42 +0200271 .start = AU1200_DSCR_CMD0_SDMS_RX0,
272 .end = AU1200_DSCR_CMD0_SDMS_RX0,
Manuel Laussf591eb12008-10-21 08:59:14 +0200273 .flags = IORESOURCE_DMA,
274 }
275};
276
277static struct platform_device au1200_mmc0_device = {
Pete Popovba264b32005-09-21 06:18:27 +0000278 .name = "au1xxx-mmc",
279 .id = 0,
280 .dev = {
Manuel Laussf591eb12008-10-21 08:59:14 +0200281 .dma_mask = &au1xxx_mmc_dmamask,
Yang Hongyang284901a2009-04-06 19:01:15 -0700282 .coherent_dma_mask = DMA_BIT_MASK(32),
Manuel Laussf591eb12008-10-21 08:59:14 +0200283 .platform_data = &au1xmmc_platdata[0],
Pete Popovba264b32005-09-21 06:18:27 +0000284 },
Manuel Laussf591eb12008-10-21 08:59:14 +0200285 .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
286 .resource = au1200_mmc0_resources,
Pete Popovba264b32005-09-21 06:18:27 +0000287};
Manuel Laussf591eb12008-10-21 08:59:14 +0200288
289#ifndef CONFIG_MIPS_DB1200
290static struct resource au1200_mmc1_resources[] = {
291 [0] = {
Manuel Lauss5d4ddcb2011-05-08 10:42:19 +0200292 .start = AU1100_SD1_PHYS_ADDR,
293 .end = AU1100_SD1_PHYS_ADDR + 0xfff,
Manuel Laussf591eb12008-10-21 08:59:14 +0200294 .flags = IORESOURCE_MEM,
295 },
296 [1] = {
297 .start = AU1200_SD_INT,
298 .end = AU1200_SD_INT,
299 .flags = IORESOURCE_IRQ,
300 },
301 [2] = {
Manuel Laussf2e442f2011-08-12 11:39:42 +0200302 .start = AU1200_DSCR_CMD0_SDMS_TX1,
303 .end = AU1200_DSCR_CMD0_SDMS_TX1,
Manuel Laussf591eb12008-10-21 08:59:14 +0200304 .flags = IORESOURCE_DMA,
305 },
306 [3] = {
Manuel Laussf2e442f2011-08-12 11:39:42 +0200307 .start = AU1200_DSCR_CMD0_SDMS_RX1,
308 .end = AU1200_DSCR_CMD0_SDMS_RX1,
Manuel Laussf591eb12008-10-21 08:59:14 +0200309 .flags = IORESOURCE_DMA,
310 }
311};
312
313static struct platform_device au1200_mmc1_device = {
314 .name = "au1xxx-mmc",
315 .id = 1,
316 .dev = {
317 .dma_mask = &au1xxx_mmc_dmamask,
Yang Hongyang284901a2009-04-06 19:01:15 -0700318 .coherent_dma_mask = DMA_BIT_MASK(32),
Manuel Laussf591eb12008-10-21 08:59:14 +0200319 .platform_data = &au1xmmc_platdata[1],
320 },
321 .num_resources = ARRAY_SIZE(au1200_mmc1_resources),
322 .resource = au1200_mmc1_resources,
323};
324#endif /* #ifndef CONFIG_MIPS_DB1200 */
Pete Popovba264b32005-09-21 06:18:27 +0000325#endif /* #ifdef CONFIG_SOC_AU1200 */
326
Manuel Lauss8b798c42008-01-27 18:14:52 +0100327/* All Alchemy demoboards with I2C have this #define in their headers */
328#ifdef SMBUS_PSC_BASE
329static struct resource pbdb_smbus_resources[] = {
330 {
Manuel Lauss7cc2e272011-08-12 11:39:40 +0200331 .start = SMBUS_PSC_BASE,
332 .end = SMBUS_PSC_BASE + 0xfff,
Manuel Lauss8b798c42008-01-27 18:14:52 +0100333 .flags = IORESOURCE_MEM,
334 },
335};
336
337static struct platform_device pbdb_smbus_device = {
338 .name = "au1xpsc_smbus",
339 .id = 0, /* bus number */
340 .num_resources = ARRAY_SIZE(pbdb_smbus_resources),
341 .resource = pbdb_smbus_resources,
342};
343#endif
344
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100345/* Macro to help defining the Ethernet MAC resources */
Manuel Lauss553737a2011-08-02 19:50:57 +0200346#define MAC_RES_COUNT 4 /* MAC regs, MAC en, MAC INT, MACDMA regs */
347#define MAC_RES(_base, _enable, _irq, _macdma) \
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100348 { \
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200349 .start = _base, \
350 .end = _base + 0xffff, \
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100351 .flags = IORESOURCE_MEM, \
352 }, \
353 { \
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200354 .start = _enable, \
355 .end = _enable + 0x3, \
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100356 .flags = IORESOURCE_MEM, \
357 }, \
358 { \
359 .start = _irq, \
360 .end = _irq, \
361 .flags = IORESOURCE_IRQ \
Manuel Lauss553737a2011-08-02 19:50:57 +0200362 }, \
363 { \
364 .start = _macdma, \
365 .end = _macdma + 0x1ff, \
366 .flags = IORESOURCE_MEM, \
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100367 }
368
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200369static struct resource au1xxx_eth0_resources[][MAC_RES_COUNT] __initdata = {
370 [ALCHEMY_CPU_AU1000] = {
371 MAC_RES(AU1000_MAC0_PHYS_ADDR,
372 AU1000_MACEN_PHYS_ADDR,
Manuel Lauss553737a2011-08-02 19:50:57 +0200373 AU1000_MAC0_DMA_INT,
374 AU1000_MACDMA0_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200375 },
376 [ALCHEMY_CPU_AU1500] = {
377 MAC_RES(AU1500_MAC0_PHYS_ADDR,
378 AU1500_MACEN_PHYS_ADDR,
Manuel Lauss553737a2011-08-02 19:50:57 +0200379 AU1500_MAC0_DMA_INT,
380 AU1000_MACDMA0_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200381 },
382 [ALCHEMY_CPU_AU1100] = {
383 MAC_RES(AU1000_MAC0_PHYS_ADDR,
384 AU1000_MACEN_PHYS_ADDR,
Manuel Lauss553737a2011-08-02 19:50:57 +0200385 AU1100_MAC0_DMA_INT,
386 AU1000_MACDMA0_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200387 },
388 [ALCHEMY_CPU_AU1550] = {
389 MAC_RES(AU1000_MAC0_PHYS_ADDR,
390 AU1000_MACEN_PHYS_ADDR,
Manuel Lauss553737a2011-08-02 19:50:57 +0200391 AU1550_MAC0_DMA_INT,
392 AU1000_MACDMA0_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200393 },
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100394};
395
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100396static struct au1000_eth_platform_data au1xxx_eth0_platform_data = {
397 .phy1_search_mac0 = 1,
398};
399
400static struct platform_device au1xxx_eth0_device = {
401 .name = "au1000-eth",
402 .id = 0,
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200403 .num_resources = MAC_RES_COUNT,
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100404 .dev.platform_data = &au1xxx_eth0_platform_data,
405};
406
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200407static struct resource au1xxx_eth1_resources[][MAC_RES_COUNT] __initdata = {
408 [ALCHEMY_CPU_AU1000] = {
409 MAC_RES(AU1000_MAC1_PHYS_ADDR,
410 AU1000_MACEN_PHYS_ADDR + 4,
Manuel Lauss553737a2011-08-02 19:50:57 +0200411 AU1000_MAC1_DMA_INT,
412 AU1000_MACDMA1_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200413 },
414 [ALCHEMY_CPU_AU1500] = {
415 MAC_RES(AU1500_MAC1_PHYS_ADDR,
416 AU1500_MACEN_PHYS_ADDR + 4,
Manuel Lauss553737a2011-08-02 19:50:57 +0200417 AU1500_MAC1_DMA_INT,
418 AU1000_MACDMA1_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200419 },
420 [ALCHEMY_CPU_AU1550] = {
421 MAC_RES(AU1000_MAC1_PHYS_ADDR,
422 AU1000_MACEN_PHYS_ADDR + 4,
Manuel Lauss553737a2011-08-02 19:50:57 +0200423 AU1550_MAC1_DMA_INT,
424 AU1000_MACDMA1_PHYS_ADDR)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200425 },
Manuel Laussacc4d242010-02-26 17:22:02 +0100426};
427
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100428static struct au1000_eth_platform_data au1xxx_eth1_platform_data = {
429 .phy1_search_mac0 = 1,
430};
431
432static struct platform_device au1xxx_eth1_device = {
433 .name = "au1000-eth",
434 .id = 1,
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200435 .num_resources = MAC_RES_COUNT,
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100436 .dev.platform_data = &au1xxx_eth1_platform_data,
437};
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100438
439void __init au1xxx_override_eth_cfg(unsigned int port,
440 struct au1000_eth_platform_data *eth_data)
441{
442 if (!eth_data || port > 1)
443 return;
444
445 if (port == 0)
446 memcpy(&au1xxx_eth0_platform_data, eth_data,
447 sizeof(struct au1000_eth_platform_data));
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100448 else
449 memcpy(&au1xxx_eth1_platform_data, eth_data,
450 sizeof(struct au1000_eth_platform_data));
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200451}
452
453static void __init alchemy_setup_macs(int ctype)
454{
455 int ret, i;
456 unsigned char ethaddr[6];
457 struct resource *macres;
458
459 /* Handle 1st MAC */
460 if (alchemy_get_macs(ctype) < 1)
461 return;
462
463 macres = kmalloc(sizeof(struct resource) * MAC_RES_COUNT, GFP_KERNEL);
464 if (!macres) {
465 printk(KERN_INFO "Alchemy: no memory for MAC0 resources\n");
466 return;
467 }
468 memcpy(macres, au1xxx_eth0_resources[ctype],
469 sizeof(struct resource) * MAC_RES_COUNT);
470 au1xxx_eth0_device.resource = macres;
471
472 i = prom_get_ethernet_addr(ethaddr);
473 if (!i && !is_valid_ether_addr(au1xxx_eth0_platform_data.mac))
474 memcpy(au1xxx_eth0_platform_data.mac, ethaddr, 6);
475
476 ret = platform_device_register(&au1xxx_eth0_device);
Manuel Laussc78c4882011-08-02 15:50:56 +0200477 if (ret)
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200478 printk(KERN_INFO "Alchemy: failed to register MAC0\n");
479
480
481 /* Handle 2nd MAC */
482 if (alchemy_get_macs(ctype) < 2)
483 return;
484
485 macres = kmalloc(sizeof(struct resource) * MAC_RES_COUNT, GFP_KERNEL);
486 if (!macres) {
487 printk(KERN_INFO "Alchemy: no memory for MAC1 resources\n");
488 return;
489 }
490 memcpy(macres, au1xxx_eth1_resources[ctype],
491 sizeof(struct resource) * MAC_RES_COUNT);
492 au1xxx_eth1_device.resource = macres;
493
494 ethaddr[5] += 1; /* next addr for 2nd MAC */
495 if (!i && !is_valid_ether_addr(au1xxx_eth1_platform_data.mac))
496 memcpy(au1xxx_eth1_platform_data.mac, ethaddr, 6);
497
498 /* Register second MAC if enabled in pinfunc */
499 if (!(au_readl(SYS_PINFUNC) & (u32)SYS_PF_NI2)) {
500 ret = platform_device_register(&au1xxx_eth1_device);
501 if (ret)
502 printk(KERN_INFO "Alchemy: failed to register MAC1\n");
503 }
Florian Fainelli66f75cc2009-11-10 01:13:30 +0100504}
505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506static struct platform_device *au1xxx_platform_devices[] __initdata = {
Pete Popov3b495f22005-04-04 01:06:19 +0000507#ifdef CONFIG_FB_AU1100
508 &au1100_lcd_device,
509#endif
Pete Popov64abf642005-09-14 16:17:59 +0000510#ifdef CONFIG_SOC_AU1200
Pete Popov64abf642005-09-14 16:17:59 +0000511 &au1200_lcd_device,
Manuel Laussf591eb12008-10-21 08:59:14 +0200512 &au1200_mmc0_device,
513#ifndef CONFIG_MIPS_DB1200
514 &au1200_mmc1_device,
515#endif
Pete Popov64abf642005-09-14 16:17:59 +0000516#endif
Manuel Lauss8b798c42008-01-27 18:14:52 +0100517#ifdef SMBUS_PSC_BASE
518 &pbdb_smbus_device,
519#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520};
521
Sergei Shtylyovc1dcb142008-04-30 23:18:41 +0400522static int __init au1xxx_platform_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200524 int err, ctype = alchemy_get_cputype();
Sergei Shtylyov6e766452008-04-04 00:02:53 +0400525
Manuel Lauss80130202011-05-08 10:42:17 +0200526 alchemy_setup_uarts(ctype);
Manuel Lauss40d8bc22011-05-08 10:42:18 +0200527 alchemy_setup_macs(ctype);
Manuel Laussb9581b82011-08-12 11:39:39 +0200528 alchemy_setup_usb(ctype);
Manuel Laussf6673652010-07-21 14:30:50 +0200529
Wolfgang Grandegger0d5977d2010-07-17 16:38:48 +0200530 err = platform_add_devices(au1xxx_platform_devices,
531 ARRAY_SIZE(au1xxx_platform_devices));
Wolfgang Grandegger0d5977d2010-07-17 16:38:48 +0200532 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533}
534
535arch_initcall(au1xxx_platform_init);