blob: 4a5f99e65b512e1e1d9d77f6ae62fab9ef6c8415 [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Device Tree Include file for Marvell Armada XP family SoC
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
Gregory CLEMENTee2ff962015-01-26 15:16:02 +010011 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
14 * whole.
15 *
16 * a) This file is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of the
19 * License, or (at your option) any later version.
20 *
21 * This file is distributed in the hope that it will be useful
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * Or, alternatively
27 *
28 * b) Permission is hereby granted, free of charge, to any person
29 * obtaining a copy of this software and associated documentation
30 * files (the "Software"), to deal in the Software without
31 * restriction, including without limitation the rights to use
32 * copy, modify, merge, publish, distribute, sublicense, and/or
33 * sell copies of the Software, and to permit persons to whom the
34 * Software is furnished to do so, subject to the following
35 * conditions:
36 *
37 * The above copyright notice and this permission notice shall be
38 * included in all copies or substantial portions of the Software.
39 *
40 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
41 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
44 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
45 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 * OTHER DEALINGS IN THE SOFTWARE.
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020048 *
Thomas Petazzoni10b683c2012-08-02 17:13:47 +020049 * Contains definitions specific to the Armada XP SoC that are not
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020050 * common to all Armada SoCs.
51 */
52
Ezequiel Garcia38149882013-07-26 10:17:56 -030053#include "armada-370-xp.dtsi"
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020054
55/ {
56 model = "Marvell Armada XP family SoC";
57 compatible = "marvell,armadaxp", "marvell,armada-370-xp";
58
Willy Tarreaube5a9382013-06-03 18:47:36 +020059 aliases {
Thomas Petazzonibf6acf12015-03-03 15:41:01 +010060 serial2 = &uart2;
61 serial3 = &uart3;
Willy Tarreaube5a9382013-06-03 18:47:36 +020062 };
63
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020064 soc {
Ezequiel Garcia5e12a612013-07-26 10:17:57 -030065 compatible = "marvell,armadaxp-mbus", "simple-bus";
66
Ezequiel Garcia0cd37542013-07-26 10:17:58 -030067 bootrom {
68 compatible = "marvell,bootrom";
69 reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
70 };
71
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020072 internal-regs {
Thomas Petazzoni6e6db2b2014-11-21 17:00:13 +010073 sdramc@1400 {
74 compatible = "marvell,armada-xp-sdram-controller";
75 reg = <0x1400 0x500>;
76 };
77
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020078 L2: l2-cache {
79 compatible = "marvell,aurora-system-cache";
80 reg = <0x08000 0x1000>;
81 cache-id-part = <0x100>;
Gregory CLEMENT292a3542015-03-17 17:33:54 +010082 cache-level = <2>;
Gregory CLEMENTa9ce1af2014-10-06 11:37:56 +020083 cache-unified;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020084 wt-override;
85 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020086
Jason Coopera095b1c2013-12-12 13:59:17 +000087 i2c0: i2c@11000 {
88 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
89 reg = <0x11000 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020090 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020091
Jason Coopera095b1c2013-12-12 13:59:17 +000092 i2c1: i2c@11100 {
93 compatible = "marvell,mv78230-i2c", "marvell,mv64xxx-i2c";
94 reg = <0x11100 0x100>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +020095 };
Thomas Petazzonib18ea4d2013-04-12 16:29:07 +020096
Arnaud Ebalard181d9b22014-11-22 00:45:35 +010097 uart2: serial@12200 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +010098 compatible = "snps,dw-apb-uart";
Arnaud Ebalardd352f412014-11-22 00:46:28 +010099 pinctrl-0 = <&uart2_pins>;
100 pinctrl-names = "default";
Gregory CLEMENT82a68262013-04-12 16:29:08 +0200101 reg = <0x12200 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200102 reg-shift = <2>;
103 interrupts = <43>;
Heikki Krogeruse3661542013-03-06 11:23:33 +0100104 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +0200105 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200106 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200107 };
Arnaud Ebalard181d9b22014-11-22 00:45:35 +0100108
109 uart3: serial@12300 {
Gregory CLEMENTb24212f2012-12-04 18:04:59 +0100110 compatible = "snps,dw-apb-uart";
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100111 pinctrl-0 = <&uart3_pins>;
112 pinctrl-names = "default";
Gregory CLEMENT82a68262013-04-12 16:29:08 +0200113 reg = <0x12300 0x100>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200114 reg-shift = <2>;
115 interrupts = <44>;
Heikki Krogeruse3661542013-03-06 11:23:33 +0100116 reg-io-width = <1>;
Thomas Petazzoni64939dc2014-04-18 09:41:46 +0200117 clocks = <&coreclk 0>;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200118 status = "disabled";
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200119 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200120
Jason Coopera095b1c2013-12-12 13:59:17 +0000121 system-controller@18200 {
122 compatible = "marvell,armada-370-xp-system-controller";
123 reg = <0x18200 0x500>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200124 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +0100125
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200126 gateclk: clock-gating-control@18220 {
127 compatible = "marvell,armada-xp-gating-clock";
128 reg = <0x18220 0x4>;
129 clocks = <&coreclk 0>;
130 #clock-cells = <1>;
131 };
Gregory CLEMENT9d202782012-11-17 15:22:24 +0100132
Jason Coopera095b1c2013-12-12 13:59:17 +0000133 coreclk: mvebu-sar@18230 {
134 compatible = "marvell,armada-xp-core-clock";
135 reg = <0x18230 0x08>;
136 #clock-cells = <1>;
137 };
138
139 thermal@182b0 {
140 compatible = "marvell,armadaxp-thermal";
141 reg = <0x182b0 0x4
142 0x184d0 0x4>;
143 status = "okay";
144 };
145
146 cpuclk: clock-complex@18700 {
147 #clock-cells = <1>;
148 compatible = "marvell,armada-xp-cpu-clock";
Nadav Haklaib7f01842015-03-17 13:53:34 +0100149 reg = <0x18700 0x24>, <0x1c054 0x10>;
Jason Coopera095b1c2013-12-12 13:59:17 +0000150 clocks = <&coreclk 1>;
151 };
152
Thomas Petazzoni24c25732015-03-03 15:41:03 +0100153 interrupt-controller@20a00 {
Jason Coopera095b1c2013-12-12 13:59:17 +0000154 reg = <0x20a00 0x2d0>, <0x21070 0x58>;
155 };
156
157 timer@20300 {
158 compatible = "marvell,armada-xp-timer";
159 clocks = <&coreclk 2>, <&refclk>;
160 clock-names = "nbclk", "fixed";
161 };
162
Ezequiel Garcia05afeeb2014-02-10 20:00:32 -0300163 watchdog@20300 {
164 compatible = "marvell,armada-xp-wdt";
165 clocks = <&coreclk 2>, <&refclk>;
166 clock-names = "nbclk", "fixed";
167 };
168
Gregory CLEMENTb6249d42014-04-14 15:50:32 +0200169 cpurst@20800 {
170 compatible = "marvell,armada-370-cpu-reset";
171 reg = <0x20800 0x20>;
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200172 };
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200173
Thomas Petazzoni97dd8232015-07-08 16:09:21 +0200174 cpu-config@21000 {
175 compatible = "marvell,armada-xp-cpu-config";
176 reg = <0x21000 0x8>;
177 };
178
Willy Tarreaube5a9382013-06-03 18:47:36 +0200179 eth2: ethernet@30000 {
Simon Guinotea3b55f2015-06-30 16:20:21 +0200180 compatible = "marvell,armada-xp-neta";
Thomas Petazzonicf8088c2013-05-21 12:33:27 +0200181 reg = <0x30000 0x4000>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200182 interrupts = <12>;
Thomas Petazzoni4aa935a2012-11-19 14:18:09 +0100183 clocks = <&gateclk 2>;
Thomas Petazzoni323c1012012-09-04 15:06:43 +0200184 status = "disabled";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100185 };
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200186
Jason Coopera095b1c2013-12-12 13:59:17 +0000187 usb@50000 {
188 clocks = <&gateclk 18>;
189 };
190
191 usb@51000 {
192 clocks = <&gateclk 19>;
193 };
194
195 usb@52000 {
196 compatible = "marvell,orion-ehci";
197 reg = <0x52000 0x500>;
198 interrupts = <47>;
199 clocks = <&gateclk 20>;
200 status = "disabled";
201 };
202
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200203 xor@60900 {
204 compatible = "marvell,orion-xor";
205 reg = <0x60900 0x100
206 0x60b00 0x100>;
207 clocks = <&gateclk 22>;
208 status = "okay";
209
210 xor10 {
211 interrupts = <51>;
212 dmacap,memcpy;
213 dmacap,xor;
214 };
215 xor11 {
216 interrupts = <52>;
217 dmacap,memcpy;
218 dmacap,xor;
219 dmacap,memset;
220 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100221 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100222
Simon Guinotea3b55f2015-06-30 16:20:21 +0200223 ethernet@70000 {
224 compatible = "marvell,armada-xp-neta";
225 };
226
227 ethernet@74000 {
228 compatible = "marvell,armada-xp-neta";
229 };
230
Boris Brezillonb2ee6b72015-08-18 10:08:52 +0200231 crypto@90000 {
232 compatible = "marvell,armada-xp-crypto";
233 reg = <0x90000 0x10000>;
234 reg-names = "regs";
235 interrupts = <48>, <49>;
236 clocks = <&gateclk 23>, <&gateclk 23>;
237 clock-names = "cesa0", "cesa1";
238 marvell,crypto-srams = <&crypto_sram0>,
239 <&crypto_sram1>;
240 marvell,crypto-sram-size = <0x800>;
241 };
242
Marcin Wojtasebae1372016-03-14 09:38:59 +0100243 bm: bm@c0000 {
244 compatible = "marvell,armada-380-neta-bm";
245 reg = <0xc0000 0xac>;
246 clocks = <&gateclk 13>;
247 internal-mem = <&bm_bppi>;
248 status = "disabled";
249 };
250
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200251 xor@f0900 {
252 compatible = "marvell,orion-xor";
253 reg = <0xF0900 0x100
254 0xF0B00 0x100>;
255 clocks = <&gateclk 28>;
256 status = "okay";
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100257
Gregory CLEMENT467f54b2013-04-12 16:29:09 +0200258 xor00 {
259 interrupts = <94>;
260 dmacap,memcpy;
261 dmacap,xor;
262 };
263 xor01 {
264 interrupts = <95>;
265 dmacap,memcpy;
266 dmacap,xor;
267 dmacap,memset;
268 };
Thomas Petazzonia1d53da2012-11-20 16:03:19 +0100269 };
Ezequiel Garcia693a56e2013-03-26 07:16:26 -0300270 };
Boris Brezillonb2ee6b72015-08-18 10:08:52 +0200271
272 crypto_sram0: sa-sram0 {
273 compatible = "mmio-sram";
274 reg = <MBUS_ID(0x09, 0x09) 0 0x800>;
275 clocks = <&gateclk 23>;
276 #address-cells = <1>;
277 #size-cells = <1>;
278 ranges = <0 MBUS_ID(0x09, 0x09) 0 0x800>;
279 };
280
281 crypto_sram1: sa-sram1 {
282 compatible = "mmio-sram";
283 reg = <MBUS_ID(0x09, 0x05) 0 0x800>;
284 clocks = <&gateclk 23>;
285 #address-cells = <1>;
286 #size-cells = <1>;
287 ranges = <0 MBUS_ID(0x09, 0x05) 0 0x800>;
288 };
Marcin Wojtasebae1372016-03-14 09:38:59 +0100289
290 bm_bppi: bm-bppi {
291 compatible = "mmio-sram";
292 reg = <MBUS_ID(0x0c, 0x04) 0 0x100000>;
293 ranges = <0 MBUS_ID(0x0c, 0x04) 0 0x100000>;
294 #address-cells = <1>;
295 #size-cells = <1>;
296 clocks = <&gateclk 13>;
297 no-memory-wc;
298 status = "disabled";
299 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200300 };
Ezequiel Garciac1bbd432013-08-20 12:45:50 -0300301
302 clocks {
303 /* 25 MHz reference crystal */
304 refclk: oscillator {
305 compatible = "fixed-clock";
306 #clock-cells = <0>;
307 clock-frequency = <25000000>;
308 };
309 };
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200310};
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100311
312&pinctrl {
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100313 ge0_gmii_pins: ge0-gmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100314 marvell,pins =
315 "mpp0", "mpp1", "mpp2", "mpp3",
316 "mpp4", "mpp5", "mpp6", "mpp7",
317 "mpp8", "mpp9", "mpp10", "mpp11",
318 "mpp12", "mpp13", "mpp14", "mpp15",
319 "mpp16", "mpp17", "mpp18", "mpp19",
320 "mpp20", "mpp21", "mpp22", "mpp23";
321 marvell,function = "ge0";
322 };
323
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100324 ge0_rgmii_pins: ge0-rgmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100325 marvell,pins =
326 "mpp0", "mpp1", "mpp2", "mpp3",
327 "mpp4", "mpp5", "mpp6", "mpp7",
328 "mpp8", "mpp9", "mpp10", "mpp11";
329 marvell,function = "ge0";
330 };
331
Arnaud Ebalard70ee4e92014-11-22 17:23:30 +0100332 ge1_rgmii_pins: ge1-rgmii-pins {
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100333 marvell,pins =
334 "mpp12", "mpp13", "mpp14", "mpp15",
335 "mpp16", "mpp17", "mpp18", "mpp19",
336 "mpp20", "mpp21", "mpp22", "mpp23";
337 marvell,function = "ge1";
338 };
339
340 sdio_pins: sdio-pins {
341 marvell,pins = "mpp30", "mpp31", "mpp32",
342 "mpp33", "mpp34", "mpp35";
343 marvell,function = "sd0";
344 };
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100345
Arnaud Ebalard547c6532014-11-22 00:46:39 +0100346 spi0_pins: spi0-pins {
347 marvell,pins = "mpp36", "mpp37",
348 "mpp38", "mpp39";
Thomas Petazzoni8c19a732015-06-11 13:56:32 +0200349 marvell,function = "spi0";
Arnaud Ebalard547c6532014-11-22 00:46:39 +0100350 };
351
Stefan Roese11136032016-07-13 11:55:17 +0200352 spi1_pins: spi1-pins {
353 marvell,pins = "mpp13", "mpp14",
354 "mpp16", "mpp17";
355 marvell,function = "spi1";
356 };
357
Arnaud Ebalardd352f412014-11-22 00:46:28 +0100358 uart2_pins: uart2-pins {
359 marvell,pins = "mpp42", "mpp43";
360 marvell,function = "uart2";
361 };
362
363 uart3_pins: uart3-pins {
364 marvell,pins = "mpp44", "mpp45";
365 marvell,function = "uart3";
366 };
Arnaud Ebalard4904a822014-11-22 00:45:56 +0100367};
Stefan Roese0160a4b2016-07-13 11:55:18 +0200368
369&spi0 {
370 compatible = "marvell,armada-xp-spi", "marvell,orion-spi";
371 pinctrl-0 = <&spi0_pins>;
372 pinctrl-names = "default";
373};
374
375&spi1 {
376 compatible = "marvell,armada-xp-spi", "marvell,orion-spi";
377 pinctrl-0 = <&spi1_pins>;
378 pinctrl-names = "default";
379};