blob: 967997b2890bb3d2f81ed475f050fea117ea2568 [file] [log] [blame]
Valentine Barshakba3eb9f2013-10-29 20:12:51 +04001/*
2 * pci-rcar-gen2: internal PCI bus support
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Cogent Embedded, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/delay.h>
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/pci.h>
19#include <linux/platform_device.h>
Valentine Barshakfb178d82013-12-04 20:33:35 +040020#include <linux/pm_runtime.h>
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040021#include <linux/slab.h>
22
23/* AHB-PCI Bridge PCI communication registers */
24#define RCAR_AHBPCI_PCICOM_OFFSET 0x800
25
26#define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
27#define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
28#define RCAR_PCIAHB_PREFETCH0 0x0
29#define RCAR_PCIAHB_PREFETCH4 0x1
30#define RCAR_PCIAHB_PREFETCH8 0x2
31#define RCAR_PCIAHB_PREFETCH16 0x3
32
33#define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
34#define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
35#define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
36#define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
37#define RCAR_AHBPCI_WIN1_HOST (1 << 30)
38#define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
39
40#define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
41#define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
Ben Dooks80a595d2014-02-18 11:11:01 +090042#define RCAR_PCI_INT_SIGTABORT (1 << 0)
43#define RCAR_PCI_INT_SIGRETABORT (1 << 1)
44#define RCAR_PCI_INT_REMABORT (1 << 2)
45#define RCAR_PCI_INT_PERR (1 << 3)
46#define RCAR_PCI_INT_SIGSERR (1 << 4)
47#define RCAR_PCI_INT_RESERR (1 << 5)
48#define RCAR_PCI_INT_WIN1ERR (1 << 12)
49#define RCAR_PCI_INT_WIN2ERR (1 << 13)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040050#define RCAR_PCI_INT_A (1 << 16)
51#define RCAR_PCI_INT_B (1 << 17)
52#define RCAR_PCI_INT_PME (1 << 19)
Ben Dooks80a595d2014-02-18 11:11:01 +090053#define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
54 RCAR_PCI_INT_SIGRETABORT | \
55 RCAR_PCI_INT_SIGRETABORT | \
56 RCAR_PCI_INT_REMABORT | \
57 RCAR_PCI_INT_PERR | \
58 RCAR_PCI_INT_SIGSERR | \
59 RCAR_PCI_INT_RESERR | \
60 RCAR_PCI_INT_WIN1ERR | \
61 RCAR_PCI_INT_WIN2ERR)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040062
63#define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
64#define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
65#define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
66#define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
67#define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
68#define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
69#define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
70 RCAR_AHB_BUS_MMODE_BYTE_BURST | \
71 RCAR_AHB_BUS_MMODE_WR_INCR | \
72 RCAR_AHB_BUS_MMODE_HBUS_REQ | \
73 RCAR_AHB_BUS_SMODE_READYCTR)
74
75#define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
76#define RCAR_USBCTR_USBH_RST (1 << 0)
77#define RCAR_USBCTR_PCICLK_MASK (1 << 1)
78#define RCAR_USBCTR_PLL_RST (1 << 2)
79#define RCAR_USBCTR_DIRPD (1 << 8)
80#define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
81#define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
82#define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
83#define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
84#define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
85#define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
86
87#define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
88#define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
89#define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
90#define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
91
92#define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
93
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040094struct rcar_pci_priv {
Valentine Barshakfb178d82013-12-04 20:33:35 +040095 struct device *dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +040096 void __iomem *reg;
97 struct resource io_res;
98 struct resource mem_res;
99 struct resource *cfg_res;
100 int irq;
101};
102
103/* PCI configuration space operations */
104static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
105 int where)
106{
107 struct pci_sys_data *sys = bus->sysdata;
108 struct rcar_pci_priv *priv = sys->private_data;
109 int slot, val;
110
111 if (sys->busnr != bus->number || PCI_FUNC(devfn))
112 return NULL;
113
114 /* Only one EHCI/OHCI device built-in */
115 slot = PCI_SLOT(devfn);
116 if (slot > 2)
117 return NULL;
118
Ben Dookse64a2a92014-02-18 11:11:11 +0900119 /* bridge logic only has registers to 0x40 */
120 if (slot == 0x0 && where >= 0x40)
121 return NULL;
122
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400123 val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
124 RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
125
126 iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
127 return priv->reg + (slot >> 1) * 0x100 + where;
128}
129
130static int rcar_pci_read_config(struct pci_bus *bus, unsigned int devfn,
131 int where, int size, u32 *val)
132{
133 void __iomem *reg = rcar_pci_cfg_base(bus, devfn, where);
134
135 if (!reg)
136 return PCIBIOS_DEVICE_NOT_FOUND;
137
138 switch (size) {
139 case 1:
140 *val = ioread8(reg);
141 break;
142 case 2:
143 *val = ioread16(reg);
144 break;
145 default:
146 *val = ioread32(reg);
147 break;
148 }
149
150 return PCIBIOS_SUCCESSFUL;
151}
152
153static int rcar_pci_write_config(struct pci_bus *bus, unsigned int devfn,
154 int where, int size, u32 val)
155{
156 void __iomem *reg = rcar_pci_cfg_base(bus, devfn, where);
157
158 if (!reg)
159 return PCIBIOS_DEVICE_NOT_FOUND;
160
161 switch (size) {
162 case 1:
163 iowrite8(val, reg);
164 break;
165 case 2:
166 iowrite16(val, reg);
167 break;
168 default:
169 iowrite32(val, reg);
170 break;
171 }
172
173 return PCIBIOS_SUCCESSFUL;
174}
175
176/* PCI interrupt mapping */
Magnus Damm546cadd2014-02-18 11:11:21 +0900177static int rcar_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400178{
179 struct pci_sys_data *sys = dev->bus->sysdata;
180 struct rcar_pci_priv *priv = sys->private_data;
181
182 return priv->irq;
183}
184
Ben Dooks80a595d2014-02-18 11:11:01 +0900185#ifdef CONFIG_PCI_DEBUG
186/* if debug enabled, then attach an error handler irq to the bridge */
187
188static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
189{
190 struct rcar_pci_priv *priv = pw;
191 u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
192
193 if (status & RCAR_PCI_INT_ALLERRORS) {
194 dev_err(priv->dev, "error irq: status %08x\n", status);
195
196 /* clear the error(s) */
197 iowrite32(status & RCAR_PCI_INT_ALLERRORS,
198 priv->reg + RCAR_PCI_INT_STATUS_REG);
199 return IRQ_HANDLED;
200 }
201
202 return IRQ_NONE;
203}
204
205static void rcar_pci_setup_errirq(struct rcar_pci_priv *priv)
206{
207 int ret;
208 u32 val;
209
210 ret = devm_request_irq(priv->dev, priv->irq, rcar_pci_err_irq,
211 IRQF_SHARED, "error irq", priv);
212 if (ret) {
213 dev_err(priv->dev, "cannot claim IRQ for error handling\n");
214 return;
215 }
216
217 val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
218 val |= RCAR_PCI_INT_ALLERRORS;
219 iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
220}
221#else
222static inline void rcar_pci_setup_errirq(struct rcar_pci_priv *priv) { }
223#endif
224
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400225/* PCI host controller setup */
Magnus Damm546cadd2014-02-18 11:11:21 +0900226static int rcar_pci_setup(int nr, struct pci_sys_data *sys)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400227{
228 struct rcar_pci_priv *priv = sys->private_data;
229 void __iomem *reg = priv->reg;
230 u32 val;
231
Valentine Barshakfb178d82013-12-04 20:33:35 +0400232 pm_runtime_enable(priv->dev);
233 pm_runtime_get_sync(priv->dev);
234
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400235 val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
Valentine Barshakfb178d82013-12-04 20:33:35 +0400236 dev_info(priv->dev, "PCI: bus%u revision %x\n", sys->busnr, val);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400237
238 /* Disable Direct Power Down State and assert reset */
239 val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
240 val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
241 iowrite32(val, reg + RCAR_USBCTR_REG);
242 udelay(4);
243
244 /* De-assert reset and set PCIAHB window1 size to 1GB */
245 val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
246 RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
247 iowrite32(val | RCAR_USBCTR_PCIAHB_WIN1_1G, reg + RCAR_USBCTR_REG);
248
249 /* Configure AHB master and slave modes */
250 iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
251
252 /* Configure PCI arbiter */
253 val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
254 val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
255 RCAR_PCI_ARBITER_PCIBP_MODE;
256 iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
257
258 /* PCI-AHB mapping: 0x40000000-0x80000000 */
259 iowrite32(0x40000000 | RCAR_PCIAHB_PREFETCH16,
260 reg + RCAR_PCIAHB_WIN1_CTR_REG);
261
262 /* AHB-PCI mapping: OHCI/EHCI registers */
263 val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
264 iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
265
266 /* Enable AHB-PCI bridge PCI configuration access */
267 iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
268 reg + RCAR_AHBPCI_WIN1_CTR_REG);
269 /* Set PCI-AHB Window1 address */
270 iowrite32(0x40000000 | PCI_BASE_ADDRESS_MEM_PREFETCH,
271 reg + PCI_BASE_ADDRESS_1);
272 /* Set AHB-PCI bridge PCI communication area address */
273 val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
274 iowrite32(val, reg + PCI_BASE_ADDRESS_0);
275
276 val = ioread32(reg + PCI_COMMAND);
277 val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
278 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
279 iowrite32(val, reg + PCI_COMMAND);
280
281 /* Enable PCI interrupts */
282 iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
283 reg + RCAR_PCI_INT_ENABLE_REG);
284
Ben Dooks80a595d2014-02-18 11:11:01 +0900285 if (priv->irq > 0)
286 rcar_pci_setup_errirq(priv);
287
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400288 /* Add PCI resources */
289 pci_add_resource(&sys->resources, &priv->io_res);
290 pci_add_resource(&sys->resources, &priv->mem_res);
291
Magnus Damm546cadd2014-02-18 11:11:21 +0900292 /* Setup bus number based on platform device id */
293 sys->busnr = to_platform_device(priv->dev)->id;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400294 return 1;
295}
296
297static struct pci_ops rcar_pci_ops = {
298 .read = rcar_pci_read_config,
299 .write = rcar_pci_write_config,
300};
301
Magnus Damm546cadd2014-02-18 11:11:21 +0900302static int rcar_pci_probe(struct platform_device *pdev)
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400303{
304 struct resource *cfg_res, *mem_res;
305 struct rcar_pci_priv *priv;
306 void __iomem *reg;
Magnus Damm546cadd2014-02-18 11:11:21 +0900307 struct hw_pci hw;
308 void *hw_private[1];
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400309
310 cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
311 reg = devm_ioremap_resource(&pdev->dev, cfg_res);
Wei Yongjunc176d1c2013-11-19 11:40:28 +0800312 if (IS_ERR(reg))
313 return PTR_ERR(reg);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400314
315 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
316 if (!mem_res || !mem_res->start)
317 return -ENODEV;
318
319 priv = devm_kzalloc(&pdev->dev,
320 sizeof(struct rcar_pci_priv), GFP_KERNEL);
321 if (!priv)
322 return -ENOMEM;
323
324 priv->mem_res = *mem_res;
325 /*
326 * The controller does not support/use port I/O,
327 * so setup a dummy port I/O region here.
328 */
329 priv->io_res.start = priv->mem_res.start;
330 priv->io_res.end = priv->mem_res.end;
331 priv->io_res.flags = IORESOURCE_IO;
332
333 priv->cfg_res = cfg_res;
334
335 priv->irq = platform_get_irq(pdev, 0);
336 priv->reg = reg;
Valentine Barshakfb178d82013-12-04 20:33:35 +0400337 priv->dev = &pdev->dev;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400338
Ben Dooksed65b782014-02-18 11:10:51 +0900339 if (priv->irq < 0) {
340 dev_err(&pdev->dev, "no valid irq found\n");
341 return priv->irq;
342 }
343
Magnus Damm546cadd2014-02-18 11:11:21 +0900344 hw_private[0] = priv;
345 memset(&hw, 0, sizeof(hw));
346 hw.nr_controllers = ARRAY_SIZE(hw_private);
347 hw.private_data = hw_private;
348 hw.map_irq = rcar_pci_map_irq;
349 hw.ops = &rcar_pci_ops;
350 hw.setup = rcar_pci_setup;
351 pci_common_init_dev(&pdev->dev, &hw);
352 return 0;
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400353}
354
355static struct platform_driver rcar_pci_driver = {
356 .driver = {
357 .name = "pci-rcar-gen2",
Magnus Damm546cadd2014-02-18 11:11:21 +0900358 .owner = THIS_MODULE,
359 .suppress_bind_attrs = true,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400360 },
Magnus Damm546cadd2014-02-18 11:11:21 +0900361 .probe = rcar_pci_probe,
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400362};
363
Magnus Damm546cadd2014-02-18 11:11:21 +0900364module_platform_driver(rcar_pci_driver);
Valentine Barshakba3eb9f2013-10-29 20:12:51 +0400365
366MODULE_LICENSE("GPL v2");
367MODULE_DESCRIPTION("Renesas R-Car Gen2 internal PCI");
368MODULE_AUTHOR("Valentine Barshak <valentine.barshak@cogentembedded.com>");