blob: 8b188fb9beab4073034d6ad24fd1d2e2b8d7e1eb [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsleyb045d082008-03-18 11:24:28 +020035
Paul Walmsley88b8ba92008-07-03 12:24:46 +030036/* Maximum DPLL multiplier, divider values for OMAP3 */
37#define OMAP3_MAX_DPLL_MULT 2048
38#define OMAP3_MAX_DPLL_DIV 128
39
Paul Walmsleyb045d082008-03-18 11:24:28 +020040/*
41 * DPLL1 supplies clock to the MPU.
42 * DPLL2 supplies clock to the IVA2.
43 * DPLL3 supplies CORE domain clocks.
44 * DPLL4 supplies peripheral clocks.
45 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
46 */
47
Paul Walmsley542313c2008-07-03 12:24:45 +030048/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
49#define DPLL_LOW_POWER_STOP 0x1
50#define DPLL_LOW_POWER_BYPASS 0x5
51#define DPLL_LOCKED 0x7
52
Paul Walmsleyb045d082008-03-18 11:24:28 +020053/* PRM CLOCKS */
54
55/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
56static struct clk omap_32k_fck = {
57 .name = "omap_32k_fck",
58 .rate = 32768,
59 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
60 ALWAYS_ENABLED,
61 .recalc = &propagate_rate,
62};
63
64static struct clk secure_32k_fck = {
65 .name = "secure_32k_fck",
66 .rate = 32768,
67 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
68 ALWAYS_ENABLED,
69 .recalc = &propagate_rate,
70};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
75 .rate = 12000000,
76 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
77 ALWAYS_ENABLED,
78 .recalc = &propagate_rate,
79};
80
81static struct clk virt_13m_ck = {
82 .name = "virt_13m_ck",
83 .rate = 13000000,
84 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
85 ALWAYS_ENABLED,
86 .recalc = &propagate_rate,
87};
88
89static struct clk virt_16_8m_ck = {
90 .name = "virt_16_8m_ck",
91 .rate = 16800000,
92 .flags = CLOCK_IN_OMAP3430ES2 | RATE_FIXED | RATE_PROPAGATES |
93 ALWAYS_ENABLED,
94 .recalc = &propagate_rate,
95};
96
97static struct clk virt_19_2m_ck = {
98 .name = "virt_19_2m_ck",
99 .rate = 19200000,
100 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
101 ALWAYS_ENABLED,
102 .recalc = &propagate_rate,
103};
104
105static struct clk virt_26m_ck = {
106 .name = "virt_26m_ck",
107 .rate = 26000000,
108 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
109 ALWAYS_ENABLED,
110 .recalc = &propagate_rate,
111};
112
113static struct clk virt_38_4m_ck = {
114 .name = "virt_38_4m_ck",
115 .rate = 38400000,
116 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
117 ALWAYS_ENABLED,
118 .recalc = &propagate_rate,
119};
120
121static const struct clksel_rate osc_sys_12m_rates[] = {
122 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
123 { .div = 0 }
124};
125
126static const struct clksel_rate osc_sys_13m_rates[] = {
127 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
128 { .div = 0 }
129};
130
131static const struct clksel_rate osc_sys_16_8m_rates[] = {
132 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
133 { .div = 0 }
134};
135
136static const struct clksel_rate osc_sys_19_2m_rates[] = {
137 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
138 { .div = 0 }
139};
140
141static const struct clksel_rate osc_sys_26m_rates[] = {
142 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
143 { .div = 0 }
144};
145
146static const struct clksel_rate osc_sys_38_4m_rates[] = {
147 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
148 { .div = 0 }
149};
150
151static const struct clksel osc_sys_clksel[] = {
152 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
153 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
154 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
155 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
156 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
157 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
158 { .parent = NULL },
159};
160
161/* Oscillator clock */
162/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
163static struct clk osc_sys_ck = {
164 .name = "osc_sys_ck",
165 .init = &omap2_init_clksel_parent,
166 .clksel_reg = OMAP3430_PRM_CLKSEL,
167 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
168 .clksel = osc_sys_clksel,
169 /* REVISIT: deal with autoextclkmode? */
170 .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
171 ALWAYS_ENABLED,
172 .recalc = &omap2_clksel_recalc,
173};
174
175static const struct clksel_rate div2_rates[] = {
176 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
177 { .div = 2, .val = 2, .flags = RATE_IN_343X },
178 { .div = 0 }
179};
180
181static const struct clksel sys_clksel[] = {
182 { .parent = &osc_sys_ck, .rates = div2_rates },
183 { .parent = NULL }
184};
185
186/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
187/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
188static struct clk sys_ck = {
189 .name = "sys_ck",
190 .parent = &osc_sys_ck,
191 .init = &omap2_init_clksel_parent,
192 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
193 .clksel_mask = OMAP_SYSCLKDIV_MASK,
194 .clksel = sys_clksel,
195 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
196 .recalc = &omap2_clksel_recalc,
197};
198
199static struct clk sys_altclk = {
200 .name = "sys_altclk",
201 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
202 .recalc = &propagate_rate,
203};
204
205/* Optional external clock input for some McBSPs */
206static struct clk mcbsp_clks = {
207 .name = "mcbsp_clks",
208 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
209 .recalc = &propagate_rate,
210};
211
212/* PRM EXTERNAL CLOCK OUTPUT */
213
214static struct clk sys_clkout1 = {
215 .name = "sys_clkout1",
216 .parent = &osc_sys_ck,
217 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
218 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
219 .flags = CLOCK_IN_OMAP343X,
220 .recalc = &followparent_recalc,
221};
222
223/* DPLLS */
224
225/* CM CLOCKS */
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_bypass_rates[] = {
228 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200232static const struct clksel_rate dpll_locked_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200235};
236
237static const struct clksel_rate div16_dpll_rates[] = {
238 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
239 { .div = 2, .val = 2, .flags = RATE_IN_343X },
240 { .div = 3, .val = 3, .flags = RATE_IN_343X },
241 { .div = 4, .val = 4, .flags = RATE_IN_343X },
242 { .div = 5, .val = 5, .flags = RATE_IN_343X },
243 { .div = 6, .val = 6, .flags = RATE_IN_343X },
244 { .div = 7, .val = 7, .flags = RATE_IN_343X },
245 { .div = 8, .val = 8, .flags = RATE_IN_343X },
246 { .div = 9, .val = 9, .flags = RATE_IN_343X },
247 { .div = 10, .val = 10, .flags = RATE_IN_343X },
248 { .div = 11, .val = 11, .flags = RATE_IN_343X },
249 { .div = 12, .val = 12, .flags = RATE_IN_343X },
250 { .div = 13, .val = 13, .flags = RATE_IN_343X },
251 { .div = 14, .val = 14, .flags = RATE_IN_343X },
252 { .div = 15, .val = 15, .flags = RATE_IN_343X },
253 { .div = 16, .val = 16, .flags = RATE_IN_343X },
254 { .div = 0 }
255};
256
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200257/* DPLL1 */
258/* MPU clock source */
259/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300260static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200261 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
262 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
263 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
264 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
265 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200267 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
268 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
269 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300270 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
271 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
272 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
273 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300274 .max_multiplier = OMAP3_MAX_DPLL_MULT,
275 .max_divider = OMAP3_MAX_DPLL_DIV,
276 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200277};
278
279static struct clk dpll1_ck = {
280 .name = "dpll1_ck",
281 .parent = &sys_ck,
282 .dpll_data = &dpll1_dd,
283 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300284 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200285 .recalc = &omap3_dpll_recalc,
286};
287
288/*
289 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
290 * DPLL isn't bypassed.
291 */
292static struct clk dpll1_x2_ck = {
293 .name = "dpll1_x2_ck",
294 .parent = &dpll1_ck,
295 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
296 PARENT_CONTROLS_CLOCK,
297 .recalc = &omap3_clkoutx2_recalc,
298};
299
300/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
301static const struct clksel div16_dpll1_x2m2_clksel[] = {
302 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
303 { .parent = NULL }
304};
305
306/*
307 * Does not exist in the TRM - needed to separate the M2 divider from
308 * bypass selection in mpu_ck
309 */
310static struct clk dpll1_x2m2_ck = {
311 .name = "dpll1_x2m2_ck",
312 .parent = &dpll1_x2_ck,
313 .init = &omap2_init_clksel_parent,
314 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
315 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
316 .clksel = div16_dpll1_x2m2_clksel,
317 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
318 PARENT_CONTROLS_CLOCK,
319 .recalc = &omap2_clksel_recalc,
320};
321
322/* DPLL2 */
323/* IVA2 clock source */
324/* Type: DPLL */
325
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300326static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200327 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
328 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
329 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
330 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
331 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300332 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
333 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200334 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
335 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
336 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300337 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
338 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
339 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300340 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
341 .max_multiplier = OMAP3_MAX_DPLL_MULT,
342 .max_divider = OMAP3_MAX_DPLL_DIV,
343 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200344};
345
346static struct clk dpll2_ck = {
347 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000348 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200349 .parent = &sys_ck,
350 .dpll_data = &dpll2_dd,
Paul Walmsley542313c2008-07-03 12:24:45 +0300351 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300352 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
367 .parent = &dpll2_ck,
368 .init = &omap2_init_clksel_parent,
369 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
370 OMAP3430_CM_CLKSEL2_PLL),
371 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
372 .clksel = div16_dpll2_m2x2_clksel,
373 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
374 PARENT_CONTROLS_CLOCK,
375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
387 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
388 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
389 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
390 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
391 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300392 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
393 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300394 .max_multiplier = OMAP3_MAX_DPLL_MULT,
395 .max_divider = OMAP3_MAX_DPLL_DIV,
396 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200397};
398
399static struct clk dpll3_ck = {
400 .name = "dpll3_ck",
401 .parent = &sys_ck,
402 .dpll_data = &dpll3_dd,
403 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300404 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200405 .recalc = &omap3_dpll_recalc,
406};
407
408/*
409 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
410 * DPLL isn't bypassed
411 */
412static struct clk dpll3_x2_ck = {
413 .name = "dpll3_x2_ck",
414 .parent = &dpll3_ck,
415 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
416 PARENT_CONTROLS_CLOCK,
417 .recalc = &omap3_clkoutx2_recalc,
418};
419
Paul Walmsleyb045d082008-03-18 11:24:28 +0200420static const struct clksel_rate div31_dpll3_rates[] = {
421 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
422 { .div = 2, .val = 2, .flags = RATE_IN_343X },
423 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
424 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
425 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
426 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
427 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
428 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
429 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
430 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
431 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
432 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
433 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
434 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
435 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
436 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
437 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
438 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
439 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
440 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
441 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
442 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
443 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
444 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
445 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
446 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
447 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
448 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
449 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
450 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
451 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
452 { .div = 0 },
453};
454
455static const struct clksel div31_dpll3m2_clksel[] = {
456 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
457 { .parent = NULL }
458};
459
460/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200461 * DPLL3 output M2
462 * REVISIT: This DPLL output divider must be changed in SRAM, so until
463 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200464 */
465static struct clk dpll3_m2_ck = {
466 .name = "dpll3_m2_ck",
467 .parent = &dpll3_ck,
468 .init = &omap2_init_clksel_parent,
469 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
470 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
471 .clksel = div31_dpll3m2_clksel,
472 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
473 PARENT_CONTROLS_CLOCK,
474 .recalc = &omap2_clksel_recalc,
475};
476
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200477static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300478 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200479 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
480 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200481};
482
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200483static struct clk core_ck = {
484 .name = "core_ck",
485 .init = &omap2_init_clksel_parent,
486 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300487 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200488 .clksel = core_ck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200489 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
490 PARENT_CONTROLS_CLOCK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200491 .recalc = &omap2_clksel_recalc,
492};
493
494static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300495 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200496 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
497 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200498};
499
500static struct clk dpll3_m2x2_ck = {
501 .name = "dpll3_m2x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200502 .init = &omap2_init_clksel_parent,
503 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300504 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .clksel = dpll3_m2x2_ck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200506 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
507 PARENT_CONTROLS_CLOCK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .recalc = &omap2_clksel_recalc,
509};
510
511/* The PWRDN bit is apparently only available on 3430ES2 and above */
512static const struct clksel div16_dpll3_clksel[] = {
513 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
514 { .parent = NULL }
515};
516
517/* This virtual clock is the source for dpll3_m3x2_ck */
518static struct clk dpll3_m3_ck = {
519 .name = "dpll3_m3_ck",
520 .parent = &dpll3_ck,
521 .init = &omap2_init_clksel_parent,
522 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
523 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
524 .clksel = div16_dpll3_clksel,
525 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
526 PARENT_CONTROLS_CLOCK,
527 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200528};
529
530/* The PWRDN bit is apparently only available on 3430ES2 and above */
531static struct clk dpll3_m3x2_ck = {
532 .name = "dpll3_m3x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200533 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200534 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
535 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
536 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200537 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200538};
539
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200540static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300541 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200542 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200543 { .parent = NULL }
544};
545
546static struct clk emu_core_alwon_ck = {
547 .name = "emu_core_alwon_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200548 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200549 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200550 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300551 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200552 .clksel = emu_core_alwon_ck_clksel,
553 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
554 PARENT_CONTROLS_CLOCK,
555 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200556};
557
558/* DPLL4 */
559/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
560/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300561static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200562 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
563 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
564 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
565 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
566 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300567 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200568 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
569 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
570 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300571 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
572 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
573 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
574 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300575 .max_multiplier = OMAP3_MAX_DPLL_MULT,
576 .max_divider = OMAP3_MAX_DPLL_DIV,
577 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200578};
579
580static struct clk dpll4_ck = {
581 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000582 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200583 .parent = &sys_ck,
584 .dpll_data = &dpll4_dd,
Paul Walmsley542313c2008-07-03 12:24:45 +0300585 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300586 .round_rate = &omap2_dpll_round_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200587 .recalc = &omap3_dpll_recalc,
588};
589
590/*
591 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200592 * DPLL isn't bypassed --
593 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200594 */
595static struct clk dpll4_x2_ck = {
596 .name = "dpll4_x2_ck",
597 .parent = &dpll4_ck,
598 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
599 PARENT_CONTROLS_CLOCK,
600 .recalc = &omap3_clkoutx2_recalc,
601};
602
603static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200604 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 { .parent = NULL }
606};
607
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200608/* This virtual clock is the source for dpll4_m2x2_ck */
609static struct clk dpll4_m2_ck = {
610 .name = "dpll4_m2_ck",
611 .parent = &dpll4_ck,
612 .init = &omap2_init_clksel_parent,
613 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
614 .clksel_mask = OMAP3430_DIV_96M_MASK,
615 .clksel = div16_dpll4_clksel,
616 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
617 PARENT_CONTROLS_CLOCK,
618 .recalc = &omap2_clksel_recalc,
619};
620
Paul Walmsleyb045d082008-03-18 11:24:28 +0200621/* The PWRDN bit is apparently only available on 3430ES2 and above */
622static struct clk dpll4_m2x2_ck = {
623 .name = "dpll4_m2x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200624 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200625 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
626 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200627 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200628 .recalc = &omap3_clkoutx2_recalc,
629};
630
631static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300632 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200633 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
634 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200635};
636
637static struct clk omap_96m_alwon_fck = {
638 .name = "omap_96m_alwon_fck",
639 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200640 .init = &omap2_init_clksel_parent,
641 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300642 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200643 .clksel = omap_96m_alwon_fck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200644 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
645 PARENT_CONTROLS_CLOCK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200646 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200647};
648
649static struct clk omap_96m_fck = {
650 .name = "omap_96m_fck",
651 .parent = &omap_96m_alwon_fck,
652 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
653 PARENT_CONTROLS_CLOCK,
654 .recalc = &followparent_recalc,
655};
656
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200657static const struct clksel cm_96m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300658 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200659 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
660 { .parent = NULL }
661};
662
Paul Walmsleyb045d082008-03-18 11:24:28 +0200663static struct clk cm_96m_fck = {
664 .name = "cm_96m_fck",
665 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200666 .init = &omap2_init_clksel_parent,
667 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300668 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200669 .clksel = cm_96m_fck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200670 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
671 PARENT_CONTROLS_CLOCK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200672 .recalc = &omap2_clksel_recalc,
673};
674
675/* This virtual clock is the source for dpll4_m3x2_ck */
676static struct clk dpll4_m3_ck = {
677 .name = "dpll4_m3_ck",
678 .parent = &dpll4_ck,
679 .init = &omap2_init_clksel_parent,
680 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
681 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
682 .clksel = div16_dpll4_clksel,
683 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
684 PARENT_CONTROLS_CLOCK,
685 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200686};
687
688/* The PWRDN bit is apparently only available on 3430ES2 and above */
689static struct clk dpll4_m3x2_ck = {
690 .name = "dpll4_m3x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200691 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200692 .init = &omap2_init_clksel_parent,
693 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
694 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200695 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200696 .recalc = &omap3_clkoutx2_recalc,
697};
698
699static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300700 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200701 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
702 { .parent = NULL }
703};
704
705static struct clk virt_omap_54m_fck = {
706 .name = "virt_omap_54m_fck",
707 .parent = &dpll4_m3x2_ck,
708 .init = &omap2_init_clksel_parent,
709 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300710 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200711 .clksel = virt_omap_54m_fck_clksel,
712 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
713 PARENT_CONTROLS_CLOCK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200714 .recalc = &omap2_clksel_recalc,
715};
716
717static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
718 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
719 { .div = 0 }
720};
721
722static const struct clksel_rate omap_54m_alt_rates[] = {
723 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
724 { .div = 0 }
725};
726
727static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200728 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200729 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
730 { .parent = NULL }
731};
732
733static struct clk omap_54m_fck = {
734 .name = "omap_54m_fck",
735 .init = &omap2_init_clksel_parent,
736 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
737 .clksel_mask = OMAP3430_SOURCE_54M,
738 .clksel = omap_54m_clksel,
739 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
740 PARENT_CONTROLS_CLOCK,
741 .recalc = &omap2_clksel_recalc,
742};
743
744static const struct clksel_rate omap_48m_96md2_rates[] = {
745 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
746 { .div = 0 }
747};
748
749static const struct clksel_rate omap_48m_alt_rates[] = {
750 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
751 { .div = 0 }
752};
753
754static const struct clksel omap_48m_clksel[] = {
755 { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
756 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
757 { .parent = NULL }
758};
759
760static struct clk omap_48m_fck = {
761 .name = "omap_48m_fck",
762 .init = &omap2_init_clksel_parent,
763 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
764 .clksel_mask = OMAP3430_SOURCE_48M,
765 .clksel = omap_48m_clksel,
766 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
767 PARENT_CONTROLS_CLOCK,
768 .recalc = &omap2_clksel_recalc,
769};
770
771static struct clk omap_12m_fck = {
772 .name = "omap_12m_fck",
773 .parent = &omap_48m_fck,
774 .fixed_div = 4,
775 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
776 PARENT_CONTROLS_CLOCK,
777 .recalc = &omap2_fixed_divisor_recalc,
778};
779
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200780/* This virstual clock is the source for dpll4_m4x2_ck */
781static struct clk dpll4_m4_ck = {
782 .name = "dpll4_m4_ck",
783 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200784 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200785 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
786 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
787 .clksel = div16_dpll4_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200788 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
789 PARENT_CONTROLS_CLOCK,
790 .recalc = &omap2_clksel_recalc,
791};
792
793/* The PWRDN bit is apparently only available on 3430ES2 and above */
794static struct clk dpll4_m4x2_ck = {
795 .name = "dpll4_m4x2_ck",
796 .parent = &dpll4_m4_ck,
797 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
798 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200799 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200800 .recalc = &omap3_clkoutx2_recalc,
801};
802
803/* This virtual clock is the source for dpll4_m5x2_ck */
804static struct clk dpll4_m5_ck = {
805 .name = "dpll4_m5_ck",
806 .parent = &dpll4_ck,
807 .init = &omap2_init_clksel_parent,
808 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
809 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
810 .clksel = div16_dpll4_clksel,
811 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
812 PARENT_CONTROLS_CLOCK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200813 .recalc = &omap2_clksel_recalc,
814};
815
816/* The PWRDN bit is apparently only available on 3430ES2 and above */
817static struct clk dpll4_m5x2_ck = {
818 .name = "dpll4_m5x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200819 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200820 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
821 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200822 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200823 .recalc = &omap3_clkoutx2_recalc,
824};
825
826/* This virtual clock is the source for dpll4_m6x2_ck */
827static struct clk dpll4_m6_ck = {
828 .name = "dpll4_m6_ck",
829 .parent = &dpll4_ck,
830 .init = &omap2_init_clksel_parent,
831 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
832 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
833 .clksel = div16_dpll4_clksel,
834 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
835 PARENT_CONTROLS_CLOCK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200836 .recalc = &omap2_clksel_recalc,
837};
838
839/* The PWRDN bit is apparently only available on 3430ES2 and above */
840static struct clk dpll4_m6x2_ck = {
841 .name = "dpll4_m6x2_ck",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200842 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200843 .init = &omap2_init_clksel_parent,
844 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
845 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200846 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200847 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200848};
849
850static struct clk emu_per_alwon_ck = {
851 .name = "emu_per_alwon_ck",
852 .parent = &dpll4_m6x2_ck,
853 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
854 PARENT_CONTROLS_CLOCK,
855 .recalc = &followparent_recalc,
856};
857
858/* DPLL5 */
859/* Supplies 120MHz clock, USIM source clock */
860/* Type: DPLL */
861/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300862static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200863 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
864 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
865 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
866 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
867 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300868 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200869 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
870 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
871 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300872 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
873 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
874 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
875 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300876 .max_multiplier = OMAP3_MAX_DPLL_MULT,
877 .max_divider = OMAP3_MAX_DPLL_DIV,
878 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200879};
880
881static struct clk dpll5_ck = {
882 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000883 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200884 .parent = &sys_ck,
885 .dpll_data = &dpll5_dd,
Paul Walmsley542313c2008-07-03 12:24:45 +0300886 .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300887 .round_rate = &omap2_dpll_round_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200888 .recalc = &omap3_dpll_recalc,
889};
890
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200891static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200892 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
893 { .parent = NULL }
894};
895
896static struct clk dpll5_m2_ck = {
897 .name = "dpll5_m2_ck",
898 .parent = &dpll5_ck,
899 .init = &omap2_init_clksel_parent,
900 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
901 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200902 .clksel = div16_dpll5_clksel,
Högander Jounid756f542008-04-23 16:12:19 +0300903 .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
904 PARENT_CONTROLS_CLOCK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200905 .recalc = &omap2_clksel_recalc,
906};
907
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200908static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300909 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200910 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
911 { .parent = NULL }
912};
913
Paul Walmsleyb045d082008-03-18 11:24:28 +0200914static struct clk omap_120m_fck = {
915 .name = "omap_120m_fck",
916 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300917 .init = &omap2_init_clksel_parent,
918 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
919 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
920 .clksel = omap_120m_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200921 .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
922 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +0300923 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200924};
925
926/* CM EXTERNAL CLOCK OUTPUTS */
927
928static const struct clksel_rate clkout2_src_core_rates[] = {
929 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
930 { .div = 0 }
931};
932
933static const struct clksel_rate clkout2_src_sys_rates[] = {
934 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
935 { .div = 0 }
936};
937
938static const struct clksel_rate clkout2_src_96m_rates[] = {
939 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
940 { .div = 0 }
941};
942
943static const struct clksel_rate clkout2_src_54m_rates[] = {
944 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
945 { .div = 0 }
946};
947
948static const struct clksel clkout2_src_clksel[] = {
949 { .parent = &core_ck, .rates = clkout2_src_core_rates },
950 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
951 { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
952 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
953 { .parent = NULL }
954};
955
956static struct clk clkout2_src_ck = {
957 .name = "clkout2_src_ck",
958 .init = &omap2_init_clksel_parent,
959 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
960 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
961 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
962 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
963 .clksel = clkout2_src_clksel,
964 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
965 .recalc = &omap2_clksel_recalc,
966};
967
968static const struct clksel_rate sys_clkout2_rates[] = {
969 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 2, .val = 1, .flags = RATE_IN_343X },
971 { .div = 4, .val = 2, .flags = RATE_IN_343X },
972 { .div = 8, .val = 3, .flags = RATE_IN_343X },
973 { .div = 16, .val = 4, .flags = RATE_IN_343X },
974 { .div = 0 },
975};
976
977static const struct clksel sys_clkout2_clksel[] = {
978 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
979 { .parent = NULL },
980};
981
982static struct clk sys_clkout2 = {
983 .name = "sys_clkout2",
984 .init = &omap2_init_clksel_parent,
985 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
986 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
987 .clksel = sys_clkout2_clksel,
988 .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
989 .recalc = &omap2_clksel_recalc,
990};
991
992/* CM OUTPUT CLOCKS */
993
994static struct clk corex2_fck = {
995 .name = "corex2_fck",
996 .parent = &dpll3_m2x2_ck,
997 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
998 PARENT_CONTROLS_CLOCK,
999 .recalc = &followparent_recalc,
1000};
1001
1002/* DPLL power domain clock controls */
1003
1004static const struct clksel div2_core_clksel[] = {
1005 { .parent = &core_ck, .rates = div2_rates },
1006 { .parent = NULL }
1007};
1008
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001009/*
1010 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1011 * may be inconsistent here?
1012 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001013static struct clk dpll1_fck = {
1014 .name = "dpll1_fck",
1015 .parent = &core_ck,
1016 .init = &omap2_init_clksel_parent,
1017 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1018 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
1019 .clksel = div2_core_clksel,
1020 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1021 PARENT_CONTROLS_CLOCK,
1022 .recalc = &omap2_clksel_recalc,
1023};
1024
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001025/*
1026 * MPU clksel:
1027 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1028 * derives from the high-frequency bypass clock originating from DPLL3,
1029 * called 'dpll1_fck'
1030 */
1031static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001032 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001033 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1034 { .parent = NULL }
1035};
1036
1037static struct clk mpu_ck = {
1038 .name = "mpu_ck",
1039 .parent = &dpll1_x2m2_ck,
1040 .init = &omap2_init_clksel_parent,
1041 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1042 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1043 .clksel = mpu_clksel,
1044 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1045 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001046 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001047 .recalc = &omap2_clksel_recalc,
1048};
1049
1050/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1051static const struct clksel_rate arm_fck_rates[] = {
1052 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1053 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1054 { .div = 0 },
1055};
1056
1057static const struct clksel arm_fck_clksel[] = {
1058 { .parent = &mpu_ck, .rates = arm_fck_rates },
1059 { .parent = NULL }
1060};
1061
1062static struct clk arm_fck = {
1063 .name = "arm_fck",
1064 .parent = &mpu_ck,
1065 .init = &omap2_init_clksel_parent,
1066 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1067 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1068 .clksel = arm_fck_clksel,
1069 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1070 PARENT_CONTROLS_CLOCK,
1071 .recalc = &omap2_clksel_recalc,
1072};
1073
Paul Walmsley333943b2008-08-19 11:08:45 +03001074/* XXX What about neon_clkdm ? */
1075
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001076/*
1077 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1078 * although it is referenced - so this is a guess
1079 */
1080static struct clk emu_mpu_alwon_ck = {
1081 .name = "emu_mpu_alwon_ck",
1082 .parent = &mpu_ck,
1083 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1084 PARENT_CONTROLS_CLOCK,
1085 .recalc = &followparent_recalc,
1086};
1087
Paul Walmsleyb045d082008-03-18 11:24:28 +02001088static struct clk dpll2_fck = {
1089 .name = "dpll2_fck",
1090 .parent = &core_ck,
1091 .init = &omap2_init_clksel_parent,
1092 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1093 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
1094 .clksel = div2_core_clksel,
1095 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1096 PARENT_CONTROLS_CLOCK,
1097 .recalc = &omap2_clksel_recalc,
1098};
1099
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001100/*
1101 * IVA2 clksel:
1102 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1103 * derives from the high-frequency bypass clock originating from DPLL3,
1104 * called 'dpll2_fck'
1105 */
1106
1107static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001108 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001109 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1110 { .parent = NULL }
1111};
1112
1113static struct clk iva2_ck = {
1114 .name = "iva2_ck",
1115 .parent = &dpll2_m2_ck,
1116 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001117 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1118 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001119 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1120 OMAP3430_CM_IDLEST_PLL),
1121 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1122 .clksel = iva2_clksel,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001123 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001124 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001125 .recalc = &omap2_clksel_recalc,
1126};
1127
Paul Walmsleyb045d082008-03-18 11:24:28 +02001128/* Common interface clocks */
1129
1130static struct clk l3_ick = {
1131 .name = "l3_ick",
1132 .parent = &core_ck,
1133 .init = &omap2_init_clksel_parent,
1134 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1135 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1136 .clksel = div2_core_clksel,
1137 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1138 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001139 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001140 .recalc = &omap2_clksel_recalc,
1141};
1142
1143static const struct clksel div2_l3_clksel[] = {
1144 { .parent = &l3_ick, .rates = div2_rates },
1145 { .parent = NULL }
1146};
1147
1148static struct clk l4_ick = {
1149 .name = "l4_ick",
1150 .parent = &l3_ick,
1151 .init = &omap2_init_clksel_parent,
1152 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1153 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1154 .clksel = div2_l3_clksel,
1155 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1156 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001157 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001158 .recalc = &omap2_clksel_recalc,
1159
1160};
1161
1162static const struct clksel div2_l4_clksel[] = {
1163 { .parent = &l4_ick, .rates = div2_rates },
1164 { .parent = NULL }
1165};
1166
1167static struct clk rm_ick = {
1168 .name = "rm_ick",
1169 .parent = &l4_ick,
1170 .init = &omap2_init_clksel_parent,
1171 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1172 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1173 .clksel = div2_l4_clksel,
1174 .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
1175 .recalc = &omap2_clksel_recalc,
1176};
1177
1178/* GFX power domain */
1179
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001180/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001181
1182static const struct clksel gfx_l3_clksel[] = {
1183 { .parent = &l3_ick, .rates = gfx_l3_rates },
1184 { .parent = NULL }
1185};
1186
Högander Jouni59559022008-08-19 11:08:45 +03001187/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1188static struct clk gfx_l3_ck = {
1189 .name = "gfx_l3_ck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001190 .parent = &l3_ick,
1191 .init = &omap2_init_clksel_parent,
1192 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1193 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001194 .flags = CLOCK_IN_OMAP3430ES1,
1195 .recalc = &followparent_recalc,
1196};
1197
1198static struct clk gfx_l3_fck = {
1199 .name = "gfx_l3_fck",
1200 .parent = &gfx_l3_ck,
1201 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001202 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1203 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1204 .clksel = gfx_l3_clksel,
Högander Jouni59559022008-08-19 11:08:45 +03001205 .flags = CLOCK_IN_OMAP3430ES1 | RATE_PROPAGATES |
1206 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001207 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001208 .recalc = &omap2_clksel_recalc,
1209};
1210
1211static struct clk gfx_l3_ick = {
1212 .name = "gfx_l3_ick",
Högander Jouni59559022008-08-19 11:08:45 +03001213 .parent = &gfx_l3_ck,
1214 .flags = CLOCK_IN_OMAP3430ES1 | PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001215 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001216 .recalc = &followparent_recalc,
1217};
1218
1219static struct clk gfx_cg1_ck = {
1220 .name = "gfx_cg1_ck",
1221 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001222 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001223 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1224 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
1225 .flags = CLOCK_IN_OMAP3430ES1,
Paul Walmsley333943b2008-08-19 11:08:45 +03001226 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001227 .recalc = &followparent_recalc,
1228};
1229
1230static struct clk gfx_cg2_ck = {
1231 .name = "gfx_cg2_ck",
1232 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001233 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001234 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1235 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
1236 .flags = CLOCK_IN_OMAP3430ES1,
Paul Walmsley333943b2008-08-19 11:08:45 +03001237 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001238 .recalc = &followparent_recalc,
1239};
1240
1241/* SGX power domain - 3430ES2 only */
1242
1243static const struct clksel_rate sgx_core_rates[] = {
1244 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1245 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1246 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1247 { .div = 0 },
1248};
1249
1250static const struct clksel_rate sgx_96m_rates[] = {
1251 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1252 { .div = 0 },
1253};
1254
1255static const struct clksel sgx_clksel[] = {
1256 { .parent = &core_ck, .rates = sgx_core_rates },
1257 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1258 { .parent = NULL },
1259};
1260
1261static struct clk sgx_fck = {
1262 .name = "sgx_fck",
1263 .init = &omap2_init_clksel_parent,
1264 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
1265 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
1266 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1267 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1268 .clksel = sgx_clksel,
1269 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03001270 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001271 .recalc = &omap2_clksel_recalc,
1272};
1273
1274static struct clk sgx_ick = {
1275 .name = "sgx_ick",
1276 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001277 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001278 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
1279 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
1280 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03001281 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001282 .recalc = &followparent_recalc,
1283};
1284
1285/* CORE power domain */
1286
1287static struct clk d2d_26m_fck = {
1288 .name = "d2d_26m_fck",
1289 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001290 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001291 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1292 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
1293 .flags = CLOCK_IN_OMAP3430ES1,
Paul Walmsley333943b2008-08-19 11:08:45 +03001294 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001295 .recalc = &followparent_recalc,
1296};
1297
1298static const struct clksel omap343x_gpt_clksel[] = {
1299 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1300 { .parent = &sys_ck, .rates = gpt_sys_rates },
1301 { .parent = NULL}
1302};
1303
1304static struct clk gpt10_fck = {
1305 .name = "gpt10_fck",
1306 .parent = &sys_ck,
1307 .init = &omap2_init_clksel_parent,
1308 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1309 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1310 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1311 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1312 .clksel = omap343x_gpt_clksel,
1313 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001314 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001315 .recalc = &omap2_clksel_recalc,
1316};
1317
1318static struct clk gpt11_fck = {
1319 .name = "gpt11_fck",
1320 .parent = &sys_ck,
1321 .init = &omap2_init_clksel_parent,
1322 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1323 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1324 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1325 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1326 .clksel = omap343x_gpt_clksel,
1327 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001328 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001329 .recalc = &omap2_clksel_recalc,
1330};
1331
1332static struct clk cpefuse_fck = {
1333 .name = "cpefuse_fck",
1334 .parent = &sys_ck,
1335 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1336 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
1337 .flags = CLOCK_IN_OMAP3430ES2,
1338 .recalc = &followparent_recalc,
1339};
1340
1341static struct clk ts_fck = {
1342 .name = "ts_fck",
1343 .parent = &omap_32k_fck,
1344 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1345 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
1346 .flags = CLOCK_IN_OMAP3430ES2,
1347 .recalc = &followparent_recalc,
1348};
1349
1350static struct clk usbtll_fck = {
1351 .name = "usbtll_fck",
1352 .parent = &omap_120m_fck,
1353 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1354 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
1355 .flags = CLOCK_IN_OMAP3430ES2,
1356 .recalc = &followparent_recalc,
1357};
1358
1359/* CORE 96M FCLK-derived clocks */
1360
1361static struct clk core_96m_fck = {
1362 .name = "core_96m_fck",
1363 .parent = &omap_96m_fck,
1364 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1365 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001366 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001367 .recalc = &followparent_recalc,
1368};
1369
1370static struct clk mmchs3_fck = {
1371 .name = "mmchs_fck",
Tony Lindgrend8874662008-12-10 17:37:16 -08001372 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001373 .parent = &core_96m_fck,
1374 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1375 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
1376 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03001377 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001378 .recalc = &followparent_recalc,
1379};
1380
1381static struct clk mmchs2_fck = {
1382 .name = "mmchs_fck",
Tony Lindgrend8874662008-12-10 17:37:16 -08001383 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001384 .parent = &core_96m_fck,
1385 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1386 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
1387 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001388 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001389 .recalc = &followparent_recalc,
1390};
1391
1392static struct clk mspro_fck = {
1393 .name = "mspro_fck",
1394 .parent = &core_96m_fck,
1395 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1396 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
1397 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001398 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001399 .recalc = &followparent_recalc,
1400};
1401
1402static struct clk mmchs1_fck = {
1403 .name = "mmchs_fck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001404 .parent = &core_96m_fck,
1405 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1406 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
1407 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001408 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001409 .recalc = &followparent_recalc,
1410};
1411
1412static struct clk i2c3_fck = {
1413 .name = "i2c_fck",
1414 .id = 3,
1415 .parent = &core_96m_fck,
1416 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1417 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1418 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001419 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001420 .recalc = &followparent_recalc,
1421};
1422
1423static struct clk i2c2_fck = {
1424 .name = "i2c_fck",
Paul Walmsley333943b2008-08-19 11:08:45 +03001425 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001426 .parent = &core_96m_fck,
1427 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1428 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1429 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001430 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001431 .recalc = &followparent_recalc,
1432};
1433
1434static struct clk i2c1_fck = {
1435 .name = "i2c_fck",
1436 .id = 1,
1437 .parent = &core_96m_fck,
1438 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1439 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1440 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001441 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001442 .recalc = &followparent_recalc,
1443};
1444
1445/*
1446 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1447 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1448 */
1449static const struct clksel_rate common_mcbsp_96m_rates[] = {
1450 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1451 { .div = 0 }
1452};
1453
1454static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1455 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1456 { .div = 0 }
1457};
1458
1459static const struct clksel mcbsp_15_clksel[] = {
1460 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1461 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1462 { .parent = NULL }
1463};
1464
1465static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001466 .name = "mcbsp_fck",
1467 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001468 .init = &omap2_init_clksel_parent,
1469 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1470 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1471 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1472 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1473 .clksel = mcbsp_15_clksel,
1474 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001475 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001476 .recalc = &omap2_clksel_recalc,
1477};
1478
1479static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001480 .name = "mcbsp_fck",
1481 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001482 .init = &omap2_init_clksel_parent,
1483 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1484 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1485 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1486 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1487 .clksel = mcbsp_15_clksel,
1488 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001489 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001490 .recalc = &omap2_clksel_recalc,
1491};
1492
1493/* CORE_48M_FCK-derived clocks */
1494
1495static struct clk core_48m_fck = {
1496 .name = "core_48m_fck",
1497 .parent = &omap_48m_fck,
1498 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1499 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001500 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001501 .recalc = &followparent_recalc,
1502};
1503
1504static struct clk mcspi4_fck = {
1505 .name = "mcspi_fck",
1506 .id = 4,
1507 .parent = &core_48m_fck,
1508 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1509 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
1510 .flags = CLOCK_IN_OMAP343X,
1511 .recalc = &followparent_recalc,
1512};
1513
1514static struct clk mcspi3_fck = {
1515 .name = "mcspi_fck",
1516 .id = 3,
1517 .parent = &core_48m_fck,
1518 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1519 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
1520 .flags = CLOCK_IN_OMAP343X,
1521 .recalc = &followparent_recalc,
1522};
1523
1524static struct clk mcspi2_fck = {
1525 .name = "mcspi_fck",
1526 .id = 2,
1527 .parent = &core_48m_fck,
1528 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1529 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
1530 .flags = CLOCK_IN_OMAP343X,
1531 .recalc = &followparent_recalc,
1532};
1533
1534static struct clk mcspi1_fck = {
1535 .name = "mcspi_fck",
1536 .id = 1,
1537 .parent = &core_48m_fck,
1538 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1539 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
1540 .flags = CLOCK_IN_OMAP343X,
1541 .recalc = &followparent_recalc,
1542};
1543
1544static struct clk uart2_fck = {
1545 .name = "uart2_fck",
1546 .parent = &core_48m_fck,
1547 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1548 .enable_bit = OMAP3430_EN_UART2_SHIFT,
1549 .flags = CLOCK_IN_OMAP343X,
1550 .recalc = &followparent_recalc,
1551};
1552
1553static struct clk uart1_fck = {
1554 .name = "uart1_fck",
1555 .parent = &core_48m_fck,
1556 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1557 .enable_bit = OMAP3430_EN_UART1_SHIFT,
1558 .flags = CLOCK_IN_OMAP343X,
1559 .recalc = &followparent_recalc,
1560};
1561
1562static struct clk fshostusb_fck = {
1563 .name = "fshostusb_fck",
1564 .parent = &core_48m_fck,
1565 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1566 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
1567 .flags = CLOCK_IN_OMAP3430ES1,
1568 .recalc = &followparent_recalc,
1569};
1570
1571/* CORE_12M_FCK based clocks */
1572
1573static struct clk core_12m_fck = {
1574 .name = "core_12m_fck",
1575 .parent = &omap_12m_fck,
1576 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1577 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001578 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001579 .recalc = &followparent_recalc,
1580};
1581
1582static struct clk hdq_fck = {
1583 .name = "hdq_fck",
1584 .parent = &core_12m_fck,
1585 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1586 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1587 .flags = CLOCK_IN_OMAP343X,
1588 .recalc = &followparent_recalc,
1589};
1590
1591/* DPLL3-derived clock */
1592
1593static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1594 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1595 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1596 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1597 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1598 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1599 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1600 { .div = 0 }
1601};
1602
1603static const struct clksel ssi_ssr_clksel[] = {
1604 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1605 { .parent = NULL }
1606};
1607
1608static struct clk ssi_ssr_fck = {
1609 .name = "ssi_ssr_fck",
1610 .init = &omap2_init_clksel_parent,
1611 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1612 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1613 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1614 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1615 .clksel = ssi_ssr_clksel,
1616 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001617 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001618 .recalc = &omap2_clksel_recalc,
1619};
1620
1621static struct clk ssi_sst_fck = {
1622 .name = "ssi_sst_fck",
1623 .parent = &ssi_ssr_fck,
1624 .fixed_div = 2,
1625 .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
1626 .recalc = &omap2_fixed_divisor_recalc,
1627};
1628
1629
1630
1631/* CORE_L3_ICK based clocks */
1632
Paul Walmsley333943b2008-08-19 11:08:45 +03001633/*
1634 * XXX must add clk_enable/clk_disable for these if standard code won't
1635 * handle it
1636 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001637static struct clk core_l3_ick = {
1638 .name = "core_l3_ick",
1639 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001640 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001641 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1642 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001643 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001644 .recalc = &followparent_recalc,
1645};
1646
1647static struct clk hsotgusb_ick = {
1648 .name = "hsotgusb_ick",
1649 .parent = &core_l3_ick,
1650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1651 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1652 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001653 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001654 .recalc = &followparent_recalc,
1655};
1656
1657static struct clk sdrc_ick = {
1658 .name = "sdrc_ick",
1659 .parent = &core_l3_ick,
1660 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1661 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
1662 .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001663 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001664 .recalc = &followparent_recalc,
1665};
1666
1667static struct clk gpmc_fck = {
1668 .name = "gpmc_fck",
1669 .parent = &core_l3_ick,
1670 .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK |
1671 ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001672 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001673 .recalc = &followparent_recalc,
1674};
1675
1676/* SECURITY_L3_ICK based clocks */
1677
1678static struct clk security_l3_ick = {
1679 .name = "security_l3_ick",
1680 .parent = &l3_ick,
1681 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1682 PARENT_CONTROLS_CLOCK,
1683 .recalc = &followparent_recalc,
1684};
1685
1686static struct clk pka_ick = {
1687 .name = "pka_ick",
1688 .parent = &security_l3_ick,
1689 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1690 .enable_bit = OMAP3430_EN_PKA_SHIFT,
1691 .flags = CLOCK_IN_OMAP343X,
1692 .recalc = &followparent_recalc,
1693};
1694
1695/* CORE_L4_ICK based clocks */
1696
1697static struct clk core_l4_ick = {
1698 .name = "core_l4_ick",
1699 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001700 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001701 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1702 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001703 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001704 .recalc = &followparent_recalc,
1705};
1706
1707static struct clk usbtll_ick = {
1708 .name = "usbtll_ick",
1709 .parent = &core_l4_ick,
1710 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1711 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
1712 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03001713 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001714 .recalc = &followparent_recalc,
1715};
1716
1717static struct clk mmchs3_ick = {
1718 .name = "mmchs_ick",
Tony Lindgrend8874662008-12-10 17:37:16 -08001719 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001720 .parent = &core_l4_ick,
1721 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1722 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
1723 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03001724 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001725 .recalc = &followparent_recalc,
1726};
1727
1728/* Intersystem Communication Registers - chassis mode only */
1729static struct clk icr_ick = {
1730 .name = "icr_ick",
1731 .parent = &core_l4_ick,
1732 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1733 .enable_bit = OMAP3430_EN_ICR_SHIFT,
1734 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001735 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001736 .recalc = &followparent_recalc,
1737};
1738
1739static struct clk aes2_ick = {
1740 .name = "aes2_ick",
1741 .parent = &core_l4_ick,
1742 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1743 .enable_bit = OMAP3430_EN_AES2_SHIFT,
1744 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001745 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001746 .recalc = &followparent_recalc,
1747};
1748
1749static struct clk sha12_ick = {
1750 .name = "sha12_ick",
1751 .parent = &core_l4_ick,
1752 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1753 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
1754 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001755 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001756 .recalc = &followparent_recalc,
1757};
1758
1759static struct clk des2_ick = {
1760 .name = "des2_ick",
1761 .parent = &core_l4_ick,
1762 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1763 .enable_bit = OMAP3430_EN_DES2_SHIFT,
1764 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001765 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001766 .recalc = &followparent_recalc,
1767};
1768
1769static struct clk mmchs2_ick = {
1770 .name = "mmchs_ick",
Tony Lindgrend8874662008-12-10 17:37:16 -08001771 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001772 .parent = &core_l4_ick,
1773 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1774 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
1775 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001776 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001777 .recalc = &followparent_recalc,
1778};
1779
1780static struct clk mmchs1_ick = {
1781 .name = "mmchs_ick",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001782 .parent = &core_l4_ick,
1783 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1784 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
1785 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001786 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001787 .recalc = &followparent_recalc,
1788};
1789
1790static struct clk mspro_ick = {
1791 .name = "mspro_ick",
1792 .parent = &core_l4_ick,
1793 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1794 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
1795 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001796 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001797 .recalc = &followparent_recalc,
1798};
1799
1800static struct clk hdq_ick = {
1801 .name = "hdq_ick",
1802 .parent = &core_l4_ick,
1803 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1804 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1805 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001806 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001807 .recalc = &followparent_recalc,
1808};
1809
1810static struct clk mcspi4_ick = {
1811 .name = "mcspi_ick",
1812 .id = 4,
1813 .parent = &core_l4_ick,
1814 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1815 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
1816 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001817 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001818 .recalc = &followparent_recalc,
1819};
1820
1821static struct clk mcspi3_ick = {
1822 .name = "mcspi_ick",
1823 .id = 3,
1824 .parent = &core_l4_ick,
1825 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1826 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
1827 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001828 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001829 .recalc = &followparent_recalc,
1830};
1831
1832static struct clk mcspi2_ick = {
1833 .name = "mcspi_ick",
1834 .id = 2,
1835 .parent = &core_l4_ick,
1836 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1837 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
1838 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001839 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001840 .recalc = &followparent_recalc,
1841};
1842
1843static struct clk mcspi1_ick = {
1844 .name = "mcspi_ick",
1845 .id = 1,
1846 .parent = &core_l4_ick,
1847 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1848 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
1849 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001850 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001851 .recalc = &followparent_recalc,
1852};
1853
1854static struct clk i2c3_ick = {
1855 .name = "i2c_ick",
1856 .id = 3,
1857 .parent = &core_l4_ick,
1858 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1859 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1860 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001861 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001862 .recalc = &followparent_recalc,
1863};
1864
1865static struct clk i2c2_ick = {
1866 .name = "i2c_ick",
1867 .id = 2,
1868 .parent = &core_l4_ick,
1869 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1870 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1871 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001872 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001873 .recalc = &followparent_recalc,
1874};
1875
1876static struct clk i2c1_ick = {
1877 .name = "i2c_ick",
1878 .id = 1,
1879 .parent = &core_l4_ick,
1880 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1881 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1882 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001883 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001884 .recalc = &followparent_recalc,
1885};
1886
1887static struct clk uart2_ick = {
1888 .name = "uart2_ick",
1889 .parent = &core_l4_ick,
1890 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1891 .enable_bit = OMAP3430_EN_UART2_SHIFT,
1892 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001893 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001894 .recalc = &followparent_recalc,
1895};
1896
1897static struct clk uart1_ick = {
1898 .name = "uart1_ick",
1899 .parent = &core_l4_ick,
1900 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1901 .enable_bit = OMAP3430_EN_UART1_SHIFT,
1902 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001903 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001904 .recalc = &followparent_recalc,
1905};
1906
1907static struct clk gpt11_ick = {
1908 .name = "gpt11_ick",
1909 .parent = &core_l4_ick,
1910 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1911 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1912 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001913 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001914 .recalc = &followparent_recalc,
1915};
1916
1917static struct clk gpt10_ick = {
1918 .name = "gpt10_ick",
1919 .parent = &core_l4_ick,
1920 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1921 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1922 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001923 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001924 .recalc = &followparent_recalc,
1925};
1926
1927static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001928 .name = "mcbsp_ick",
1929 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001930 .parent = &core_l4_ick,
1931 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1932 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1933 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001934 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001935 .recalc = &followparent_recalc,
1936};
1937
1938static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001939 .name = "mcbsp_ick",
1940 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001941 .parent = &core_l4_ick,
1942 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1943 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1944 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001945 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001946 .recalc = &followparent_recalc,
1947};
1948
1949static struct clk fac_ick = {
1950 .name = "fac_ick",
1951 .parent = &core_l4_ick,
1952 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1953 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
1954 .flags = CLOCK_IN_OMAP3430ES1,
Paul Walmsley333943b2008-08-19 11:08:45 +03001955 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001956 .recalc = &followparent_recalc,
1957};
1958
1959static struct clk mailboxes_ick = {
1960 .name = "mailboxes_ick",
1961 .parent = &core_l4_ick,
1962 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1963 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
1964 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001965 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001966 .recalc = &followparent_recalc,
1967};
1968
1969static struct clk omapctrl_ick = {
1970 .name = "omapctrl_ick",
1971 .parent = &core_l4_ick,
1972 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1973 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
1974 .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
1975 .recalc = &followparent_recalc,
1976};
1977
1978/* SSI_L4_ICK based clocks */
1979
1980static struct clk ssi_l4_ick = {
1981 .name = "ssi_l4_ick",
1982 .parent = &l4_ick,
Jouni Högander1971a392008-04-14 16:06:11 +03001983 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
1984 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03001985 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001986 .recalc = &followparent_recalc,
1987};
1988
1989static struct clk ssi_ick = {
1990 .name = "ssi_ick",
1991 .parent = &ssi_l4_ick,
1992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1993 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1994 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03001995 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001996 .recalc = &followparent_recalc,
1997};
1998
1999/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2000 * but l4_ick makes more sense to me */
2001
2002static const struct clksel usb_l4_clksel[] = {
2003 { .parent = &l4_ick, .rates = div2_rates },
2004 { .parent = NULL },
2005};
2006
2007static struct clk usb_l4_ick = {
2008 .name = "usb_l4_ick",
2009 .parent = &l4_ick,
2010 .init = &omap2_init_clksel_parent,
2011 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2012 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2013 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2014 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2015 .clksel = usb_l4_clksel,
2016 .flags = CLOCK_IN_OMAP3430ES1,
2017 .recalc = &omap2_clksel_recalc,
2018};
2019
2020/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2021
2022/* SECURITY_L4_ICK2 based clocks */
2023
2024static struct clk security_l4_ick2 = {
2025 .name = "security_l4_ick2",
2026 .parent = &l4_ick,
2027 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
2028 PARENT_CONTROLS_CLOCK,
2029 .recalc = &followparent_recalc,
2030};
2031
2032static struct clk aes1_ick = {
2033 .name = "aes1_ick",
2034 .parent = &security_l4_ick2,
2035 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2036 .enable_bit = OMAP3430_EN_AES1_SHIFT,
2037 .flags = CLOCK_IN_OMAP343X,
2038 .recalc = &followparent_recalc,
2039};
2040
2041static struct clk rng_ick = {
2042 .name = "rng_ick",
2043 .parent = &security_l4_ick2,
2044 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2045 .enable_bit = OMAP3430_EN_RNG_SHIFT,
2046 .flags = CLOCK_IN_OMAP343X,
2047 .recalc = &followparent_recalc,
2048};
2049
2050static struct clk sha11_ick = {
2051 .name = "sha11_ick",
2052 .parent = &security_l4_ick2,
2053 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2054 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
2055 .flags = CLOCK_IN_OMAP343X,
2056 .recalc = &followparent_recalc,
2057};
2058
2059static struct clk des1_ick = {
2060 .name = "des1_ick",
2061 .parent = &security_l4_ick2,
2062 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2063 .enable_bit = OMAP3430_EN_DES1_SHIFT,
2064 .flags = CLOCK_IN_OMAP343X,
2065 .recalc = &followparent_recalc,
2066};
2067
2068/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002069static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002070 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002071 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2072 { .parent = NULL }
2073};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002074
2075static struct clk dss1_alwon_fck = {
2076 .name = "dss1_alwon_fck",
2077 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002078 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002079 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2080 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002081 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002082 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002083 .clksel = dss1_alwon_fck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002084 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002085 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002086 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002087};
2088
2089static struct clk dss_tv_fck = {
2090 .name = "dss_tv_fck",
2091 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002092 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002093 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2094 .enable_bit = OMAP3430_EN_TV_SHIFT,
2095 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002096 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002097 .recalc = &followparent_recalc,
2098};
2099
2100static struct clk dss_96m_fck = {
2101 .name = "dss_96m_fck",
2102 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002103 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002104 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2105 .enable_bit = OMAP3430_EN_TV_SHIFT,
2106 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002107 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002108 .recalc = &followparent_recalc,
2109};
2110
2111static struct clk dss2_alwon_fck = {
2112 .name = "dss2_alwon_fck",
2113 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002114 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002115 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2116 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
2117 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002118 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002119 .recalc = &followparent_recalc,
2120};
2121
2122static struct clk dss_ick = {
2123 /* Handles both L3 and L4 clocks */
2124 .name = "dss_ick",
2125 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002126 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002127 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2128 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
2129 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002130 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002131 .recalc = &followparent_recalc,
2132};
2133
2134/* CAM */
2135
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002136static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002137 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002138 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2139 { .parent = NULL }
2140};
2141
Paul Walmsleyb045d082008-03-18 11:24:28 +02002142static struct clk cam_mclk = {
2143 .name = "cam_mclk",
2144 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002145 .init = &omap2_init_clksel_parent,
2146 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002147 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002148 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002149 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2150 .enable_bit = OMAP3430_EN_CAM_SHIFT,
2151 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002152 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002153 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002154};
2155
Högander Jouni59559022008-08-19 11:08:45 +03002156static struct clk cam_ick = {
2157 /* Handles both L3 and L4 clocks */
2158 .name = "cam_ick",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002159 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002160 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002161 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2162 .enable_bit = OMAP3430_EN_CAM_SHIFT,
2163 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002164 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002165 .recalc = &followparent_recalc,
2166};
2167
2168/* USBHOST - 3430ES2 only */
2169
2170static struct clk usbhost_120m_fck = {
2171 .name = "usbhost_120m_fck",
2172 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002173 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002174 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2175 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
2176 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03002177 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002178 .recalc = &followparent_recalc,
2179};
2180
2181static struct clk usbhost_48m_fck = {
2182 .name = "usbhost_48m_fck",
2183 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002184 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002185 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2186 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
2187 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03002188 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002189 .recalc = &followparent_recalc,
2190};
2191
Högander Jouni59559022008-08-19 11:08:45 +03002192static struct clk usbhost_ick = {
2193 /* Handles both L3 and L4 clocks */
2194 .name = "usbhost_ick",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002195 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002196 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002197 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2198 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
2199 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03002200 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002201 .recalc = &followparent_recalc,
2202};
2203
2204static struct clk usbhost_sar_fck = {
2205 .name = "usbhost_sar_fck",
2206 .parent = &osc_sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002207 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002208 .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
2209 .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
2210 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03002211 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002212 .recalc = &followparent_recalc,
2213};
2214
2215/* WKUP */
2216
2217static const struct clksel_rate usim_96m_rates[] = {
2218 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2219 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2220 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2221 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2222 { .div = 0 },
2223};
2224
2225static const struct clksel_rate usim_120m_rates[] = {
2226 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2227 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2228 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2229 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2230 { .div = 0 },
2231};
2232
2233static const struct clksel usim_clksel[] = {
2234 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2235 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2236 { .parent = &sys_ck, .rates = div2_rates },
2237 { .parent = NULL },
2238};
2239
2240/* 3430ES2 only */
2241static struct clk usim_fck = {
2242 .name = "usim_fck",
2243 .init = &omap2_init_clksel_parent,
2244 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2245 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2246 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2247 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2248 .clksel = usim_clksel,
2249 .flags = CLOCK_IN_OMAP3430ES2,
2250 .recalc = &omap2_clksel_recalc,
2251};
2252
Paul Walmsley333943b2008-08-19 11:08:45 +03002253/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002254static struct clk gpt1_fck = {
2255 .name = "gpt1_fck",
2256 .init = &omap2_init_clksel_parent,
2257 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2258 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2259 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2260 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2261 .clksel = omap343x_gpt_clksel,
2262 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002263 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002264 .recalc = &omap2_clksel_recalc,
2265};
2266
2267static struct clk wkup_32k_fck = {
2268 .name = "wkup_32k_fck",
Paul Walmsley333943b2008-08-19 11:08:45 +03002269 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002270 .parent = &omap_32k_fck,
2271 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002272 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002273 .recalc = &followparent_recalc,
2274};
2275
Jouni Hogander89db9482008-12-10 17:35:24 -08002276static struct clk gpio1_dbck = {
2277 .name = "gpio1_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002278 .parent = &wkup_32k_fck,
2279 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2280 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
2281 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002282 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002283 .recalc = &followparent_recalc,
2284};
2285
2286static struct clk wdt2_fck = {
2287 .name = "wdt2_fck",
2288 .parent = &wkup_32k_fck,
2289 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2290 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
2291 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002292 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002293 .recalc = &followparent_recalc,
2294};
2295
2296static struct clk wkup_l4_ick = {
2297 .name = "wkup_l4_ick",
2298 .parent = &sys_ck,
2299 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002300 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002301 .recalc = &followparent_recalc,
2302};
2303
2304/* 3430ES2 only */
2305/* Never specifically named in the TRM, so we have to infer a likely name */
2306static struct clk usim_ick = {
2307 .name = "usim_ick",
2308 .parent = &wkup_l4_ick,
2309 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2310 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2311 .flags = CLOCK_IN_OMAP3430ES2,
Paul Walmsley333943b2008-08-19 11:08:45 +03002312 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002313 .recalc = &followparent_recalc,
2314};
2315
2316static struct clk wdt2_ick = {
2317 .name = "wdt2_ick",
2318 .parent = &wkup_l4_ick,
2319 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2320 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
2321 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002322 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002323 .recalc = &followparent_recalc,
2324};
2325
2326static struct clk wdt1_ick = {
2327 .name = "wdt1_ick",
2328 .parent = &wkup_l4_ick,
2329 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2330 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
2331 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002332 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002333 .recalc = &followparent_recalc,
2334};
2335
2336static struct clk gpio1_ick = {
2337 .name = "gpio1_ick",
2338 .parent = &wkup_l4_ick,
2339 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2340 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
2341 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002342 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002343 .recalc = &followparent_recalc,
2344};
2345
2346static struct clk omap_32ksync_ick = {
2347 .name = "omap_32ksync_ick",
2348 .parent = &wkup_l4_ick,
2349 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2350 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
2351 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002352 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002353 .recalc = &followparent_recalc,
2354};
2355
Paul Walmsley333943b2008-08-19 11:08:45 +03002356/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002357static struct clk gpt12_ick = {
2358 .name = "gpt12_ick",
2359 .parent = &wkup_l4_ick,
2360 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2361 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
2362 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002363 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002364 .recalc = &followparent_recalc,
2365};
2366
2367static struct clk gpt1_ick = {
2368 .name = "gpt1_ick",
2369 .parent = &wkup_l4_ick,
2370 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2371 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2372 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002373 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002374 .recalc = &followparent_recalc,
2375};
2376
2377
2378
2379/* PER clock domain */
2380
2381static struct clk per_96m_fck = {
2382 .name = "per_96m_fck",
2383 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002384 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002385 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
2386 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03002387 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002388 .recalc = &followparent_recalc,
2389};
2390
2391static struct clk per_48m_fck = {
2392 .name = "per_48m_fck",
2393 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002394 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002395 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
2396 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03002397 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002398 .recalc = &followparent_recalc,
2399};
2400
2401static struct clk uart3_fck = {
2402 .name = "uart3_fck",
2403 .parent = &per_48m_fck,
2404 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2405 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2406 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002407 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002408 .recalc = &followparent_recalc,
2409};
2410
2411static struct clk gpt2_fck = {
2412 .name = "gpt2_fck",
2413 .init = &omap2_init_clksel_parent,
2414 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2415 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2416 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2417 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2418 .clksel = omap343x_gpt_clksel,
2419 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002420 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002421 .recalc = &omap2_clksel_recalc,
2422};
2423
2424static struct clk gpt3_fck = {
2425 .name = "gpt3_fck",
2426 .init = &omap2_init_clksel_parent,
2427 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2428 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2429 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2430 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2431 .clksel = omap343x_gpt_clksel,
2432 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002433 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002434 .recalc = &omap2_clksel_recalc,
2435};
2436
2437static struct clk gpt4_fck = {
2438 .name = "gpt4_fck",
2439 .init = &omap2_init_clksel_parent,
2440 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2441 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2442 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2443 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2444 .clksel = omap343x_gpt_clksel,
2445 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002446 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002447 .recalc = &omap2_clksel_recalc,
2448};
2449
2450static struct clk gpt5_fck = {
2451 .name = "gpt5_fck",
2452 .init = &omap2_init_clksel_parent,
2453 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2454 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2455 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2456 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2457 .clksel = omap343x_gpt_clksel,
2458 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002459 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002460 .recalc = &omap2_clksel_recalc,
2461};
2462
2463static struct clk gpt6_fck = {
2464 .name = "gpt6_fck",
2465 .init = &omap2_init_clksel_parent,
2466 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2467 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2468 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2469 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2470 .clksel = omap343x_gpt_clksel,
2471 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002472 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002473 .recalc = &omap2_clksel_recalc,
2474};
2475
2476static struct clk gpt7_fck = {
2477 .name = "gpt7_fck",
2478 .init = &omap2_init_clksel_parent,
2479 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2480 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2481 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2482 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2483 .clksel = omap343x_gpt_clksel,
2484 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002485 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002486 .recalc = &omap2_clksel_recalc,
2487};
2488
2489static struct clk gpt8_fck = {
2490 .name = "gpt8_fck",
2491 .init = &omap2_init_clksel_parent,
2492 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2493 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2494 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2495 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2496 .clksel = omap343x_gpt_clksel,
2497 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002498 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002499 .recalc = &omap2_clksel_recalc,
2500};
2501
2502static struct clk gpt9_fck = {
2503 .name = "gpt9_fck",
2504 .init = &omap2_init_clksel_parent,
2505 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2506 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2507 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2508 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2509 .clksel = omap343x_gpt_clksel,
2510 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002511 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002512 .recalc = &omap2_clksel_recalc,
2513};
2514
2515static struct clk per_32k_alwon_fck = {
2516 .name = "per_32k_alwon_fck",
2517 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002518 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002519 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
2520 .recalc = &followparent_recalc,
2521};
2522
Jouni Hogander89db9482008-12-10 17:35:24 -08002523static struct clk gpio6_dbck = {
2524 .name = "gpio6_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002525 .parent = &per_32k_alwon_fck,
2526 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002527 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002528 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002529 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002530 .recalc = &followparent_recalc,
2531};
2532
Jouni Hogander89db9482008-12-10 17:35:24 -08002533static struct clk gpio5_dbck = {
2534 .name = "gpio5_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002535 .parent = &per_32k_alwon_fck,
2536 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002537 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002538 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002539 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002540 .recalc = &followparent_recalc,
2541};
2542
Jouni Hogander89db9482008-12-10 17:35:24 -08002543static struct clk gpio4_dbck = {
2544 .name = "gpio4_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002545 .parent = &per_32k_alwon_fck,
2546 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002547 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002548 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002549 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002550 .recalc = &followparent_recalc,
2551};
2552
Jouni Hogander89db9482008-12-10 17:35:24 -08002553static struct clk gpio3_dbck = {
2554 .name = "gpio3_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002555 .parent = &per_32k_alwon_fck,
2556 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002557 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002558 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002559 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002560 .recalc = &followparent_recalc,
2561};
2562
Jouni Hogander89db9482008-12-10 17:35:24 -08002563static struct clk gpio2_dbck = {
2564 .name = "gpio2_dbck",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002565 .parent = &per_32k_alwon_fck,
2566 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002567 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002568 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002569 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002570 .recalc = &followparent_recalc,
2571};
2572
2573static struct clk wdt3_fck = {
2574 .name = "wdt3_fck",
2575 .parent = &per_32k_alwon_fck,
2576 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2577 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
2578 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002579 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002580 .recalc = &followparent_recalc,
2581};
2582
2583static struct clk per_l4_ick = {
2584 .name = "per_l4_ick",
2585 .parent = &l4_ick,
2586 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
2587 PARENT_CONTROLS_CLOCK,
Paul Walmsley333943b2008-08-19 11:08:45 +03002588 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002589 .recalc = &followparent_recalc,
2590};
2591
2592static struct clk gpio6_ick = {
2593 .name = "gpio6_ick",
2594 .parent = &per_l4_ick,
2595 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2596 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
2597 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002598 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002599 .recalc = &followparent_recalc,
2600};
2601
2602static struct clk gpio5_ick = {
2603 .name = "gpio5_ick",
2604 .parent = &per_l4_ick,
2605 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2606 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
2607 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002608 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002609 .recalc = &followparent_recalc,
2610};
2611
2612static struct clk gpio4_ick = {
2613 .name = "gpio4_ick",
2614 .parent = &per_l4_ick,
2615 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2616 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
2617 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002618 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002619 .recalc = &followparent_recalc,
2620};
2621
2622static struct clk gpio3_ick = {
2623 .name = "gpio3_ick",
2624 .parent = &per_l4_ick,
2625 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2626 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
2627 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002628 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002629 .recalc = &followparent_recalc,
2630};
2631
2632static struct clk gpio2_ick = {
2633 .name = "gpio2_ick",
2634 .parent = &per_l4_ick,
2635 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2636 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
2637 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002638 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002639 .recalc = &followparent_recalc,
2640};
2641
2642static struct clk wdt3_ick = {
2643 .name = "wdt3_ick",
2644 .parent = &per_l4_ick,
2645 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2646 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
2647 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002648 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002649 .recalc = &followparent_recalc,
2650};
2651
2652static struct clk uart3_ick = {
2653 .name = "uart3_ick",
2654 .parent = &per_l4_ick,
2655 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2656 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2657 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002658 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002659 .recalc = &followparent_recalc,
2660};
2661
2662static struct clk gpt9_ick = {
2663 .name = "gpt9_ick",
2664 .parent = &per_l4_ick,
2665 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2666 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2667 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002668 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002669 .recalc = &followparent_recalc,
2670};
2671
2672static struct clk gpt8_ick = {
2673 .name = "gpt8_ick",
2674 .parent = &per_l4_ick,
2675 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2676 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2677 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002678 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002679 .recalc = &followparent_recalc,
2680};
2681
2682static struct clk gpt7_ick = {
2683 .name = "gpt7_ick",
2684 .parent = &per_l4_ick,
2685 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2686 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2687 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002688 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002689 .recalc = &followparent_recalc,
2690};
2691
2692static struct clk gpt6_ick = {
2693 .name = "gpt6_ick",
2694 .parent = &per_l4_ick,
2695 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2696 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2697 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002698 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002699 .recalc = &followparent_recalc,
2700};
2701
2702static struct clk gpt5_ick = {
2703 .name = "gpt5_ick",
2704 .parent = &per_l4_ick,
2705 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2706 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2707 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002708 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002709 .recalc = &followparent_recalc,
2710};
2711
2712static struct clk gpt4_ick = {
2713 .name = "gpt4_ick",
2714 .parent = &per_l4_ick,
2715 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2716 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2717 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002718 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002719 .recalc = &followparent_recalc,
2720};
2721
2722static struct clk gpt3_ick = {
2723 .name = "gpt3_ick",
2724 .parent = &per_l4_ick,
2725 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2726 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2727 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002728 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002729 .recalc = &followparent_recalc,
2730};
2731
2732static struct clk gpt2_ick = {
2733 .name = "gpt2_ick",
2734 .parent = &per_l4_ick,
2735 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2736 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2737 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002738 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002739 .recalc = &followparent_recalc,
2740};
2741
2742static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002743 .name = "mcbsp_ick",
2744 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002745 .parent = &per_l4_ick,
2746 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2747 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2748 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002749 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002750 .recalc = &followparent_recalc,
2751};
2752
2753static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002754 .name = "mcbsp_ick",
2755 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002756 .parent = &per_l4_ick,
2757 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2758 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2759 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002760 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002761 .recalc = &followparent_recalc,
2762};
2763
2764static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002765 .name = "mcbsp_ick",
2766 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002767 .parent = &per_l4_ick,
2768 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2769 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2770 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002771 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002772 .recalc = &followparent_recalc,
2773};
2774
2775static const struct clksel mcbsp_234_clksel[] = {
2776 { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
Paul Walmsley333943b2008-08-19 11:08:45 +03002777 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002778 { .parent = NULL }
2779};
2780
2781static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002782 .name = "mcbsp_fck",
2783 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002784 .init = &omap2_init_clksel_parent,
2785 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2786 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2787 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2788 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2789 .clksel = mcbsp_234_clksel,
2790 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002791 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002792 .recalc = &omap2_clksel_recalc,
2793};
2794
2795static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002796 .name = "mcbsp_fck",
2797 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002798 .init = &omap2_init_clksel_parent,
2799 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2800 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2801 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2802 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2803 .clksel = mcbsp_234_clksel,
2804 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002805 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002806 .recalc = &omap2_clksel_recalc,
2807};
2808
2809static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002810 .name = "mcbsp_fck",
2811 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002812 .init = &omap2_init_clksel_parent,
2813 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2814 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2815 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2816 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2817 .clksel = mcbsp_234_clksel,
2818 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002819 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002820 .recalc = &omap2_clksel_recalc,
2821};
2822
2823/* EMU clocks */
2824
2825/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2826
2827static const struct clksel_rate emu_src_sys_rates[] = {
2828 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2829 { .div = 0 },
2830};
2831
2832static const struct clksel_rate emu_src_core_rates[] = {
2833 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2834 { .div = 0 },
2835};
2836
2837static const struct clksel_rate emu_src_per_rates[] = {
2838 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2839 { .div = 0 },
2840};
2841
2842static const struct clksel_rate emu_src_mpu_rates[] = {
2843 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2844 { .div = 0 },
2845};
2846
2847static const struct clksel emu_src_clksel[] = {
2848 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2849 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2850 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2851 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2852 { .parent = NULL },
2853};
2854
2855/*
2856 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2857 * to switch the source of some of the EMU clocks.
2858 * XXX Are there CLKEN bits for these EMU clks?
2859 */
2860static struct clk emu_src_ck = {
2861 .name = "emu_src_ck",
2862 .init = &omap2_init_clksel_parent,
2863 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2864 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2865 .clksel = emu_src_clksel,
2866 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002867 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002868 .recalc = &omap2_clksel_recalc,
2869};
2870
2871static const struct clksel_rate pclk_emu_rates[] = {
2872 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2873 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2874 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2875 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2876 { .div = 0 },
2877};
2878
2879static const struct clksel pclk_emu_clksel[] = {
2880 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2881 { .parent = NULL },
2882};
2883
2884static struct clk pclk_fck = {
2885 .name = "pclk_fck",
2886 .init = &omap2_init_clksel_parent,
2887 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2888 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2889 .clksel = pclk_emu_clksel,
2890 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002891 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002892 .recalc = &omap2_clksel_recalc,
2893};
2894
2895static const struct clksel_rate pclkx2_emu_rates[] = {
2896 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2897 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2898 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2899 { .div = 0 },
2900};
2901
2902static const struct clksel pclkx2_emu_clksel[] = {
2903 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2904 { .parent = NULL },
2905};
2906
2907static struct clk pclkx2_fck = {
2908 .name = "pclkx2_fck",
2909 .init = &omap2_init_clksel_parent,
2910 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2911 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2912 .clksel = pclkx2_emu_clksel,
2913 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002914 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002915 .recalc = &omap2_clksel_recalc,
2916};
2917
2918static const struct clksel atclk_emu_clksel[] = {
2919 { .parent = &emu_src_ck, .rates = div2_rates },
2920 { .parent = NULL },
2921};
2922
2923static struct clk atclk_fck = {
2924 .name = "atclk_fck",
2925 .init = &omap2_init_clksel_parent,
2926 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2927 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2928 .clksel = atclk_emu_clksel,
2929 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002930 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002931 .recalc = &omap2_clksel_recalc,
2932};
2933
2934static struct clk traceclk_src_fck = {
2935 .name = "traceclk_src_fck",
2936 .init = &omap2_init_clksel_parent,
2937 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2938 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2939 .clksel = emu_src_clksel,
2940 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002941 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002942 .recalc = &omap2_clksel_recalc,
2943};
2944
2945static const struct clksel_rate traceclk_rates[] = {
2946 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2947 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2948 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2949 { .div = 0 },
2950};
2951
2952static const struct clksel traceclk_clksel[] = {
2953 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2954 { .parent = NULL },
2955};
2956
2957static struct clk traceclk_fck = {
2958 .name = "traceclk_fck",
2959 .init = &omap2_init_clksel_parent,
2960 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2961 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2962 .clksel = traceclk_clksel,
2963 .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
Paul Walmsley333943b2008-08-19 11:08:45 +03002964 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002965 .recalc = &omap2_clksel_recalc,
2966};
2967
2968/* SR clocks */
2969
2970/* SmartReflex fclk (VDD1) */
2971static struct clk sr1_fck = {
2972 .name = "sr1_fck",
2973 .parent = &sys_ck,
2974 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2975 .enable_bit = OMAP3430_EN_SR1_SHIFT,
2976 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
2977 .recalc = &followparent_recalc,
2978};
2979
2980/* SmartReflex fclk (VDD2) */
2981static struct clk sr2_fck = {
2982 .name = "sr2_fck",
2983 .parent = &sys_ck,
2984 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2985 .enable_bit = OMAP3430_EN_SR2_SHIFT,
2986 .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
2987 .recalc = &followparent_recalc,
2988};
2989
2990static struct clk sr_l4_ick = {
2991 .name = "sr_l4_ick",
2992 .parent = &l4_ick,
2993 .flags = CLOCK_IN_OMAP343X,
Paul Walmsley333943b2008-08-19 11:08:45 +03002994 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002995 .recalc = &followparent_recalc,
2996};
2997
2998/* SECURE_32K_FCK clocks */
2999
Paul Walmsley333943b2008-08-19 11:08:45 +03003000/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003001static struct clk gpt12_fck = {
3002 .name = "gpt12_fck",
3003 .parent = &secure_32k_fck,
3004 .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
3005 .recalc = &followparent_recalc,
3006};
3007
3008static struct clk wdt1_fck = {
3009 .name = "wdt1_fck",
3010 .parent = &secure_32k_fck,
3011 .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
3012 .recalc = &followparent_recalc,
3013};
3014
Paul Walmsleyb045d082008-03-18 11:24:28 +02003015static struct clk *onchip_34xx_clks[] __initdata = {
3016 &omap_32k_fck,
3017 &virt_12m_ck,
3018 &virt_13m_ck,
3019 &virt_16_8m_ck,
3020 &virt_19_2m_ck,
3021 &virt_26m_ck,
3022 &virt_38_4m_ck,
3023 &osc_sys_ck,
3024 &sys_ck,
3025 &sys_altclk,
3026 &mcbsp_clks,
3027 &sys_clkout1,
3028 &dpll1_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003029 &dpll1_x2_ck,
3030 &dpll1_x2m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003031 &dpll2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003032 &dpll2_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003033 &dpll3_ck,
3034 &core_ck,
3035 &dpll3_x2_ck,
3036 &dpll3_m2_ck,
3037 &dpll3_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003038 &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003039 &dpll3_m3x2_ck,
3040 &emu_core_alwon_ck,
3041 &dpll4_ck,
3042 &dpll4_x2_ck,
3043 &omap_96m_alwon_fck,
3044 &omap_96m_fck,
3045 &cm_96m_fck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003046 &virt_omap_54m_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003047 &omap_54m_fck,
3048 &omap_48m_fck,
3049 &omap_12m_fck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003050 &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003051 &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003052 &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003053 &dpll4_m3x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003054 &dpll4_m4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003055 &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003056 &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003057 &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003058 &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003059 &dpll4_m6x2_ck,
3060 &emu_per_alwon_ck,
3061 &dpll5_ck,
3062 &dpll5_m2_ck,
3063 &omap_120m_fck,
3064 &clkout2_src_ck,
3065 &sys_clkout2,
3066 &corex2_fck,
3067 &dpll1_fck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003068 &mpu_ck,
3069 &arm_fck,
3070 &emu_mpu_alwon_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003071 &dpll2_fck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02003072 &iva2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003073 &l3_ick,
3074 &l4_ick,
3075 &rm_ick,
Högander Jouni59559022008-08-19 11:08:45 +03003076 &gfx_l3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003077 &gfx_l3_fck,
3078 &gfx_l3_ick,
3079 &gfx_cg1_ck,
3080 &gfx_cg2_ck,
3081 &sgx_fck,
3082 &sgx_ick,
3083 &d2d_26m_fck,
3084 &gpt10_fck,
3085 &gpt11_fck,
3086 &cpefuse_fck,
3087 &ts_fck,
3088 &usbtll_fck,
3089 &core_96m_fck,
3090 &mmchs3_fck,
3091 &mmchs2_fck,
3092 &mspro_fck,
3093 &mmchs1_fck,
3094 &i2c3_fck,
3095 &i2c2_fck,
3096 &i2c1_fck,
3097 &mcbsp5_fck,
3098 &mcbsp1_fck,
3099 &core_48m_fck,
3100 &mcspi4_fck,
3101 &mcspi3_fck,
3102 &mcspi2_fck,
3103 &mcspi1_fck,
3104 &uart2_fck,
3105 &uart1_fck,
3106 &fshostusb_fck,
3107 &core_12m_fck,
3108 &hdq_fck,
3109 &ssi_ssr_fck,
3110 &ssi_sst_fck,
3111 &core_l3_ick,
3112 &hsotgusb_ick,
3113 &sdrc_ick,
3114 &gpmc_fck,
3115 &security_l3_ick,
3116 &pka_ick,
3117 &core_l4_ick,
3118 &usbtll_ick,
3119 &mmchs3_ick,
3120 &icr_ick,
3121 &aes2_ick,
3122 &sha12_ick,
3123 &des2_ick,
3124 &mmchs2_ick,
3125 &mmchs1_ick,
3126 &mspro_ick,
3127 &hdq_ick,
3128 &mcspi4_ick,
3129 &mcspi3_ick,
3130 &mcspi2_ick,
3131 &mcspi1_ick,
3132 &i2c3_ick,
3133 &i2c2_ick,
3134 &i2c1_ick,
3135 &uart2_ick,
3136 &uart1_ick,
3137 &gpt11_ick,
3138 &gpt10_ick,
3139 &mcbsp5_ick,
3140 &mcbsp1_ick,
3141 &fac_ick,
3142 &mailboxes_ick,
3143 &omapctrl_ick,
3144 &ssi_l4_ick,
3145 &ssi_ick,
3146 &usb_l4_ick,
3147 &security_l4_ick2,
3148 &aes1_ick,
3149 &rng_ick,
3150 &sha11_ick,
3151 &des1_ick,
3152 &dss1_alwon_fck,
3153 &dss_tv_fck,
3154 &dss_96m_fck,
3155 &dss2_alwon_fck,
3156 &dss_ick,
3157 &cam_mclk,
Högander Jouni59559022008-08-19 11:08:45 +03003158 &cam_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003159 &usbhost_120m_fck,
3160 &usbhost_48m_fck,
Högander Jouni59559022008-08-19 11:08:45 +03003161 &usbhost_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003162 &usbhost_sar_fck,
3163 &usim_fck,
3164 &gpt1_fck,
3165 &wkup_32k_fck,
Jouni Hogander89db9482008-12-10 17:35:24 -08003166 &gpio1_dbck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003167 &wdt2_fck,
3168 &wkup_l4_ick,
3169 &usim_ick,
3170 &wdt2_ick,
3171 &wdt1_ick,
3172 &gpio1_ick,
3173 &omap_32ksync_ick,
3174 &gpt12_ick,
3175 &gpt1_ick,
3176 &per_96m_fck,
3177 &per_48m_fck,
3178 &uart3_fck,
3179 &gpt2_fck,
3180 &gpt3_fck,
3181 &gpt4_fck,
3182 &gpt5_fck,
3183 &gpt6_fck,
3184 &gpt7_fck,
3185 &gpt8_fck,
3186 &gpt9_fck,
3187 &per_32k_alwon_fck,
Jouni Hogander89db9482008-12-10 17:35:24 -08003188 &gpio6_dbck,
3189 &gpio5_dbck,
3190 &gpio4_dbck,
3191 &gpio3_dbck,
3192 &gpio2_dbck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003193 &wdt3_fck,
3194 &per_l4_ick,
3195 &gpio6_ick,
3196 &gpio5_ick,
3197 &gpio4_ick,
3198 &gpio3_ick,
3199 &gpio2_ick,
3200 &wdt3_ick,
3201 &uart3_ick,
3202 &gpt9_ick,
3203 &gpt8_ick,
3204 &gpt7_ick,
3205 &gpt6_ick,
3206 &gpt5_ick,
3207 &gpt4_ick,
3208 &gpt3_ick,
3209 &gpt2_ick,
3210 &mcbsp2_ick,
3211 &mcbsp3_ick,
3212 &mcbsp4_ick,
3213 &mcbsp2_fck,
3214 &mcbsp3_fck,
3215 &mcbsp4_fck,
3216 &emu_src_ck,
3217 &pclk_fck,
3218 &pclkx2_fck,
3219 &atclk_fck,
3220 &traceclk_src_fck,
3221 &traceclk_fck,
3222 &sr1_fck,
3223 &sr2_fck,
3224 &sr_l4_ick,
3225 &secure_32k_fck,
3226 &gpt12_fck,
3227 &wdt1_fck,
3228};
3229
3230#endif