blob: ca2c39771c38544c4ce59a75f065d629be3dc4d6 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
Arun Sharma600634972011-07-26 16:09:06 -070040#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000042#define MAX_MSIX_P_PORT 17
43#define MAX_MSIX 64
44#define MSIX_LEGACY_SZ 4
45#define MIN_MSIX_P_PORT 5
46
Roland Dreier225c7b12007-05-08 18:00:38 -070047enum {
48 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070049 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Roland Dreier225c7b12007-05-08 18:00:38 -070050};
51
52enum {
53 MLX4_MAX_PORTS = 2
54};
55
56enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020057 MLX4_BOARD_ID_LEN = 64
58};
59
60enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +000061 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
62 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
63 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -070064 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +000065 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
66 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
67 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
68 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
69 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
70 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
71 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
72 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
73 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
74 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
75 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
76 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +000077 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
78 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +000079 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +000080 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
81 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +000082 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
83 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +000084 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
85 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48
Roland Dreier225c7b12007-05-08 18:00:38 -070086};
87
Marcel Apfelbaum97285b72011-10-24 11:02:34 +020088#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
89
90enum {
91 MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
92};
93
Roland Dreier95d04f02008-07-23 08:12:26 -070094enum {
95 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
96 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
97 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
98 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
99 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
100};
101
Roland Dreier225c7b12007-05-08 18:00:38 -0700102enum mlx4_event {
103 MLX4_EVENT_TYPE_COMP = 0x00,
104 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
105 MLX4_EVENT_TYPE_COMM_EST = 0x02,
106 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
107 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
108 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
109 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
110 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
111 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
112 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
113 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
114 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
115 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
116 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
117 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
118 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
119 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
120 MLX4_EVENT_TYPE_CMD = 0x0a
121};
122
123enum {
124 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
125 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
126};
127
128enum {
129 MLX4_PERM_LOCAL_READ = 1 << 10,
130 MLX4_PERM_LOCAL_WRITE = 1 << 11,
131 MLX4_PERM_REMOTE_READ = 1 << 12,
132 MLX4_PERM_REMOTE_WRITE = 1 << 13,
133 MLX4_PERM_ATOMIC = 1 << 14
134};
135
136enum {
137 MLX4_OPCODE_NOP = 0x00,
138 MLX4_OPCODE_SEND_INVAL = 0x01,
139 MLX4_OPCODE_RDMA_WRITE = 0x08,
140 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
141 MLX4_OPCODE_SEND = 0x0a,
142 MLX4_OPCODE_SEND_IMM = 0x0b,
143 MLX4_OPCODE_LSO = 0x0e,
144 MLX4_OPCODE_RDMA_READ = 0x10,
145 MLX4_OPCODE_ATOMIC_CS = 0x11,
146 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300147 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
148 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700149 MLX4_OPCODE_BIND_MW = 0x18,
150 MLX4_OPCODE_FMR = 0x19,
151 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
152 MLX4_OPCODE_CONFIG_CMD = 0x1f,
153
154 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
155 MLX4_RECV_OPCODE_SEND = 0x01,
156 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
157 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
158
159 MLX4_CQE_OPCODE_ERROR = 0x1e,
160 MLX4_CQE_OPCODE_RESIZE = 0x16,
161};
162
163enum {
164 MLX4_STAT_RATE_OFFSET = 5
165};
166
Aleksey Seninda995a82010-12-02 11:44:49 +0000167enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000168 MLX4_PROT_IB_IPV6 = 0,
169 MLX4_PROT_ETH,
170 MLX4_PROT_IB_IPV4,
171 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000172};
173
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700174enum {
175 MLX4_MTT_FLAG_PRESENT = 1
176};
177
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700178enum mlx4_qp_region {
179 MLX4_QP_REGION_FW = 0,
180 MLX4_QP_REGION_ETH_ADDR,
181 MLX4_QP_REGION_FC_ADDR,
182 MLX4_QP_REGION_FC_EXCH,
183 MLX4_NUM_QP_REGION
184};
185
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700186enum mlx4_port_type {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700187 MLX4_PORT_TYPE_IB = 1,
188 MLX4_PORT_TYPE_ETH = 2,
189 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700190};
191
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700192enum mlx4_special_vlan_idx {
193 MLX4_NO_VLAN_IDX = 0,
194 MLX4_VLAN_MISS_IDX,
195 MLX4_VLAN_REGULAR
196};
197
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000198enum mlx4_steer_type {
199 MLX4_MC_STEER = 0,
200 MLX4_UC_STEER,
201 MLX4_NUM_STEERS
202};
203
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700204enum {
205 MLX4_NUM_FEXCH = 64 * 1024,
206};
207
Eli Cohen5a0fd092010-10-07 16:24:16 +0200208enum {
209 MLX4_MAX_FAST_REG_PAGES = 511,
210};
211
Jack Morgensteinea54b102008-01-28 10:40:59 +0200212static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
213{
214 return (major << 32) | (minor << 16) | subminor;
215}
216
Roland Dreier225c7b12007-05-08 18:00:38 -0700217struct mlx4_caps {
218 u64 fw_ver;
219 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700220 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700221 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800222 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700223 u64 def_mac[MLX4_MAX_PORTS + 1];
224 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700225 int gid_table_len[MLX4_MAX_PORTS + 1];
226 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000227 int trans_type[MLX4_MAX_PORTS + 1];
228 int vendor_oui[MLX4_MAX_PORTS + 1];
229 int wavelength[MLX4_MAX_PORTS + 1];
230 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700231 int local_ca_ack_delay;
232 int num_uars;
233 int bf_reg_size;
234 int bf_regs_per_page;
235 int max_sq_sg;
236 int max_rq_sg;
237 int num_qps;
238 int max_wqes;
239 int max_sq_desc_sz;
240 int max_rq_desc_sz;
241 int max_qp_init_rdma;
242 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700243 int sqp_start;
244 int num_srqs;
245 int max_srq_wqes;
246 int max_srq_sge;
247 int reserved_srqs;
248 int num_cqs;
249 int max_cqes;
250 int reserved_cqs;
251 int num_eqs;
252 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800253 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000254 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700255 int num_mpts;
256 int num_mtt_segs;
Eli Cohenab6bf422009-05-27 14:38:34 -0700257 int mtts_per_seg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700258 int fmr_reserved_mtts;
259 int reserved_mtts;
260 int reserved_mrws;
261 int reserved_uars;
262 int num_mgms;
263 int num_amgms;
264 int reserved_mcgs;
265 int num_qp_per_mgm;
266 int num_pds;
267 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700268 int max_xrcds;
269 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700270 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300271 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700272 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000273 u64 flags;
Roland Dreier95d04f02008-07-23 08:12:26 -0700274 u32 bmme_flags;
275 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700276 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700277 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700278 int max_gso_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700279 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
280 int reserved_qps;
281 int reserved_qps_base[MLX4_NUM_QP_REGION];
282 int log_num_macs;
283 int log_num_vlans;
284 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700285 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
286 u8 supported_type[MLX4_MAX_PORTS + 1];
287 u32 port_mask;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700288 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000289 u32 max_counters;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200290 u8 ext_port_cap[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700291};
292
293struct mlx4_buf_list {
294 void *buf;
295 dma_addr_t map;
296};
297
298struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800299 struct mlx4_buf_list direct;
300 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700301 int nbufs;
302 int npages;
303 int page_shift;
304};
305
306struct mlx4_mtt {
307 u32 first_seg;
308 int order;
309 int page_shift;
310};
311
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700312enum {
313 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
314};
315
316struct mlx4_db_pgdir {
317 struct list_head list;
318 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
319 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
320 unsigned long *bits[2];
321 __be32 *db_page;
322 dma_addr_t db_dma;
323};
324
325struct mlx4_ib_user_db_page;
326
327struct mlx4_db {
328 __be32 *db;
329 union {
330 struct mlx4_db_pgdir *pgdir;
331 struct mlx4_ib_user_db_page *user_page;
332 } u;
333 dma_addr_t dma;
334 int index;
335 int order;
336};
337
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700338struct mlx4_hwq_resources {
339 struct mlx4_db db;
340 struct mlx4_mtt mtt;
341 struct mlx4_buf buf;
342};
343
Roland Dreier225c7b12007-05-08 18:00:38 -0700344struct mlx4_mr {
345 struct mlx4_mtt mtt;
346 u64 iova;
347 u64 size;
348 u32 key;
349 u32 pd;
350 u32 access;
351 int enabled;
352};
353
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300354struct mlx4_fmr {
355 struct mlx4_mr mr;
356 struct mlx4_mpt_entry *mpt;
357 __be64 *mtts;
358 dma_addr_t dma_handle;
359 int max_pages;
360 int max_maps;
361 int maps;
362 u8 page_shift;
363};
364
Roland Dreier225c7b12007-05-08 18:00:38 -0700365struct mlx4_uar {
366 unsigned long pfn;
367 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000368 struct list_head bf_list;
369 unsigned free_bf_bmap;
370 void __iomem *map;
371 void __iomem *bf_map;
372};
373
374struct mlx4_bf {
375 unsigned long offset;
376 int buf_size;
377 struct mlx4_uar *uar;
378 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700379};
380
381struct mlx4_cq {
382 void (*comp) (struct mlx4_cq *);
383 void (*event) (struct mlx4_cq *, enum mlx4_event);
384
385 struct mlx4_uar *uar;
386
387 u32 cons_index;
388
389 __be32 *set_ci_db;
390 __be32 *arm_db;
391 int arm_sn;
392
393 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800394 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700395
396 atomic_t refcount;
397 struct completion free;
398};
399
400struct mlx4_qp {
401 void (*event) (struct mlx4_qp *, enum mlx4_event);
402
403 int qpn;
404
405 atomic_t refcount;
406 struct completion free;
407};
408
409struct mlx4_srq {
410 void (*event) (struct mlx4_srq *, enum mlx4_event);
411
412 int srqn;
413 int max;
414 int max_gs;
415 int wqe_shift;
416
417 atomic_t refcount;
418 struct completion free;
419};
420
421struct mlx4_av {
422 __be32 port_pd;
423 u8 reserved1;
424 u8 g_slid;
425 __be16 dlid;
426 u8 reserved2;
427 u8 gid_index;
428 u8 stat_rate;
429 u8 hop_limit;
430 __be32 sl_tclass_flowlabel;
431 u8 dgid[16];
432};
433
Eli Cohenfa417f72010-10-24 21:08:52 -0700434struct mlx4_eth_av {
435 __be32 port_pd;
436 u8 reserved1;
437 u8 smac_idx;
438 u16 reserved2;
439 u8 reserved3;
440 u8 gid_index;
441 u8 stat_rate;
442 u8 hop_limit;
443 __be32 sl_tclass_flowlabel;
444 u8 dgid[16];
445 u32 reserved4[2];
446 __be16 vlan;
447 u8 mac[6];
448};
449
450union mlx4_ext_av {
451 struct mlx4_av ib;
452 struct mlx4_eth_av eth;
453};
454
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000455struct mlx4_counter {
456 u8 reserved1[3];
457 u8 counter_mode;
458 __be32 num_ifc;
459 u32 reserved2[2];
460 __be64 rx_frames;
461 __be64 rx_bytes;
462 __be64 tx_frames;
463 __be64 tx_bytes;
464};
465
Roland Dreier225c7b12007-05-08 18:00:38 -0700466struct mlx4_dev {
467 struct pci_dev *pdev;
468 unsigned long flags;
469 struct mlx4_caps caps;
470 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000471 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200472 char board_id[MLX4_BOARD_ID_LEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700473};
474
475struct mlx4_init_port_param {
476 int set_guid0;
477 int set_node_guid;
478 int set_si_guid;
479 u16 mtu;
480 int port_width_cap;
481 u16 vl_cap;
482 u16 max_gid;
483 u16 max_pkey;
484 u64 guid0;
485 u64 node_guid;
486 u64 si_guid;
487};
488
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700489#define mlx4_foreach_port(port, dev, type) \
490 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
491 if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
492 ~(dev)->caps.port_mask) & 1 << ((port) - 1))
493
Eli Cohenfa417f72010-10-24 21:08:52 -0700494#define mlx4_foreach_ib_transport_port(port, dev) \
495 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
496 if (((dev)->caps.port_mask & 1 << ((port) - 1)) || \
497 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
498
499
Roland Dreier225c7b12007-05-08 18:00:38 -0700500int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
501 struct mlx4_buf *buf);
502void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800503static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
504{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200505 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800506 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800507 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800508 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800509 (offset & (PAGE_SIZE - 1));
510}
Roland Dreier225c7b12007-05-08 18:00:38 -0700511
512int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
513void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700514int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
515void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700516
517int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
518void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000519int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
520void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700521
522int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
523 struct mlx4_mtt *mtt);
524void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
525u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
526
527int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
528 int npages, int page_shift, struct mlx4_mr *mr);
529void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
530int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
531int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
532 int start_index, int npages, u64 *page_list);
533int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
534 struct mlx4_buf *buf);
535
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700536int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
537void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
538
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700539int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
540 int size, int max_direct);
541void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
542 int size);
543
Roland Dreier225c7b12007-05-08 18:00:38 -0700544int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700545 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800546 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700547void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
548
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700549int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
550void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
551
552int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700553void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
554
Sean Hefty18abd5e2011-06-02 10:43:26 -0700555int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
556 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700557void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
558int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300559int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700560
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700561int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700562int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
563
Ron Livne521e5752008-07-14 23:48:48 -0700564int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Aleksey Seninda995a82010-12-02 11:44:49 +0000565 int block_mcast_loopback, enum mlx4_protocol protocol);
566int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
567 enum mlx4_protocol protocol);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000568int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
569int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
570int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
571int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
572int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700573
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000574int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn, u8 wrap);
575void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int qpn);
576int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac, u8 wrap);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700577
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300578int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700579int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
580void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
581
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300582int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
583 int npages, u64 iova, u32 *lkey, u32 *rkey);
584int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
585 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
586int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
587void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
588 u32 *lkey, u32 *rkey);
589int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
590int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000591int mlx4_test_interrupts(struct mlx4_dev *dev);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000592int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
593void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300594
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000595int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
596int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
597
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000598int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
599void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
600
Roland Dreier225c7b12007-05-08 18:00:38 -0700601#endif /* MLX4_DEVICE_H */