blob: f71b8a5872b319c8c1d9ed574b023d3815e96eb3 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
53#include "bnx2x_reg.h"
54#include "bnx2x_fw_defs.h"
55#include "bnx2x_hsi.h"
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070056#include "bnx2x_link.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057#include "bnx2x.h"
58#include "bnx2x_init.h"
59
Eilon Greensteind05c26c2009-01-17 23:26:13 -080060#define DRV_MODULE_VERSION "1.45.24"
61#define DRV_MODULE_RELDATE "2009/01/14"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070062#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Eilon Greenstein34f80b02008-06-23 20:33:01 -070064/* Time in jiffies before concluding the transmitter is hung */
65#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066
Andrew Morton53a10562008-02-09 23:16:41 -080067static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070068 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070071MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Eilon Greenstein19680c42008-08-13 15:47:33 -070076static int disable_tpa;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077static int use_inta;
78static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079static int debug;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070080static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081static int use_multi;
82
Eilon Greenstein19680c42008-08-13 15:47:33 -070083module_param(disable_tpa, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084module_param(use_inta, int, 0);
85module_param(poll, int, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020086module_param(debug, int, 0);
Eilon Greenstein19680c42008-08-13 15:47:33 -070087MODULE_PARM_DESC(disable_tpa, "disable the TPA (LRO) feature");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020088MODULE_PARM_DESC(use_inta, "use INT#A instead of MSI-X");
89MODULE_PARM_DESC(poll, "use polling (for debug)");
Eliezer Tamirc14423f2008-02-28 11:49:42 -080090MODULE_PARM_DESC(debug, "default debug msglevel");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091
92#ifdef BNX2X_MULTI
93module_param(use_multi, int, 0);
94MODULE_PARM_DESC(use_multi, "use per-CPU queues");
95#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080096static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
98enum bnx2x_board_type {
99 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700100 BCM57711 = 1,
101 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200102};
103
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700104/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800105static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200106 char *name;
107} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700108 { "Broadcom NetXtreme II BCM57710 XGb" },
109 { "Broadcom NetXtreme II BCM57711 XGb" },
110 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200111};
112
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114static const struct pci_device_id bnx2x_pci_tbl[] = {
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121 { 0 }
122};
123
124MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
125
126/****************************************************************************
127* General service functions
128****************************************************************************/
129
130/* used only at init
131 * locking is done by mcp
132 */
133static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
134{
135 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
136 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
138 PCICFG_VENDOR_ID_OFFSET);
139}
140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200141static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
142{
143 u32 val;
144
145 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
146 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
148 PCICFG_VENDOR_ID_OFFSET);
149
150 return val;
151}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200152
153static const u32 dmae_reg_go_c[] = {
154 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
155 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
156 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
157 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
158};
159
160/* copy command into DMAE command memory and set DMAE command go */
161static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
162 int idx)
163{
164 u32 cmd_offset;
165 int i;
166
167 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
168 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
169 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
170
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700171 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
172 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200173 }
174 REG_WR(bp, dmae_reg_go_c[idx], 1);
175}
176
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700177void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
178 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200179{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700180 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 int cnt = 200;
183
184 if (!bp->dmae_ready) {
185 u32 *data = bnx2x_sp(bp, wb_data[0]);
186
187 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
188 " using indirect\n", dst_addr, len32);
189 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
190 return;
191 }
192
193 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194
195 memset(dmae, 0, sizeof(struct dmae_command));
196
197 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
198 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
199 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
200#ifdef __BIG_ENDIAN
201 DMAE_CMD_ENDIANITY_B_DW_SWAP |
202#else
203 DMAE_CMD_ENDIANITY_DW_SWAP |
204#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700205 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
206 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200207 dmae->src_addr_lo = U64_LO(dma_addr);
208 dmae->src_addr_hi = U64_HI(dma_addr);
209 dmae->dst_addr_lo = dst_addr >> 2;
210 dmae->dst_addr_hi = 0;
211 dmae->len = len32;
212 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
213 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700214 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
218 "dst_addr [%x:%08x (%08x)]\n"
219 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
220 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
221 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
222 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700223 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200224 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
225 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226
227 *wb_comp = 0;
228
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700229 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200230
231 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700232
233 while (*wb_comp != DMAE_COMP_VAL) {
234 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
235
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700236 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200237 BNX2X_ERR("dmae timeout!\n");
238 break;
239 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700240 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700241 /* adjust delay for emulation/FPGA */
242 if (CHIP_REV_IS_SLOW(bp))
243 msleep(100);
244 else
245 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200246 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700247
248 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200249}
250
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700251void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200252{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 int cnt = 200;
256
257 if (!bp->dmae_ready) {
258 u32 *data = bnx2x_sp(bp, wb_data[0]);
259 int i;
260
261 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
262 " using indirect\n", src_addr, len32);
263 for (i = 0; i < len32; i++)
264 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
265 return;
266 }
267
268 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269
270 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
271 memset(dmae, 0, sizeof(struct dmae_command));
272
273 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
274 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
275 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
276#ifdef __BIG_ENDIAN
277 DMAE_CMD_ENDIANITY_B_DW_SWAP |
278#else
279 DMAE_CMD_ENDIANITY_DW_SWAP |
280#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700281 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
282 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283 dmae->src_addr_lo = src_addr >> 2;
284 dmae->src_addr_hi = 0;
285 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
286 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
287 dmae->len = len32;
288 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
289 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700290 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200291
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
294 "dst_addr [%x:%08x (%08x)]\n"
295 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
296 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
297 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
298 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200299
300 *wb_comp = 0;
301
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700302 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200303
304 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700305
306 while (*wb_comp != DMAE_COMP_VAL) {
307
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700308 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309 BNX2X_ERR("dmae timeout!\n");
310 break;
311 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700312 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700313 /* adjust delay for emulation/FPGA */
314 if (CHIP_REV_IS_SLOW(bp))
315 msleep(100);
316 else
317 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700319 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
321 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700322
323 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200325
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326/* used only for slowpath so not inlined */
327static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
328{
329 u32 wb_write[2];
330
331 wb_write[0] = val_hi;
332 wb_write[1] = val_lo;
333 REG_WR_DMAE(bp, reg, wb_write, 2);
334}
335
336#ifdef USE_WB_RD
337static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
338{
339 u32 wb_data[2];
340
341 REG_RD_DMAE(bp, reg, wb_data, 2);
342
343 return HILO_U64(wb_data[0], wb_data[1]);
344}
345#endif
346
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347static int bnx2x_mc_assert(struct bnx2x *bp)
348{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700350 int i, rc = 0;
351 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 /* XSTORM */
354 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
355 XSTORM_ASSERT_LIST_INDEX_OFFSET);
356 if (last_idx)
357 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700359 /* print the asserts */
360 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700362 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
363 XSTORM_ASSERT_LIST_OFFSET(i));
364 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
366 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
368 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200370
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700371 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
372 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
373 " 0x%08x 0x%08x 0x%08x\n",
374 i, row3, row2, row1, row0);
375 rc++;
376 } else {
377 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200378 }
379 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700380
381 /* TSTORM */
382 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
383 TSTORM_ASSERT_LIST_INDEX_OFFSET);
384 if (last_idx)
385 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
386
387 /* print the asserts */
388 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
389
390 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
391 TSTORM_ASSERT_LIST_OFFSET(i));
392 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
394 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
396 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
398
399 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
400 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
401 " 0x%08x 0x%08x 0x%08x\n",
402 i, row3, row2, row1, row0);
403 rc++;
404 } else {
405 break;
406 }
407 }
408
409 /* CSTORM */
410 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
411 CSTORM_ASSERT_LIST_INDEX_OFFSET);
412 if (last_idx)
413 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
414
415 /* print the asserts */
416 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
417
418 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
419 CSTORM_ASSERT_LIST_OFFSET(i));
420 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
422 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
424 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
426
427 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
428 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
429 " 0x%08x 0x%08x 0x%08x\n",
430 i, row3, row2, row1, row0);
431 rc++;
432 } else {
433 break;
434 }
435 }
436
437 /* USTORM */
438 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
439 USTORM_ASSERT_LIST_INDEX_OFFSET);
440 if (last_idx)
441 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
442
443 /* print the asserts */
444 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
445
446 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
447 USTORM_ASSERT_LIST_OFFSET(i));
448 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i) + 4);
450 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 8);
452 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 12);
454
455 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
456 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
457 " 0x%08x 0x%08x 0x%08x\n",
458 i, row3, row2, row1, row0);
459 rc++;
460 } else {
461 break;
462 }
463 }
464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200465 return rc;
466}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800467
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200468static void bnx2x_fw_dump(struct bnx2x *bp)
469{
470 u32 mark, offset;
471 u32 data[9];
472 int word;
473
474 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800475 mark = ((mark + 0x3) & ~0x3);
476 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200477
478 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
479 for (word = 0; word < 8; word++)
480 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
481 offset + 4*word));
482 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800483 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200484 }
485 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
486 for (word = 0; word < 8; word++)
487 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
488 offset + 4*word));
489 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800490 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200491 }
492 printk("\n" KERN_ERR PFX "end of fw dump\n");
493}
494
495static void bnx2x_panic_dump(struct bnx2x *bp)
496{
497 int i;
498 u16 j, start, end;
499
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700500 bp->stats_state = STATS_STATE_DISABLED;
501 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 BNX2X_ERR("begin crash dump -----------------\n");
504
505 for_each_queue(bp, i) {
506 struct bnx2x_fastpath *fp = &bp->fp[i];
507 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
508
509 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700510 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700513 BNX2X_ERR(" rx_bd_prod(%x) rx_bd_cons(%x)"
514 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
515 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
516 fp->rx_bd_prod, fp->rx_bd_cons,
517 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
518 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
519 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
520 " fp_c_idx(%x) *sb_c_idx(%x) fp_u_idx(%x)"
521 " *sb_u_idx(%x) bd data(%x,%x)\n",
522 fp->rx_sge_prod, fp->last_max_sge, fp->fp_c_idx,
523 fp->status_blk->c_status_block.status_block_index,
524 fp->fp_u_idx,
525 fp->status_blk->u_status_block.status_block_index,
526 hw_prods->packets_prod, hw_prods->bds_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527
528 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
529 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
530 for (j = start; j < end; j++) {
531 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
532
533 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
534 sw_bd->skb, sw_bd->first_bd);
535 }
536
537 start = TX_BD(fp->tx_bd_cons - 10);
538 end = TX_BD(fp->tx_bd_cons + 254);
539 for (j = start; j < end; j++) {
540 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
541
542 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
543 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
544 }
545
546 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
547 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
548 for (j = start; j < end; j++) {
549 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
550 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
551
552 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200554 }
555
Eilon Greenstein3196a882008-08-13 15:58:49 -0700556 start = RX_SGE(fp->rx_sge_prod);
557 end = RX_SGE(fp->last_max_sge);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700558 for (j = start; j < end; j++) {
559 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
560 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
561
562 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
563 j, rx_sge[1], rx_sge[0], sw_page->page);
564 }
565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200566 start = RCQ_BD(fp->rx_comp_cons - 10);
567 end = RCQ_BD(fp->rx_comp_cons + 503);
568 for (j = start; j < end; j++) {
569 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
570
571 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
572 j, cqe[0], cqe[1], cqe[2], cqe[3]);
573 }
574 }
575
Eliezer Tamir49d66772008-02-28 11:53:13 -0800576 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
577 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578 " spq_prod_idx(%u)\n",
Eliezer Tamir49d66772008-02-28 11:53:13 -0800579 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
581
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700582 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200583 bnx2x_mc_assert(bp);
584 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585}
586
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800587static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700589 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
591 u32 val = REG_RD(bp, addr);
592 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
593
594 if (msix) {
595 val &= ~HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
596 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
597 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
598 } else {
599 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800600 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601 HC_CONFIG_0_REG_INT_LINE_EN_0 |
602 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800603
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800604 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) MSI-X %d\n",
605 val, port, addr, msix);
606
607 REG_WR(bp, addr, val);
608
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200609 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
610 }
611
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800612 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) MSI-X %d\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613 val, port, addr, msix);
614
615 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700616
617 if (CHIP_IS_E1H(bp)) {
618 /* init leading/trailing edge */
619 if (IS_E1HMF(bp)) {
620 val = (0xfe0f | (1 << (BP_E1HVN(bp) + 4)));
621 if (bp->port.pmf)
622 /* enable nig attention */
623 val |= 0x0100;
624 } else
625 val = 0xffff;
626
627 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
628 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
629 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630}
631
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800632static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200633{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700634 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200635 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
636 u32 val = REG_RD(bp, addr);
637
638 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
639 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
640 HC_CONFIG_0_REG_INT_LINE_EN_0 |
641 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
642
643 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
644 val, port, addr);
645
646 REG_WR(bp, addr, val);
647 if (REG_RD(bp, addr) != val)
648 BNX2X_ERR("BUG! proper val not read from IGU!\n");
649}
650
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700651static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
654 int i;
655
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700656 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200657 atomic_inc(&bp->intr_sem);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700658 if (disable_hw)
659 /* prevent the HW from sending interrupts */
660 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200661
662 /* make sure all ISRs are done */
663 if (msix) {
664 for_each_queue(bp, i)
665 synchronize_irq(bp->msix_table[i].vector);
666
667 /* one more for the Slow Path IRQ */
668 synchronize_irq(bp->msix_table[i].vector);
669 } else
670 synchronize_irq(bp->pdev->irq);
671
672 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800673 cancel_delayed_work(&bp->sp_task);
674 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675}
676
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700677/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200678
679/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700680 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200681 */
682
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700683static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200684 u8 storm, u16 index, u8 op, u8 update)
685{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700686 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
687 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200688 struct igu_ack_register igu_ack;
689
690 igu_ack.status_block_index = index;
691 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
694 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
695 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
696
Eilon Greenstein5c862842008-08-13 15:51:48 -0700697 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
698 (*(u32 *)&igu_ack), hc_addr);
699 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200700}
701
702static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
703{
704 struct host_status_block *fpsb = fp->status_blk;
705 u16 rc = 0;
706
707 barrier(); /* status block is written to by the chip */
708 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
709 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
710 rc |= 1;
711 }
712 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
713 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
714 rc |= 2;
715 }
716 return rc;
717}
718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719static u16 bnx2x_ack_int(struct bnx2x *bp)
720{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700721 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
722 COMMAND_REG_SIMD_MASK);
723 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200724
Eilon Greenstein5c862842008-08-13 15:51:48 -0700725 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
726 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728 return result;
729}
730
731
732/*
733 * fast path service functions
734 */
735
Eilon Greenstein237907c2009-01-14 06:42:44 +0000736static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
737{
738 u16 tx_cons_sb;
739
740 /* Tell compiler that status block fields can change */
741 barrier();
742 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
743 return ((fp->tx_pkt_prod != tx_cons_sb) ||
744 (fp->tx_pkt_prod != fp->tx_pkt_cons));
745}
746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747/* free skb in the packet ring at pos idx
748 * return idx of last bd freed
749 */
750static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
751 u16 idx)
752{
753 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
754 struct eth_tx_bd *tx_bd;
755 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700756 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200757 int nbd;
758
759 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
760 idx, tx_buf, skb);
761
762 /* unmap first bd */
763 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
764 tx_bd = &fp->tx_desc_ring[bd_idx];
765 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
766 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
767
768 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700769 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200770#ifdef BNX2X_STOP_ON_ERROR
771 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700772 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200773 bnx2x_panic();
774 }
775#endif
776
777 /* Skip a parse bd and the TSO split header bd
778 since they have no mapping */
779 if (nbd)
780 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
781
782 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
783 ETH_TX_BD_FLAGS_TCP_CSUM |
784 ETH_TX_BD_FLAGS_SW_LSO)) {
785 if (--nbd)
786 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
787 tx_bd = &fp->tx_desc_ring[bd_idx];
788 /* is this a TSO split header bd? */
789 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
790 if (--nbd)
791 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
792 }
793 }
794
795 /* now free frags */
796 while (nbd > 0) {
797
798 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
799 tx_bd = &fp->tx_desc_ring[bd_idx];
800 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
801 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
802 if (--nbd)
803 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
804 }
805
806 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700807 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200808 dev_kfree_skb(skb);
809 tx_buf->first_bd = 0;
810 tx_buf->skb = NULL;
811
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700812 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200813}
814
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700815static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200816{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700817 s16 used;
818 u16 prod;
819 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200820
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700821 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 prod = fp->tx_bd_prod;
823 cons = fp->tx_bd_cons;
824
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700825 /* NUM_TX_RINGS = number of "next-page" entries
826 It will be used as a threshold */
827 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700829#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700830 WARN_ON(used < 0);
831 WARN_ON(used > fp->bp->tx_ring_size);
832 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700833#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200834
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700835 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200836}
837
838static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
839{
840 struct bnx2x *bp = fp->bp;
841 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
842 int done = 0;
843
844#ifdef BNX2X_STOP_ON_ERROR
845 if (unlikely(bp->panic))
846 return;
847#endif
848
849 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
850 sw_cons = fp->tx_pkt_cons;
851
852 while (sw_cons != hw_cons) {
853 u16 pkt_cons;
854
855 pkt_cons = TX_BD(sw_cons);
856
857 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
858
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700859 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200860 hw_cons, sw_cons, pkt_cons);
861
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700862/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200863 rmb();
864 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
865 }
866*/
867 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
868 sw_cons++;
869 done++;
870
871 if (done == work)
872 break;
873 }
874
875 fp->tx_pkt_cons = sw_cons;
876 fp->tx_bd_cons = bd_cons;
877
878 /* Need to make the tx_cons update visible to start_xmit()
879 * before checking for netif_queue_stopped(). Without the
880 * memory barrier, there is a small possibility that start_xmit()
881 * will miss it and cause the queue to be stopped forever.
882 */
883 smp_mb();
884
885 /* TBD need a thresh? */
886 if (unlikely(netif_queue_stopped(bp->dev))) {
887
888 netif_tx_lock(bp->dev);
889
890 if (netif_queue_stopped(bp->dev) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700891 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200892 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
893 netif_wake_queue(bp->dev);
894
895 netif_tx_unlock(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896 }
897}
898
Eilon Greenstein3196a882008-08-13 15:58:49 -0700899
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
901 union eth_rx_cqe *rr_cqe)
902{
903 struct bnx2x *bp = fp->bp;
904 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
905 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
906
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700907 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200908 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700909 FP_IDX(fp), cid, command, bp->state,
910 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
912 bp->spq_left++;
913
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700914 if (FP_IDX(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200915 switch (command | fp->state) {
916 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
917 BNX2X_FP_STATE_OPENING):
918 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
919 cid);
920 fp->state = BNX2X_FP_STATE_OPEN;
921 break;
922
923 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
924 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
925 cid);
926 fp->state = BNX2X_FP_STATE_HALTED;
927 break;
928
929 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700930 BNX2X_ERR("unexpected MC reply (%d) "
931 "fp->state is %x\n", command, fp->state);
932 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700934 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200935 return;
936 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 switch (command | bp->state) {
939 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
940 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
941 bp->state = BNX2X_STATE_OPEN;
942 break;
943
944 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
945 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
946 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
947 fp->state = BNX2X_FP_STATE_HALTED;
948 break;
949
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700951 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800952 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953 break;
954
Eilon Greenstein3196a882008-08-13 15:58:49 -0700955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700957 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200958 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700959 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200960 break;
961
Eliezer Tamir49d66772008-02-28 11:53:13 -0800962 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700963 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -0800964 break;
965
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200966 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700967 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700969 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200970 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700971 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200972}
973
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700974static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
975 struct bnx2x_fastpath *fp, u16 index)
976{
977 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
978 struct page *page = sw_buf->page;
979 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
980
981 /* Skip "next page" elements */
982 if (!page)
983 return;
984
985 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -0800986 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700987 __free_pages(page, PAGES_PER_SGE_SHIFT);
988
989 sw_buf->page = NULL;
990 sge->addr_hi = 0;
991 sge->addr_lo = 0;
992}
993
994static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
995 struct bnx2x_fastpath *fp, int last)
996{
997 int i;
998
999 for (i = 0; i < last; i++)
1000 bnx2x_free_rx_sge(bp, fp, i);
1001}
1002
1003static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1004 struct bnx2x_fastpath *fp, u16 index)
1005{
1006 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1007 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1008 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1009 dma_addr_t mapping;
1010
1011 if (unlikely(page == NULL))
1012 return -ENOMEM;
1013
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001014 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001015 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001016 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001017 __free_pages(page, PAGES_PER_SGE_SHIFT);
1018 return -ENOMEM;
1019 }
1020
1021 sw_buf->page = page;
1022 pci_unmap_addr_set(sw_buf, mapping, mapping);
1023
1024 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1025 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1026
1027 return 0;
1028}
1029
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001030static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1031 struct bnx2x_fastpath *fp, u16 index)
1032{
1033 struct sk_buff *skb;
1034 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1035 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1036 dma_addr_t mapping;
1037
1038 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1039 if (unlikely(skb == NULL))
1040 return -ENOMEM;
1041
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001042 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001044 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045 dev_kfree_skb(skb);
1046 return -ENOMEM;
1047 }
1048
1049 rx_buf->skb = skb;
1050 pci_unmap_addr_set(rx_buf, mapping, mapping);
1051
1052 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1053 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1054
1055 return 0;
1056}
1057
1058/* note that we are not allocating a new skb,
1059 * we are just moving one from cons to prod
1060 * we are not creating a new mapping,
1061 * so there is no need to check for dma_mapping_error().
1062 */
1063static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1064 struct sk_buff *skb, u16 cons, u16 prod)
1065{
1066 struct bnx2x *bp = fp->bp;
1067 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1068 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1069 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1070 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1071
1072 pci_dma_sync_single_for_device(bp->pdev,
1073 pci_unmap_addr(cons_rx_buf, mapping),
1074 bp->rx_offset + RX_COPY_THRESH,
1075 PCI_DMA_FROMDEVICE);
1076
1077 prod_rx_buf->skb = cons_rx_buf->skb;
1078 pci_unmap_addr_set(prod_rx_buf, mapping,
1079 pci_unmap_addr(cons_rx_buf, mapping));
1080 *prod_bd = *cons_bd;
1081}
1082
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001083static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1084 u16 idx)
1085{
1086 u16 last_max = fp->last_max_sge;
1087
1088 if (SUB_S16(idx, last_max) > 0)
1089 fp->last_max_sge = idx;
1090}
1091
1092static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1093{
1094 int i, j;
1095
1096 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1097 int idx = RX_SGE_CNT * i - 1;
1098
1099 for (j = 0; j < 2; j++) {
1100 SGE_MASK_CLEAR_BIT(fp, idx);
1101 idx--;
1102 }
1103 }
1104}
1105
1106static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1107 struct eth_fast_path_rx_cqe *fp_cqe)
1108{
1109 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001110 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001111 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001112 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001113 u16 last_max, last_elem, first_elem;
1114 u16 delta = 0;
1115 u16 i;
1116
1117 if (!sge_len)
1118 return;
1119
1120 /* First mark all used pages */
1121 for (i = 0; i < sge_len; i++)
1122 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1123
1124 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1125 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1126
1127 /* Here we assume that the last SGE index is the biggest */
1128 prefetch((void *)(fp->sge_mask));
1129 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1130
1131 last_max = RX_SGE(fp->last_max_sge);
1132 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1133 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1134
1135 /* If ring is not full */
1136 if (last_elem + 1 != first_elem)
1137 last_elem++;
1138
1139 /* Now update the prod */
1140 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1141 if (likely(fp->sge_mask[i]))
1142 break;
1143
1144 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1145 delta += RX_SGE_MASK_ELEM_SZ;
1146 }
1147
1148 if (delta > 0) {
1149 fp->rx_sge_prod += delta;
1150 /* clear page-end entries */
1151 bnx2x_clear_sge_mask_next_elems(fp);
1152 }
1153
1154 DP(NETIF_MSG_RX_STATUS,
1155 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1156 fp->last_max_sge, fp->rx_sge_prod);
1157}
1158
1159static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1160{
1161 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1162 memset(fp->sge_mask, 0xff,
1163 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1164
Eilon Greenstein33471622008-08-13 15:59:08 -07001165 /* Clear the two last indices in the page to 1:
1166 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001167 hence will never be indicated and should be removed from
1168 the calculations. */
1169 bnx2x_clear_sge_mask_next_elems(fp);
1170}
1171
1172static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1173 struct sk_buff *skb, u16 cons, u16 prod)
1174{
1175 struct bnx2x *bp = fp->bp;
1176 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1177 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1178 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1179 dma_addr_t mapping;
1180
1181 /* move empty skb from pool to prod and map it */
1182 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1183 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001184 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001185 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1186
1187 /* move partial skb from cons to pool (don't unmap yet) */
1188 fp->tpa_pool[queue] = *cons_rx_buf;
1189
1190 /* mark bin state as start - print error if current state != stop */
1191 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1192 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1193
1194 fp->tpa_state[queue] = BNX2X_TPA_START;
1195
1196 /* point prod_bd to new skb */
1197 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1198 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1199
1200#ifdef BNX2X_STOP_ON_ERROR
1201 fp->tpa_queue_used |= (1 << queue);
1202#ifdef __powerpc64__
1203 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1204#else
1205 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1206#endif
1207 fp->tpa_queue_used);
1208#endif
1209}
1210
1211static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1212 struct sk_buff *skb,
1213 struct eth_fast_path_rx_cqe *fp_cqe,
1214 u16 cqe_idx)
1215{
1216 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001217 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1218 u32 i, frag_len, frag_size, pages;
1219 int err;
1220 int j;
1221
1222 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001223 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001224
1225 /* This is needed in order to enable forwarding support */
1226 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001227 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001228 max(frag_size, (u32)len_on_bd));
1229
1230#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001231 if (pages >
1232 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001233 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1234 pages, cqe_idx);
1235 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1236 fp_cqe->pkt_len, len_on_bd);
1237 bnx2x_panic();
1238 return -EINVAL;
1239 }
1240#endif
1241
1242 /* Run through the SGL and compose the fragmented skb */
1243 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1244 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1245
1246 /* FW gives the indices of the SGE as if the ring is an array
1247 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001248 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001249 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001250 old_rx_pg = *rx_pg;
1251
1252 /* If we fail to allocate a substitute page, we simply stop
1253 where we are and drop the whole packet */
1254 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1255 if (unlikely(err)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001256 bp->eth_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001257 return err;
1258 }
1259
1260 /* Unmap the page as we r going to pass it to the stack */
1261 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001262 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001263
1264 /* Add one frag and update the appropriate fields in the skb */
1265 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1266
1267 skb->data_len += frag_len;
1268 skb->truesize += frag_len;
1269 skb->len += frag_len;
1270
1271 frag_size -= frag_len;
1272 }
1273
1274 return 0;
1275}
1276
1277static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1278 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1279 u16 cqe_idx)
1280{
1281 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1282 struct sk_buff *skb = rx_buf->skb;
1283 /* alloc new skb */
1284 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1285
1286 /* Unmap skb in the pool anyway, as we are going to change
1287 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1288 fails. */
1289 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001290 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001291
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001292 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001293 /* fix ip xsum and give it to the stack */
1294 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001295#ifdef BCM_VLAN
1296 int is_vlan_cqe =
1297 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1298 PARSING_FLAGS_VLAN);
1299 int is_not_hwaccel_vlan_cqe =
1300 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1301#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001302
1303 prefetch(skb);
1304 prefetch(((char *)(skb)) + 128);
1305
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001306#ifdef BNX2X_STOP_ON_ERROR
1307 if (pad + len > bp->rx_buf_size) {
1308 BNX2X_ERR("skb_put is about to fail... "
1309 "pad %d len %d rx_buf_size %d\n",
1310 pad, len, bp->rx_buf_size);
1311 bnx2x_panic();
1312 return;
1313 }
1314#endif
1315
1316 skb_reserve(skb, pad);
1317 skb_put(skb, len);
1318
1319 skb->protocol = eth_type_trans(skb, bp->dev);
1320 skb->ip_summed = CHECKSUM_UNNECESSARY;
1321
1322 {
1323 struct iphdr *iph;
1324
1325 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001326#ifdef BCM_VLAN
1327 /* If there is no Rx VLAN offloading -
1328 take VLAN tag into an account */
1329 if (unlikely(is_not_hwaccel_vlan_cqe))
1330 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1331#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001332 iph->check = 0;
1333 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1334 }
1335
1336 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1337 &cqe->fast_path_cqe, cqe_idx)) {
1338#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001339 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1340 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001341 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1342 le16_to_cpu(cqe->fast_path_cqe.
1343 vlan_tag));
1344 else
1345#endif
1346 netif_receive_skb(skb);
1347 } else {
1348 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1349 " - dropping packet!\n");
1350 dev_kfree_skb(skb);
1351 }
1352
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001353
1354 /* put new skb in bin */
1355 fp->tpa_pool[queue].skb = new_skb;
1356
1357 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001358 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001359 DP(NETIF_MSG_RX_STATUS,
1360 "Failed to allocate new skb - dropping packet!\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001361 bp->eth_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001362 }
1363
1364 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1365}
1366
1367static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1368 struct bnx2x_fastpath *fp,
1369 u16 bd_prod, u16 rx_comp_prod,
1370 u16 rx_sge_prod)
1371{
1372 struct tstorm_eth_rx_producers rx_prods = {0};
1373 int i;
1374
1375 /* Update producers */
1376 rx_prods.bd_prod = bd_prod;
1377 rx_prods.cqe_prod = rx_comp_prod;
1378 rx_prods.sge_prod = rx_sge_prod;
1379
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001380 /*
1381 * Make sure that the BD and SGE data is updated before updating the
1382 * producers since FW might read the BD/SGE right after the producer
1383 * is updated.
1384 * This is only applicable for weak-ordered memory model archs such
1385 * as IA-64. The following barrier is also mandatory since FW will
1386 * assumes BDs must have buffers.
1387 */
1388 wmb();
1389
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001390 for (i = 0; i < sizeof(struct tstorm_eth_rx_producers)/4; i++)
1391 REG_WR(bp, BAR_TSTRORM_INTMEM +
1392 TSTORM_RX_PRODS_OFFSET(BP_PORT(bp), FP_CL_ID(fp)) + i*4,
1393 ((u32 *)&rx_prods)[i]);
1394
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001395 mmiowb(); /* keep prod updates ordered */
1396
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001397 DP(NETIF_MSG_RX_STATUS,
1398 "Wrote: bd_prod %u cqe_prod %u sge_prod %u\n",
1399 bd_prod, rx_comp_prod, rx_sge_prod);
1400}
1401
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001402static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1403{
1404 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001405 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001406 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1407 int rx_pkt = 0;
1408
1409#ifdef BNX2X_STOP_ON_ERROR
1410 if (unlikely(bp->panic))
1411 return 0;
1412#endif
1413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001414 /* CQ "next element" is of the size of the regular element,
1415 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001416 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1417 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1418 hw_comp_cons++;
1419
1420 bd_cons = fp->rx_bd_cons;
1421 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001422 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001423 sw_comp_cons = fp->rx_comp_cons;
1424 sw_comp_prod = fp->rx_comp_prod;
1425
1426 /* Memory barrier necessary as speculative reads of the rx
1427 * buffer can be ahead of the index in the status block
1428 */
1429 rmb();
1430
1431 DP(NETIF_MSG_RX_STATUS,
1432 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001433 FP_IDX(fp), hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434
1435 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001436 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001437 struct sk_buff *skb;
1438 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001439 u8 cqe_fp_flags;
1440 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001441
1442 comp_ring_cons = RCQ_BD(sw_comp_cons);
1443 bd_prod = RX_BD(bd_prod);
1444 bd_cons = RX_BD(bd_cons);
1445
1446 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001447 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001449 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001450 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1451 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001452 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001453 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1454 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001455
1456 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001457 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001458 bnx2x_sp_event(fp, cqe);
1459 goto next_cqe;
1460
1461 /* this is an rx packet */
1462 } else {
1463 rx_buf = &fp->rx_buf_ring[bd_cons];
1464 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001465 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1466 pad = cqe->fast_path_cqe.placement_offset;
1467
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001468 /* If CQE is marked both TPA_START and TPA_END
1469 it is a non-TPA CQE */
1470 if ((!fp->disable_tpa) &&
1471 (TPA_TYPE(cqe_fp_flags) !=
1472 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001473 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001474
1475 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1476 DP(NETIF_MSG_RX_STATUS,
1477 "calling tpa_start on queue %d\n",
1478 queue);
1479
1480 bnx2x_tpa_start(fp, queue, skb,
1481 bd_cons, bd_prod);
1482 goto next_rx;
1483 }
1484
1485 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1486 DP(NETIF_MSG_RX_STATUS,
1487 "calling tpa_stop on queue %d\n",
1488 queue);
1489
1490 if (!BNX2X_RX_SUM_FIX(cqe))
1491 BNX2X_ERR("STOP on none TCP "
1492 "data\n");
1493
1494 /* This is a size of the linear data
1495 on this skb */
1496 len = le16_to_cpu(cqe->fast_path_cqe.
1497 len_on_bd);
1498 bnx2x_tpa_stop(bp, fp, queue, pad,
1499 len, cqe, comp_ring_cons);
1500#ifdef BNX2X_STOP_ON_ERROR
1501 if (bp->panic)
1502 return -EINVAL;
1503#endif
1504
1505 bnx2x_update_sge_prod(fp,
1506 &cqe->fast_path_cqe);
1507 goto next_cqe;
1508 }
1509 }
1510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001511 pci_dma_sync_single_for_device(bp->pdev,
1512 pci_unmap_addr(rx_buf, mapping),
1513 pad + RX_COPY_THRESH,
1514 PCI_DMA_FROMDEVICE);
1515 prefetch(skb);
1516 prefetch(((char *)(skb)) + 128);
1517
1518 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001519 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001520 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001521 "ERROR flags %x rx packet %u\n",
1522 cqe_fp_flags, sw_comp_cons);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001523 bp->eth_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001524 goto reuse_rx;
1525 }
1526
1527 /* Since we don't have a jumbo ring
1528 * copy small packets if mtu > 1500
1529 */
1530 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1531 (len <= RX_COPY_THRESH)) {
1532 struct sk_buff *new_skb;
1533
1534 new_skb = netdev_alloc_skb(bp->dev,
1535 len + pad);
1536 if (new_skb == NULL) {
1537 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001538 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539 "because of alloc failure\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001540 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541 goto reuse_rx;
1542 }
1543
1544 /* aligned copy */
1545 skb_copy_from_linear_data_offset(skb, pad,
1546 new_skb->data + pad, len);
1547 skb_reserve(new_skb, pad);
1548 skb_put(new_skb, len);
1549
1550 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1551
1552 skb = new_skb;
1553
1554 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1555 pci_unmap_single(bp->pdev,
1556 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001557 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001558 PCI_DMA_FROMDEVICE);
1559 skb_reserve(skb, pad);
1560 skb_put(skb, len);
1561
1562 } else {
1563 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001564 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001565 "of alloc failure\n");
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001566 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001567reuse_rx:
1568 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1569 goto next_rx;
1570 }
1571
1572 skb->protocol = eth_type_trans(skb, bp->dev);
1573
1574 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001575 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001576 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1577 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001578 else
1579 bp->eth_stats.hw_csum_err++;
1580 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581 }
1582
1583#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001584 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001585 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1586 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1588 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1589 else
1590#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001591 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001593
1594next_rx:
1595 rx_buf->skb = NULL;
1596
1597 bd_cons = NEXT_RX_IDX(bd_cons);
1598 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001599 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1600 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001601next_cqe:
1602 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1603 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001605 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001606 break;
1607 } /* while */
1608
1609 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611 fp->rx_comp_cons = sw_comp_cons;
1612 fp->rx_comp_prod = sw_comp_prod;
1613
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001614 /* Update producers */
1615 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1616 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001617
1618 fp->rx_pkt += rx_pkt;
1619 fp->rx_calls++;
1620
1621 return rx_pkt;
1622}
1623
1624static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1625{
1626 struct bnx2x_fastpath *fp = fp_cookie;
1627 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001628 int index = FP_IDX(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001629
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001630 /* Return here if interrupt is disabled */
1631 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1632 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1633 return IRQ_HANDLED;
1634 }
1635
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001636 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
1637 index, FP_SB_ID(fp));
1638 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001639
1640#ifdef BNX2X_STOP_ON_ERROR
1641 if (unlikely(bp->panic))
1642 return IRQ_HANDLED;
1643#endif
1644
1645 prefetch(fp->rx_cons_sb);
1646 prefetch(fp->tx_cons_sb);
1647 prefetch(&fp->status_blk->c_status_block.status_block_index);
1648 prefetch(&fp->status_blk->u_status_block.status_block_index);
1649
Neil Horman908a7a12008-12-22 20:43:12 -08001650 netif_rx_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001651
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001652 return IRQ_HANDLED;
1653}
1654
1655static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1656{
1657 struct net_device *dev = dev_instance;
1658 struct bnx2x *bp = netdev_priv(dev);
1659 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001660 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001662 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663 if (unlikely(status == 0)) {
1664 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1665 return IRQ_NONE;
1666 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001667 DP(NETIF_MSG_INTR, "got an interrupt status %u\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001670 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1671 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1672 return IRQ_HANDLED;
1673 }
1674
Eilon Greenstein3196a882008-08-13 15:58:49 -07001675#ifdef BNX2X_STOP_ON_ERROR
1676 if (unlikely(bp->panic))
1677 return IRQ_HANDLED;
1678#endif
1679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001680 mask = 0x2 << bp->fp[0].sb_id;
1681 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001682 struct bnx2x_fastpath *fp = &bp->fp[0];
1683
1684 prefetch(fp->rx_cons_sb);
1685 prefetch(fp->tx_cons_sb);
1686 prefetch(&fp->status_blk->c_status_block.status_block_index);
1687 prefetch(&fp->status_blk->u_status_block.status_block_index);
1688
Neil Horman908a7a12008-12-22 20:43:12 -08001689 netif_rx_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001690
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001691 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001692 }
1693
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001695 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001696 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001697
1698 status &= ~0x1;
1699 if (!status)
1700 return IRQ_HANDLED;
1701 }
1702
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001703 if (status)
1704 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1705 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706
1707 return IRQ_HANDLED;
1708}
1709
1710/* end of fast path */
1711
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001712static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001713
1714/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001715
1716/*
1717 * General service functions
1718 */
1719
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001720static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001721{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001722 u32 lock_status;
1723 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001724 int func = BP_FUNC(bp);
1725 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001726 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001727
1728 /* Validating that the resource is within range */
1729 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1730 DP(NETIF_MSG_HW,
1731 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1732 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1733 return -EINVAL;
1734 }
1735
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001736 if (func <= 5) {
1737 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1738 } else {
1739 hw_lock_control_reg =
1740 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1741 }
1742
Eliezer Tamirf1410642008-02-28 11:51:50 -08001743 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001744 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001745 if (lock_status & resource_bit) {
1746 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1747 lock_status, resource_bit);
1748 return -EEXIST;
1749 }
1750
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001751 /* Try for 5 second every 5ms */
1752 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001753 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001754 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1755 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001756 if (lock_status & resource_bit)
1757 return 0;
1758
1759 msleep(5);
1760 }
1761 DP(NETIF_MSG_HW, "Timeout\n");
1762 return -EAGAIN;
1763}
1764
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001765static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001766{
1767 u32 lock_status;
1768 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001769 int func = BP_FUNC(bp);
1770 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001771
1772 /* Validating that the resource is within range */
1773 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1774 DP(NETIF_MSG_HW,
1775 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1776 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1777 return -EINVAL;
1778 }
1779
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001780 if (func <= 5) {
1781 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1782 } else {
1783 hw_lock_control_reg =
1784 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1785 }
1786
Eliezer Tamirf1410642008-02-28 11:51:50 -08001787 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001788 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001789 if (!(lock_status & resource_bit)) {
1790 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1791 lock_status, resource_bit);
1792 return -EFAULT;
1793 }
1794
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001795 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001796 return 0;
1797}
1798
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001799/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001800static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001801{
1802 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001804 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001805
1806 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1807 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001808 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001809}
1810
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001811static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001812{
1813 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
1814
1815 if ((ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) ||
1816 (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073))
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001817 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_8072_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001818
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001819 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001820}
1821
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001822int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001823{
1824 /* The GPIO should be swapped if swap register is set and active */
1825 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001826 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001827 int gpio_shift = gpio_num +
1828 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1829 u32 gpio_mask = (1 << gpio_shift);
1830 u32 gpio_reg;
1831
1832 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1833 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1834 return -EINVAL;
1835 }
1836
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001837 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001838 /* read GPIO and mask except the float bits */
1839 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1840
1841 switch (mode) {
1842 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1843 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1844 gpio_num, gpio_shift);
1845 /* clear FLOAT and set CLR */
1846 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1847 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1848 break;
1849
1850 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1851 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1852 gpio_num, gpio_shift);
1853 /* clear FLOAT and set SET */
1854 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1855 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1856 break;
1857
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001858 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001859 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1860 gpio_num, gpio_shift);
1861 /* set FLOAT */
1862 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1863 break;
1864
1865 default:
1866 break;
1867 }
1868
1869 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001870 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001871
1872 return 0;
1873}
1874
1875static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1876{
1877 u32 spio_mask = (1 << spio_num);
1878 u32 spio_reg;
1879
1880 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1881 (spio_num > MISC_REGISTERS_SPIO_7)) {
1882 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1883 return -EINVAL;
1884 }
1885
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001886 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 /* read SPIO and mask except the float bits */
1888 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1889
1890 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001891 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001892 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1893 /* clear FLOAT and set CLR */
1894 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1895 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1896 break;
1897
Eilon Greenstein6378c022008-08-13 15:59:25 -07001898 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001899 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1900 /* clear FLOAT and set SET */
1901 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1902 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1903 break;
1904
1905 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1906 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1907 /* set FLOAT */
1908 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1909 break;
1910
1911 default:
1912 break;
1913 }
1914
1915 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001916 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001917
1918 return 0;
1919}
1920
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001921static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001922{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001923 switch (bp->link_vars.ieee_fc &
1924 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001925 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001926 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001927 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001928 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001929 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001930 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001931 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001932 break;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001933 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001934 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001937 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001938 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001939 break;
1940 }
1941}
1942
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001943static void bnx2x_link_report(struct bnx2x *bp)
1944{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001945 if (bp->link_vars.link_up) {
1946 if (bp->state == BNX2X_STATE_OPEN)
1947 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001948 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
1949
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001950 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001951
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001952 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001953 printk("full duplex");
1954 else
1955 printk("half duplex");
1956
David S. Millerc0700f92008-12-16 23:53:20 -08001957 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
1958 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001959 printk(", receive ");
David S. Millerc0700f92008-12-16 23:53:20 -08001960 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961 printk("& transmit ");
1962 } else {
1963 printk(", transmit ");
1964 }
1965 printk("flow control ON");
1966 }
1967 printk("\n");
1968
1969 } else { /* link_down */
1970 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001971 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001972 }
1973}
1974
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001975static u8 bnx2x_initial_phy_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001976{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001977 if (!BP_NOMCP(bp)) {
1978 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001979
Eilon Greenstein19680c42008-08-13 15:47:33 -07001980 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001981 /* It is recommended to turn off RX FC for jumbo frames
1982 for better performance */
1983 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08001984 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001985 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08001986 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001987 else
David S. Millerc0700f92008-12-16 23:53:20 -08001988 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001989
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001990 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001991 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001992 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001993
Eilon Greenstein3c96c682009-01-14 21:25:31 -08001994 bnx2x_calc_fc_adv(bp);
1995
Eilon Greenstein19680c42008-08-13 15:47:33 -07001996 if (bp->link_vars.link_up)
1997 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001998
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001999
Eilon Greenstein19680c42008-08-13 15:47:33 -07002000 return rc;
2001 }
2002 BNX2X_ERR("Bootcode is missing -not initializing link\n");
2003 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002004}
2005
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002006static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002007{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002008 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002009 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002010 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002011 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002012
Eilon Greenstein19680c42008-08-13 15:47:33 -07002013 bnx2x_calc_fc_adv(bp);
2014 } else
2015 BNX2X_ERR("Bootcode is missing -not setting link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002016}
2017
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002018static void bnx2x__link_reset(struct bnx2x *bp)
2019{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002020 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002021 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002022 bnx2x_link_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002023 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002024 } else
2025 BNX2X_ERR("Bootcode is missing -not resetting link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002026}
2027
2028static u8 bnx2x_link_test(struct bnx2x *bp)
2029{
2030 u8 rc;
2031
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002032 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002033 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002034 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002035
2036 return rc;
2037}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002039/* Calculates the sum of vn_min_rates.
2040 It's needed for further normalizing of the min_rates.
2041
2042 Returns:
2043 sum of vn_min_rates
2044 or
2045 0 - if all the min_rates are 0.
Eilon Greenstein33471622008-08-13 15:59:08 -07002046 In the later case fairness algorithm should be deactivated.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002047 If not all min_rates are zero then those that are zeroes will
2048 be set to 1.
2049 */
2050static u32 bnx2x_calc_vn_wsum(struct bnx2x *bp)
2051{
2052 int i, port = BP_PORT(bp);
2053 u32 wsum = 0;
2054 int all_zero = 1;
2055
2056 for (i = 0; i < E1HVN_MAX; i++) {
2057 u32 vn_cfg =
2058 SHMEM_RD(bp, mf_cfg.func_mf_config[2*i + port].config);
2059 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2060 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2061 if (!(vn_cfg & FUNC_MF_CFG_FUNC_HIDE)) {
2062 /* If min rate is zero - set it to 1 */
2063 if (!vn_min_rate)
2064 vn_min_rate = DEF_MIN_RATE;
2065 else
2066 all_zero = 0;
2067
2068 wsum += vn_min_rate;
2069 }
2070 }
2071
2072 /* ... only if all min rates are zeros - disable FAIRNESS */
2073 if (all_zero)
2074 return 0;
2075
2076 return wsum;
2077}
2078
2079static void bnx2x_init_port_minmax(struct bnx2x *bp,
2080 int en_fness,
2081 u16 port_rate,
2082 struct cmng_struct_per_port *m_cmng_port)
2083{
2084 u32 r_param = port_rate / 8;
2085 int port = BP_PORT(bp);
2086 int i;
2087
2088 memset(m_cmng_port, 0, sizeof(struct cmng_struct_per_port));
2089
2090 /* Enable minmax only if we are in e1hmf mode */
2091 if (IS_E1HMF(bp)) {
2092 u32 fair_periodic_timeout_usec;
2093 u32 t_fair;
2094
2095 /* Enable rate shaping and fairness */
2096 m_cmng_port->flags.cmng_vn_enable = 1;
2097 m_cmng_port->flags.fairness_enable = en_fness ? 1 : 0;
2098 m_cmng_port->flags.rate_shaping_enable = 1;
2099
2100 if (!en_fness)
2101 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2102 " fairness will be disabled\n");
2103
2104 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2105 m_cmng_port->rs_vars.rs_periodic_timeout =
2106 RS_PERIODIC_TIMEOUT_USEC / 4;
2107
2108 /* this is the threshold below which no timer arming will occur
2109 1.25 coefficient is for the threshold to be a little bigger
2110 than the real time, to compensate for timer in-accuracy */
2111 m_cmng_port->rs_vars.rs_threshold =
2112 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2113
2114 /* resolution of fairness timer */
2115 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2116 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2117 t_fair = T_FAIR_COEF / port_rate;
2118
2119 /* this is the threshold below which we won't arm
2120 the timer anymore */
2121 m_cmng_port->fair_vars.fair_threshold = QM_ARB_BYTES;
2122
2123 /* we multiply by 1e3/8 to get bytes/msec.
2124 We don't want the credits to pass a credit
2125 of the T_FAIR*FAIR_MEM (algorithm resolution) */
2126 m_cmng_port->fair_vars.upper_bound =
2127 r_param * t_fair * FAIR_MEM;
2128 /* since each tick is 4 usec */
2129 m_cmng_port->fair_vars.fairness_timeout =
2130 fair_periodic_timeout_usec / 4;
2131
2132 } else {
2133 /* Disable rate shaping and fairness */
2134 m_cmng_port->flags.cmng_vn_enable = 0;
2135 m_cmng_port->flags.fairness_enable = 0;
2136 m_cmng_port->flags.rate_shaping_enable = 0;
2137
2138 DP(NETIF_MSG_IFUP,
2139 "Single function mode minmax will be disabled\n");
2140 }
2141
2142 /* Store it to internal memory */
2143 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2144 REG_WR(bp, BAR_XSTRORM_INTMEM +
2145 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
2146 ((u32 *)(m_cmng_port))[i]);
2147}
2148
2149static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func,
2150 u32 wsum, u16 port_rate,
2151 struct cmng_struct_per_port *m_cmng_port)
2152{
2153 struct rate_shaping_vars_per_vn m_rs_vn;
2154 struct fairness_vars_per_vn m_fair_vn;
2155 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2156 u16 vn_min_rate, vn_max_rate;
2157 int i;
2158
2159 /* If function is hidden - set min and max to zeroes */
2160 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2161 vn_min_rate = 0;
2162 vn_max_rate = 0;
2163
2164 } else {
2165 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2166 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2167 /* If FAIRNESS is enabled (not all min rates are zeroes) and
2168 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002169 This is a requirement of the algorithm. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002170 if ((vn_min_rate == 0) && wsum)
2171 vn_min_rate = DEF_MIN_RATE;
2172 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2173 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2174 }
2175
2176 DP(NETIF_MSG_IFUP, "func %d: vn_min_rate=%d vn_max_rate=%d "
2177 "wsum=%d\n", func, vn_min_rate, vn_max_rate, wsum);
2178
2179 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2180 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2181
2182 /* global vn counter - maximal Mbps for this vn */
2183 m_rs_vn.vn_counter.rate = vn_max_rate;
2184
2185 /* quota - number of bytes transmitted in this period */
2186 m_rs_vn.vn_counter.quota =
2187 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2188
2189#ifdef BNX2X_PER_PROT_QOS
2190 /* per protocol counter */
2191 for (protocol = 0; protocol < NUM_OF_PROTOCOLS; protocol++) {
2192 /* maximal Mbps for this protocol */
2193 m_rs_vn.protocol_counters[protocol].rate =
2194 protocol_max_rate[protocol];
2195 /* the quota in each timer period -
2196 number of bytes transmitted in this period */
2197 m_rs_vn.protocol_counters[protocol].quota =
2198 (u32)(rs_periodic_timeout_usec *
2199 ((double)m_rs_vn.
2200 protocol_counters[protocol].rate/8));
2201 }
2202#endif
2203
2204 if (wsum) {
2205 /* credit for each period of the fairness algorithm:
2206 number of bytes in T_FAIR (the vn share the port rate).
2207 wsum should not be larger than 10000, thus
2208 T_FAIR_COEF / (8 * wsum) will always be grater than zero */
2209 m_fair_vn.vn_credit_delta =
2210 max((u64)(vn_min_rate * (T_FAIR_COEF / (8 * wsum))),
2211 (u64)(m_cmng_port->fair_vars.fair_threshold * 2));
2212 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2213 m_fair_vn.vn_credit_delta);
2214 }
2215
2216#ifdef BNX2X_PER_PROT_QOS
2217 do {
2218 u32 protocolWeightSum = 0;
2219
2220 for (protocol = 0; protocol < NUM_OF_PROTOCOLS; protocol++)
2221 protocolWeightSum +=
2222 drvInit.protocol_min_rate[protocol];
2223 /* per protocol counter -
2224 NOT NEEDED IF NO PER-PROTOCOL CONGESTION MANAGEMENT */
2225 if (protocolWeightSum > 0) {
2226 for (protocol = 0;
2227 protocol < NUM_OF_PROTOCOLS; protocol++)
2228 /* credit for each period of the
2229 fairness algorithm - number of bytes in
2230 T_FAIR (the protocol share the vn rate) */
2231 m_fair_vn.protocol_credit_delta[protocol] =
2232 (u32)((vn_min_rate / 8) * t_fair *
2233 protocol_min_rate / protocolWeightSum);
2234 }
2235 } while (0);
2236#endif
2237
2238 /* Store it to internal memory */
2239 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2240 REG_WR(bp, BAR_XSTRORM_INTMEM +
2241 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2242 ((u32 *)(&m_rs_vn))[i]);
2243
2244 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2245 REG_WR(bp, BAR_XSTRORM_INTMEM +
2246 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2247 ((u32 *)(&m_fair_vn))[i]);
2248}
2249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002250/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002251static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002252{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002253 int vn;
2254
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002255 /* Make sure that we are synced with the current statistics */
2256 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2257
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002259
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002260 if (bp->link_vars.link_up) {
2261
2262 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2263 struct host_port_stats *pstats;
2264
2265 pstats = bnx2x_sp(bp, port_stats);
2266 /* reset old bmac stats */
2267 memset(&(pstats->mac_stx[0]), 0,
2268 sizeof(struct mac_stx));
2269 }
2270 if ((bp->state == BNX2X_STATE_OPEN) ||
2271 (bp->state == BNX2X_STATE_DISABLED))
2272 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2273 }
2274
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002275 /* indicate link status */
2276 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002277
2278 if (IS_E1HMF(bp)) {
2279 int func;
2280
2281 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2282 if (vn == BP_E1HVN(bp))
2283 continue;
2284
2285 func = ((vn << 1) | BP_PORT(bp));
2286
2287 /* Set the attention towards other drivers
2288 on the same port */
2289 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2290 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2291 }
2292 }
2293
2294 if (CHIP_IS_E1H(bp) && (bp->link_vars.line_speed > 0)) {
2295 struct cmng_struct_per_port m_cmng_port;
2296 u32 wsum;
2297 int port = BP_PORT(bp);
2298
2299 /* Init RATE SHAPING and FAIRNESS contexts */
2300 wsum = bnx2x_calc_vn_wsum(bp);
2301 bnx2x_init_port_minmax(bp, (int)wsum,
2302 bp->link_vars.line_speed,
2303 &m_cmng_port);
2304 if (IS_E1HMF(bp))
2305 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2306 bnx2x_init_vn_minmax(bp, 2*vn + port,
2307 wsum, bp->link_vars.line_speed,
2308 &m_cmng_port);
2309 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002310}
2311
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002312static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002314 if (bp->state != BNX2X_STATE_OPEN)
2315 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002316
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002317 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2318
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002319 if (bp->link_vars.link_up)
2320 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2321 else
2322 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2323
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002324 /* indicate link status */
2325 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002326}
2327
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002328static void bnx2x_pmf_update(struct bnx2x *bp)
2329{
2330 int port = BP_PORT(bp);
2331 u32 val;
2332
2333 bp->port.pmf = 1;
2334 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2335
2336 /* enable nig attention */
2337 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2338 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2339 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002340
2341 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002342}
2343
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002344/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002345
2346/* slow path */
2347
2348/*
2349 * General service functions
2350 */
2351
2352/* the slow path queue is odd since completions arrive on the fastpath ring */
2353static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2354 u32 data_hi, u32 data_lo, int common)
2355{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002356 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002358 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2359 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002360 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2361 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2362 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2363
2364#ifdef BNX2X_STOP_ON_ERROR
2365 if (unlikely(bp->panic))
2366 return -EIO;
2367#endif
2368
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002369 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002370
2371 if (!bp->spq_left) {
2372 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002373 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002374 bnx2x_panic();
2375 return -EBUSY;
2376 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002377
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002378 /* CID needs port number to be encoded int it */
2379 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2380 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2381 HW_CID(bp, cid)));
2382 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2383 if (common)
2384 bp->spq_prod_bd->hdr.type |=
2385 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2386
2387 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2388 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2389
2390 bp->spq_left--;
2391
2392 if (bp->spq_prod_bd == bp->spq_last_bd) {
2393 bp->spq_prod_bd = bp->spq;
2394 bp->spq_prod_idx = 0;
2395 DP(NETIF_MSG_TIMER, "end of spq\n");
2396
2397 } else {
2398 bp->spq_prod_bd++;
2399 bp->spq_prod_idx++;
2400 }
2401
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002402 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002403 bp->spq_prod_idx);
2404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002406 return 0;
2407}
2408
2409/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002410static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002412 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002413 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002414
2415 might_sleep();
2416 i = 100;
2417 for (j = 0; j < i*10; j++) {
2418 val = (1UL << 31);
2419 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2420 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2421 if (val & (1L << 31))
2422 break;
2423
2424 msleep(5);
2425 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002426 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002427 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002428 rc = -EBUSY;
2429 }
2430
2431 return rc;
2432}
2433
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002434/* release split MCP access lock register */
2435static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436{
2437 u32 val = 0;
2438
2439 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2440}
2441
2442static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2443{
2444 struct host_def_status_block *def_sb = bp->def_status_blk;
2445 u16 rc = 0;
2446
2447 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002448 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2449 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2450 rc |= 1;
2451 }
2452 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2453 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2454 rc |= 2;
2455 }
2456 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2457 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2458 rc |= 4;
2459 }
2460 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2461 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2462 rc |= 8;
2463 }
2464 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2465 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2466 rc |= 16;
2467 }
2468 return rc;
2469}
2470
2471/*
2472 * slow path service functions
2473 */
2474
2475static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2476{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002477 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002478 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2479 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002480 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2481 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002482 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2483 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002484 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002485
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002486 if (bp->attn_state & asserted)
2487 BNX2X_ERR("IGU ERROR\n");
2488
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002489 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2490 aeu_mask = REG_RD(bp, aeu_addr);
2491
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002492 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002493 aeu_mask, asserted);
2494 aeu_mask &= ~(asserted & 0xff);
2495 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002496
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002497 REG_WR(bp, aeu_addr, aeu_mask);
2498 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002499
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002500 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002501 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002502 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002503
2504 if (asserted & ATTN_HARD_WIRED_MASK) {
2505 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002507 bnx2x_acquire_phy_lock(bp);
2508
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002509 /* save nig interrupt mask */
2510 bp->nig_mask = REG_RD(bp, nig_int_mask_addr);
2511 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002512
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002513 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002514
2515 /* handle unicore attn? */
2516 }
2517 if (asserted & ATTN_SW_TIMER_4_FUNC)
2518 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2519
2520 if (asserted & GPIO_2_FUNC)
2521 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2522
2523 if (asserted & GPIO_3_FUNC)
2524 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2525
2526 if (asserted & GPIO_4_FUNC)
2527 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2528
2529 if (port == 0) {
2530 if (asserted & ATTN_GENERAL_ATTN_1) {
2531 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2532 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2533 }
2534 if (asserted & ATTN_GENERAL_ATTN_2) {
2535 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2536 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2537 }
2538 if (asserted & ATTN_GENERAL_ATTN_3) {
2539 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2540 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2541 }
2542 } else {
2543 if (asserted & ATTN_GENERAL_ATTN_4) {
2544 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2545 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2546 }
2547 if (asserted & ATTN_GENERAL_ATTN_5) {
2548 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2549 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2550 }
2551 if (asserted & ATTN_GENERAL_ATTN_6) {
2552 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2553 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2554 }
2555 }
2556
2557 } /* if hardwired */
2558
Eilon Greenstein5c862842008-08-13 15:51:48 -07002559 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2560 asserted, hc_addr);
2561 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002562
2563 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002564 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002565 REG_WR(bp, nig_int_mask_addr, bp->nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002566 bnx2x_release_phy_lock(bp);
2567 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002568}
2569
2570static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2571{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002572 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002573 int reg_offset;
2574 u32 val;
2575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002576 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2577 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002578
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002579 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002580
2581 val = REG_RD(bp, reg_offset);
2582 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2583 REG_WR(bp, reg_offset, val);
2584
2585 BNX2X_ERR("SPIO5 hw attention\n");
2586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002587 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07002588 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002589 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
2590 /* Fan failure attention */
2591
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002592 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002593 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002594 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2595 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002596 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002597 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002598 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002599 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002600 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002601 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002602 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2603 SHMEM_WR(bp,
2604 dev_info.port_hw_config[port].
2605 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002606 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002607 /* log the failure */
2608 printk(KERN_ERR PFX "Fan Failure on Network"
2609 " Controller %s has caused the driver to"
2610 " shutdown the card to prevent permanent"
2611 " damage. Please contact Dell Support for"
2612 " assistance\n", bp->dev->name);
2613 break;
2614
2615 default:
2616 break;
2617 }
2618 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002619
2620 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2621
2622 val = REG_RD(bp, reg_offset);
2623 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2624 REG_WR(bp, reg_offset, val);
2625
2626 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2627 (attn & HW_INTERRUT_ASSERT_SET_0));
2628 bnx2x_panic();
2629 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002630}
2631
2632static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2633{
2634 u32 val;
2635
2636 if (attn & BNX2X_DOORQ_ASSERT) {
2637
2638 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2639 BNX2X_ERR("DB hw attention 0x%x\n", val);
2640 /* DORQ discard attention */
2641 if (val & 0x2)
2642 BNX2X_ERR("FATAL error from DORQ\n");
2643 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002644
2645 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2646
2647 int port = BP_PORT(bp);
2648 int reg_offset;
2649
2650 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2651 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2652
2653 val = REG_RD(bp, reg_offset);
2654 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2655 REG_WR(bp, reg_offset, val);
2656
2657 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2658 (attn & HW_INTERRUT_ASSERT_SET_1));
2659 bnx2x_panic();
2660 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002661}
2662
2663static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2664{
2665 u32 val;
2666
2667 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2668
2669 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2670 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2671 /* CFC error attention */
2672 if (val & 0x2)
2673 BNX2X_ERR("FATAL error from CFC\n");
2674 }
2675
2676 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2677
2678 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2679 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2680 /* RQ_USDMDP_FIFO_OVERFLOW */
2681 if (val & 0x18000)
2682 BNX2X_ERR("FATAL error from PXP\n");
2683 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002684
2685 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2686
2687 int port = BP_PORT(bp);
2688 int reg_offset;
2689
2690 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2691 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2692
2693 val = REG_RD(bp, reg_offset);
2694 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2695 REG_WR(bp, reg_offset, val);
2696
2697 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2698 (attn & HW_INTERRUT_ASSERT_SET_2));
2699 bnx2x_panic();
2700 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002701}
2702
2703static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2704{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002705 u32 val;
2706
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002707 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002709 if (attn & BNX2X_PMF_LINK_ASSERT) {
2710 int func = BP_FUNC(bp);
2711
2712 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2713 bnx2x__link_status_update(bp);
2714 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2715 DRV_STATUS_PMF)
2716 bnx2x_pmf_update(bp);
2717
2718 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002719
2720 BNX2X_ERR("MC assert!\n");
2721 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2722 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2723 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2724 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2725 bnx2x_panic();
2726
2727 } else if (attn & BNX2X_MCP_ASSERT) {
2728
2729 BNX2X_ERR("MCP assert!\n");
2730 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002731 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002732
2733 } else
2734 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2735 }
2736
2737 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002738 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2739 if (attn & BNX2X_GRC_TIMEOUT) {
2740 val = CHIP_IS_E1H(bp) ?
2741 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2742 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2743 }
2744 if (attn & BNX2X_GRC_RSV) {
2745 val = CHIP_IS_E1H(bp) ?
2746 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2747 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2748 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002749 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002750 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002751}
2752
2753static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2754{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002755 struct attn_route attn;
2756 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002757 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002758 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759 u32 reg_addr;
2760 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002761 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762
2763 /* need to take HW lock because MCP or other port might also
2764 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002765 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002766
2767 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2768 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2769 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2770 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002771 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2772 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002773
2774 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2775 if (deasserted & (1 << index)) {
2776 group_mask = bp->attn_group[index];
2777
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002778 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2779 index, group_mask.sig[0], group_mask.sig[1],
2780 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002781
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002782 bnx2x_attn_int_deasserted3(bp,
2783 attn.sig[3] & group_mask.sig[3]);
2784 bnx2x_attn_int_deasserted1(bp,
2785 attn.sig[1] & group_mask.sig[1]);
2786 bnx2x_attn_int_deasserted2(bp,
2787 attn.sig[2] & group_mask.sig[2]);
2788 bnx2x_attn_int_deasserted0(bp,
2789 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002790
2791 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002792 HW_PRTY_ASSERT_SET_0) ||
2793 (attn.sig[1] & group_mask.sig[1] &
2794 HW_PRTY_ASSERT_SET_1) ||
2795 (attn.sig[2] & group_mask.sig[2] &
2796 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002797 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002798 }
2799 }
2800
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002801 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002802
Eilon Greenstein5c862842008-08-13 15:51:48 -07002803 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002804
2805 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002806 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2807 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002808 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002809
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002810 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002811 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002812
2813 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2814 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2815
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002816 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2817 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002818
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002819 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2820 aeu_mask, deasserted);
2821 aeu_mask |= (deasserted & 0xff);
2822 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2823
2824 REG_WR(bp, reg_addr, aeu_mask);
2825 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002826
2827 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2828 bp->attn_state &= ~deasserted;
2829 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2830}
2831
2832static void bnx2x_attn_int(struct bnx2x *bp)
2833{
2834 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002835 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2836 attn_bits);
2837 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2838 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839 u32 attn_state = bp->attn_state;
2840
2841 /* look for changed bits */
2842 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2843 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2844
2845 DP(NETIF_MSG_HW,
2846 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2847 attn_bits, attn_ack, asserted, deasserted);
2848
2849 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002850 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002851
2852 /* handle bits that were raised */
2853 if (asserted)
2854 bnx2x_attn_int_asserted(bp, asserted);
2855
2856 if (deasserted)
2857 bnx2x_attn_int_deasserted(bp, deasserted);
2858}
2859
2860static void bnx2x_sp_task(struct work_struct *work)
2861{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002862 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002863 u16 status;
2864
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002866 /* Return here if interrupt is disabled */
2867 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002868 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002869 return;
2870 }
2871
2872 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002873/* if (status == 0) */
2874/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002875
Eilon Greenstein3196a882008-08-13 15:58:49 -07002876 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002877
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002878 /* HW attentions */
2879 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002881
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002882 /* CStorm events: query_stats, port delete ramrod */
2883 if (status & 0x2)
2884 bp->stats_pending = 0;
2885
Eilon Greenstein68d59482009-01-14 21:27:36 -08002886 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002887 IGU_INT_NOP, 1);
2888 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2889 IGU_INT_NOP, 1);
2890 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2891 IGU_INT_NOP, 1);
2892 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2893 IGU_INT_NOP, 1);
2894 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2895 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002896
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002897}
2898
2899static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2900{
2901 struct net_device *dev = dev_instance;
2902 struct bnx2x *bp = netdev_priv(dev);
2903
2904 /* Return here if interrupt is disabled */
2905 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002906 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002907 return IRQ_HANDLED;
2908 }
2909
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002910 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911
2912#ifdef BNX2X_STOP_ON_ERROR
2913 if (unlikely(bp->panic))
2914 return IRQ_HANDLED;
2915#endif
2916
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002917 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002918
2919 return IRQ_HANDLED;
2920}
2921
2922/* end of slow path */
2923
2924/* Statistics */
2925
2926/****************************************************************************
2927* Macros
2928****************************************************************************/
2929
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002930/* sum[hi:lo] += add[hi:lo] */
2931#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2932 do { \
2933 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002934 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002935 } while (0)
2936
2937/* difference = minuend - subtrahend */
2938#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2939 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002940 if (m_lo < s_lo) { \
2941 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002942 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002943 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002944 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002945 d_hi--; \
2946 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002947 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002948 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002949 d_hi = 0; \
2950 d_lo = 0; \
2951 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002952 } else { \
2953 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002954 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002955 d_hi = 0; \
2956 d_lo = 0; \
2957 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002958 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002959 d_hi = m_hi - s_hi; \
2960 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002961 } \
2962 } \
2963 } while (0)
2964
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002965#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002966 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002967 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2968 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2969 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2970 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2971 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2972 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002973 } while (0)
2974
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002975#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002976 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002977 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
2978 diff.lo, new->s##_lo, old->s##_lo); \
2979 ADD_64(estats->t##_hi, diff.hi, \
2980 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002981 } while (0)
2982
2983/* sum[hi:lo] += add */
2984#define ADD_EXTEND_64(s_hi, s_lo, a) \
2985 do { \
2986 s_lo += a; \
2987 s_hi += (s_lo < a) ? 1 : 0; \
2988 } while (0)
2989
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002990#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002991 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002992 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
2993 pstats->mac_stx[1].s##_lo, \
2994 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002995 } while (0)
2996
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002997#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002998 do { \
2999 diff = le32_to_cpu(tclient->s) - old_tclient->s; \
3000 old_tclient->s = le32_to_cpu(tclient->s); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003001 ADD_EXTEND_64(fstats->t##_hi, fstats->t##_lo, diff); \
3002 } while (0)
3003
3004#define UPDATE_EXTEND_XSTAT(s, t) \
3005 do { \
3006 diff = le32_to_cpu(xclient->s) - old_xclient->s; \
3007 old_xclient->s = le32_to_cpu(xclient->s); \
3008 ADD_EXTEND_64(fstats->t##_hi, fstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003009 } while (0)
3010
3011/*
3012 * General service functions
3013 */
3014
3015static inline long bnx2x_hilo(u32 *hiref)
3016{
3017 u32 lo = *(hiref + 1);
3018#if (BITS_PER_LONG == 64)
3019 u32 hi = *hiref;
3020
3021 return HILO_U64(hi, lo);
3022#else
3023 return lo;
3024#endif
3025}
3026
3027/*
3028 * Init service functions
3029 */
3030
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003031static void bnx2x_storm_stats_post(struct bnx2x *bp)
3032{
3033 if (!bp->stats_pending) {
3034 struct eth_query_ramrod_data ramrod_data = {0};
3035 int rc;
3036
3037 ramrod_data.drv_counter = bp->stats_counter++;
3038 ramrod_data.collect_port_1b = bp->port.pmf ? 1 : 0;
3039 ramrod_data.ctr_id_vector = (1 << BP_CL_ID(bp));
3040
3041 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3042 ((u32 *)&ramrod_data)[1],
3043 ((u32 *)&ramrod_data)[0], 0);
3044 if (rc == 0) {
3045 /* stats ramrod has it's own slot on the spq */
3046 bp->spq_left++;
3047 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003048 }
3049 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003050}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003051
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003052static void bnx2x_stats_init(struct bnx2x *bp)
3053{
3054 int port = BP_PORT(bp);
3055
3056 bp->executer_idx = 0;
3057 bp->stats_counter = 0;
3058
3059 /* port stats */
3060 if (!BP_NOMCP(bp))
3061 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3062 else
3063 bp->port.port_stx = 0;
3064 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3065
3066 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3067 bp->port.old_nig_stats.brb_discard =
3068 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003069 bp->port.old_nig_stats.brb_truncate =
3070 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003071 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3072 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3073 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3074 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3075
3076 /* function stats */
3077 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
3078 memset(&bp->old_tclient, 0, sizeof(struct tstorm_per_client_stats));
3079 memset(&bp->old_xclient, 0, sizeof(struct xstorm_per_client_stats));
3080 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3081
3082 bp->stats_state = STATS_STATE_DISABLED;
3083 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3084 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3085}
3086
3087static void bnx2x_hw_stats_post(struct bnx2x *bp)
3088{
3089 struct dmae_command *dmae = &bp->stats_dmae;
3090 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3091
3092 *stats_comp = DMAE_COMP_VAL;
3093
3094 /* loader */
3095 if (bp->executer_idx) {
3096 int loader_idx = PMF_DMAE_C(bp);
3097
3098 memset(dmae, 0, sizeof(struct dmae_command));
3099
3100 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3101 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3102 DMAE_CMD_DST_RESET |
3103#ifdef __BIG_ENDIAN
3104 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3105#else
3106 DMAE_CMD_ENDIANITY_DW_SWAP |
3107#endif
3108 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3109 DMAE_CMD_PORT_0) |
3110 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3111 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3112 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3113 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3114 sizeof(struct dmae_command) *
3115 (loader_idx + 1)) >> 2;
3116 dmae->dst_addr_hi = 0;
3117 dmae->len = sizeof(struct dmae_command) >> 2;
3118 if (CHIP_IS_E1(bp))
3119 dmae->len--;
3120 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3121 dmae->comp_addr_hi = 0;
3122 dmae->comp_val = 1;
3123
3124 *stats_comp = 0;
3125 bnx2x_post_dmae(bp, dmae, loader_idx);
3126
3127 } else if (bp->func_stx) {
3128 *stats_comp = 0;
3129 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3130 }
3131}
3132
3133static int bnx2x_stats_comp(struct bnx2x *bp)
3134{
3135 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3136 int cnt = 10;
3137
3138 might_sleep();
3139 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003140 if (!cnt) {
3141 BNX2X_ERR("timeout waiting for stats finished\n");
3142 break;
3143 }
3144 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003145 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003146 }
3147 return 1;
3148}
3149
3150/*
3151 * Statistics service functions
3152 */
3153
3154static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3155{
3156 struct dmae_command *dmae;
3157 u32 opcode;
3158 int loader_idx = PMF_DMAE_C(bp);
3159 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3160
3161 /* sanity */
3162 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3163 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003164 return;
3165 }
3166
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003167 bp->executer_idx = 0;
3168
3169 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3170 DMAE_CMD_C_ENABLE |
3171 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3172#ifdef __BIG_ENDIAN
3173 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3174#else
3175 DMAE_CMD_ENDIANITY_DW_SWAP |
3176#endif
3177 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3178 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3179
3180 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3181 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3182 dmae->src_addr_lo = bp->port.port_stx >> 2;
3183 dmae->src_addr_hi = 0;
3184 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3185 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3186 dmae->len = DMAE_LEN32_RD_MAX;
3187 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3188 dmae->comp_addr_hi = 0;
3189 dmae->comp_val = 1;
3190
3191 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3192 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3193 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3194 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003195 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3196 DMAE_LEN32_RD_MAX * 4);
3197 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3198 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003199 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3200 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3201 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3202 dmae->comp_val = DMAE_COMP_VAL;
3203
3204 *stats_comp = 0;
3205 bnx2x_hw_stats_post(bp);
3206 bnx2x_stats_comp(bp);
3207}
3208
3209static void bnx2x_port_stats_init(struct bnx2x *bp)
3210{
3211 struct dmae_command *dmae;
3212 int port = BP_PORT(bp);
3213 int vn = BP_E1HVN(bp);
3214 u32 opcode;
3215 int loader_idx = PMF_DMAE_C(bp);
3216 u32 mac_addr;
3217 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3218
3219 /* sanity */
3220 if (!bp->link_vars.link_up || !bp->port.pmf) {
3221 BNX2X_ERR("BUG!\n");
3222 return;
3223 }
3224
3225 bp->executer_idx = 0;
3226
3227 /* MCP */
3228 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3229 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3230 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3231#ifdef __BIG_ENDIAN
3232 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3233#else
3234 DMAE_CMD_ENDIANITY_DW_SWAP |
3235#endif
3236 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3237 (vn << DMAE_CMD_E1HVN_SHIFT));
3238
3239 if (bp->port.port_stx) {
3240
3241 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3242 dmae->opcode = opcode;
3243 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3244 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3245 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3246 dmae->dst_addr_hi = 0;
3247 dmae->len = sizeof(struct host_port_stats) >> 2;
3248 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3249 dmae->comp_addr_hi = 0;
3250 dmae->comp_val = 1;
3251 }
3252
3253 if (bp->func_stx) {
3254
3255 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3256 dmae->opcode = opcode;
3257 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3258 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3259 dmae->dst_addr_lo = bp->func_stx >> 2;
3260 dmae->dst_addr_hi = 0;
3261 dmae->len = sizeof(struct host_func_stats) >> 2;
3262 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3263 dmae->comp_addr_hi = 0;
3264 dmae->comp_val = 1;
3265 }
3266
3267 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003268 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3269 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3270 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3271#ifdef __BIG_ENDIAN
3272 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3273#else
3274 DMAE_CMD_ENDIANITY_DW_SWAP |
3275#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003276 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3277 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003278
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003279 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003280
3281 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3282 NIG_REG_INGRESS_BMAC0_MEM);
3283
3284 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3285 BIGMAC_REGISTER_TX_STAT_GTBYT */
3286 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3287 dmae->opcode = opcode;
3288 dmae->src_addr_lo = (mac_addr +
3289 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3290 dmae->src_addr_hi = 0;
3291 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3292 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3293 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3294 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3295 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3296 dmae->comp_addr_hi = 0;
3297 dmae->comp_val = 1;
3298
3299 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3300 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3301 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3302 dmae->opcode = opcode;
3303 dmae->src_addr_lo = (mac_addr +
3304 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3305 dmae->src_addr_hi = 0;
3306 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003307 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003308 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003309 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003310 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3311 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3312 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3313 dmae->comp_addr_hi = 0;
3314 dmae->comp_val = 1;
3315
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003316 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003317
3318 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3319
3320 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3321 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3322 dmae->opcode = opcode;
3323 dmae->src_addr_lo = (mac_addr +
3324 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3325 dmae->src_addr_hi = 0;
3326 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3327 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3328 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3329 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3330 dmae->comp_addr_hi = 0;
3331 dmae->comp_val = 1;
3332
3333 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3334 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3335 dmae->opcode = opcode;
3336 dmae->src_addr_lo = (mac_addr +
3337 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3338 dmae->src_addr_hi = 0;
3339 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003340 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003341 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003342 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003343 dmae->len = 1;
3344 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3345 dmae->comp_addr_hi = 0;
3346 dmae->comp_val = 1;
3347
3348 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3349 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3350 dmae->opcode = opcode;
3351 dmae->src_addr_lo = (mac_addr +
3352 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3353 dmae->src_addr_hi = 0;
3354 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003355 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003356 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003357 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003358 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3359 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3360 dmae->comp_addr_hi = 0;
3361 dmae->comp_val = 1;
3362 }
3363
3364 /* NIG */
3365 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003366 dmae->opcode = opcode;
3367 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3368 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3369 dmae->src_addr_hi = 0;
3370 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3371 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3372 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3373 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3374 dmae->comp_addr_hi = 0;
3375 dmae->comp_val = 1;
3376
3377 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3378 dmae->opcode = opcode;
3379 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3380 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3381 dmae->src_addr_hi = 0;
3382 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3383 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3384 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3385 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3386 dmae->len = (2*sizeof(u32)) >> 2;
3387 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3388 dmae->comp_addr_hi = 0;
3389 dmae->comp_val = 1;
3390
3391 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003392 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3393 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3394 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3395#ifdef __BIG_ENDIAN
3396 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3397#else
3398 DMAE_CMD_ENDIANITY_DW_SWAP |
3399#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003400 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3401 (vn << DMAE_CMD_E1HVN_SHIFT));
3402 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3403 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003404 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003405 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3406 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3407 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3408 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3409 dmae->len = (2*sizeof(u32)) >> 2;
3410 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3411 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3412 dmae->comp_val = DMAE_COMP_VAL;
3413
3414 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003415}
3416
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003417static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003418{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003419 struct dmae_command *dmae = &bp->stats_dmae;
3420 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003421
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003422 /* sanity */
3423 if (!bp->func_stx) {
3424 BNX2X_ERR("BUG!\n");
3425 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003426 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003427
3428 bp->executer_idx = 0;
3429 memset(dmae, 0, sizeof(struct dmae_command));
3430
3431 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3432 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3433 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3434#ifdef __BIG_ENDIAN
3435 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3436#else
3437 DMAE_CMD_ENDIANITY_DW_SWAP |
3438#endif
3439 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3440 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3441 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3442 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3443 dmae->dst_addr_lo = bp->func_stx >> 2;
3444 dmae->dst_addr_hi = 0;
3445 dmae->len = sizeof(struct host_func_stats) >> 2;
3446 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3447 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3448 dmae->comp_val = DMAE_COMP_VAL;
3449
3450 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003451}
3452
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003453static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003454{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003455 if (bp->port.pmf)
3456 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003457
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003458 else if (bp->func_stx)
3459 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003460
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003461 bnx2x_hw_stats_post(bp);
3462 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003463}
3464
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003465static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003466{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003467 bnx2x_stats_comp(bp);
3468 bnx2x_stats_pmf_update(bp);
3469 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003470}
3471
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003472static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003473{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003474 bnx2x_stats_comp(bp);
3475 bnx2x_stats_start(bp);
3476}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003477
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003478static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3479{
3480 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3481 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3482 struct regpair diff;
3483
3484 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3485 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3486 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3487 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3488 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3489 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003490 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003491 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
3492 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffpauseframesreceived);
3493 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3494 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3495 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3496 UPDATE_STAT64(tx_stat_gt127,
3497 tx_stat_etherstatspkts65octetsto127octets);
3498 UPDATE_STAT64(tx_stat_gt255,
3499 tx_stat_etherstatspkts128octetsto255octets);
3500 UPDATE_STAT64(tx_stat_gt511,
3501 tx_stat_etherstatspkts256octetsto511octets);
3502 UPDATE_STAT64(tx_stat_gt1023,
3503 tx_stat_etherstatspkts512octetsto1023octets);
3504 UPDATE_STAT64(tx_stat_gt1518,
3505 tx_stat_etherstatspkts1024octetsto1522octets);
3506 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3507 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3508 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3509 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3510 UPDATE_STAT64(tx_stat_gterr,
3511 tx_stat_dot3statsinternalmactransmiterrors);
3512 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
3513}
3514
3515static void bnx2x_emac_stats_update(struct bnx2x *bp)
3516{
3517 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3518 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3519
3520 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3521 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3522 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3523 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3524 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3525 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3526 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3527 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3528 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3529 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3530 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3531 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3532 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3533 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3534 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3535 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3536 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3537 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3538 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3539 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3540 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3541 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3542 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3543 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3544 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3545 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3546 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3547 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3548 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3549 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3550 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
3551}
3552
3553static int bnx2x_hw_stats_update(struct bnx2x *bp)
3554{
3555 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3556 struct nig_stats *old = &(bp->port.old_nig_stats);
3557 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3558 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3559 struct regpair diff;
3560
3561 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3562 bnx2x_bmac_stats_update(bp);
3563
3564 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3565 bnx2x_emac_stats_update(bp);
3566
3567 else { /* unreached */
3568 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003569 return -1;
3570 }
3571
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003572 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3573 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003574 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3575 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003577 UPDATE_STAT64_NIG(egress_mac_pkt0,
3578 etherstatspkts1024octetsto1522octets);
3579 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003580
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003581 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003582
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003583 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3584 sizeof(struct mac_stx));
3585 estats->brb_drop_hi = pstats->brb_drop_hi;
3586 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003588 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003589
3590 return 0;
3591}
3592
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003593static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003594{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003595 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
3596 int cl_id = BP_CL_ID(bp);
3597 struct tstorm_per_port_stats *tport =
3598 &stats->tstorm_common.port_statistics;
3599 struct tstorm_per_client_stats *tclient =
3600 &stats->tstorm_common.client_statistics[cl_id];
3601 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3602 struct xstorm_per_client_stats *xclient =
3603 &stats->xstorm_common.client_statistics[cl_id];
3604 struct xstorm_per_client_stats *old_xclient = &bp->old_xclient;
3605 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3606 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3607 u32 diff;
3608
3609 /* are storm stats valid? */
3610 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3611 bp->stats_counter) {
3612 DP(BNX2X_MSG_STATS, "stats not updated by tstorm"
3613 " tstorm counter (%d) != stats_counter (%d)\n",
3614 tclient->stats_counter, bp->stats_counter);
3615 return -1;
3616 }
3617 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3618 bp->stats_counter) {
3619 DP(BNX2X_MSG_STATS, "stats not updated by xstorm"
3620 " xstorm counter (%d) != stats_counter (%d)\n",
3621 xclient->stats_counter, bp->stats_counter);
3622 return -2;
3623 }
3624
3625 fstats->total_bytes_received_hi =
3626 fstats->valid_bytes_received_hi =
3627 le32_to_cpu(tclient->total_rcv_bytes.hi);
3628 fstats->total_bytes_received_lo =
3629 fstats->valid_bytes_received_lo =
3630 le32_to_cpu(tclient->total_rcv_bytes.lo);
3631
3632 estats->error_bytes_received_hi =
3633 le32_to_cpu(tclient->rcv_error_bytes.hi);
3634 estats->error_bytes_received_lo =
3635 le32_to_cpu(tclient->rcv_error_bytes.lo);
3636 ADD_64(estats->error_bytes_received_hi,
3637 estats->rx_stat_ifhcinbadoctets_hi,
3638 estats->error_bytes_received_lo,
3639 estats->rx_stat_ifhcinbadoctets_lo);
3640
3641 ADD_64(fstats->total_bytes_received_hi,
3642 estats->error_bytes_received_hi,
3643 fstats->total_bytes_received_lo,
3644 estats->error_bytes_received_lo);
3645
3646 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts, total_unicast_packets_received);
3647 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3648 total_multicast_packets_received);
3649 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3650 total_broadcast_packets_received);
3651
3652 fstats->total_bytes_transmitted_hi =
3653 le32_to_cpu(xclient->total_sent_bytes.hi);
3654 fstats->total_bytes_transmitted_lo =
3655 le32_to_cpu(xclient->total_sent_bytes.lo);
3656
3657 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3658 total_unicast_packets_transmitted);
3659 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3660 total_multicast_packets_transmitted);
3661 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3662 total_broadcast_packets_transmitted);
3663
3664 memcpy(estats, &(fstats->total_bytes_received_hi),
3665 sizeof(struct host_func_stats) - 2*sizeof(u32));
3666
3667 estats->mac_filter_discard = le32_to_cpu(tport->mac_filter_discard);
3668 estats->xxoverflow_discard = le32_to_cpu(tport->xxoverflow_discard);
3669 estats->brb_truncate_discard =
3670 le32_to_cpu(tport->brb_truncate_discard);
3671 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3672
3673 old_tclient->rcv_unicast_bytes.hi =
3674 le32_to_cpu(tclient->rcv_unicast_bytes.hi);
3675 old_tclient->rcv_unicast_bytes.lo =
3676 le32_to_cpu(tclient->rcv_unicast_bytes.lo);
3677 old_tclient->rcv_broadcast_bytes.hi =
3678 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
3679 old_tclient->rcv_broadcast_bytes.lo =
3680 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
3681 old_tclient->rcv_multicast_bytes.hi =
3682 le32_to_cpu(tclient->rcv_multicast_bytes.hi);
3683 old_tclient->rcv_multicast_bytes.lo =
3684 le32_to_cpu(tclient->rcv_multicast_bytes.lo);
3685 old_tclient->total_rcv_pkts = le32_to_cpu(tclient->total_rcv_pkts);
3686
3687 old_tclient->checksum_discard = le32_to_cpu(tclient->checksum_discard);
3688 old_tclient->packets_too_big_discard =
3689 le32_to_cpu(tclient->packets_too_big_discard);
3690 estats->no_buff_discard =
3691 old_tclient->no_buff_discard = le32_to_cpu(tclient->no_buff_discard);
3692 old_tclient->ttl0_discard = le32_to_cpu(tclient->ttl0_discard);
3693
3694 old_xclient->total_sent_pkts = le32_to_cpu(xclient->total_sent_pkts);
3695 old_xclient->unicast_bytes_sent.hi =
3696 le32_to_cpu(xclient->unicast_bytes_sent.hi);
3697 old_xclient->unicast_bytes_sent.lo =
3698 le32_to_cpu(xclient->unicast_bytes_sent.lo);
3699 old_xclient->multicast_bytes_sent.hi =
3700 le32_to_cpu(xclient->multicast_bytes_sent.hi);
3701 old_xclient->multicast_bytes_sent.lo =
3702 le32_to_cpu(xclient->multicast_bytes_sent.lo);
3703 old_xclient->broadcast_bytes_sent.hi =
3704 le32_to_cpu(xclient->broadcast_bytes_sent.hi);
3705 old_xclient->broadcast_bytes_sent.lo =
3706 le32_to_cpu(xclient->broadcast_bytes_sent.lo);
3707
3708 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3709
3710 return 0;
3711}
3712
3713static void bnx2x_net_stats_update(struct bnx2x *bp)
3714{
3715 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3716 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003717 struct net_device_stats *nstats = &bp->dev->stats;
3718
3719 nstats->rx_packets =
3720 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3721 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3722 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3723
3724 nstats->tx_packets =
3725 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3726 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3727 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3728
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003729 nstats->rx_bytes = bnx2x_hilo(&estats->valid_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003730
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003731 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003732
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003733 nstats->rx_dropped = old_tclient->checksum_discard +
3734 estats->mac_discard;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003735 nstats->tx_dropped = 0;
3736
3737 nstats->multicast =
3738 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi);
3739
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003740 nstats->collisions =
3741 estats->tx_stat_dot3statssinglecollisionframes_lo +
3742 estats->tx_stat_dot3statsmultiplecollisionframes_lo +
3743 estats->tx_stat_dot3statslatecollisions_lo +
3744 estats->tx_stat_dot3statsexcessivecollisions_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003745
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003746 estats->jabber_packets_received =
3747 old_tclient->packets_too_big_discard +
3748 estats->rx_stat_dot3statsframestoolong_lo;
3749
3750 nstats->rx_length_errors =
3751 estats->rx_stat_etherstatsundersizepkts_lo +
3752 estats->jabber_packets_received;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003753 nstats->rx_over_errors = estats->brb_drop_lo + estats->brb_truncate_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003754 nstats->rx_crc_errors = estats->rx_stat_dot3statsfcserrors_lo;
3755 nstats->rx_frame_errors = estats->rx_stat_dot3statsalignmenterrors_lo;
3756 nstats->rx_fifo_errors = old_tclient->no_buff_discard;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003757 nstats->rx_missed_errors = estats->xxoverflow_discard;
3758
3759 nstats->rx_errors = nstats->rx_length_errors +
3760 nstats->rx_over_errors +
3761 nstats->rx_crc_errors +
3762 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003763 nstats->rx_fifo_errors +
3764 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003765
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003766 nstats->tx_aborted_errors =
3767 estats->tx_stat_dot3statslatecollisions_lo +
3768 estats->tx_stat_dot3statsexcessivecollisions_lo;
3769 nstats->tx_carrier_errors = estats->rx_stat_falsecarriererrors_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003770 nstats->tx_fifo_errors = 0;
3771 nstats->tx_heartbeat_errors = 0;
3772 nstats->tx_window_errors = 0;
3773
3774 nstats->tx_errors = nstats->tx_aborted_errors +
3775 nstats->tx_carrier_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003776}
3777
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003778static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003779{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003780 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3781 int update = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003782
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003783 if (*stats_comp != DMAE_COMP_VAL)
3784 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003785
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003786 if (bp->port.pmf)
3787 update = (bnx2x_hw_stats_update(bp) == 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003788
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003789 update |= (bnx2x_storm_stats_update(bp) == 0);
3790
3791 if (update)
3792 bnx2x_net_stats_update(bp);
3793
3794 else {
3795 if (bp->stats_pending) {
3796 bp->stats_pending++;
3797 if (bp->stats_pending == 3) {
3798 BNX2X_ERR("stats not updated for 3 times\n");
3799 bnx2x_panic();
3800 return;
3801 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003802 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003803 }
3804
3805 if (bp->msglevel & NETIF_MSG_TIMER) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003806 struct tstorm_per_client_stats *old_tclient = &bp->old_tclient;
3807 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003808 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003809 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003810
3811 printk(KERN_DEBUG "%s:\n", bp->dev->name);
3812 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
3813 " tx pkt (%lx)\n",
3814 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003815 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003816 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
3817 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003818 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
3819 bp->fp->rx_comp_cons),
3820 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u\n",
Eilon Greenstein6378c022008-08-13 15:59:25 -07003822 netif_queue_stopped(bp->dev) ? "Xoff" : "Xon",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003823 estats->driver_xoff, estats->brb_drop_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003824 printk(KERN_DEBUG "tstats: checksum_discard %u "
3825 "packets_too_big_discard %u no_buff_discard %u "
3826 "mac_discard %u mac_filter_discard %u "
3827 "xxovrflow_discard %u brb_truncate_discard %u "
3828 "ttl0_discard %u\n",
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003829 old_tclient->checksum_discard,
3830 old_tclient->packets_too_big_discard,
3831 old_tclient->no_buff_discard, estats->mac_discard,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003832 estats->mac_filter_discard, estats->xxoverflow_discard,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003833 estats->brb_truncate_discard,
3834 old_tclient->ttl0_discard);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003835
3836 for_each_queue(bp, i) {
3837 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
3838 bnx2x_fp(bp, i, tx_pkt),
3839 bnx2x_fp(bp, i, rx_pkt),
3840 bnx2x_fp(bp, i, rx_calls));
3841 }
3842 }
3843
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003844 bnx2x_hw_stats_post(bp);
3845 bnx2x_storm_stats_post(bp);
3846}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003847
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003848static void bnx2x_port_stats_stop(struct bnx2x *bp)
3849{
3850 struct dmae_command *dmae;
3851 u32 opcode;
3852 int loader_idx = PMF_DMAE_C(bp);
3853 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003854
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003855 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003856
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003857 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3858 DMAE_CMD_C_ENABLE |
3859 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003860#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003861 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003863 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003864#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003865 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3866 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3867
3868 if (bp->port.port_stx) {
3869
3870 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3871 if (bp->func_stx)
3872 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3873 else
3874 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3875 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3876 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3877 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003878 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003879 dmae->len = sizeof(struct host_port_stats) >> 2;
3880 if (bp->func_stx) {
3881 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3882 dmae->comp_addr_hi = 0;
3883 dmae->comp_val = 1;
3884 } else {
3885 dmae->comp_addr_lo =
3886 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3887 dmae->comp_addr_hi =
3888 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3889 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003890
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003891 *stats_comp = 0;
3892 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003893 }
3894
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003895 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003896
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003897 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3898 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3899 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3900 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3901 dmae->dst_addr_lo = bp->func_stx >> 2;
3902 dmae->dst_addr_hi = 0;
3903 dmae->len = sizeof(struct host_func_stats) >> 2;
3904 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3905 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3906 dmae->comp_val = DMAE_COMP_VAL;
3907
3908 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003909 }
3910}
3911
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003912static void bnx2x_stats_stop(struct bnx2x *bp)
3913{
3914 int update = 0;
3915
3916 bnx2x_stats_comp(bp);
3917
3918 if (bp->port.pmf)
3919 update = (bnx2x_hw_stats_update(bp) == 0);
3920
3921 update |= (bnx2x_storm_stats_update(bp) == 0);
3922
3923 if (update) {
3924 bnx2x_net_stats_update(bp);
3925
3926 if (bp->port.pmf)
3927 bnx2x_port_stats_stop(bp);
3928
3929 bnx2x_hw_stats_post(bp);
3930 bnx2x_stats_comp(bp);
3931 }
3932}
3933
3934static void bnx2x_stats_do_nothing(struct bnx2x *bp)
3935{
3936}
3937
3938static const struct {
3939 void (*action)(struct bnx2x *bp);
3940 enum bnx2x_stats_state next_state;
3941} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
3942/* state event */
3943{
3944/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
3945/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
3946/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
3947/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
3948},
3949{
3950/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
3951/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
3952/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
3953/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
3954}
3955};
3956
3957static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
3958{
3959 enum bnx2x_stats_state state = bp->stats_state;
3960
3961 bnx2x_stats_stm[state][event].action(bp);
3962 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
3963
3964 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
3965 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
3966 state, event, bp->stats_state);
3967}
3968
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003969static void bnx2x_timer(unsigned long data)
3970{
3971 struct bnx2x *bp = (struct bnx2x *) data;
3972
3973 if (!netif_running(bp->dev))
3974 return;
3975
3976 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08003977 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003978
3979 if (poll) {
3980 struct bnx2x_fastpath *fp = &bp->fp[0];
3981 int rc;
3982
3983 bnx2x_tx_int(fp, 1000);
3984 rc = bnx2x_rx_int(fp, 1000);
3985 }
3986
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003987 if (!BP_NOMCP(bp)) {
3988 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003989 u32 drv_pulse;
3990 u32 mcp_pulse;
3991
3992 ++bp->fw_drv_pulse_wr_seq;
3993 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
3994 /* TBD - add SYSTEM_TIME */
3995 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003996 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003997
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003998 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003999 MCP_PULSE_SEQ_MASK);
4000 /* The delta between driver pulse and mcp response
4001 * should be 1 (before mcp response) or 0 (after mcp response)
4002 */
4003 if ((drv_pulse != mcp_pulse) &&
4004 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4005 /* someone lost a heartbeat... */
4006 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4007 drv_pulse, mcp_pulse);
4008 }
4009 }
4010
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004011 if ((bp->state == BNX2X_STATE_OPEN) ||
4012 (bp->state == BNX2X_STATE_DISABLED))
4013 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004014
Eliezer Tamirf1410642008-02-28 11:51:50 -08004015timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004016 mod_timer(&bp->timer, jiffies + bp->current_interval);
4017}
4018
4019/* end of Statistics */
4020
4021/* nic init */
4022
4023/*
4024 * nic init service functions
4025 */
4026
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004027static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004028{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004029 int port = BP_PORT(bp);
4030
4031 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4032 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004033 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004034 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4035 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004036 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004037}
4038
Eilon Greenstein5c862842008-08-13 15:51:48 -07004039static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4040 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004041{
4042 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004043 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004044 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004045 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004046
4047 /* USTORM */
4048 section = ((u64)mapping) + offsetof(struct host_status_block,
4049 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004050 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004051
4052 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004053 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004054 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004055 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004056 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004057 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4058 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004059
4060 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4061 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004062 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004063
4064 /* CSTORM */
4065 section = ((u64)mapping) + offsetof(struct host_status_block,
4066 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004068
4069 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004070 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004071 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004072 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004073 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004074 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4075 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004076
4077 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4078 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004079 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004080
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004081 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4082}
4083
4084static void bnx2x_zero_def_sb(struct bnx2x *bp)
4085{
4086 int func = BP_FUNC(bp);
4087
4088 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4089 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4090 sizeof(struct ustorm_def_status_block)/4);
4091 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4092 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4093 sizeof(struct cstorm_def_status_block)/4);
4094 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4095 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4096 sizeof(struct xstorm_def_status_block)/4);
4097 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4098 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4099 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004100}
4101
4102static void bnx2x_init_def_sb(struct bnx2x *bp,
4103 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004104 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004105{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004106 int port = BP_PORT(bp);
4107 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004108 int index, val, reg_offset;
4109 u64 section;
4110
4111 /* ATTN */
4112 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4113 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004114 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004115
Eliezer Tamir49d66772008-02-28 11:53:13 -08004116 bp->attn_state = 0;
4117
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004118 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4119 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4120
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004121 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004122 bp->attn_group[index].sig[0] = REG_RD(bp,
4123 reg_offset + 0x10*index);
4124 bp->attn_group[index].sig[1] = REG_RD(bp,
4125 reg_offset + 0x4 + 0x10*index);
4126 bp->attn_group[index].sig[2] = REG_RD(bp,
4127 reg_offset + 0x8 + 0x10*index);
4128 bp->attn_group[index].sig[3] = REG_RD(bp,
4129 reg_offset + 0xc + 0x10*index);
4130 }
4131
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004132 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4133 HC_REG_ATTN_MSG0_ADDR_L);
4134
4135 REG_WR(bp, reg_offset, U64_LO(section));
4136 REG_WR(bp, reg_offset + 4, U64_HI(section));
4137
4138 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4139
4140 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004141 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004142 REG_WR(bp, reg_offset, val);
4143
4144 /* USTORM */
4145 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4146 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004147 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004148
4149 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004150 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004151 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004152 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004153 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004154 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004155 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156
4157 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4158 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004159 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004160
4161 /* CSTORM */
4162 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4163 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004164 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004165
4166 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004167 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004168 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004169 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004170 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004171 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004172 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173
4174 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4175 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004176 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004177
4178 /* TSTORM */
4179 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4180 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004181 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004182
4183 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004185 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004187 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004188 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004189 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004190
4191 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4192 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004193 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004194
4195 /* XSTORM */
4196 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4197 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004198 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004199
4200 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004201 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004202 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004203 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004204 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004205 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004206 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004207
4208 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4209 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004210 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004212 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004213 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004214
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004215 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004216}
4217
4218static void bnx2x_update_coalesce(struct bnx2x *bp)
4219{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004220 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004221 int i;
4222
4223 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004224 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004225
4226 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4227 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004228 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004229 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004230 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004231 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004232 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004233 U_SB_ETH_RX_CQ_INDEX),
4234 bp->rx_ticks ? 0 : 1);
4235 REG_WR16(bp, BAR_USTRORM_INTMEM +
4236 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
4237 U_SB_ETH_RX_BD_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004238 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004239
4240 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4241 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004242 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004243 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004244 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004245 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004246 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004247 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004248 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004249 }
4250}
4251
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004252static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4253 struct bnx2x_fastpath *fp, int last)
4254{
4255 int i;
4256
4257 for (i = 0; i < last; i++) {
4258 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4259 struct sk_buff *skb = rx_buf->skb;
4260
4261 if (skb == NULL) {
4262 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4263 continue;
4264 }
4265
4266 if (fp->tpa_state[i] == BNX2X_TPA_START)
4267 pci_unmap_single(bp->pdev,
4268 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004269 bp->rx_buf_size,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004270 PCI_DMA_FROMDEVICE);
4271
4272 dev_kfree_skb(skb);
4273 rx_buf->skb = NULL;
4274 }
4275}
4276
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004277static void bnx2x_init_rx_rings(struct bnx2x *bp)
4278{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004279 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004280 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4281 ETH_MAX_AGGREGATION_QUEUES_E1H;
4282 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004283 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004284
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004285 bp->rx_buf_size = bp->dev->mtu;
4286 bp->rx_buf_size += bp->rx_offset + ETH_OVREHEAD +
4287 BCM_RX_ETH_PAYLOAD_ALIGN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004288
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004289 if (bp->flags & TPA_ENABLE_FLAG) {
4290 DP(NETIF_MSG_IFUP,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004291 "rx_buf_size %d effective_mtu %d\n",
4292 bp->rx_buf_size, bp->dev->mtu + ETH_OVREHEAD);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004293
4294 for_each_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004295 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004296
Eilon Greenstein32626232008-08-13 15:51:07 -07004297 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004298 fp->tpa_pool[i].skb =
4299 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4300 if (!fp->tpa_pool[i].skb) {
4301 BNX2X_ERR("Failed to allocate TPA "
4302 "skb pool for queue[%d] - "
4303 "disabling TPA on this "
4304 "queue!\n", j);
4305 bnx2x_free_tpa_pool(bp, fp, i);
4306 fp->disable_tpa = 1;
4307 break;
4308 }
4309 pci_unmap_addr_set((struct sw_rx_bd *)
4310 &bp->fp->tpa_pool[i],
4311 mapping, 0);
4312 fp->tpa_state[i] = BNX2X_TPA_STOP;
4313 }
4314 }
4315 }
4316
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317 for_each_queue(bp, j) {
4318 struct bnx2x_fastpath *fp = &bp->fp[j];
4319
4320 fp->rx_bd_cons = 0;
4321 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004322 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004323
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004324 /* "next page" elements initialization */
4325 /* SGE ring */
4326 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4327 struct eth_rx_sge *sge;
4328
4329 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4330 sge->addr_hi =
4331 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4332 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4333 sge->addr_lo =
4334 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4335 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4336 }
4337
4338 bnx2x_init_sge_ring_bit_mask(fp);
4339
4340 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341 for (i = 1; i <= NUM_RX_RINGS; i++) {
4342 struct eth_rx_bd *rx_bd;
4343
4344 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4345 rx_bd->addr_hi =
4346 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004347 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004348 rx_bd->addr_lo =
4349 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004350 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004351 }
4352
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004353 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004354 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4355 struct eth_rx_cqe_next_page *nextpg;
4356
4357 nextpg = (struct eth_rx_cqe_next_page *)
4358 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4359 nextpg->addr_hi =
4360 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004361 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004362 nextpg->addr_lo =
4363 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004364 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004365 }
4366
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004367 /* Allocate SGEs and initialize the ring elements */
4368 for (i = 0, ring_prod = 0;
4369 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004370
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004371 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4372 BNX2X_ERR("was only able to allocate "
4373 "%d rx sges\n", i);
4374 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4375 /* Cleanup already allocated elements */
4376 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004377 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004378 fp->disable_tpa = 1;
4379 ring_prod = 0;
4380 break;
4381 }
4382 ring_prod = NEXT_SGE_IDX(ring_prod);
4383 }
4384 fp->rx_sge_prod = ring_prod;
4385
4386 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004387 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004388 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004389 for (i = 0; i < bp->rx_ring_size; i++) {
4390 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4391 BNX2X_ERR("was only able to allocate "
4392 "%d rx skbs\n", i);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004393 bp->eth_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004394 break;
4395 }
4396 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004397 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004398 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004399 }
4400
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004401 fp->rx_bd_prod = ring_prod;
4402 /* must not have more available CQEs than BDs */
4403 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4404 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004405 fp->rx_pkt = fp->rx_calls = 0;
4406
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004407 /* Warning!
4408 * this will generate an interrupt (to the TSTORM)
4409 * must only be done after chip is initialized
4410 */
4411 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4412 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004413 if (j != 0)
4414 continue;
4415
4416 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004417 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004418 U64_LO(fp->rx_comp_mapping));
4419 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004420 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004421 U64_HI(fp->rx_comp_mapping));
4422 }
4423}
4424
4425static void bnx2x_init_tx_ring(struct bnx2x *bp)
4426{
4427 int i, j;
4428
4429 for_each_queue(bp, j) {
4430 struct bnx2x_fastpath *fp = &bp->fp[j];
4431
4432 for (i = 1; i <= NUM_TX_RINGS; i++) {
4433 struct eth_tx_bd *tx_bd =
4434 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4435
4436 tx_bd->addr_hi =
4437 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004438 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004439 tx_bd->addr_lo =
4440 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004441 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004442 }
4443
4444 fp->tx_pkt_prod = 0;
4445 fp->tx_pkt_cons = 0;
4446 fp->tx_bd_prod = 0;
4447 fp->tx_bd_cons = 0;
4448 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4449 fp->tx_pkt = 0;
4450 }
4451}
4452
4453static void bnx2x_init_sp_ring(struct bnx2x *bp)
4454{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004455 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004456
4457 spin_lock_init(&bp->spq_lock);
4458
4459 bp->spq_left = MAX_SPQ_PENDING;
4460 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004461 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4462 bp->spq_prod_bd = bp->spq;
4463 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4464
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004465 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004466 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004467 REG_WR(bp,
4468 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004469 U64_HI(bp->spq_mapping));
4470
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004471 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004472 bp->spq_prod_idx);
4473}
4474
4475static void bnx2x_init_context(struct bnx2x *bp)
4476{
4477 int i;
4478
4479 for_each_queue(bp, i) {
4480 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4481 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004482 u8 sb_id = FP_SB_ID(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004483
4484 context->xstorm_st_context.tx_bd_page_base_hi =
4485 U64_HI(fp->tx_desc_mapping);
4486 context->xstorm_st_context.tx_bd_page_base_lo =
4487 U64_LO(fp->tx_desc_mapping);
4488 context->xstorm_st_context.db_data_addr_hi =
4489 U64_HI(fp->tx_prods_mapping);
4490 context->xstorm_st_context.db_data_addr_lo =
4491 U64_LO(fp->tx_prods_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004492 context->xstorm_st_context.statistics_data = (BP_CL_ID(bp) |
4493 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004494
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004495 context->ustorm_st_context.common.sb_index_numbers =
4496 BNX2X_RX_SB_INDEX_NUM;
4497 context->ustorm_st_context.common.clientId = FP_CL_ID(fp);
4498 context->ustorm_st_context.common.status_block_id = sb_id;
4499 context->ustorm_st_context.common.flags =
4500 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT;
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004501 context->ustorm_st_context.common.mc_alignment_size =
4502 BCM_RX_ETH_PAYLOAD_ALIGN;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004503 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004504 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004505 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004506 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004507 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004508 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004509 if (!fp->disable_tpa) {
4510 context->ustorm_st_context.common.flags |=
4511 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4512 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4513 context->ustorm_st_context.common.sge_buff_size =
4514 (u16)(BCM_PAGE_SIZE*PAGES_PER_SGE);
4515 context->ustorm_st_context.common.sge_page_base_hi =
4516 U64_HI(fp->rx_sge_mapping);
4517 context->ustorm_st_context.common.sge_page_base_lo =
4518 U64_LO(fp->rx_sge_mapping);
4519 }
4520
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004521 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004522 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004523 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004524
4525 context->xstorm_ag_context.cdu_reserved =
4526 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4527 CDU_REGION_NUMBER_XCM_AG,
4528 ETH_CONNECTION_TYPE);
4529 context->ustorm_ag_context.cdu_usage =
4530 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4531 CDU_REGION_NUMBER_UCM_AG,
4532 ETH_CONNECTION_TYPE);
4533 }
4534}
4535
4536static void bnx2x_init_ind_table(struct bnx2x *bp)
4537{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004538 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004539 int i;
4540
4541 if (!is_multi(bp))
4542 return;
4543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004544 DP(NETIF_MSG_IFUP, "Initializing indirection table\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004545 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004546 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004547 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
4548 BP_CL_ID(bp) + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004549}
4550
Eliezer Tamir49d66772008-02-28 11:53:13 -08004551static void bnx2x_set_client_config(struct bnx2x *bp)
4552{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004553 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004554 int port = BP_PORT(bp);
4555 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004556
Eilon Greensteine7799c52009-01-14 21:30:27 -08004557 tstorm_client.mtu = bp->dev->mtu;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004558 tstorm_client.statistics_counter_id = BP_CL_ID(bp);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004559 tstorm_client.config_flags =
4560 TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE;
4561#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004562 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004563 tstorm_client.config_flags |=
4564 TSTORM_ETH_CLIENT_CONFIG_VLAN_REMOVAL_ENABLE;
4565 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4566 }
4567#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004568
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004569 if (bp->flags & TPA_ENABLE_FLAG) {
4570 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004571 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004572 tstorm_client.max_sges_for_packet =
4573 ((tstorm_client.max_sges_for_packet +
4574 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4575 PAGES_PER_SGE_SHIFT;
4576
4577 tstorm_client.config_flags |=
4578 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4579 }
4580
Eliezer Tamir49d66772008-02-28 11:53:13 -08004581 for_each_queue(bp, i) {
4582 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004583 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004584 ((u32 *)&tstorm_client)[0]);
4585 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004586 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004587 ((u32 *)&tstorm_client)[1]);
4588 }
4589
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004590 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4591 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004592}
4593
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004594static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4595{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004596 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004597 int mode = bp->rx_mode;
4598 int mask = (1 << BP_L_ID(bp));
4599 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004600 int i;
4601
Eilon Greenstein3196a882008-08-13 15:58:49 -07004602 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004603
4604 switch (mode) {
4605 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004606 tstorm_mac_filter.ucast_drop_all = mask;
4607 tstorm_mac_filter.mcast_drop_all = mask;
4608 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609 break;
4610 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004611 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004612 break;
4613 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004614 tstorm_mac_filter.mcast_accept_all = mask;
4615 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616 break;
4617 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004618 tstorm_mac_filter.ucast_accept_all = mask;
4619 tstorm_mac_filter.mcast_accept_all = mask;
4620 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004621 break;
4622 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004623 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4624 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004625 }
4626
4627 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4628 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004629 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004630 ((u32 *)&tstorm_mac_filter)[i]);
4631
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004632/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004633 ((u32 *)&tstorm_mac_filter)[i]); */
4634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004635
Eliezer Tamir49d66772008-02-28 11:53:13 -08004636 if (mode != BNX2X_RX_MODE_NONE)
4637 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004638}
4639
Eilon Greenstein471de712008-08-13 15:49:35 -07004640static void bnx2x_init_internal_common(struct bnx2x *bp)
4641{
4642 int i;
4643
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004644 if (bp->flags & TPA_ENABLE_FLAG) {
4645 struct tstorm_eth_tpa_exist tpa = {0};
4646
4647 tpa.tpa_exist = 1;
4648
4649 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4650 ((u32 *)&tpa)[0]);
4651 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4652 ((u32 *)&tpa)[1]);
4653 }
4654
Eilon Greenstein471de712008-08-13 15:49:35 -07004655 /* Zero this manually as its initialization is
4656 currently missing in the initTool */
4657 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4658 REG_WR(bp, BAR_USTRORM_INTMEM +
4659 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4660}
4661
4662static void bnx2x_init_internal_port(struct bnx2x *bp)
4663{
4664 int port = BP_PORT(bp);
4665
4666 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4667 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4668 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4669 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4670}
4671
4672static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004673{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004674 struct tstorm_eth_function_common_config tstorm_config = {0};
4675 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004676 int port = BP_PORT(bp);
4677 int func = BP_FUNC(bp);
4678 int i;
Eilon Greenstein471de712008-08-13 15:49:35 -07004679 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680
4681 if (is_multi(bp)) {
4682 tstorm_config.config_flags = MULTI_FLAGS;
4683 tstorm_config.rss_result_mask = MULTI_MASK;
4684 }
4685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004686 tstorm_config.leading_client_id = BP_L_ID(bp);
4687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004688 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004689 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690 (*(u32 *)&tstorm_config));
4691
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004692 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004693 bnx2x_set_storm_rx_mode(bp);
4694
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004695 /* reset xstorm per client statistics */
4696 for (i = 0; i < sizeof(struct xstorm_per_client_stats) / 4; i++) {
4697 REG_WR(bp, BAR_XSTRORM_INTMEM +
4698 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, BP_CL_ID(bp)) +
4699 i*4, 0);
4700 }
4701 /* reset tstorm per client statistics */
4702 for (i = 0; i < sizeof(struct tstorm_per_client_stats) / 4; i++) {
4703 REG_WR(bp, BAR_TSTRORM_INTMEM +
4704 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, BP_CL_ID(bp)) +
4705 i*4, 0);
4706 }
4707
4708 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004709 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004710
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004711 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004712 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004713 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004714 ((u32 *)&stats_flags)[1]);
4715
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004716 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004717 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004718 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004719 ((u32 *)&stats_flags)[1]);
4720
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004721 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004722 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004723 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004724 ((u32 *)&stats_flags)[1]);
4725
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004726 REG_WR(bp, BAR_XSTRORM_INTMEM +
4727 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4728 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4729 REG_WR(bp, BAR_XSTRORM_INTMEM +
4730 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4731 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4732
4733 REG_WR(bp, BAR_TSTRORM_INTMEM +
4734 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4735 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4736 REG_WR(bp, BAR_TSTRORM_INTMEM +
4737 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4738 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004739
4740 if (CHIP_IS_E1H(bp)) {
4741 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
4742 IS_E1HMF(bp));
4743 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
4744 IS_E1HMF(bp));
4745 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
4746 IS_E1HMF(bp));
4747 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
4748 IS_E1HMF(bp));
4749
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004750 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
4751 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004752 }
4753
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004754 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
4755 max_agg_size =
4756 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
4757 SGE_PAGE_SIZE * PAGES_PER_SGE),
4758 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004759 for_each_queue(bp, i) {
4760 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004761
4762 REG_WR(bp, BAR_USTRORM_INTMEM +
4763 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)),
4764 U64_LO(fp->rx_comp_mapping));
4765 REG_WR(bp, BAR_USTRORM_INTMEM +
4766 USTORM_CQE_PAGE_BASE_OFFSET(port, FP_CL_ID(fp)) + 4,
4767 U64_HI(fp->rx_comp_mapping));
4768
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004769 REG_WR16(bp, BAR_USTRORM_INTMEM +
4770 USTORM_MAX_AGG_SIZE_OFFSET(port, FP_CL_ID(fp)),
4771 max_agg_size);
4772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004773}
4774
Eilon Greenstein471de712008-08-13 15:49:35 -07004775static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
4776{
4777 switch (load_code) {
4778 case FW_MSG_CODE_DRV_LOAD_COMMON:
4779 bnx2x_init_internal_common(bp);
4780 /* no break */
4781
4782 case FW_MSG_CODE_DRV_LOAD_PORT:
4783 bnx2x_init_internal_port(bp);
4784 /* no break */
4785
4786 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
4787 bnx2x_init_internal_func(bp);
4788 break;
4789
4790 default:
4791 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4792 break;
4793 }
4794}
4795
4796static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004797{
4798 int i;
4799
4800 for_each_queue(bp, i) {
4801 struct bnx2x_fastpath *fp = &bp->fp[i];
4802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004803 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004804 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004805 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004806 fp->cl_id = BP_L_ID(bp) + i;
4807 fp->sb_id = fp->cl_id;
4808 DP(NETIF_MSG_IFUP,
4809 "bnx2x_init_sb(%p,%p) index %d cl_id %d sb %d\n",
4810 bp, fp->status_blk, i, FP_CL_ID(fp), FP_SB_ID(fp));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004811 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
4812 FP_SB_ID(fp));
4813 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004814 }
4815
Eilon Greenstein5c862842008-08-13 15:51:48 -07004816 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
4817 DEF_SB_ID);
4818 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004819 bnx2x_update_coalesce(bp);
4820 bnx2x_init_rx_rings(bp);
4821 bnx2x_init_tx_ring(bp);
4822 bnx2x_init_sp_ring(bp);
4823 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07004824 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004825 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08004826 bnx2x_stats_init(bp);
4827
4828 /* At this point, we are ready for interrupts */
4829 atomic_set(&bp->intr_sem, 0);
4830
4831 /* flush all before enabling interrupts */
4832 mb();
4833 mmiowb();
4834
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08004835 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004836}
4837
4838/* end of nic init */
4839
4840/*
4841 * gzip service functions
4842 */
4843
4844static int bnx2x_gunzip_init(struct bnx2x *bp)
4845{
4846 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
4847 &bp->gunzip_mapping);
4848 if (bp->gunzip_buf == NULL)
4849 goto gunzip_nomem1;
4850
4851 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
4852 if (bp->strm == NULL)
4853 goto gunzip_nomem2;
4854
4855 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
4856 GFP_KERNEL);
4857 if (bp->strm->workspace == NULL)
4858 goto gunzip_nomem3;
4859
4860 return 0;
4861
4862gunzip_nomem3:
4863 kfree(bp->strm);
4864 bp->strm = NULL;
4865
4866gunzip_nomem2:
4867 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
4868 bp->gunzip_mapping);
4869 bp->gunzip_buf = NULL;
4870
4871gunzip_nomem1:
4872 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004873 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004874 return -ENOMEM;
4875}
4876
4877static void bnx2x_gunzip_end(struct bnx2x *bp)
4878{
4879 kfree(bp->strm->workspace);
4880
4881 kfree(bp->strm);
4882 bp->strm = NULL;
4883
4884 if (bp->gunzip_buf) {
4885 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
4886 bp->gunzip_mapping);
4887 bp->gunzip_buf = NULL;
4888 }
4889}
4890
4891static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
4892{
4893 int n, rc;
4894
4895 /* check gzip header */
4896 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
4897 return -EINVAL;
4898
4899 n = 10;
4900
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004901#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004902
4903 if (zbuf[3] & FNAME)
4904 while ((zbuf[n++] != 0) && (n < len));
4905
4906 bp->strm->next_in = zbuf + n;
4907 bp->strm->avail_in = len - n;
4908 bp->strm->next_out = bp->gunzip_buf;
4909 bp->strm->avail_out = FW_BUF_SIZE;
4910
4911 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
4912 if (rc != Z_OK)
4913 return rc;
4914
4915 rc = zlib_inflate(bp->strm, Z_FINISH);
4916 if ((rc != Z_OK) && (rc != Z_STREAM_END))
4917 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
4918 bp->dev->name, bp->strm->msg);
4919
4920 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
4921 if (bp->gunzip_outlen & 0x3)
4922 printk(KERN_ERR PFX "%s: Firmware decompression error:"
4923 " gunzip_outlen (%d) not aligned\n",
4924 bp->dev->name, bp->gunzip_outlen);
4925 bp->gunzip_outlen >>= 2;
4926
4927 zlib_inflateEnd(bp->strm);
4928
4929 if (rc == Z_STREAM_END)
4930 return 0;
4931
4932 return rc;
4933}
4934
4935/* nic load/unload */
4936
4937/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004938 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004939 */
4940
4941/* send a NIG loopback debug packet */
4942static void bnx2x_lb_pckt(struct bnx2x *bp)
4943{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004944 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004945
4946 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004947 wb_write[0] = 0x55555555;
4948 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004949 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004950 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004951
4952 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004953 wb_write[0] = 0x09000000;
4954 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004955 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004956 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004957}
4958
4959/* some of the internal memories
4960 * are not directly readable from the driver
4961 * to test them we send debug packets
4962 */
4963static int bnx2x_int_mem_test(struct bnx2x *bp)
4964{
4965 int factor;
4966 int count, i;
4967 u32 val = 0;
4968
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004969 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07004971 else if (CHIP_REV_IS_EMUL(bp))
4972 factor = 200;
4973 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004974 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975
4976 DP(NETIF_MSG_HW, "start part1\n");
4977
4978 /* Disable inputs of parser neighbor blocks */
4979 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
4980 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
4981 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07004982 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004983
4984 /* Write 0 to parser credits for CFC search request */
4985 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
4986
4987 /* send Ethernet packet */
4988 bnx2x_lb_pckt(bp);
4989
4990 /* TODO do i reset NIG statistic? */
4991 /* Wait until NIG register shows 1 packet of size 0x10 */
4992 count = 1000 * factor;
4993 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004994
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004995 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4996 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004997 if (val == 0x10)
4998 break;
4999
5000 msleep(10);
5001 count--;
5002 }
5003 if (val != 0x10) {
5004 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5005 return -1;
5006 }
5007
5008 /* Wait until PRS register shows 1 packet */
5009 count = 1000 * factor;
5010 while (count) {
5011 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005012 if (val == 1)
5013 break;
5014
5015 msleep(10);
5016 count--;
5017 }
5018 if (val != 0x1) {
5019 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5020 return -2;
5021 }
5022
5023 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005024 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005025 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005026 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005027 msleep(50);
5028 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5029 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5030
5031 DP(NETIF_MSG_HW, "part2\n");
5032
5033 /* Disable inputs of parser neighbor blocks */
5034 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5035 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5036 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005037 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038
5039 /* Write 0 to parser credits for CFC search request */
5040 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5041
5042 /* send 10 Ethernet packets */
5043 for (i = 0; i < 10; i++)
5044 bnx2x_lb_pckt(bp);
5045
5046 /* Wait until NIG register shows 10 + 1
5047 packets of size 11*0x10 = 0xb0 */
5048 count = 1000 * factor;
5049 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005051 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5052 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005053 if (val == 0xb0)
5054 break;
5055
5056 msleep(10);
5057 count--;
5058 }
5059 if (val != 0xb0) {
5060 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5061 return -3;
5062 }
5063
5064 /* Wait until PRS register shows 2 packets */
5065 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5066 if (val != 2)
5067 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5068
5069 /* Write 1 to parser credits for CFC search request */
5070 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5071
5072 /* Wait until PRS register shows 3 packets */
5073 msleep(10 * factor);
5074 /* Wait until NIG register shows 1 packet of size 0x10 */
5075 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5076 if (val != 3)
5077 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5078
5079 /* clear NIG EOP FIFO */
5080 for (i = 0; i < 11; i++)
5081 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5082 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5083 if (val != 1) {
5084 BNX2X_ERR("clear of NIG failed\n");
5085 return -4;
5086 }
5087
5088 /* Reset and init BRB, PRS, NIG */
5089 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5090 msleep(50);
5091 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5092 msleep(50);
5093 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5094 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5095#ifndef BCM_ISCSI
5096 /* set NIC mode */
5097 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5098#endif
5099
5100 /* Enable inputs of parser neighbor blocks */
5101 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5102 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5103 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005104 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005105
5106 DP(NETIF_MSG_HW, "done\n");
5107
5108 return 0; /* OK */
5109}
5110
5111static void enable_blocks_attention(struct bnx2x *bp)
5112{
5113 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5114 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5115 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5116 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5117 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5118 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5119 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5120 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5121 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005122/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5123/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5125 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5126 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005127/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5128/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5130 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5131 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5132 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005133/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5134/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5135 if (CHIP_REV_IS_FPGA(bp))
5136 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5137 else
5138 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005139 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5140 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5141 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005142/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5143/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005144 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5145 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005146/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5147 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005148}
5149
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005150
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005151static void bnx2x_reset_common(struct bnx2x *bp)
5152{
5153 /* reset_common */
5154 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5155 0xd3ffff7f);
5156 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5157}
5158
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005159static int bnx2x_init_common(struct bnx2x *bp)
5160{
5161 u32 val, i;
5162
5163 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5164
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005165 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005166 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5167 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5168
5169 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5170 if (CHIP_IS_E1H(bp))
5171 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5172
5173 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5174 msleep(30);
5175 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5176
5177 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5178 if (CHIP_IS_E1(bp)) {
5179 /* enable HW interrupt from PXP on USDM overflow
5180 bit 16 on INT_MASK_0 */
5181 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005182 }
5183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005184 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5185 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005186
5187#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005188 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5189 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5190 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5191 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5192 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005194/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5195 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5196 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5197 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5198 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005199#endif
5200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005201 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005202#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005203 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5204 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5205 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005206#endif
5207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005208 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5209 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005210
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005211 /* let the HW do it's magic ... */
5212 msleep(100);
5213 /* finish PXP init */
5214 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5215 if (val != 1) {
5216 BNX2X_ERR("PXP2 CFG failed\n");
5217 return -EBUSY;
5218 }
5219 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5220 if (val != 1) {
5221 BNX2X_ERR("PXP2 RD_INIT failed\n");
5222 return -EBUSY;
5223 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005224
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005225 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5226 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005227
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005228 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005229
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005230 /* clean the DMAE memory */
5231 bp->dmae_ready = 1;
5232 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005233
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005234 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5235 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5236 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5237 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005238
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005239 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5240 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5241 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5242 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5243
5244 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5245 /* soft reset pulse */
5246 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5247 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248
5249#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005250 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005251#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005252
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005253 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5254 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5255 if (!CHIP_REV_IS_SLOW(bp)) {
5256 /* enable hw interrupt from doorbell Q */
5257 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5258 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005259
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005260 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5261 if (CHIP_REV_IS_SLOW(bp)) {
5262 /* fix for emulation and FPGA for no pause */
5263 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0, 513);
5264 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_1, 513);
5265 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0, 0);
5266 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_1, 0);
5267 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005268
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005269 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005270 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005271 /* set NIC mode */
5272 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005273 if (CHIP_IS_E1H(bp))
5274 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005275
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005276 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5277 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5278 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5279 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005281 if (CHIP_IS_E1H(bp)) {
5282 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5283 STORM_INTMEM_SIZE_E1H/2);
5284 bnx2x_init_fill(bp,
5285 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5286 0, STORM_INTMEM_SIZE_E1H/2);
5287 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5288 STORM_INTMEM_SIZE_E1H/2);
5289 bnx2x_init_fill(bp,
5290 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5291 0, STORM_INTMEM_SIZE_E1H/2);
5292 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5293 STORM_INTMEM_SIZE_E1H/2);
5294 bnx2x_init_fill(bp,
5295 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5296 0, STORM_INTMEM_SIZE_E1H/2);
5297 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5298 STORM_INTMEM_SIZE_E1H/2);
5299 bnx2x_init_fill(bp,
5300 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5301 0, STORM_INTMEM_SIZE_E1H/2);
5302 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005303 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5304 STORM_INTMEM_SIZE_E1);
5305 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5306 STORM_INTMEM_SIZE_E1);
5307 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5308 STORM_INTMEM_SIZE_E1);
5309 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5310 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005311 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005312
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005313 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5314 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5315 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5316 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005318 /* sync semi rtc */
5319 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5320 0x80000000);
5321 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5322 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005323
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005324 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5325 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5326 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005327
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005328 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5329 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5330 REG_WR(bp, i, 0xc0cac01a);
5331 /* TODO: replace with something meaningful */
5332 }
5333 if (CHIP_IS_E1H(bp))
5334 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
5335 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005337 if (sizeof(union cdu_context) != 1024)
5338 /* we currently assume that a context is 1024 bytes */
5339 printk(KERN_ALERT PFX "please adjust the size of"
5340 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005342 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5343 val = (4 << 24) + (0 << 12) + 1024;
5344 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5345 if (CHIP_IS_E1(bp)) {
5346 /* !!! fix pxp client crdit until excel update */
5347 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5348 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5349 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005351 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5352 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005354 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5355 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005356
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005357 /* PXPCS COMMON comes here */
5358 /* Reset PCIE errors for debug */
5359 REG_WR(bp, 0x2814, 0xffffffff);
5360 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005361
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005362 /* EMAC0 COMMON comes here */
5363 /* EMAC1 COMMON comes here */
5364 /* DBU COMMON comes here */
5365 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005366
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005367 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5368 if (CHIP_IS_E1H(bp)) {
5369 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5370 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5371 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005373 if (CHIP_REV_IS_SLOW(bp))
5374 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005375
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005376 /* finish CFC init */
5377 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5378 if (val != 1) {
5379 BNX2X_ERR("CFC LL_INIT failed\n");
5380 return -EBUSY;
5381 }
5382 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5383 if (val != 1) {
5384 BNX2X_ERR("CFC AC_INIT failed\n");
5385 return -EBUSY;
5386 }
5387 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5388 if (val != 1) {
5389 BNX2X_ERR("CFC CAM_INIT failed\n");
5390 return -EBUSY;
5391 }
5392 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005394 /* read NIG statistic
5395 to see if this is our first up since powerup */
5396 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5397 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005398
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005399 /* do internal memory self test */
5400 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5401 BNX2X_ERR("internal mem self test failed\n");
5402 return -EBUSY;
5403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005405 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07005406 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005407 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5408 /* Fan failure is indicated by SPIO 5 */
5409 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5410 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005411
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005412 /* set to active low mode */
5413 val = REG_RD(bp, MISC_REG_SPIO_INT);
5414 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005415 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005416 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005417
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005418 /* enable interrupt to signal the IGU */
5419 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5420 val |= (1 << MISC_REGISTERS_SPIO_5);
5421 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5422 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005423
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005424 default:
5425 break;
5426 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005427
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005428 /* clear PXP2 attentions */
5429 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005430
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005431 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005432
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005433 if (!BP_NOMCP(bp)) {
5434 bnx2x_acquire_phy_lock(bp);
5435 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5436 bnx2x_release_phy_lock(bp);
5437 } else
5438 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5439
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005440 return 0;
5441}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005442
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005443static int bnx2x_init_port(struct bnx2x *bp)
5444{
5445 int port = BP_PORT(bp);
5446 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005448 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5449
5450 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451
5452 /* Port PXP comes here */
5453 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005454#ifdef BCM_ISCSI
5455 /* Port0 1
5456 * Port1 385 */
5457 i++;
5458 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5459 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5460 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5461 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5462
5463 /* Port0 2
5464 * Port1 386 */
5465 i++;
5466 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5467 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5468 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5469 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5470
5471 /* Port0 3
5472 * Port1 387 */
5473 i++;
5474 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5475 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5476 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5477 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5478#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005479 /* Port CMs come here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005480
5481 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005482#ifdef BCM_ISCSI
5483 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5484 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5485
5486 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5487 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5488#endif
5489 /* Port DQ comes here */
5490 /* Port BRB1 comes here */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005491 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005492 /* Port TSDM comes here */
5493 /* Port CSDM comes here */
5494 /* Port USDM comes here */
5495 /* Port XSDM comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005496 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5497 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5498 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5499 port ? USEM_PORT1_END : USEM_PORT0_END);
5500 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5501 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5502 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5503 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005504 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005505 /* Port XPB comes here */
5506
5507 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5508 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005509
5510 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005511 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005512
5513 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005514 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005515 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005516 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005517
5518 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005519 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005520 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005521 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005522
5523#ifdef BCM_ISCSI
5524 /* tell the searcher where the T2 table is */
5525 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5526
5527 wb_write[0] = U64_LO(bp->t2_mapping);
5528 wb_write[1] = U64_HI(bp->t2_mapping);
5529 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5530 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5531 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5532 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5533
5534 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5535 /* Port SRCH comes here */
5536#endif
5537 /* Port CDU comes here */
5538 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005539
5540 if (CHIP_IS_E1(bp)) {
5541 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5542 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5543 }
5544 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5545 port ? HC_PORT1_END : HC_PORT0_END);
5546
5547 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005548 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005549 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5550 /* init aeu_mask_attn_func_0/1:
5551 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5552 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5553 * bits 4-7 are used for "per vn group attention" */
5554 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5555 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5556
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005557 /* Port PXPCS comes here */
5558 /* Port EMAC0 comes here */
5559 /* Port EMAC1 comes here */
5560 /* Port DBU comes here */
5561 /* Port DBG comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005562 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5563 port ? NIG_PORT1_END : NIG_PORT0_END);
5564
5565 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5566
5567 if (CHIP_IS_E1H(bp)) {
5568 u32 wsum;
5569 struct cmng_struct_per_port m_cmng_port;
5570 int vn;
5571
5572 /* 0x2 disable e1hov, 0x1 enable */
5573 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5574 (IS_E1HMF(bp) ? 0x1 : 0x2));
5575
5576 /* Init RATE SHAPING and FAIRNESS contexts.
5577 Initialize as if there is 10G link. */
5578 wsum = bnx2x_calc_vn_wsum(bp);
5579 bnx2x_init_port_minmax(bp, (int)wsum, 10000, &m_cmng_port);
5580 if (IS_E1HMF(bp))
5581 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5582 bnx2x_init_vn_minmax(bp, 2*vn + port,
5583 wsum, 10000, &m_cmng_port);
5584 }
5585
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005586 /* Port MCP comes here */
5587 /* Port DMAE comes here */
5588
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005589 switch (bp->common.board & SHARED_HW_CFG_BOARD_TYPE_MASK) {
Eilon Greenstein7add9052008-08-25 15:20:48 -07005590 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1021G:
Eliezer Tamirf1410642008-02-28 11:51:50 -08005591 case SHARED_HW_CFG_BOARD_TYPE_BCM957710A1022G:
5592 /* add SPIO 5 to group 0 */
5593 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5594 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5595 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5596 break;
5597
5598 default:
5599 break;
5600 }
5601
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005602 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005603
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005604 return 0;
5605}
5606
5607#define ILT_PER_FUNC (768/2)
5608#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
5609/* the phys address is shifted right 12 bits and has an added
5610 1=valid bit added to the 53rd bit
5611 then since this is a wide register(TM)
5612 we split it into two 32 bit writes
5613 */
5614#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
5615#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
5616#define PXP_ONE_ILT(x) (((x) << 10) | x)
5617#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
5618
5619#define CNIC_ILT_LINES 0
5620
5621static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
5622{
5623 int reg;
5624
5625 if (CHIP_IS_E1H(bp))
5626 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
5627 else /* E1 */
5628 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
5629
5630 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
5631}
5632
5633static int bnx2x_init_func(struct bnx2x *bp)
5634{
5635 int port = BP_PORT(bp);
5636 int func = BP_FUNC(bp);
5637 int i;
5638
5639 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
5640
5641 i = FUNC_ILT_BASE(func);
5642
5643 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
5644 if (CHIP_IS_E1H(bp)) {
5645 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
5646 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
5647 } else /* E1 */
5648 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
5649 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
5650
5651
5652 if (CHIP_IS_E1H(bp)) {
5653 for (i = 0; i < 9; i++)
5654 bnx2x_init_block(bp,
5655 cm_start[func][i], cm_end[func][i]);
5656
5657 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
5658 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
5659 }
5660
5661 /* HC init per function */
5662 if (CHIP_IS_E1H(bp)) {
5663 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
5664
5665 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5666 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5667 }
5668 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
5669
5670 if (CHIP_IS_E1H(bp))
5671 REG_WR(bp, HC_REG_FUNC_NUM_P0 + port*4, func);
5672
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005673 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005674 REG_WR(bp, 0x2114, 0xffffffff);
5675 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676
5677 return 0;
5678}
5679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005680static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
5681{
5682 int i, rc = 0;
5683
5684 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
5685 BP_FUNC(bp), load_code);
5686
5687 bp->dmae_ready = 0;
5688 mutex_init(&bp->dmae_mutex);
5689 bnx2x_gunzip_init(bp);
5690
5691 switch (load_code) {
5692 case FW_MSG_CODE_DRV_LOAD_COMMON:
5693 rc = bnx2x_init_common(bp);
5694 if (rc)
5695 goto init_hw_err;
5696 /* no break */
5697
5698 case FW_MSG_CODE_DRV_LOAD_PORT:
5699 bp->dmae_ready = 1;
5700 rc = bnx2x_init_port(bp);
5701 if (rc)
5702 goto init_hw_err;
5703 /* no break */
5704
5705 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5706 bp->dmae_ready = 1;
5707 rc = bnx2x_init_func(bp);
5708 if (rc)
5709 goto init_hw_err;
5710 break;
5711
5712 default:
5713 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5714 break;
5715 }
5716
5717 if (!BP_NOMCP(bp)) {
5718 int func = BP_FUNC(bp);
5719
5720 bp->fw_drv_pulse_wr_seq =
5721 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
5722 DRV_PULSE_SEQ_MASK);
5723 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
5724 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
5725 bp->fw_drv_pulse_wr_seq, bp->func_stx);
5726 } else
5727 bp->func_stx = 0;
5728
5729 /* this needs to be done before gunzip end */
5730 bnx2x_zero_def_sb(bp);
5731 for_each_queue(bp, i)
5732 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
5733
5734init_hw_err:
5735 bnx2x_gunzip_end(bp);
5736
5737 return rc;
5738}
5739
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005740/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005741static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
5742{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005743 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005744 u32 seq = ++bp->fw_seq;
5745 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07005746 u32 cnt = 1;
5747 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005749 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08005750 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005751
Eilon Greenstein19680c42008-08-13 15:47:33 -07005752 do {
5753 /* let the FW do it's magic ... */
5754 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755
Eilon Greenstein19680c42008-08-13 15:47:33 -07005756 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005757
Eilon Greenstein19680c42008-08-13 15:47:33 -07005758 /* Give the FW up to 2 second (200*10ms) */
5759 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
5760
5761 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
5762 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005763
5764 /* is this a reply to our command? */
5765 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
5766 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005767
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005768 } else {
5769 /* FW BUG! */
5770 BNX2X_ERR("FW failed to respond!\n");
5771 bnx2x_fw_dump(bp);
5772 rc = 0;
5773 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005775 return rc;
5776}
5777
5778static void bnx2x_free_mem(struct bnx2x *bp)
5779{
5780
5781#define BNX2X_PCI_FREE(x, y, size) \
5782 do { \
5783 if (x) { \
5784 pci_free_consistent(bp->pdev, size, x, y); \
5785 x = NULL; \
5786 y = 0; \
5787 } \
5788 } while (0)
5789
5790#define BNX2X_FREE(x) \
5791 do { \
5792 if (x) { \
5793 vfree(x); \
5794 x = NULL; \
5795 } \
5796 } while (0)
5797
5798 int i;
5799
5800 /* fastpath */
5801 for_each_queue(bp, i) {
5802
5803 /* Status blocks */
5804 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
5805 bnx2x_fp(bp, i, status_blk_mapping),
5806 sizeof(struct host_status_block) +
5807 sizeof(struct eth_tx_db_data));
5808
5809 /* fast path rings: tx_buf tx_desc rx_buf rx_desc rx_comp */
5810 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
5811 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
5812 bnx2x_fp(bp, i, tx_desc_mapping),
5813 sizeof(struct eth_tx_bd) * NUM_TX_BD);
5814
5815 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
5816 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
5817 bnx2x_fp(bp, i, rx_desc_mapping),
5818 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5819
5820 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
5821 bnx2x_fp(bp, i, rx_comp_mapping),
5822 sizeof(struct eth_fast_path_rx_cqe) *
5823 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005824
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005825 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07005826 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005827 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
5828 bnx2x_fp(bp, i, rx_sge_mapping),
5829 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
5830 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831 /* end of fastpath */
5832
5833 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005834 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005835
5836 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005837 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838
5839#ifdef BCM_ISCSI
5840 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
5841 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
5842 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
5843 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
5844#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005845 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005846
5847#undef BNX2X_PCI_FREE
5848#undef BNX2X_KFREE
5849}
5850
5851static int bnx2x_alloc_mem(struct bnx2x *bp)
5852{
5853
5854#define BNX2X_PCI_ALLOC(x, y, size) \
5855 do { \
5856 x = pci_alloc_consistent(bp->pdev, size, y); \
5857 if (x == NULL) \
5858 goto alloc_mem_err; \
5859 memset(x, 0, size); \
5860 } while (0)
5861
5862#define BNX2X_ALLOC(x, size) \
5863 do { \
5864 x = vmalloc(size); \
5865 if (x == NULL) \
5866 goto alloc_mem_err; \
5867 memset(x, 0, size); \
5868 } while (0)
5869
5870 int i;
5871
5872 /* fastpath */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005873 for_each_queue(bp, i) {
5874 bnx2x_fp(bp, i, bp) = bp;
5875
5876 /* Status blocks */
5877 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
5878 &bnx2x_fp(bp, i, status_blk_mapping),
5879 sizeof(struct host_status_block) +
5880 sizeof(struct eth_tx_db_data));
5881
5882 bnx2x_fp(bp, i, hw_tx_prods) =
5883 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
5884
5885 bnx2x_fp(bp, i, tx_prods_mapping) =
5886 bnx2x_fp(bp, i, status_blk_mapping) +
5887 sizeof(struct host_status_block);
5888
5889 /* fast path rings: tx_buf tx_desc rx_buf rx_desc rx_comp */
5890 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
5891 sizeof(struct sw_tx_bd) * NUM_TX_BD);
5892 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
5893 &bnx2x_fp(bp, i, tx_desc_mapping),
5894 sizeof(struct eth_tx_bd) * NUM_TX_BD);
5895
5896 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
5897 sizeof(struct sw_rx_bd) * NUM_RX_BD);
5898 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
5899 &bnx2x_fp(bp, i, rx_desc_mapping),
5900 sizeof(struct eth_rx_bd) * NUM_RX_BD);
5901
5902 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
5903 &bnx2x_fp(bp, i, rx_comp_mapping),
5904 sizeof(struct eth_fast_path_rx_cqe) *
5905 NUM_RCQ_BD);
5906
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005907 /* SGE ring */
5908 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
5909 sizeof(struct sw_rx_page) * NUM_RX_SGE);
5910 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
5911 &bnx2x_fp(bp, i, rx_sge_mapping),
5912 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005913 }
5914 /* end of fastpath */
5915
5916 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
5917 sizeof(struct host_def_status_block));
5918
5919 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
5920 sizeof(struct bnx2x_slowpath));
5921
5922#ifdef BCM_ISCSI
5923 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
5924
5925 /* Initialize T1 */
5926 for (i = 0; i < 64*1024; i += 64) {
5927 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
5928 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
5929 }
5930
5931 /* allocate searcher T2 table
5932 we allocate 1/4 of alloc num for T2
5933 (which is not entered into the ILT) */
5934 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
5935
5936 /* Initialize T2 */
5937 for (i = 0; i < 16*1024; i += 64)
5938 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
5939
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005940 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005941 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
5942
5943 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
5944 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
5945
5946 /* QM queues (128*MAX_CONN) */
5947 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
5948#endif
5949
5950 /* Slow path ring */
5951 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
5952
5953 return 0;
5954
5955alloc_mem_err:
5956 bnx2x_free_mem(bp);
5957 return -ENOMEM;
5958
5959#undef BNX2X_PCI_ALLOC
5960#undef BNX2X_ALLOC
5961}
5962
5963static void bnx2x_free_tx_skbs(struct bnx2x *bp)
5964{
5965 int i;
5966
5967 for_each_queue(bp, i) {
5968 struct bnx2x_fastpath *fp = &bp->fp[i];
5969
5970 u16 bd_cons = fp->tx_bd_cons;
5971 u16 sw_prod = fp->tx_pkt_prod;
5972 u16 sw_cons = fp->tx_pkt_cons;
5973
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974 while (sw_cons != sw_prod) {
5975 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
5976 sw_cons++;
5977 }
5978 }
5979}
5980
5981static void bnx2x_free_rx_skbs(struct bnx2x *bp)
5982{
5983 int i, j;
5984
5985 for_each_queue(bp, j) {
5986 struct bnx2x_fastpath *fp = &bp->fp[j];
5987
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005988 for (i = 0; i < NUM_RX_BD; i++) {
5989 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
5990 struct sk_buff *skb = rx_buf->skb;
5991
5992 if (skb == NULL)
5993 continue;
5994
5995 pci_unmap_single(bp->pdev,
5996 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005997 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005998 PCI_DMA_FROMDEVICE);
5999
6000 rx_buf->skb = NULL;
6001 dev_kfree_skb(skb);
6002 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006003 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006004 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6005 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006006 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006007 }
6008}
6009
6010static void bnx2x_free_skbs(struct bnx2x *bp)
6011{
6012 bnx2x_free_tx_skbs(bp);
6013 bnx2x_free_rx_skbs(bp);
6014}
6015
6016static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6017{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006018 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019
6020 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006021 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006022 bp->msix_table[0].vector);
6023
6024 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006025 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006026 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006027 bnx2x_fp(bp, i, state));
6028
Eliezer Tamir228241e2008-02-28 11:56:57 -08006029 if (bnx2x_fp(bp, i, state) != BNX2X_FP_STATE_CLOSED)
6030 BNX2X_ERR("IRQ of fp #%d being freed while "
6031 "state != closed\n", i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006032
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006033 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006034 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006035}
6036
6037static void bnx2x_free_irq(struct bnx2x *bp)
6038{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006039 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006040 bnx2x_free_msix_irqs(bp);
6041 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006042 bp->flags &= ~USING_MSIX_FLAG;
6043
6044 } else
6045 free_irq(bp->pdev->irq, bp->dev);
6046}
6047
6048static int bnx2x_enable_msix(struct bnx2x *bp)
6049{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006050 int i, rc, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006051
6052 bp->msix_table[0].entry = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006053 offset = 1;
6054 DP(NETIF_MSG_IFUP, "msix_table[0].entry = 0 (slowpath)\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006055
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006056 for_each_queue(bp, i) {
6057 int igu_vec = offset + i + BP_L_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006059 bp->msix_table[i + offset].entry = igu_vec;
6060 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6061 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006062 }
6063
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006064 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
6065 bp->num_queues + offset);
6066 if (rc) {
6067 DP(NETIF_MSG_IFUP, "MSI-X is not attainable\n");
6068 return -1;
6069 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070 bp->flags |= USING_MSIX_FLAG;
6071
6072 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006073}
6074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006075static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6076{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006077 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6080 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081 if (rc) {
6082 BNX2X_ERR("request sp irq failed\n");
6083 return -EBUSY;
6084 }
6085
6086 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006087 rc = request_irq(bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088 bnx2x_msix_fp_int, 0,
6089 bp->dev->name, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006090 if (rc) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07006091 BNX2X_ERR("request fp #%d irq failed rc -%d\n",
6092 i + offset, -rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006093 bnx2x_free_msix_irqs(bp);
6094 return -EBUSY;
6095 }
6096
6097 bnx2x_fp(bp, i, state) = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006098 }
6099
6100 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101}
6102
6103static int bnx2x_req_irq(struct bnx2x *bp)
6104{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006105 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006106
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006107 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, IRQF_SHARED,
6108 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109 if (!rc)
6110 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6111
6112 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113}
6114
Yitchak Gertner65abd742008-08-25 15:26:24 -07006115static void bnx2x_napi_enable(struct bnx2x *bp)
6116{
6117 int i;
6118
6119 for_each_queue(bp, i)
6120 napi_enable(&bnx2x_fp(bp, i, napi));
6121}
6122
6123static void bnx2x_napi_disable(struct bnx2x *bp)
6124{
6125 int i;
6126
6127 for_each_queue(bp, i)
6128 napi_disable(&bnx2x_fp(bp, i, napi));
6129}
6130
6131static void bnx2x_netif_start(struct bnx2x *bp)
6132{
6133 if (atomic_dec_and_test(&bp->intr_sem)) {
6134 if (netif_running(bp->dev)) {
6135 if (bp->state == BNX2X_STATE_OPEN)
6136 netif_wake_queue(bp->dev);
6137 bnx2x_napi_enable(bp);
6138 bnx2x_int_enable(bp);
6139 }
6140 }
6141}
6142
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006143static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006144{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006145 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006146 bnx2x_napi_disable(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006147 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006148 netif_tx_disable(bp->dev);
6149 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6150 }
6151}
6152
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006153/*
6154 * Init service functions
6155 */
6156
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006157static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006158{
6159 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006160 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006161
6162 /* CAM allocation
6163 * unicasts 0-31:port0 32-63:port1
6164 * multicast 64-127:port0 128-191:port1
6165 */
6166 config->hdr.length_6b = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006167 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006168 config->hdr.client_id = BP_CL_ID(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169 config->hdr.reserved1 = 0;
6170
6171 /* primary MAC */
6172 config->config_table[0].cam_entry.msb_mac_addr =
6173 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6174 config->config_table[0].cam_entry.middle_mac_addr =
6175 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6176 config->config_table[0].cam_entry.lsb_mac_addr =
6177 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006178 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006179 if (set)
6180 config->config_table[0].target_table_entry.flags = 0;
6181 else
6182 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006183 config->config_table[0].target_table_entry.client_id = 0;
6184 config->config_table[0].target_table_entry.vlan_id = 0;
6185
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006186 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6187 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188 config->config_table[0].cam_entry.msb_mac_addr,
6189 config->config_table[0].cam_entry.middle_mac_addr,
6190 config->config_table[0].cam_entry.lsb_mac_addr);
6191
6192 /* broadcast */
6193 config->config_table[1].cam_entry.msb_mac_addr = 0xffff;
6194 config->config_table[1].cam_entry.middle_mac_addr = 0xffff;
6195 config->config_table[1].cam_entry.lsb_mac_addr = 0xffff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006196 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006197 if (set)
6198 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006199 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006200 else
6201 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006202 config->config_table[1].target_table_entry.client_id = 0;
6203 config->config_table[1].target_table_entry.vlan_id = 0;
6204
6205 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6206 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6207 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6208}
6209
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006210static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006211{
6212 struct mac_configuration_cmd_e1h *config =
6213 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6214
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006215 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006216 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6217 return;
6218 }
6219
6220 /* CAM allocation for E1H
6221 * unicasts: by func number
6222 * multicast: 20+FUNC*20, 20 each
6223 */
6224 config->hdr.length_6b = 1;
6225 config->hdr.offset = BP_FUNC(bp);
6226 config->hdr.client_id = BP_CL_ID(bp);
6227 config->hdr.reserved1 = 0;
6228
6229 /* primary MAC */
6230 config->config_table[0].msb_mac_addr =
6231 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6232 config->config_table[0].middle_mac_addr =
6233 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6234 config->config_table[0].lsb_mac_addr =
6235 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6236 config->config_table[0].client_id = BP_L_ID(bp);
6237 config->config_table[0].vlan_id = 0;
6238 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006239 if (set)
6240 config->config_table[0].flags = BP_PORT(bp);
6241 else
6242 config->config_table[0].flags =
6243 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006244
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006245 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6246 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006247 config->config_table[0].msb_mac_addr,
6248 config->config_table[0].middle_mac_addr,
6249 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6250
6251 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6252 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6253 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6254}
6255
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006256static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6257 int *state_p, int poll)
6258{
6259 /* can take a while if any port is running */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006260 int cnt = 500;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006261
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006262 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6263 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264
6265 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006266 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006267 if (poll) {
6268 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006269 /* if index is different from 0
6270 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006271 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006272 */
6273 if (idx)
6274 bnx2x_rx_int(&bp->fp[idx], 10);
6275 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006277 mb(); /* state is changed by bnx2x_sp_event() */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006278 if (*state_p == state)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006279 return 0;
6280
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006281 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006282 }
6283
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006284 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006285 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6286 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006287#ifdef BNX2X_STOP_ON_ERROR
6288 bnx2x_panic();
6289#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290
Eliezer Tamir49d66772008-02-28 11:53:13 -08006291 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006292}
6293
6294static int bnx2x_setup_leading(struct bnx2x *bp)
6295{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006296 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006297
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006298 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006299 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006300
6301 /* SETUP ramrod */
6302 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6303
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006304 /* Wait for completion */
6305 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006306
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006307 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308}
6309
6310static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6311{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006312 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006313 bnx2x_ack_sb(bp, bp->fp[index].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006314
Eliezer Tamir228241e2008-02-28 11:56:57 -08006315 /* SETUP ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006316 bp->fp[index].state = BNX2X_FP_STATE_OPENING;
6317 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0, index, 0);
6318
6319 /* Wait for completion */
6320 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eliezer Tamir228241e2008-02-28 11:56:57 -08006321 &(bp->fp[index].state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006322}
6323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006324static int bnx2x_poll(struct napi_struct *napi, int budget);
6325static void bnx2x_set_rx_mode(struct net_device *dev);
6326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006327/* must be called with rtnl_lock */
6328static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006329{
Eliezer Tamir228241e2008-02-28 11:56:57 -08006330 u32 load_code;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006331 int i, rc = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006332#ifdef BNX2X_STOP_ON_ERROR
6333 if (unlikely(bp->panic))
6334 return -EPERM;
6335#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336
6337 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6338
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006339 if (use_inta) {
6340 bp->num_queues = 1;
6341
6342 } else {
6343 if ((use_multi > 1) && (use_multi <= BP_MAX_QUEUES(bp)))
6344 /* user requested number */
6345 bp->num_queues = use_multi;
6346
6347 else if (use_multi)
6348 bp->num_queues = min_t(u32, num_online_cpus(),
6349 BP_MAX_QUEUES(bp));
6350 else
6351 bp->num_queues = 1;
6352
6353 DP(NETIF_MSG_IFUP,
6354 "set number of queues to %d\n", bp->num_queues);
6355
6356 /* if we can't use MSI-X we only need one fp,
6357 * so try to enable MSI-X with the requested number of fp's
6358 * and fallback to MSI or legacy INTx with one fp
6359 */
6360 rc = bnx2x_enable_msix(bp);
6361 if (rc) {
6362 /* failed to enable MSI-X */
6363 bp->num_queues = 1;
6364 if (use_multi)
6365 BNX2X_ERR("Multi requested but failed"
6366 " to enable MSI-X\n");
6367 }
6368 }
6369
6370 if (bnx2x_alloc_mem(bp))
6371 return -ENOMEM;
6372
6373 for_each_queue(bp, i)
6374 bnx2x_fp(bp, i, disable_tpa) =
6375 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6376
6377 for_each_queue(bp, i)
6378 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6379 bnx2x_poll, 128);
6380
6381#ifdef BNX2X_STOP_ON_ERROR
6382 for_each_queue(bp, i) {
6383 struct bnx2x_fastpath *fp = &bp->fp[i];
6384
6385 fp->poll_no_work = 0;
6386 fp->poll_calls = 0;
6387 fp->poll_max_calls = 0;
6388 fp->poll_complete = 0;
6389 fp->poll_exit = 0;
6390 }
6391#endif
6392 bnx2x_napi_enable(bp);
6393
6394 if (bp->flags & USING_MSIX_FLAG) {
6395 rc = bnx2x_req_msix_irqs(bp);
6396 if (rc) {
6397 pci_disable_msix(bp->pdev);
6398 goto load_error1;
6399 }
6400 printk(KERN_INFO PFX "%s: using MSI-X\n", bp->dev->name);
6401 } else {
6402 bnx2x_ack_int(bp);
6403 rc = bnx2x_req_irq(bp);
6404 if (rc) {
6405 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
6406 goto load_error1;
6407 }
6408 }
6409
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006410 /* Send LOAD_REQUEST command to MCP
6411 Returns the type of LOAD command:
6412 if it is the first port to be initialized
6413 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006414 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006415 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006416 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6417 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006418 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006419 rc = -EBUSY;
6420 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006421 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006422 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6423 rc = -EBUSY; /* other port in diagnostic mode */
6424 goto load_error2;
6425 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006426
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006427 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006428 int port = BP_PORT(bp);
6429
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006430 DP(NETIF_MSG_IFUP, "NO MCP load counts before us %d, %d, %d\n",
6431 load_count[0], load_count[1], load_count[2]);
6432 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006433 load_count[1 + port]++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006434 DP(NETIF_MSG_IFUP, "NO MCP new load counts %d, %d, %d\n",
6435 load_count[0], load_count[1], load_count[2]);
6436 if (load_count[0] == 1)
6437 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006438 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006439 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6440 else
6441 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006442 }
6443
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006444 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6445 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6446 bp->port.pmf = 1;
6447 else
6448 bp->port.pmf = 0;
6449 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6450
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006451 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006452 rc = bnx2x_init_hw(bp, load_code);
6453 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006454 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006455 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006456 }
6457
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006458 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006459 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006460
6461 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006462 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006463 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6464 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006465 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006466 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006467 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006468 }
6469 }
6470
6471 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6472
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006473 rc = bnx2x_setup_leading(bp);
6474 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006475 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006476 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006477 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006478
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006479 if (CHIP_IS_E1H(bp))
6480 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
6481 BNX2X_ERR("!!! mf_cfg function disabled\n");
6482 bp->state = BNX2X_STATE_DISABLED;
6483 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006484
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006485 if (bp->state == BNX2X_STATE_OPEN)
6486 for_each_nondefault_queue(bp, i) {
6487 rc = bnx2x_setup_multi(bp, i);
6488 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006489 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006490 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006492 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006493 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006494 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006495 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006496
6497 if (bp->port.pmf)
6498 bnx2x_initial_phy_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499
6500 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006501 switch (load_mode) {
6502 case LOAD_NORMAL:
6503 /* Tx queue should be only reenabled */
6504 netif_wake_queue(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006505 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006506 bnx2x_set_rx_mode(bp->dev);
6507 break;
6508
6509 case LOAD_OPEN:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006510 netif_start_queue(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006511 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006512 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006513 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006514
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006515 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006516 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006517 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006518 bp->state = BNX2X_STATE_DIAG;
6519 break;
6520
6521 default:
6522 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006523 }
6524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006525 if (!bp->port.pmf)
6526 bnx2x__link_status_update(bp);
6527
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006528 /* start the timer */
6529 mod_timer(&bp->timer, jiffies + bp->current_interval);
6530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006532 return 0;
6533
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006534load_error3:
6535 bnx2x_int_disable_sync(bp, 1);
6536 if (!BP_NOMCP(bp)) {
6537 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
6538 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6539 }
6540 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006541 /* Free SKBs, SGEs, TPA pool and driver internals */
6542 bnx2x_free_skbs(bp);
6543 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07006544 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006545load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07006546 /* Release IRQs */
6547 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006548load_error1:
6549 bnx2x_napi_disable(bp);
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00006550 for_each_queue(bp, i)
6551 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552 bnx2x_free_mem(bp);
6553
6554 /* TBD we really need to reset the chip
6555 if we want to recover from this */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006556 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557}
6558
6559static int bnx2x_stop_multi(struct bnx2x *bp, int index)
6560{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006561 int rc;
6562
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006563 /* halt the connection */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006564 bp->fp[index].state = BNX2X_FP_STATE_HALTING;
Yitchak Gertner231fd582008-08-25 15:27:06 -07006565 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, index, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006567 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006568 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006569 &(bp->fp[index].state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006570 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571 return rc;
6572
6573 /* delete cfc entry */
6574 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
6575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006576 /* Wait for completion */
6577 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
6578 &(bp->fp[index].state), 1);
6579 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006580}
6581
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006582static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006583{
Eliezer Tamir49d66772008-02-28 11:53:13 -08006584 u16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006585 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006586 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006587 int cnt = 500;
6588 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006589
6590 might_sleep();
6591
6592 /* Send HALT ramrod */
6593 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006594 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, BP_CL_ID(bp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006596 /* Wait for completion */
6597 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
6598 &(bp->fp[0].state), 1);
6599 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006600 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601
Eliezer Tamir49d66772008-02-28 11:53:13 -08006602 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603
Eliezer Tamir228241e2008-02-28 11:56:57 -08006604 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006605 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
6606
Eliezer Tamir49d66772008-02-28 11:53:13 -08006607 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608 we are going to reset the chip anyway
6609 so there is not much to do if this times out
6610 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006611 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006612 if (!cnt) {
6613 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
6614 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
6615 *bp->dsb_sp_prod, dsb_sp_prod_idx);
6616#ifdef BNX2X_STOP_ON_ERROR
6617 bnx2x_panic();
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006618#else
6619 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006620#endif
6621 break;
6622 }
6623 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006624 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00006625 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006626 }
6627 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
6628 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006629
6630 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006631}
6632
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006633static void bnx2x_reset_func(struct bnx2x *bp)
6634{
6635 int port = BP_PORT(bp);
6636 int func = BP_FUNC(bp);
6637 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08006638
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006639 /* Configure IGU */
6640 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6641 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6642
6643 REG_WR(bp, HC_REG_CONFIG_0 + port*4, 0x1000);
6644
6645 /* Clear ILT */
6646 base = FUNC_ILT_BASE(func);
6647 for (i = base; i < base + ILT_PER_FUNC; i++)
6648 bnx2x_ilt_wr(bp, i, 0);
6649}
6650
6651static void bnx2x_reset_port(struct bnx2x *bp)
6652{
6653 int port = BP_PORT(bp);
6654 u32 val;
6655
6656 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
6657
6658 /* Do not rcv packets to BRB */
6659 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
6660 /* Do not direct rcv packets that are not for MCP to the BRB */
6661 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
6662 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6663
6664 /* Configure AEU */
6665 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
6666
6667 msleep(100);
6668 /* Check for BRB port occupancy */
6669 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
6670 if (val)
6671 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07006672 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006673
6674 /* TODO: Close Doorbell port? */
6675}
6676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006677static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
6678{
6679 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
6680 BP_FUNC(bp), reset_code);
6681
6682 switch (reset_code) {
6683 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
6684 bnx2x_reset_port(bp);
6685 bnx2x_reset_func(bp);
6686 bnx2x_reset_common(bp);
6687 break;
6688
6689 case FW_MSG_CODE_DRV_UNLOAD_PORT:
6690 bnx2x_reset_port(bp);
6691 bnx2x_reset_func(bp);
6692 break;
6693
6694 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
6695 bnx2x_reset_func(bp);
6696 break;
6697
6698 default:
6699 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
6700 break;
6701 }
6702}
6703
Eilon Greenstein33471622008-08-13 15:59:08 -07006704/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006705static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006707 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006708 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006709 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710
6711 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
6712
Eliezer Tamir228241e2008-02-28 11:56:57 -08006713 bp->rx_mode = BNX2X_RX_MODE_NONE;
6714 bnx2x_set_storm_rx_mode(bp);
6715
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006716 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006717
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006718 del_timer_sync(&bp->timer);
6719 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
6720 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006721 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006722
Eilon Greenstein70b99862009-01-14 06:43:48 +00006723 /* Release IRQs */
6724 bnx2x_free_irq(bp);
6725
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006726 /* Wait until tx fast path tasks complete */
Eliezer Tamir228241e2008-02-28 11:56:57 -08006727 for_each_queue(bp, i) {
6728 struct bnx2x_fastpath *fp = &bp->fp[i];
6729
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006730 cnt = 1000;
6731 smp_rmb();
Eilon Greenstein237907c2009-01-14 06:42:44 +00006732 while (bnx2x_has_tx_work(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006733
Yitchak Gertner65abd742008-08-25 15:26:24 -07006734 bnx2x_tx_int(fp, 1000);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006735 if (!cnt) {
6736 BNX2X_ERR("timeout waiting for queue[%d]\n",
6737 i);
6738#ifdef BNX2X_STOP_ON_ERROR
6739 bnx2x_panic();
6740 return -EBUSY;
6741#else
6742 break;
6743#endif
6744 }
6745 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006746 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006747 smp_rmb();
6748 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08006749 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006750 /* Give HW time to discard old tx messages */
6751 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006752
Yitchak Gertner65abd742008-08-25 15:26:24 -07006753 if (CHIP_IS_E1(bp)) {
6754 struct mac_configuration_cmd *config =
6755 bnx2x_sp(bp, mcast_config);
6756
6757 bnx2x_set_mac_addr_e1(bp, 0);
6758
6759 for (i = 0; i < config->hdr.length_6b; i++)
6760 CAM_INVALIDATE(config->config_table[i]);
6761
6762 config->hdr.length_6b = i;
6763 if (CHIP_REV_IS_SLOW(bp))
6764 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
6765 else
6766 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
6767 config->hdr.client_id = BP_CL_ID(bp);
6768 config->hdr.reserved1 = 0;
6769
6770 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6771 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
6772 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
6773
6774 } else { /* E1H */
6775 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
6776
6777 bnx2x_set_mac_addr_e1h(bp, 0);
6778
6779 for (i = 0; i < MC_HASH_SIZE; i++)
6780 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
6781 }
6782
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006783 if (unload_mode == UNLOAD_NORMAL)
6784 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006785
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006786 else if (bp->flags & NO_WOL_FLAG) {
6787 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
6788 if (CHIP_IS_E1H(bp))
6789 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
6790
6791 } else if (bp->wol) {
6792 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006793 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006794 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006795 /* The mac address is written to entries 1-4 to
6796 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006797 u8 entry = (BP_E1HVN(bp) + 1)*8;
6798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006799 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07006800 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006801
6802 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
6803 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07006804 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006805
6806 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006808 } else
6809 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
6810
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006811 /* Close multi and leading connections
6812 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813 for_each_nondefault_queue(bp, i)
6814 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08006815 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006816
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006817 rc = bnx2x_stop_leading(bp);
6818 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006819 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006820#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006821 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006822#else
6823 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006824#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08006825 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006826
Eliezer Tamir228241e2008-02-28 11:56:57 -08006827unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006828 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08006829 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006830 else {
6831 DP(NETIF_MSG_IFDOWN, "NO MCP load counts %d, %d, %d\n",
6832 load_count[0], load_count[1], load_count[2]);
6833 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006834 load_count[1 + port]--;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006835 DP(NETIF_MSG_IFDOWN, "NO MCP new load counts %d, %d, %d\n",
6836 load_count[0], load_count[1], load_count[2]);
6837 if (load_count[0] == 0)
6838 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006839 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006840 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
6841 else
6842 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
6843 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006844
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006845 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
6846 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
6847 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006848
6849 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08006850 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006851
6852 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006853 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006854 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein9a035442008-11-03 16:45:55 -08006855 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006856
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006857 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006858 bnx2x_free_skbs(bp);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006859 for_each_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07006860 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00006861 for_each_queue(bp, i)
6862 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006863 bnx2x_free_mem(bp);
6864
6865 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006866
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006867 netif_carrier_off(bp->dev);
6868
6869 return 0;
6870}
6871
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006872static void bnx2x_reset_task(struct work_struct *work)
6873{
6874 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
6875
6876#ifdef BNX2X_STOP_ON_ERROR
6877 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
6878 " so reset not done to allow debug dump,\n"
6879 KERN_ERR " you will need to reboot when done\n");
6880 return;
6881#endif
6882
6883 rtnl_lock();
6884
6885 if (!netif_running(bp->dev))
6886 goto reset_task_exit;
6887
6888 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
6889 bnx2x_nic_load(bp, LOAD_NORMAL);
6890
6891reset_task_exit:
6892 rtnl_unlock();
6893}
6894
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006895/* end of nic load/unload */
6896
6897/* ethtool_ops */
6898
6899/*
6900 * Init service functions
6901 */
6902
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006903static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006905 u32 val;
6906
6907 /* Check if there is any driver already loaded */
6908 val = REG_RD(bp, MISC_REG_UNPREPARED);
6909 if (val == 0x1) {
6910 /* Check if it is the UNDI driver
6911 * UNDI driver initializes CID offset for normal bell to 0x7
6912 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07006913 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006914 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
6915 if (val == 0x7) {
6916 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006917 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006918 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006919 u32 swap_en;
6920 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006921
Eilon Greensteinb4661732009-01-14 06:43:56 +00006922 /* clear the UNDI indication */
6923 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
6924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006925 BNX2X_DEV_INFO("UNDI is active! reset device\n");
6926
6927 /* try unload UNDI on port 0 */
6928 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006929 bp->fw_seq =
6930 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6931 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006932 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006933
6934 /* if UNDI is loaded on the other port */
6935 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
6936
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006937 /* send "DONE" for previous unload */
6938 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6939
6940 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006941 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006942 bp->fw_seq =
6943 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6944 DRV_MSG_SEQ_NUMBER_MASK);
6945 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006947 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006948 }
6949
Eilon Greensteinb4661732009-01-14 06:43:56 +00006950 /* now it's safe to release the lock */
6951 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
6952
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006953 REG_WR(bp, (BP_PORT(bp) ? HC_REG_CONFIG_1 :
6954 HC_REG_CONFIG_0), 0x1000);
6955
6956 /* close input traffic and wait for it */
6957 /* Do not rcv packets to BRB */
6958 REG_WR(bp,
6959 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
6960 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
6961 /* Do not direct rcv packets that are not for MCP to
6962 * the BRB */
6963 REG_WR(bp,
6964 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
6965 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
6966 /* clear AEU */
6967 REG_WR(bp,
6968 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
6969 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
6970 msleep(10);
6971
6972 /* save NIG port swap info */
6973 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6974 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006975 /* reset device */
6976 REG_WR(bp,
6977 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006978 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006979 REG_WR(bp,
6980 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
6981 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006982 /* take the NIG out of reset and restore swap values */
6983 REG_WR(bp,
6984 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6985 MISC_REGISTERS_RESET_REG_1_RST_NIG);
6986 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
6987 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
6988
6989 /* send unload done to the MCP */
6990 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
6991
6992 /* restore our func and fw_seq */
6993 bp->func = func;
6994 bp->fw_seq =
6995 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
6996 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00006997
6998 } else
6999 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000 }
7001}
7002
7003static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7004{
7005 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007006 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007007
7008 /* Get the chip revision id and number. */
7009 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7010 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7011 id = ((val & 0xffff) << 16);
7012 val = REG_RD(bp, MISC_REG_CHIP_REV);
7013 id |= ((val & 0xf) << 12);
7014 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7015 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007016 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007017 id |= (val & 0xf);
7018 bp->common.chip_id = id;
7019 bp->link_params.chip_id = bp->common.chip_id;
7020 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7021
7022 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7023 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7024 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7025 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7026 bp->common.flash_size, bp->common.flash_size);
7027
7028 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7029 bp->link_params.shmem_base = bp->common.shmem_base;
7030 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7031
7032 if (!bp->common.shmem_base ||
7033 (bp->common.shmem_base < 0xA0000) ||
7034 (bp->common.shmem_base >= 0xC0000)) {
7035 BNX2X_DEV_INFO("MCP not active\n");
7036 bp->flags |= NO_MCP_FLAG;
7037 return;
7038 }
7039
7040 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7041 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7042 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7043 BNX2X_ERR("BAD MCP validity signature\n");
7044
7045 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
7046 bp->common.board = SHMEM_RD(bp, dev_info.shared_hw_config.board);
7047
7048 BNX2X_DEV_INFO("hw_config 0x%08x board 0x%08x\n",
7049 bp->common.hw_config, bp->common.board);
7050
7051 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7052 SHARED_HW_CFG_LED_MODE_MASK) >>
7053 SHARED_HW_CFG_LED_MODE_SHIFT);
7054
7055 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7056 bp->common.bc_ver = val;
7057 BNX2X_DEV_INFO("bc_ver %X\n", val);
7058 if (val < BNX2X_BC_VER) {
7059 /* for now only warn
7060 * later we might need to enforce this */
7061 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7062 " please upgrade BC\n", BNX2X_BC_VER, val);
7063 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007064
7065 if (BP_E1HVN(bp) == 0) {
7066 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7067 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7068 } else {
7069 /* no WOL capability for E1HVN != 0 */
7070 bp->flags |= NO_WOL_FLAG;
7071 }
7072 BNX2X_DEV_INFO("%sWoL capable\n",
7073 (bp->flags & NO_WOL_FLAG) ? "Not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007074
7075 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7076 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7077 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7078 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7079
7080 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7081 val, val2, val3, val4);
7082}
7083
7084static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7085 u32 switch_cfg)
7086{
7087 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007088 u32 ext_phy_type;
7089
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007090 switch (switch_cfg) {
7091 case SWITCH_CFG_1G:
7092 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7093
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007094 ext_phy_type =
7095 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007096 switch (ext_phy_type) {
7097 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7098 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7099 ext_phy_type);
7100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007101 bp->port.supported |= (SUPPORTED_10baseT_Half |
7102 SUPPORTED_10baseT_Full |
7103 SUPPORTED_100baseT_Half |
7104 SUPPORTED_100baseT_Full |
7105 SUPPORTED_1000baseT_Full |
7106 SUPPORTED_2500baseX_Full |
7107 SUPPORTED_TP |
7108 SUPPORTED_FIBRE |
7109 SUPPORTED_Autoneg |
7110 SUPPORTED_Pause |
7111 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007112 break;
7113
7114 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7115 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7116 ext_phy_type);
7117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007118 bp->port.supported |= (SUPPORTED_10baseT_Half |
7119 SUPPORTED_10baseT_Full |
7120 SUPPORTED_100baseT_Half |
7121 SUPPORTED_100baseT_Full |
7122 SUPPORTED_1000baseT_Full |
7123 SUPPORTED_TP |
7124 SUPPORTED_FIBRE |
7125 SUPPORTED_Autoneg |
7126 SUPPORTED_Pause |
7127 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007128 break;
7129
7130 default:
7131 BNX2X_ERR("NVRAM config error. "
7132 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007133 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007134 return;
7135 }
7136
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007137 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7138 port*0x10);
7139 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007140 break;
7141
7142 case SWITCH_CFG_10G:
7143 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7144
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007145 ext_phy_type =
7146 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007147 switch (ext_phy_type) {
7148 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7149 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7150 ext_phy_type);
7151
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007152 bp->port.supported |= (SUPPORTED_10baseT_Half |
7153 SUPPORTED_10baseT_Full |
7154 SUPPORTED_100baseT_Half |
7155 SUPPORTED_100baseT_Full |
7156 SUPPORTED_1000baseT_Full |
7157 SUPPORTED_2500baseX_Full |
7158 SUPPORTED_10000baseT_Full |
7159 SUPPORTED_TP |
7160 SUPPORTED_FIBRE |
7161 SUPPORTED_Autoneg |
7162 SUPPORTED_Pause |
7163 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007164 break;
7165
7166 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007167 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007168 ext_phy_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007169
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007170 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7171 SUPPORTED_FIBRE |
7172 SUPPORTED_Pause |
7173 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007174 break;
7175
Eliezer Tamirf1410642008-02-28 11:51:50 -08007176 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7177 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7178 ext_phy_type);
7179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007180 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7181 SUPPORTED_1000baseT_Full |
7182 SUPPORTED_FIBRE |
7183 SUPPORTED_Pause |
7184 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007185 break;
7186
7187 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7188 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7189 ext_phy_type);
7190
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007191 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7192 SUPPORTED_1000baseT_Full |
7193 SUPPORTED_FIBRE |
7194 SUPPORTED_Autoneg |
7195 SUPPORTED_Pause |
7196 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007197 break;
7198
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007199 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7200 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7201 ext_phy_type);
7202
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007203 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7204 SUPPORTED_2500baseX_Full |
7205 SUPPORTED_1000baseT_Full |
7206 SUPPORTED_FIBRE |
7207 SUPPORTED_Autoneg |
7208 SUPPORTED_Pause |
7209 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007210 break;
7211
Eliezer Tamirf1410642008-02-28 11:51:50 -08007212 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7213 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7214 ext_phy_type);
7215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007216 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7217 SUPPORTED_TP |
7218 SUPPORTED_Autoneg |
7219 SUPPORTED_Pause |
7220 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007221 break;
7222
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007223 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7224 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7225 bp->link_params.ext_phy_config);
7226 break;
7227
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007228 default:
7229 BNX2X_ERR("NVRAM config error. "
7230 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007231 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007232 return;
7233 }
7234
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007235 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7236 port*0x18);
7237 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007239 break;
7240
7241 default:
7242 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007243 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007244 return;
7245 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007247
7248 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007249 if (!(bp->link_params.speed_cap_mask &
7250 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007251 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007252
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007253 if (!(bp->link_params.speed_cap_mask &
7254 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007255 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007256
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007257 if (!(bp->link_params.speed_cap_mask &
7258 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007259 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007260
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007261 if (!(bp->link_params.speed_cap_mask &
7262 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007263 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007264
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007265 if (!(bp->link_params.speed_cap_mask &
7266 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007267 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7268 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007269
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007270 if (!(bp->link_params.speed_cap_mask &
7271 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007272 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007273
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007274 if (!(bp->link_params.speed_cap_mask &
7275 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007276 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007278 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007279}
7280
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007281static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007282{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007283 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007284
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007285 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007286 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007287 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007288 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007289 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007290 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007291 u32 ext_phy_type =
7292 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7293
7294 if ((ext_phy_type ==
7295 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7296 (ext_phy_type ==
7297 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007298 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007299 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007300 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301 (ADVERTISED_10000baseT_Full |
7302 ADVERTISED_FIBRE);
7303 break;
7304 }
7305 BNX2X_ERR("NVRAM config error. "
7306 "Invalid link_config 0x%x"
7307 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007308 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007309 return;
7310 }
7311 break;
7312
7313 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007314 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007315 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007316 bp->port.advertising = (ADVERTISED_10baseT_Full |
7317 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007318 } else {
7319 BNX2X_ERR("NVRAM config error. "
7320 "Invalid link_config 0x%x"
7321 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007322 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007323 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007324 return;
7325 }
7326 break;
7327
7328 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007329 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007330 bp->link_params.req_line_speed = SPEED_10;
7331 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007332 bp->port.advertising = (ADVERTISED_10baseT_Half |
7333 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007334 } else {
7335 BNX2X_ERR("NVRAM config error. "
7336 "Invalid link_config 0x%x"
7337 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007338 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007339 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340 return;
7341 }
7342 break;
7343
7344 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007345 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007346 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007347 bp->port.advertising = (ADVERTISED_100baseT_Full |
7348 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007349 } else {
7350 BNX2X_ERR("NVRAM config error. "
7351 "Invalid link_config 0x%x"
7352 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007353 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007354 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007355 return;
7356 }
7357 break;
7358
7359 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007361 bp->link_params.req_line_speed = SPEED_100;
7362 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007363 bp->port.advertising = (ADVERTISED_100baseT_Half |
7364 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007365 } else {
7366 BNX2X_ERR("NVRAM config error. "
7367 "Invalid link_config 0x%x"
7368 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007369 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007370 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007371 return;
7372 }
7373 break;
7374
7375 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007376 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007377 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007378 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7379 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380 } else {
7381 BNX2X_ERR("NVRAM config error. "
7382 "Invalid link_config 0x%x"
7383 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007384 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007385 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007386 return;
7387 }
7388 break;
7389
7390 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007391 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007392 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007393 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7394 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007395 } else {
7396 BNX2X_ERR("NVRAM config error. "
7397 "Invalid link_config 0x%x"
7398 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007399 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007400 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007401 return;
7402 }
7403 break;
7404
7405 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7406 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7407 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007408 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007409 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007410 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7411 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007412 } else {
7413 BNX2X_ERR("NVRAM config error. "
7414 "Invalid link_config 0x%x"
7415 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007416 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007417 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007418 return;
7419 }
7420 break;
7421
7422 default:
7423 BNX2X_ERR("NVRAM config error. "
7424 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007425 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007426 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007427 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007428 break;
7429 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007430
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007431 bp->link_params.req_flow_ctrl = (bp->port.link_config &
7432 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08007433 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07007434 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08007435 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007436
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007437 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08007438 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007439 bp->link_params.req_line_speed,
7440 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007441 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007442}
7443
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007444static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007445{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007446 int port = BP_PORT(bp);
7447 u32 val, val2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007448
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007449 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007450 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007451
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007452 bp->link_params.serdes_config =
Eliezer Tamirf1410642008-02-28 11:51:50 -08007453 SHMEM_RD(bp, dev_info.port_hw_config[port].serdes_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007454 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007455 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007456 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007457 SHMEM_RD(bp,
7458 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007459 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007460 SHMEM_RD(bp,
7461 dev_info.port_hw_config[port].speed_capability_mask);
7462
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007463 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007464 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
7465
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007466 BNX2X_DEV_INFO("serdes_config 0x%08x lane_config 0x%08x\n"
7467 KERN_INFO " ext_phy_config 0x%08x speed_cap_mask 0x%08x"
7468 " link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007469 bp->link_params.serdes_config,
7470 bp->link_params.lane_config,
7471 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007472 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007473
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007474 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007475 PORT_FEATURE_CONNECTED_SWITCH_MASK);
7476 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007477
7478 bnx2x_link_settings_requested(bp);
7479
7480 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
7481 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
7482 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7483 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7484 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7485 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7486 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7487 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007488 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
7489 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007490}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007492static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
7493{
7494 int func = BP_FUNC(bp);
7495 u32 val, val2;
7496 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007498 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007500 bp->e1hov = 0;
7501 bp->e1hmf = 0;
7502 if (CHIP_IS_E1H(bp)) {
7503 bp->mf_config =
7504 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007505
Eilon Greenstein3196a882008-08-13 15:58:49 -07007506 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
7507 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007508 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007509
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007510 bp->e1hov = val;
7511 bp->e1hmf = 1;
7512 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
7513 "(0x%04x)\n",
7514 func, bp->e1hov, bp->e1hov);
7515 } else {
7516 BNX2X_DEV_INFO("Single function mode\n");
7517 if (BP_E1HVN(bp)) {
7518 BNX2X_ERR("!!! No valid E1HOV for func %d,"
7519 " aborting\n", func);
7520 rc = -EPERM;
7521 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007522 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007523 }
7524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007525 if (!BP_NOMCP(bp)) {
7526 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007527
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007528 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
7529 DRV_MSG_SEQ_NUMBER_MASK);
7530 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7531 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007532
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007533 if (IS_E1HMF(bp)) {
7534 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
7535 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
7536 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
7537 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
7538 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
7539 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
7540 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
7541 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
7542 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
7543 bp->dev->dev_addr[5] = (u8)(val & 0xff);
7544 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
7545 ETH_ALEN);
7546 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
7547 ETH_ALEN);
7548 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007549
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007550 return rc;
7551 }
7552
7553 if (BP_NOMCP(bp)) {
7554 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07007555 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007556 random_ether_addr(bp->dev->dev_addr);
7557 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
7558 }
7559
7560 return rc;
7561}
7562
7563static int __devinit bnx2x_init_bp(struct bnx2x *bp)
7564{
7565 int func = BP_FUNC(bp);
7566 int rc;
7567
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007568 /* Disable interrupt handling until HW is initialized */
7569 atomic_set(&bp->intr_sem, 1);
7570
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 mutex_init(&bp->port.phy_mutex);
7572
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007573 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007574 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
7575
7576 rc = bnx2x_get_hwinfo(bp);
7577
7578 /* need to reset chip if undi was active */
7579 if (!BP_NOMCP(bp))
7580 bnx2x_undi_unload(bp);
7581
7582 if (CHIP_REV_IS_FPGA(bp))
7583 printk(KERN_ERR PFX "FPGA detected\n");
7584
7585 if (BP_NOMCP(bp) && (func == 0))
7586 printk(KERN_ERR PFX
7587 "MCP disabled, must load devices in order!\n");
7588
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007589 /* Set TPA flags */
7590 if (disable_tpa) {
7591 bp->flags &= ~TPA_ENABLE_FLAG;
7592 bp->dev->features &= ~NETIF_F_LRO;
7593 } else {
7594 bp->flags |= TPA_ENABLE_FLAG;
7595 bp->dev->features |= NETIF_F_LRO;
7596 }
7597
7598
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007599 bp->tx_ring_size = MAX_TX_AVAIL;
7600 bp->rx_ring_size = MAX_RX_AVAIL;
7601
7602 bp->rx_csum = 1;
7603 bp->rx_offset = 0;
7604
7605 bp->tx_ticks = 50;
7606 bp->rx_ticks = 25;
7607
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007608 bp->timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
7609 bp->current_interval = (poll ? poll : bp->timer_interval);
7610
7611 init_timer(&bp->timer);
7612 bp->timer.expires = jiffies + bp->current_interval;
7613 bp->timer.data = (unsigned long) bp;
7614 bp->timer.function = bnx2x_timer;
7615
7616 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007617}
7618
7619/*
7620 * ethtool service functions
7621 */
7622
7623/* All ethtool functions called with rtnl_lock */
7624
7625static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7626{
7627 struct bnx2x *bp = netdev_priv(dev);
7628
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007629 cmd->supported = bp->port.supported;
7630 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007631
7632 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007633 cmd->speed = bp->link_vars.line_speed;
7634 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007635 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007636 cmd->speed = bp->link_params.req_line_speed;
7637 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007638 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007639 if (IS_E1HMF(bp)) {
7640 u16 vn_max_rate;
7641
7642 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
7643 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
7644 if (vn_max_rate < cmd->speed)
7645 cmd->speed = vn_max_rate;
7646 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007647
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007648 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
7649 u32 ext_phy_type =
7650 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007651
7652 switch (ext_phy_type) {
7653 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7654 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7655 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7656 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007657 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007658 cmd->port = PORT_FIBRE;
7659 break;
7660
7661 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7662 cmd->port = PORT_TP;
7663 break;
7664
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007665 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7666 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7667 bp->link_params.ext_phy_config);
7668 break;
7669
Eliezer Tamirf1410642008-02-28 11:51:50 -08007670 default:
7671 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007672 bp->link_params.ext_phy_config);
7673 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007674 }
7675 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007676 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007677
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007679 cmd->transceiver = XCVR_INTERNAL;
7680
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007681 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007682 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007683 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007684 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007685
7686 cmd->maxtxpkt = 0;
7687 cmd->maxrxpkt = 0;
7688
7689 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
7690 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
7691 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
7692 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
7693 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
7694 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
7695 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
7696
7697 return 0;
7698}
7699
7700static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
7701{
7702 struct bnx2x *bp = netdev_priv(dev);
7703 u32 advertising;
7704
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007705 if (IS_E1HMF(bp))
7706 return 0;
7707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007708 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
7709 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
7710 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
7711 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
7712 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
7713 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
7714 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
7715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007716 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007717 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
7718 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007719 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007720 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007721
7722 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007723 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007724
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007725 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
7726 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007727 bp->port.advertising |= (ADVERTISED_Autoneg |
7728 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007729
7730 } else { /* forced speed */
7731 /* advertise the requested speed and duplex if supported */
7732 switch (cmd->speed) {
7733 case SPEED_10:
7734 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007735 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007736 SUPPORTED_10baseT_Full)) {
7737 DP(NETIF_MSG_LINK,
7738 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007740 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007741
7742 advertising = (ADVERTISED_10baseT_Full |
7743 ADVERTISED_TP);
7744 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007745 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007746 SUPPORTED_10baseT_Half)) {
7747 DP(NETIF_MSG_LINK,
7748 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007749 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007750 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007751
7752 advertising = (ADVERTISED_10baseT_Half |
7753 ADVERTISED_TP);
7754 }
7755 break;
7756
7757 case SPEED_100:
7758 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007759 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007760 SUPPORTED_100baseT_Full)) {
7761 DP(NETIF_MSG_LINK,
7762 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007763 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007764 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007765
7766 advertising = (ADVERTISED_100baseT_Full |
7767 ADVERTISED_TP);
7768 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007769 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08007770 SUPPORTED_100baseT_Half)) {
7771 DP(NETIF_MSG_LINK,
7772 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007773 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007774 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007775
7776 advertising = (ADVERTISED_100baseT_Half |
7777 ADVERTISED_TP);
7778 }
7779 break;
7780
7781 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007782 if (cmd->duplex != DUPLEX_FULL) {
7783 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007784 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007785 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007786
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007787 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007788 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007789 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007790 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007791
7792 advertising = (ADVERTISED_1000baseT_Full |
7793 ADVERTISED_TP);
7794 break;
7795
7796 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007797 if (cmd->duplex != DUPLEX_FULL) {
7798 DP(NETIF_MSG_LINK,
7799 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007800 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007801 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007803 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007804 DP(NETIF_MSG_LINK,
7805 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007806 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007807 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007808
Eliezer Tamirf1410642008-02-28 11:51:50 -08007809 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007810 ADVERTISED_TP);
7811 break;
7812
7813 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007814 if (cmd->duplex != DUPLEX_FULL) {
7815 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007816 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007817 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007818
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007819 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08007820 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007821 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08007822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007823
7824 advertising = (ADVERTISED_10000baseT_Full |
7825 ADVERTISED_FIBRE);
7826 break;
7827
7828 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08007829 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007830 return -EINVAL;
7831 }
7832
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007833 bp->link_params.req_line_speed = cmd->speed;
7834 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007835 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836 }
7837
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007838 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007840 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007841 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007842
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007843 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007844 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007845 bnx2x_link_set(bp);
7846 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007847
7848 return 0;
7849}
7850
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007851#define PHY_FW_VER_LEN 10
7852
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007853static void bnx2x_get_drvinfo(struct net_device *dev,
7854 struct ethtool_drvinfo *info)
7855{
7856 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07007857 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007858
7859 strcpy(info->driver, DRV_MODULE_NAME);
7860 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007861
7862 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007863 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007864 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007865 bnx2x_get_ext_phy_fw_version(&bp->link_params,
7866 (bp->state != BNX2X_STATE_CLOSED),
7867 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007868 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007869 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007870
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07007871 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
7872 (bp->common.bc_ver & 0xff0000) >> 16,
7873 (bp->common.bc_ver & 0xff00) >> 8,
7874 (bp->common.bc_ver & 0xff),
7875 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007876 strcpy(info->bus_info, pci_name(bp->pdev));
7877 info->n_stats = BNX2X_NUM_STATS;
7878 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007879 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007880 info->regdump_len = 0;
7881}
7882
7883static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7884{
7885 struct bnx2x *bp = netdev_priv(dev);
7886
7887 if (bp->flags & NO_WOL_FLAG) {
7888 wol->supported = 0;
7889 wol->wolopts = 0;
7890 } else {
7891 wol->supported = WAKE_MAGIC;
7892 if (bp->wol)
7893 wol->wolopts = WAKE_MAGIC;
7894 else
7895 wol->wolopts = 0;
7896 }
7897 memset(&wol->sopass, 0, sizeof(wol->sopass));
7898}
7899
7900static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7901{
7902 struct bnx2x *bp = netdev_priv(dev);
7903
7904 if (wol->wolopts & ~WAKE_MAGIC)
7905 return -EINVAL;
7906
7907 if (wol->wolopts & WAKE_MAGIC) {
7908 if (bp->flags & NO_WOL_FLAG)
7909 return -EINVAL;
7910
7911 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007913 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007914
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007915 return 0;
7916}
7917
7918static u32 bnx2x_get_msglevel(struct net_device *dev)
7919{
7920 struct bnx2x *bp = netdev_priv(dev);
7921
7922 return bp->msglevel;
7923}
7924
7925static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
7926{
7927 struct bnx2x *bp = netdev_priv(dev);
7928
7929 if (capable(CAP_NET_ADMIN))
7930 bp->msglevel = level;
7931}
7932
7933static int bnx2x_nway_reset(struct net_device *dev)
7934{
7935 struct bnx2x *bp = netdev_priv(dev);
7936
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007937 if (!bp->port.pmf)
7938 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007939
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007940 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007941 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007942 bnx2x_link_set(bp);
7943 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007944
7945 return 0;
7946}
7947
7948static int bnx2x_get_eeprom_len(struct net_device *dev)
7949{
7950 struct bnx2x *bp = netdev_priv(dev);
7951
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007952 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007953}
7954
7955static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
7956{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007957 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007958 int count, i;
7959 u32 val = 0;
7960
7961 /* adjust timeout for emulation/FPGA */
7962 count = NVRAM_TIMEOUT_COUNT;
7963 if (CHIP_REV_IS_SLOW(bp))
7964 count *= 100;
7965
7966 /* request access to nvram interface */
7967 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
7968 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
7969
7970 for (i = 0; i < count*10; i++) {
7971 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
7972 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
7973 break;
7974
7975 udelay(5);
7976 }
7977
7978 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007979 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007980 return -EBUSY;
7981 }
7982
7983 return 0;
7984}
7985
7986static int bnx2x_release_nvram_lock(struct bnx2x *bp)
7987{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007988 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007989 int count, i;
7990 u32 val = 0;
7991
7992 /* adjust timeout for emulation/FPGA */
7993 count = NVRAM_TIMEOUT_COUNT;
7994 if (CHIP_REV_IS_SLOW(bp))
7995 count *= 100;
7996
7997 /* relinquish nvram interface */
7998 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
7999 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8000
8001 for (i = 0; i < count*10; i++) {
8002 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8003 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8004 break;
8005
8006 udelay(5);
8007 }
8008
8009 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008010 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008011 return -EBUSY;
8012 }
8013
8014 return 0;
8015}
8016
8017static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8018{
8019 u32 val;
8020
8021 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8022
8023 /* enable both bits, even on read */
8024 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8025 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8026 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8027}
8028
8029static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8030{
8031 u32 val;
8032
8033 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8034
8035 /* disable both bits, even after read */
8036 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8037 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8038 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8039}
8040
8041static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, u32 *ret_val,
8042 u32 cmd_flags)
8043{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008044 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008045 u32 val;
8046
8047 /* build the command word */
8048 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8049
8050 /* need to clear DONE bit separately */
8051 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8052
8053 /* address of the NVRAM to read from */
8054 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8055 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8056
8057 /* issue a read command */
8058 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8059
8060 /* adjust timeout for emulation/FPGA */
8061 count = NVRAM_TIMEOUT_COUNT;
8062 if (CHIP_REV_IS_SLOW(bp))
8063 count *= 100;
8064
8065 /* wait for completion */
8066 *ret_val = 0;
8067 rc = -EBUSY;
8068 for (i = 0; i < count; i++) {
8069 udelay(5);
8070 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8071
8072 if (val & MCPR_NVM_COMMAND_DONE) {
8073 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008074 /* we read nvram data in cpu order
8075 * but ethtool sees it as an array of bytes
8076 * converting to big-endian will do the work */
8077 val = cpu_to_be32(val);
8078 *ret_val = val;
8079 rc = 0;
8080 break;
8081 }
8082 }
8083
8084 return rc;
8085}
8086
8087static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8088 int buf_size)
8089{
8090 int rc;
8091 u32 cmd_flags;
8092 u32 val;
8093
8094 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008095 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008096 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008097 offset, buf_size);
8098 return -EINVAL;
8099 }
8100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008101 if (offset + buf_size > bp->common.flash_size) {
8102 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008103 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008104 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008105 return -EINVAL;
8106 }
8107
8108 /* request access to nvram interface */
8109 rc = bnx2x_acquire_nvram_lock(bp);
8110 if (rc)
8111 return rc;
8112
8113 /* enable access to nvram interface */
8114 bnx2x_enable_nvram_access(bp);
8115
8116 /* read the first word(s) */
8117 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8118 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8119 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8120 memcpy(ret_buf, &val, 4);
8121
8122 /* advance to the next dword */
8123 offset += sizeof(u32);
8124 ret_buf += sizeof(u32);
8125 buf_size -= sizeof(u32);
8126 cmd_flags = 0;
8127 }
8128
8129 if (rc == 0) {
8130 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8131 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8132 memcpy(ret_buf, &val, 4);
8133 }
8134
8135 /* disable access to nvram interface */
8136 bnx2x_disable_nvram_access(bp);
8137 bnx2x_release_nvram_lock(bp);
8138
8139 return rc;
8140}
8141
8142static int bnx2x_get_eeprom(struct net_device *dev,
8143 struct ethtool_eeprom *eeprom, u8 *eebuf)
8144{
8145 struct bnx2x *bp = netdev_priv(dev);
8146 int rc;
8147
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008148 if (!netif_running(dev))
8149 return -EAGAIN;
8150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008151 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008152 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8153 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8154 eeprom->len, eeprom->len);
8155
8156 /* parameters already validated in ethtool_get_eeprom */
8157
8158 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8159
8160 return rc;
8161}
8162
8163static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8164 u32 cmd_flags)
8165{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008166 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167
8168 /* build the command word */
8169 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8170
8171 /* need to clear DONE bit separately */
8172 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8173
8174 /* write the data */
8175 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8176
8177 /* address of the NVRAM to write to */
8178 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8179 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8180
8181 /* issue the write command */
8182 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8183
8184 /* adjust timeout for emulation/FPGA */
8185 count = NVRAM_TIMEOUT_COUNT;
8186 if (CHIP_REV_IS_SLOW(bp))
8187 count *= 100;
8188
8189 /* wait for completion */
8190 rc = -EBUSY;
8191 for (i = 0; i < count; i++) {
8192 udelay(5);
8193 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8194 if (val & MCPR_NVM_COMMAND_DONE) {
8195 rc = 0;
8196 break;
8197 }
8198 }
8199
8200 return rc;
8201}
8202
Eliezer Tamirf1410642008-02-28 11:51:50 -08008203#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008204
8205static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8206 int buf_size)
8207{
8208 int rc;
8209 u32 cmd_flags;
8210 u32 align_offset;
8211 u32 val;
8212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008213 if (offset + buf_size > bp->common.flash_size) {
8214 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008215 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008216 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008217 return -EINVAL;
8218 }
8219
8220 /* request access to nvram interface */
8221 rc = bnx2x_acquire_nvram_lock(bp);
8222 if (rc)
8223 return rc;
8224
8225 /* enable access to nvram interface */
8226 bnx2x_enable_nvram_access(bp);
8227
8228 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8229 align_offset = (offset & ~0x03);
8230 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8231
8232 if (rc == 0) {
8233 val &= ~(0xff << BYTE_OFFSET(offset));
8234 val |= (*data_buf << BYTE_OFFSET(offset));
8235
8236 /* nvram data is returned as an array of bytes
8237 * convert it back to cpu order */
8238 val = be32_to_cpu(val);
8239
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008240 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8241 cmd_flags);
8242 }
8243
8244 /* disable access to nvram interface */
8245 bnx2x_disable_nvram_access(bp);
8246 bnx2x_release_nvram_lock(bp);
8247
8248 return rc;
8249}
8250
8251static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8252 int buf_size)
8253{
8254 int rc;
8255 u32 cmd_flags;
8256 u32 val;
8257 u32 written_so_far;
8258
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008259 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008260 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008261
8262 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008263 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008264 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008265 offset, buf_size);
8266 return -EINVAL;
8267 }
8268
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008269 if (offset + buf_size > bp->common.flash_size) {
8270 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008271 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008272 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008273 return -EINVAL;
8274 }
8275
8276 /* request access to nvram interface */
8277 rc = bnx2x_acquire_nvram_lock(bp);
8278 if (rc)
8279 return rc;
8280
8281 /* enable access to nvram interface */
8282 bnx2x_enable_nvram_access(bp);
8283
8284 written_so_far = 0;
8285 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8286 while ((written_so_far < buf_size) && (rc == 0)) {
8287 if (written_so_far == (buf_size - sizeof(u32)))
8288 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8289 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8290 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8291 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8292 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8293
8294 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008295
8296 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8297
8298 /* advance to the next dword */
8299 offset += sizeof(u32);
8300 data_buf += sizeof(u32);
8301 written_so_far += sizeof(u32);
8302 cmd_flags = 0;
8303 }
8304
8305 /* disable access to nvram interface */
8306 bnx2x_disable_nvram_access(bp);
8307 bnx2x_release_nvram_lock(bp);
8308
8309 return rc;
8310}
8311
8312static int bnx2x_set_eeprom(struct net_device *dev,
8313 struct ethtool_eeprom *eeprom, u8 *eebuf)
8314{
8315 struct bnx2x *bp = netdev_priv(dev);
8316 int rc;
8317
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08008318 if (!netif_running(dev))
8319 return -EAGAIN;
8320
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008321 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008322 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8323 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8324 eeprom->len, eeprom->len);
8325
8326 /* parameters already validated in ethtool_set_eeprom */
8327
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008328 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008329 if (eeprom->magic == 0x00504859)
8330 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008331
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008332 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008333 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8334 bp->link_params.ext_phy_config,
8335 (bp->state != BNX2X_STATE_CLOSED),
8336 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008337 if ((bp->state == BNX2X_STATE_OPEN) ||
8338 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008339 rc |= bnx2x_link_reset(&bp->link_params,
8340 &bp->link_vars);
8341 rc |= bnx2x_phy_init(&bp->link_params,
8342 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008343 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008344 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008345
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008346 } else /* Only the PMF can access the PHY */
8347 return -EINVAL;
8348 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008349 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008350
8351 return rc;
8352}
8353
8354static int bnx2x_get_coalesce(struct net_device *dev,
8355 struct ethtool_coalesce *coal)
8356{
8357 struct bnx2x *bp = netdev_priv(dev);
8358
8359 memset(coal, 0, sizeof(struct ethtool_coalesce));
8360
8361 coal->rx_coalesce_usecs = bp->rx_ticks;
8362 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008363
8364 return 0;
8365}
8366
8367static int bnx2x_set_coalesce(struct net_device *dev,
8368 struct ethtool_coalesce *coal)
8369{
8370 struct bnx2x *bp = netdev_priv(dev);
8371
8372 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8373 if (bp->rx_ticks > 3000)
8374 bp->rx_ticks = 3000;
8375
8376 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8377 if (bp->tx_ticks > 0x3000)
8378 bp->tx_ticks = 0x3000;
8379
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008380 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008381 bnx2x_update_coalesce(bp);
8382
8383 return 0;
8384}
8385
8386static void bnx2x_get_ringparam(struct net_device *dev,
8387 struct ethtool_ringparam *ering)
8388{
8389 struct bnx2x *bp = netdev_priv(dev);
8390
8391 ering->rx_max_pending = MAX_RX_AVAIL;
8392 ering->rx_mini_max_pending = 0;
8393 ering->rx_jumbo_max_pending = 0;
8394
8395 ering->rx_pending = bp->rx_ring_size;
8396 ering->rx_mini_pending = 0;
8397 ering->rx_jumbo_pending = 0;
8398
8399 ering->tx_max_pending = MAX_TX_AVAIL;
8400 ering->tx_pending = bp->tx_ring_size;
8401}
8402
8403static int bnx2x_set_ringparam(struct net_device *dev,
8404 struct ethtool_ringparam *ering)
8405{
8406 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008407 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008408
8409 if ((ering->rx_pending > MAX_RX_AVAIL) ||
8410 (ering->tx_pending > MAX_TX_AVAIL) ||
8411 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
8412 return -EINVAL;
8413
8414 bp->rx_ring_size = ering->rx_pending;
8415 bp->tx_ring_size = ering->tx_pending;
8416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008417 if (netif_running(dev)) {
8418 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8419 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008420 }
8421
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008422 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008423}
8424
8425static void bnx2x_get_pauseparam(struct net_device *dev,
8426 struct ethtool_pauseparam *epause)
8427{
8428 struct bnx2x *bp = netdev_priv(dev);
8429
David S. Millerc0700f92008-12-16 23:53:20 -08008430 epause->autoneg = (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008431 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
8432
David S. Millerc0700f92008-12-16 23:53:20 -08008433 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
8434 BNX2X_FLOW_CTRL_RX);
8435 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
8436 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008437
8438 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8439 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8440 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8441}
8442
8443static int bnx2x_set_pauseparam(struct net_device *dev,
8444 struct ethtool_pauseparam *epause)
8445{
8446 struct bnx2x *bp = netdev_priv(dev);
8447
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008448 if (IS_E1HMF(bp))
8449 return 0;
8450
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008451 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
8452 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
8453 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
8454
David S. Millerc0700f92008-12-16 23:53:20 -08008455 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008456
8457 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008458 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008459
8460 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08008461 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008462
David S. Millerc0700f92008-12-16 23:53:20 -08008463 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
8464 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008465
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008466 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008467 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07008468 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08008469 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008470 }
8471
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008472 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08008473 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008474 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008475
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008476 DP(NETIF_MSG_LINK,
8477 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008478
8479 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008480 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008481 bnx2x_link_set(bp);
8482 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008483
8484 return 0;
8485}
8486
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008487static int bnx2x_set_flags(struct net_device *dev, u32 data)
8488{
8489 struct bnx2x *bp = netdev_priv(dev);
8490 int changed = 0;
8491 int rc = 0;
8492
8493 /* TPA requires Rx CSUM offloading */
8494 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
8495 if (!(dev->features & NETIF_F_LRO)) {
8496 dev->features |= NETIF_F_LRO;
8497 bp->flags |= TPA_ENABLE_FLAG;
8498 changed = 1;
8499 }
8500
8501 } else if (dev->features & NETIF_F_LRO) {
8502 dev->features &= ~NETIF_F_LRO;
8503 bp->flags &= ~TPA_ENABLE_FLAG;
8504 changed = 1;
8505 }
8506
8507 if (changed && netif_running(dev)) {
8508 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8509 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
8510 }
8511
8512 return rc;
8513}
8514
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008515static u32 bnx2x_get_rx_csum(struct net_device *dev)
8516{
8517 struct bnx2x *bp = netdev_priv(dev);
8518
8519 return bp->rx_csum;
8520}
8521
8522static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
8523{
8524 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008525 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008526
8527 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07008528
8529 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
8530 TPA'ed packets will be discarded due to wrong TCP CSUM */
8531 if (!data) {
8532 u32 flags = ethtool_op_get_flags(dev);
8533
8534 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
8535 }
8536
8537 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008538}
8539
8540static int bnx2x_set_tso(struct net_device *dev, u32 data)
8541{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008542 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008543 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008544 dev->features |= NETIF_F_TSO6;
8545 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008546 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07008547 dev->features &= ~NETIF_F_TSO6;
8548 }
8549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008550 return 0;
8551}
8552
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008553static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008554 char string[ETH_GSTRING_LEN];
8555} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008556 { "register_test (offline)" },
8557 { "memory_test (offline)" },
8558 { "loopback_test (offline)" },
8559 { "nvram_test (online)" },
8560 { "interrupt_test (online)" },
8561 { "link_test (online)" },
8562 { "idle check (online)" },
8563 { "MC errors (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008564};
8565
8566static int bnx2x_self_test_count(struct net_device *dev)
8567{
8568 return BNX2X_NUM_TESTS;
8569}
8570
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008571static int bnx2x_test_registers(struct bnx2x *bp)
8572{
8573 int idx, i, rc = -ENODEV;
8574 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008575 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008576 static const struct {
8577 u32 offset0;
8578 u32 offset1;
8579 u32 mask;
8580 } reg_tbl[] = {
8581/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
8582 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
8583 { HC_REG_AGG_INT_0, 4, 0x000003ff },
8584 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
8585 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
8586 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
8587 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
8588 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8589 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
8590 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
8591/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
8592 { QM_REG_CONNNUM_0, 4, 0x000fffff },
8593 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
8594 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
8595 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
8596 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
8597 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
8598 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
8599 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
8600 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
8601/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
8602 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
8603 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
8604 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
8605 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
8606 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
8607 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
8608 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
8609 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
8610 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
8611/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
8612 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
8613 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
8614 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
8615 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
8616 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
8617 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
8618 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
8619
8620 { 0xffffffff, 0, 0x00000000 }
8621 };
8622
8623 if (!netif_running(bp->dev))
8624 return rc;
8625
8626 /* Repeat the test twice:
8627 First by writing 0x00000000, second by writing 0xffffffff */
8628 for (idx = 0; idx < 2; idx++) {
8629
8630 switch (idx) {
8631 case 0:
8632 wr_val = 0;
8633 break;
8634 case 1:
8635 wr_val = 0xffffffff;
8636 break;
8637 }
8638
8639 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
8640 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008641
8642 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
8643 mask = reg_tbl[i].mask;
8644
8645 save_val = REG_RD(bp, offset);
8646
8647 REG_WR(bp, offset, wr_val);
8648 val = REG_RD(bp, offset);
8649
8650 /* Restore the original register's value */
8651 REG_WR(bp, offset, save_val);
8652
8653 /* verify that value is as expected value */
8654 if ((val & mask) != (wr_val & mask))
8655 goto test_reg_exit;
8656 }
8657 }
8658
8659 rc = 0;
8660
8661test_reg_exit:
8662 return rc;
8663}
8664
8665static int bnx2x_test_memory(struct bnx2x *bp)
8666{
8667 int i, j, rc = -ENODEV;
8668 u32 val;
8669 static const struct {
8670 u32 offset;
8671 int size;
8672 } mem_tbl[] = {
8673 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
8674 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
8675 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
8676 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
8677 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
8678 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
8679 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
8680
8681 { 0xffffffff, 0 }
8682 };
8683 static const struct {
8684 char *name;
8685 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008686 u32 e1_mask;
8687 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008688 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008689 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
8690 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
8691 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
8692 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
8693 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
8694 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008695
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008696 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008697 };
8698
8699 if (!netif_running(bp->dev))
8700 return rc;
8701
8702 /* Go through all the memories */
8703 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
8704 for (j = 0; j < mem_tbl[i].size; j++)
8705 REG_RD(bp, mem_tbl[i].offset + j*4);
8706
8707 /* Check the parity status */
8708 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
8709 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07008710 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
8711 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008712 DP(NETIF_MSG_HW,
8713 "%s is 0x%x\n", prty_tbl[i].name, val);
8714 goto test_mem_exit;
8715 }
8716 }
8717
8718 rc = 0;
8719
8720test_mem_exit:
8721 return rc;
8722}
8723
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008724static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
8725{
8726 int cnt = 1000;
8727
8728 if (link_up)
8729 while (bnx2x_link_test(bp) && cnt--)
8730 msleep(10);
8731}
8732
8733static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
8734{
8735 unsigned int pkt_size, num_pkts, i;
8736 struct sk_buff *skb;
8737 unsigned char *packet;
8738 struct bnx2x_fastpath *fp = &bp->fp[0];
8739 u16 tx_start_idx, tx_idx;
8740 u16 rx_start_idx, rx_idx;
8741 u16 pkt_prod;
8742 struct sw_tx_bd *tx_buf;
8743 struct eth_tx_bd *tx_bd;
8744 dma_addr_t mapping;
8745 union eth_rx_cqe *cqe;
8746 u8 cqe_fp_flags;
8747 struct sw_rx_bd *rx_buf;
8748 u16 len;
8749 int rc = -ENODEV;
8750
8751 if (loopback_mode == BNX2X_MAC_LOOPBACK) {
8752 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008753 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008754 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008755 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008756
8757 } else if (loopback_mode == BNX2X_PHY_LOOPBACK) {
8758 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008759 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008760 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008761 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008762 /* wait until link state is restored */
8763 bnx2x_wait_for_link(bp, link_up);
8764
8765 } else
8766 return -EINVAL;
8767
8768 pkt_size = 1514;
8769 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
8770 if (!skb) {
8771 rc = -ENOMEM;
8772 goto test_loopback_exit;
8773 }
8774 packet = skb_put(skb, pkt_size);
8775 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
8776 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
8777 for (i = ETH_HLEN; i < pkt_size; i++)
8778 packet[i] = (unsigned char) (i & 0xff);
8779
8780 num_pkts = 0;
8781 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
8782 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
8783
8784 pkt_prod = fp->tx_pkt_prod++;
8785 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
8786 tx_buf->first_bd = fp->tx_bd_prod;
8787 tx_buf->skb = skb;
8788
8789 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
8790 mapping = pci_map_single(bp->pdev, skb->data,
8791 skb_headlen(skb), PCI_DMA_TODEVICE);
8792 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
8793 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
8794 tx_bd->nbd = cpu_to_le16(1);
8795 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
8796 tx_bd->vlan = cpu_to_le16(pkt_prod);
8797 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
8798 ETH_TX_BD_FLAGS_END_BD);
8799 tx_bd->general_data = ((UNICAST_ADDRESS <<
8800 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
8801
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08008802 wmb();
8803
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008804 fp->hw_tx_prods->bds_prod =
8805 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + 1);
8806 mb(); /* FW restriction: must not reorder writing nbd and packets */
8807 fp->hw_tx_prods->packets_prod =
8808 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
8809 DOORBELL(bp, FP_IDX(fp), 0);
8810
8811 mmiowb();
8812
8813 num_pkts++;
8814 fp->tx_bd_prod++;
8815 bp->dev->trans_start = jiffies;
8816
8817 udelay(100);
8818
8819 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
8820 if (tx_idx != tx_start_idx + num_pkts)
8821 goto test_loopback_exit;
8822
8823 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
8824 if (rx_idx != rx_start_idx + num_pkts)
8825 goto test_loopback_exit;
8826
8827 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
8828 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
8829 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
8830 goto test_loopback_rx_exit;
8831
8832 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
8833 if (len != pkt_size)
8834 goto test_loopback_rx_exit;
8835
8836 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
8837 skb = rx_buf->skb;
8838 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
8839 for (i = ETH_HLEN; i < pkt_size; i++)
8840 if (*(skb->data + i) != (unsigned char) (i & 0xff))
8841 goto test_loopback_rx_exit;
8842
8843 rc = 0;
8844
8845test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008846
8847 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
8848 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
8849 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
8850 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
8851
8852 /* Update producers */
8853 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
8854 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008855
8856test_loopback_exit:
8857 bp->link_params.loopback_mode = LOOPBACK_NONE;
8858
8859 return rc;
8860}
8861
8862static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
8863{
8864 int rc = 0;
8865
8866 if (!netif_running(bp->dev))
8867 return BNX2X_LOOPBACK_FAILED;
8868
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07008869 bnx2x_netif_stop(bp, 1);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008870
8871 if (bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up)) {
8872 DP(NETIF_MSG_PROBE, "MAC loopback failed\n");
8873 rc |= BNX2X_MAC_LOOPBACK_FAILED;
8874 }
8875
8876 if (bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up)) {
8877 DP(NETIF_MSG_PROBE, "PHY loopback failed\n");
8878 rc |= BNX2X_PHY_LOOPBACK_FAILED;
8879 }
8880
8881 bnx2x_netif_start(bp);
8882
8883 return rc;
8884}
8885
8886#define CRC32_RESIDUAL 0xdebb20e3
8887
8888static int bnx2x_test_nvram(struct bnx2x *bp)
8889{
8890 static const struct {
8891 int offset;
8892 int size;
8893 } nvram_tbl[] = {
8894 { 0, 0x14 }, /* bootstrap */
8895 { 0x14, 0xec }, /* dir */
8896 { 0x100, 0x350 }, /* manuf_info */
8897 { 0x450, 0xf0 }, /* feature_info */
8898 { 0x640, 0x64 }, /* upgrade_key_info */
8899 { 0x6a4, 0x64 },
8900 { 0x708, 0x70 }, /* manuf_key_info */
8901 { 0x778, 0x70 },
8902 { 0, 0 }
8903 };
8904 u32 buf[0x350 / 4];
8905 u8 *data = (u8 *)buf;
8906 int i, rc;
8907 u32 magic, csum;
8908
8909 rc = bnx2x_nvram_read(bp, 0, data, 4);
8910 if (rc) {
8911 DP(NETIF_MSG_PROBE, "magic value read (rc -%d)\n", -rc);
8912 goto test_nvram_exit;
8913 }
8914
8915 magic = be32_to_cpu(buf[0]);
8916 if (magic != 0x669955aa) {
8917 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
8918 rc = -ENODEV;
8919 goto test_nvram_exit;
8920 }
8921
8922 for (i = 0; nvram_tbl[i].size; i++) {
8923
8924 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
8925 nvram_tbl[i].size);
8926 if (rc) {
8927 DP(NETIF_MSG_PROBE,
8928 "nvram_tbl[%d] read data (rc -%d)\n", i, -rc);
8929 goto test_nvram_exit;
8930 }
8931
8932 csum = ether_crc_le(nvram_tbl[i].size, data);
8933 if (csum != CRC32_RESIDUAL) {
8934 DP(NETIF_MSG_PROBE,
8935 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
8936 rc = -ENODEV;
8937 goto test_nvram_exit;
8938 }
8939 }
8940
8941test_nvram_exit:
8942 return rc;
8943}
8944
8945static int bnx2x_test_intr(struct bnx2x *bp)
8946{
8947 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
8948 int i, rc;
8949
8950 if (!netif_running(bp->dev))
8951 return -ENODEV;
8952
8953 config->hdr.length_6b = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00008954 if (CHIP_IS_E1(bp))
8955 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
8956 else
8957 config->hdr.offset = BP_FUNC(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008958 config->hdr.client_id = BP_CL_ID(bp);
8959 config->hdr.reserved1 = 0;
8960
8961 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
8962 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
8963 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
8964 if (rc == 0) {
8965 bp->set_mac_pending++;
8966 for (i = 0; i < 10; i++) {
8967 if (!bp->set_mac_pending)
8968 break;
8969 msleep_interruptible(10);
8970 }
8971 if (i == 10)
8972 rc = -ENODEV;
8973 }
8974
8975 return rc;
8976}
8977
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008978static void bnx2x_self_test(struct net_device *dev,
8979 struct ethtool_test *etest, u64 *buf)
8980{
8981 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008982
8983 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
8984
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008985 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008986 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008987
Eilon Greenstein33471622008-08-13 15:59:08 -07008988 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07008989 if (IS_E1HMF(bp))
8990 etest->flags &= ~ETH_TEST_FL_OFFLINE;
8991
8992 if (etest->flags & ETH_TEST_FL_OFFLINE) {
8993 u8 link_up;
8994
8995 link_up = bp->link_vars.link_up;
8996 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8997 bnx2x_nic_load(bp, LOAD_DIAG);
8998 /* wait until link state is restored */
8999 bnx2x_wait_for_link(bp, link_up);
9000
9001 if (bnx2x_test_registers(bp) != 0) {
9002 buf[0] = 1;
9003 etest->flags |= ETH_TEST_FL_FAILED;
9004 }
9005 if (bnx2x_test_memory(bp) != 0) {
9006 buf[1] = 1;
9007 etest->flags |= ETH_TEST_FL_FAILED;
9008 }
9009 buf[2] = bnx2x_test_loopback(bp, link_up);
9010 if (buf[2] != 0)
9011 etest->flags |= ETH_TEST_FL_FAILED;
9012
9013 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9014 bnx2x_nic_load(bp, LOAD_NORMAL);
9015 /* wait until link state is restored */
9016 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009017 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009018 if (bnx2x_test_nvram(bp) != 0) {
9019 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009020 etest->flags |= ETH_TEST_FL_FAILED;
9021 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009022 if (bnx2x_test_intr(bp) != 0) {
9023 buf[4] = 1;
9024 etest->flags |= ETH_TEST_FL_FAILED;
9025 }
9026 if (bp->port.pmf)
9027 if (bnx2x_link_test(bp) != 0) {
9028 buf[5] = 1;
9029 etest->flags |= ETH_TEST_FL_FAILED;
9030 }
9031 buf[7] = bnx2x_mc_assert(bp);
9032 if (buf[7] != 0)
9033 etest->flags |= ETH_TEST_FL_FAILED;
9034
9035#ifdef BNX2X_EXTRA_DEBUG
9036 bnx2x_panic_dump(bp);
9037#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009038}
9039
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009040static const struct {
9041 long offset;
9042 int size;
9043 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009044#define STATS_FLAGS_PORT 1
9045#define STATS_FLAGS_FUNC 2
9046 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009047} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009048/* 1 */ { STATS_OFFSET32(valid_bytes_received_hi),
9049 8, STATS_FLAGS_FUNC, "rx_bytes" },
9050 { STATS_OFFSET32(error_bytes_received_hi),
9051 8, STATS_FLAGS_FUNC, "rx_error_bytes" },
9052 { STATS_OFFSET32(total_bytes_transmitted_hi),
9053 8, STATS_FLAGS_FUNC, "tx_bytes" },
9054 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9055 8, STATS_FLAGS_PORT, "tx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009056 { STATS_OFFSET32(total_unicast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009057 8, STATS_FLAGS_FUNC, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009058 { STATS_OFFSET32(total_multicast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009059 8, STATS_FLAGS_FUNC, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009060 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009061 8, STATS_FLAGS_FUNC, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009062 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009063 8, STATS_FLAGS_FUNC, "tx_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009064 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009065 8, STATS_FLAGS_PORT, "tx_mac_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009066/* 10 */{ STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009067 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009068 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009069 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009070 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009071 8, STATS_FLAGS_PORT, "rx_align_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009072 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009073 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009074 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009075 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009076 { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009077 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009078 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009079 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009080 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009081 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009082 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009083 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009084 { STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009085 8, STATS_FLAGS_PORT, "rx_fragments" },
9086/* 20 */{ STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9087 8, STATS_FLAGS_PORT, "rx_jabbers" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009088 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009089 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009090 { STATS_OFFSET32(jabber_packets_received),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009091 4, STATS_FLAGS_FUNC, "rx_oversize_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009092 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009093 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009094 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009095 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009096 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009097 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009098 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009099 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009100 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009101 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009102 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009103 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009104 { STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009105 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009106/* 30 */{ STATS_OFFSET32(rx_stat_xonpauseframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009107 8, STATS_FLAGS_PORT, "rx_xon_frames" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009108 { STATS_OFFSET32(rx_stat_xoffpauseframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009109 8, STATS_FLAGS_PORT, "rx_xoff_frames" },
9110 { STATS_OFFSET32(tx_stat_outxonsent_hi),
9111 8, STATS_FLAGS_PORT, "tx_xon_frames" },
9112 { STATS_OFFSET32(tx_stat_outxoffsent_hi),
9113 8, STATS_FLAGS_PORT, "tx_xoff_frames" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009114 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009115 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9116 { STATS_OFFSET32(mac_filter_discard),
9117 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9118 { STATS_OFFSET32(no_buff_discard),
9119 4, STATS_FLAGS_FUNC, "rx_discards" },
9120 { STATS_OFFSET32(xxoverflow_discard),
9121 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9122 { STATS_OFFSET32(brb_drop_hi),
9123 8, STATS_FLAGS_PORT, "brb_discard" },
9124 { STATS_OFFSET32(brb_truncate_hi),
9125 8, STATS_FLAGS_PORT, "brb_truncate" },
9126/* 40 */{ STATS_OFFSET32(rx_err_discard_pkt),
9127 4, STATS_FLAGS_FUNC, "rx_phy_ip_err_discards"},
9128 { STATS_OFFSET32(rx_skb_alloc_failed),
9129 4, STATS_FLAGS_FUNC, "rx_skb_alloc_discard" },
9130/* 42 */{ STATS_OFFSET32(hw_csum_err),
9131 4, STATS_FLAGS_FUNC, "rx_csum_offload_errors" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009132};
9133
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009134#define IS_NOT_E1HMF_STAT(bp, i) \
9135 (IS_E1HMF(bp) && (bnx2x_stats_arr[i].flags & STATS_FLAGS_PORT))
9136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009137static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9138{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009139 struct bnx2x *bp = netdev_priv(dev);
9140 int i, j;
9141
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009142 switch (stringset) {
9143 case ETH_SS_STATS:
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009144 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009145 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009146 continue;
9147 strcpy(buf + j*ETH_GSTRING_LEN,
9148 bnx2x_stats_arr[i].string);
9149 j++;
9150 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009151 break;
9152
9153 case ETH_SS_TEST:
9154 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9155 break;
9156 }
9157}
9158
9159static int bnx2x_get_stats_count(struct net_device *dev)
9160{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009161 struct bnx2x *bp = netdev_priv(dev);
9162 int i, num_stats = 0;
9163
9164 for (i = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009165 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009166 continue;
9167 num_stats++;
9168 }
9169 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009170}
9171
9172static void bnx2x_get_ethtool_stats(struct net_device *dev,
9173 struct ethtool_stats *stats, u64 *buf)
9174{
9175 struct bnx2x *bp = netdev_priv(dev);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009176 u32 *hw_stats = (u32 *)&bp->eth_stats;
9177 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009178
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009179 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009180 if (IS_NOT_E1HMF_STAT(bp, i))
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009181 continue;
9182
9183 if (bnx2x_stats_arr[i].size == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009184 /* skip this counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009185 buf[j] = 0;
9186 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009187 continue;
9188 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009189 if (bnx2x_stats_arr[i].size == 4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009190 /* 4-byte counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009191 buf[j] = (u64) *(hw_stats + bnx2x_stats_arr[i].offset);
9192 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009193 continue;
9194 }
9195 /* 8-byte counter */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009196 buf[j] = HILO_U64(*(hw_stats + bnx2x_stats_arr[i].offset),
9197 *(hw_stats + bnx2x_stats_arr[i].offset + 1));
9198 j++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009199 }
9200}
9201
9202static int bnx2x_phys_id(struct net_device *dev, u32 data)
9203{
9204 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009205 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009206 int i;
9207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009208 if (!netif_running(dev))
9209 return 0;
9210
9211 if (!bp->port.pmf)
9212 return 0;
9213
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009214 if (data == 0)
9215 data = 2;
9216
9217 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009218 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009219 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009220 bp->link_params.hw_led_mode,
9221 bp->link_params.chip_id);
9222 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009223 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009224 bp->link_params.hw_led_mode,
9225 bp->link_params.chip_id);
9226
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009227 msleep_interruptible(500);
9228 if (signal_pending(current))
9229 break;
9230 }
9231
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009232 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009233 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009234 bp->link_vars.line_speed,
9235 bp->link_params.hw_led_mode,
9236 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009237
9238 return 0;
9239}
9240
9241static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009242 .get_settings = bnx2x_get_settings,
9243 .set_settings = bnx2x_set_settings,
9244 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009245 .get_wol = bnx2x_get_wol,
9246 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009247 .get_msglevel = bnx2x_get_msglevel,
9248 .set_msglevel = bnx2x_set_msglevel,
9249 .nway_reset = bnx2x_nway_reset,
9250 .get_link = ethtool_op_get_link,
9251 .get_eeprom_len = bnx2x_get_eeprom_len,
9252 .get_eeprom = bnx2x_get_eeprom,
9253 .set_eeprom = bnx2x_set_eeprom,
9254 .get_coalesce = bnx2x_get_coalesce,
9255 .set_coalesce = bnx2x_set_coalesce,
9256 .get_ringparam = bnx2x_get_ringparam,
9257 .set_ringparam = bnx2x_set_ringparam,
9258 .get_pauseparam = bnx2x_get_pauseparam,
9259 .set_pauseparam = bnx2x_set_pauseparam,
9260 .get_rx_csum = bnx2x_get_rx_csum,
9261 .set_rx_csum = bnx2x_set_rx_csum,
9262 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009263 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009264 .set_flags = bnx2x_set_flags,
9265 .get_flags = ethtool_op_get_flags,
9266 .get_sg = ethtool_op_get_sg,
9267 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009268 .get_tso = ethtool_op_get_tso,
9269 .set_tso = bnx2x_set_tso,
9270 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009271 .self_test = bnx2x_self_test,
9272 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009273 .phys_id = bnx2x_phys_id,
9274 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009275 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009276};
9277
9278/* end of ethtool_ops */
9279
9280/****************************************************************************
9281* General service functions
9282****************************************************************************/
9283
9284static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9285{
9286 u16 pmcsr;
9287
9288 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
9289
9290 switch (state) {
9291 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009292 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009293 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
9294 PCI_PM_CTRL_PME_STATUS));
9295
9296 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -07009297 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009298 msleep(20);
9299 break;
9300
9301 case PCI_D3hot:
9302 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
9303 pmcsr |= 3;
9304
9305 if (bp->wol)
9306 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
9307
9308 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
9309 pmcsr);
9310
9311 /* No more memory access after this point until
9312 * device is brought back to D0.
9313 */
9314 break;
9315
9316 default:
9317 return -EINVAL;
9318 }
9319 return 0;
9320}
9321
Eilon Greenstein237907c2009-01-14 06:42:44 +00009322static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
9323{
9324 u16 rx_cons_sb;
9325
9326 /* Tell compiler that status block fields can change */
9327 barrier();
9328 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
9329 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
9330 rx_cons_sb++;
9331 return (fp->rx_comp_cons != rx_cons_sb);
9332}
9333
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009334/*
9335 * net_device service functions
9336 */
9337
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009338static int bnx2x_poll(struct napi_struct *napi, int budget)
9339{
9340 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
9341 napi);
9342 struct bnx2x *bp = fp->bp;
9343 int work_done = 0;
9344
9345#ifdef BNX2X_STOP_ON_ERROR
9346 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009347 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009348#endif
9349
9350 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
9351 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
9352 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
9353
9354 bnx2x_update_fpsb_idx(fp);
9355
Eilon Greenstein237907c2009-01-14 06:42:44 +00009356 if (bnx2x_has_tx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009357 bnx2x_tx_int(fp, budget);
9358
Eilon Greenstein237907c2009-01-14 06:42:44 +00009359 if (bnx2x_has_rx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009360 work_done = bnx2x_rx_int(fp, budget);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009361 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009362
9363 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009364 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009365
9366#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009367poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009368#endif
Neil Horman908a7a12008-12-22 20:43:12 -08009369 netif_rx_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009371 bnx2x_ack_sb(bp, FP_SB_ID(fp), USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009372 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009373 bnx2x_ack_sb(bp, FP_SB_ID(fp), CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009374 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
9375 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009376 return work_done;
9377}
9378
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009379
9380/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -07009381 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009382 * we use one mapping for both BDs
9383 * So far this has only been observed to happen
9384 * in Other Operating Systems(TM)
9385 */
9386static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
9387 struct bnx2x_fastpath *fp,
9388 struct eth_tx_bd **tx_bd, u16 hlen,
9389 u16 bd_prod, int nbd)
9390{
9391 struct eth_tx_bd *h_tx_bd = *tx_bd;
9392 struct eth_tx_bd *d_tx_bd;
9393 dma_addr_t mapping;
9394 int old_len = le16_to_cpu(h_tx_bd->nbytes);
9395
9396 /* first fix first BD */
9397 h_tx_bd->nbd = cpu_to_le16(nbd);
9398 h_tx_bd->nbytes = cpu_to_le16(hlen);
9399
9400 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
9401 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
9402 h_tx_bd->addr_lo, h_tx_bd->nbd);
9403
9404 /* now get a new data BD
9405 * (after the pbd) and fill it */
9406 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9407 d_tx_bd = &fp->tx_desc_ring[bd_prod];
9408
9409 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
9410 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
9411
9412 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9413 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9414 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
9415 d_tx_bd->vlan = 0;
9416 /* this marks the BD as one that has no individual mapping
9417 * the FW ignores this flag in a BD not marked start
9418 */
9419 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
9420 DP(NETIF_MSG_TX_QUEUED,
9421 "TSO split data size is %d (%x:%x)\n",
9422 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
9423
9424 /* update tx_bd for marking the last BD flag */
9425 *tx_bd = d_tx_bd;
9426
9427 return bd_prod;
9428}
9429
9430static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
9431{
9432 if (fix > 0)
9433 csum = (u16) ~csum_fold(csum_sub(csum,
9434 csum_partial(t_header - fix, fix, 0)));
9435
9436 else if (fix < 0)
9437 csum = (u16) ~csum_fold(csum_add(csum,
9438 csum_partial(t_header, -fix, 0)));
9439
9440 return swab16(csum);
9441}
9442
9443static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
9444{
9445 u32 rc;
9446
9447 if (skb->ip_summed != CHECKSUM_PARTIAL)
9448 rc = XMIT_PLAIN;
9449
9450 else {
9451 if (skb->protocol == ntohs(ETH_P_IPV6)) {
9452 rc = XMIT_CSUM_V6;
9453 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
9454 rc |= XMIT_CSUM_TCP;
9455
9456 } else {
9457 rc = XMIT_CSUM_V4;
9458 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
9459 rc |= XMIT_CSUM_TCP;
9460 }
9461 }
9462
9463 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
9464 rc |= XMIT_GSO_V4;
9465
9466 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
9467 rc |= XMIT_GSO_V6;
9468
9469 return rc;
9470}
9471
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009472#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009473/* check if packet requires linearization (packet is too fragmented) */
9474static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
9475 u32 xmit_type)
9476{
9477 int to_copy = 0;
9478 int hlen = 0;
9479 int first_bd_sz = 0;
9480
9481 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
9482 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
9483
9484 if (xmit_type & XMIT_GSO) {
9485 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
9486 /* Check if LSO packet needs to be copied:
9487 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
9488 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -07009489 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009490 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
9491 int wnd_idx = 0;
9492 int frag_idx = 0;
9493 u32 wnd_sum = 0;
9494
9495 /* Headers length */
9496 hlen = (int)(skb_transport_header(skb) - skb->data) +
9497 tcp_hdrlen(skb);
9498
9499 /* Amount of data (w/o headers) on linear part of SKB*/
9500 first_bd_sz = skb_headlen(skb) - hlen;
9501
9502 wnd_sum = first_bd_sz;
9503
9504 /* Calculate the first sum - it's special */
9505 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
9506 wnd_sum +=
9507 skb_shinfo(skb)->frags[frag_idx].size;
9508
9509 /* If there was data on linear skb data - check it */
9510 if (first_bd_sz > 0) {
9511 if (unlikely(wnd_sum < lso_mss)) {
9512 to_copy = 1;
9513 goto exit_lbl;
9514 }
9515
9516 wnd_sum -= first_bd_sz;
9517 }
9518
9519 /* Others are easier: run through the frag list and
9520 check all windows */
9521 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
9522 wnd_sum +=
9523 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
9524
9525 if (unlikely(wnd_sum < lso_mss)) {
9526 to_copy = 1;
9527 break;
9528 }
9529 wnd_sum -=
9530 skb_shinfo(skb)->frags[wnd_idx].size;
9531 }
9532
9533 } else {
9534 /* in non-LSO too fragmented packet should always
9535 be linearized */
9536 to_copy = 1;
9537 }
9538 }
9539
9540exit_lbl:
9541 if (unlikely(to_copy))
9542 DP(NETIF_MSG_TX_QUEUED,
9543 "Linearization IS REQUIRED for %s packet. "
9544 "num_frags %d hlen %d first_bd_sz %d\n",
9545 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
9546 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
9547
9548 return to_copy;
9549}
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009550#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009551
9552/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009553 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009554 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009555 */
9556static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
9557{
9558 struct bnx2x *bp = netdev_priv(dev);
9559 struct bnx2x_fastpath *fp;
9560 struct sw_tx_bd *tx_buf;
9561 struct eth_tx_bd *tx_bd;
9562 struct eth_tx_parse_bd *pbd = NULL;
9563 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009564 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009565 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009566 u32 xmit_type = bnx2x_xmit_type(bp, skb);
9567 int vlan_off = (bp->e1hov ? 4 : 0);
9568 int i;
9569 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009570
9571#ifdef BNX2X_STOP_ON_ERROR
9572 if (unlikely(bp->panic))
9573 return NETDEV_TX_BUSY;
9574#endif
9575
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009576 fp_index = (smp_processor_id() % bp->num_queues);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009577 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009578
Yitchak Gertner231fd582008-08-25 15:27:06 -07009579 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009580 bp->eth_stats.driver_xoff++,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009581 netif_stop_queue(dev);
9582 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
9583 return NETDEV_TX_BUSY;
9584 }
9585
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009586 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
9587 " gso type %x xmit_type %x\n",
9588 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
9589 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
9590
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009591#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greenstein33471622008-08-13 15:59:08 -07009592 /* First, check if we need to linearize the skb
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009593 (due to FW restrictions) */
9594 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
9595 /* Statistics of linearization */
9596 bp->lin_cnt++;
9597 if (skb_linearize(skb) != 0) {
9598 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
9599 "silently dropping this SKB\n");
9600 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009601 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009602 }
9603 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +00009604#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009605
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009606 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009607 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009608 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009609 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009610 (don't forget to mark the last one as last,
9611 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009612 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009613 */
9614
9615 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009616 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009617
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009618 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009619 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9620 tx_bd = &fp->tx_desc_ring[bd_prod];
9621
9622 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
9623 tx_bd->general_data = (UNICAST_ADDRESS <<
9624 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -07009625 /* header nbd */
9626 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009627
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009628 /* remember the first BD of the packet */
9629 tx_buf->first_bd = fp->tx_bd_prod;
9630 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009631
9632 DP(NETIF_MSG_TX_QUEUED,
9633 "sending pkt %u @%p next_idx %u bd %u @%p\n",
9634 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
9635
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08009636#ifdef BCM_VLAN
9637 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
9638 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009639 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
9640 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009641 vlan_off += 4;
9642 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08009643#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009644 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009645
9646 if (xmit_type) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009647 /* turn on parsing and get a BD */
9648 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9649 pbd = (void *)&fp->tx_desc_ring[bd_prod];
9650
9651 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
9652 }
9653
9654 if (xmit_type & XMIT_CSUM) {
9655 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
9656
9657 /* for now NS flag is not used in Linux */
9658 pbd->global_data = (hlen |
9659 ((skb->protocol == ntohs(ETH_P_8021Q)) <<
9660 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
9661
9662 pbd->ip_hlen = (skb_transport_header(skb) -
9663 skb_network_header(skb)) / 2;
9664
9665 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
9666
9667 pbd->total_hlen = cpu_to_le16(hlen);
9668 hlen = hlen*2 - vlan_off;
9669
9670 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
9671
9672 if (xmit_type & XMIT_CSUM_V4)
9673 tx_bd->bd_flags.as_bitfield |=
9674 ETH_TX_BD_FLAGS_IP_CSUM;
9675 else
9676 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
9677
9678 if (xmit_type & XMIT_CSUM_TCP) {
9679 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
9680
9681 } else {
9682 s8 fix = SKB_CS_OFF(skb); /* signed! */
9683
9684 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
9685 pbd->cs_offset = fix / 2;
9686
9687 DP(NETIF_MSG_TX_QUEUED,
9688 "hlen %d offset %d fix %d csum before fix %x\n",
9689 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
9690 SKB_CS(skb));
9691
9692 /* HW bug: fixup the CSUM */
9693 pbd->tcp_pseudo_csum =
9694 bnx2x_csum_fix(skb_transport_header(skb),
9695 SKB_CS(skb), fix);
9696
9697 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
9698 pbd->tcp_pseudo_csum);
9699 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009700 }
9701
9702 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009703 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009704
9705 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9706 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -07009707 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009708 tx_bd->nbd = cpu_to_le16(nbd);
9709 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9710
9711 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009712 " nbytes %d flags %x vlan %x\n",
9713 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
9714 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
9715 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009716
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009717 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009718
9719 DP(NETIF_MSG_TX_QUEUED,
9720 "TSO packet len %d hlen %d total len %d tso size %d\n",
9721 skb->len, hlen, skb_headlen(skb),
9722 skb_shinfo(skb)->gso_size);
9723
9724 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
9725
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009726 if (unlikely(skb_headlen(skb) > hlen))
9727 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
9728 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009729
9730 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
9731 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009732 pbd->tcp_flags = pbd_tcp_flags(skb);
9733
9734 if (xmit_type & XMIT_GSO_V4) {
9735 pbd->ip_id = swab16(ip_hdr(skb)->id);
9736 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009737 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
9738 ip_hdr(skb)->daddr,
9739 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009740
9741 } else
9742 pbd->tcp_pseudo_csum =
9743 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
9744 &ipv6_hdr(skb)->daddr,
9745 0, IPPROTO_TCP, 0));
9746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009747 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
9748 }
9749
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009750 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
9751 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009752
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009753 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9754 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009755
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009756 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
9757 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009758
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009759 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9760 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9761 tx_bd->nbytes = cpu_to_le16(frag->size);
9762 tx_bd->vlan = cpu_to_le16(pkt_prod);
9763 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009764
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009765 DP(NETIF_MSG_TX_QUEUED,
9766 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
9767 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
9768 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009769 }
9770
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009771 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009772 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
9773
9774 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
9775 tx_bd, tx_bd->bd_flags.as_bitfield);
9776
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009777 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
9778
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009779 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009780 * if the packet contains or ends with it
9781 */
9782 if (TX_BD_POFF(bd_prod) < nbd)
9783 nbd++;
9784
9785 if (pbd)
9786 DP(NETIF_MSG_TX_QUEUED,
9787 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
9788 " tcp_flags %x xsum %x seq %u hlen %u\n",
9789 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
9790 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009791 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009792
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009793 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009794
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009795 /*
9796 * Make sure that the BD data is updated before updating the producer
9797 * since FW might read the BD right after the producer is updated.
9798 * This is only applicable for weak-ordered memory model archs such
9799 * as IA-64. The following barrier is also mandatory since FW will
9800 * assumes packets must have BDs.
9801 */
9802 wmb();
9803
Eliezer Tamir96fc1782008-02-28 11:57:55 -08009804 fp->hw_tx_prods->bds_prod =
9805 cpu_to_le16(le16_to_cpu(fp->hw_tx_prods->bds_prod) + nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009806 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eliezer Tamir96fc1782008-02-28 11:57:55 -08009807 fp->hw_tx_prods->packets_prod =
9808 cpu_to_le32(le32_to_cpu(fp->hw_tx_prods->packets_prod) + 1);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009809 DOORBELL(bp, FP_IDX(fp), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009810
9811 mmiowb();
9812
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009813 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009814 dev->trans_start = jiffies;
9815
9816 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009817 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
9818 if we put Tx into XOFF state. */
9819 smp_mb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009820 netif_stop_queue(dev);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009821 bp->eth_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009822 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
9823 netif_wake_queue(dev);
9824 }
9825 fp->tx_pkt++;
9826
9827 return NETDEV_TX_OK;
9828}
9829
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009830/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009831static int bnx2x_open(struct net_device *dev)
9832{
9833 struct bnx2x *bp = netdev_priv(dev);
9834
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00009835 netif_carrier_off(dev);
9836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009837 bnx2x_set_power_state(bp, PCI_D0);
9838
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009839 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009840}
9841
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009842/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009843static int bnx2x_close(struct net_device *dev)
9844{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009845 struct bnx2x *bp = netdev_priv(dev);
9846
9847 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009848 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
9849 if (atomic_read(&bp->pdev->enable_cnt) == 1)
9850 if (!CHIP_REV_IS_SLOW(bp))
9851 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009852
9853 return 0;
9854}
9855
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009856/* called with netif_tx_lock from set_multicast */
9857static void bnx2x_set_rx_mode(struct net_device *dev)
9858{
9859 struct bnx2x *bp = netdev_priv(dev);
9860 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
9861 int port = BP_PORT(bp);
9862
9863 if (bp->state != BNX2X_STATE_OPEN) {
9864 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9865 return;
9866 }
9867
9868 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
9869
9870 if (dev->flags & IFF_PROMISC)
9871 rx_mode = BNX2X_RX_MODE_PROMISC;
9872
9873 else if ((dev->flags & IFF_ALLMULTI) ||
9874 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
9875 rx_mode = BNX2X_RX_MODE_ALLMULTI;
9876
9877 else { /* some multicasts */
9878 if (CHIP_IS_E1(bp)) {
9879 int i, old, offset;
9880 struct dev_mc_list *mclist;
9881 struct mac_configuration_cmd *config =
9882 bnx2x_sp(bp, mcast_config);
9883
9884 for (i = 0, mclist = dev->mc_list;
9885 mclist && (i < dev->mc_count);
9886 i++, mclist = mclist->next) {
9887
9888 config->config_table[i].
9889 cam_entry.msb_mac_addr =
9890 swab16(*(u16 *)&mclist->dmi_addr[0]);
9891 config->config_table[i].
9892 cam_entry.middle_mac_addr =
9893 swab16(*(u16 *)&mclist->dmi_addr[2]);
9894 config->config_table[i].
9895 cam_entry.lsb_mac_addr =
9896 swab16(*(u16 *)&mclist->dmi_addr[4]);
9897 config->config_table[i].cam_entry.flags =
9898 cpu_to_le16(port);
9899 config->config_table[i].
9900 target_table_entry.flags = 0;
9901 config->config_table[i].
9902 target_table_entry.client_id = 0;
9903 config->config_table[i].
9904 target_table_entry.vlan_id = 0;
9905
9906 DP(NETIF_MSG_IFUP,
9907 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
9908 config->config_table[i].
9909 cam_entry.msb_mac_addr,
9910 config->config_table[i].
9911 cam_entry.middle_mac_addr,
9912 config->config_table[i].
9913 cam_entry.lsb_mac_addr);
9914 }
9915 old = config->hdr.length_6b;
9916 if (old > i) {
9917 for (; i < old; i++) {
9918 if (CAM_IS_INVALID(config->
9919 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +00009920 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009921 break;
9922 }
9923 /* invalidate */
9924 CAM_INVALIDATE(config->
9925 config_table[i]);
9926 }
9927 }
9928
9929 if (CHIP_REV_IS_SLOW(bp))
9930 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
9931 else
9932 offset = BNX2X_MAX_MULTICAST*(1 + port);
9933
9934 config->hdr.length_6b = i;
9935 config->hdr.offset = offset;
9936 config->hdr.client_id = BP_CL_ID(bp);
9937 config->hdr.reserved1 = 0;
9938
9939 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9940 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
9941 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
9942 0);
9943 } else { /* E1H */
9944 /* Accept one or more multicasts */
9945 struct dev_mc_list *mclist;
9946 u32 mc_filter[MC_HASH_SIZE];
9947 u32 crc, bit, regidx;
9948 int i;
9949
9950 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
9951
9952 for (i = 0, mclist = dev->mc_list;
9953 mclist && (i < dev->mc_count);
9954 i++, mclist = mclist->next) {
9955
Johannes Berg7c510e42008-10-27 17:47:26 -07009956 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
9957 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009958
9959 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
9960 bit = (crc >> 24) & 0xff;
9961 regidx = bit >> 5;
9962 bit &= 0x1f;
9963 mc_filter[regidx] |= (1 << bit);
9964 }
9965
9966 for (i = 0; i < MC_HASH_SIZE; i++)
9967 REG_WR(bp, MC_HASH_OFFSET(bp, i),
9968 mc_filter[i]);
9969 }
9970 }
9971
9972 bp->rx_mode = rx_mode;
9973 bnx2x_set_storm_rx_mode(bp);
9974}
9975
9976/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009977static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
9978{
9979 struct sockaddr *addr = p;
9980 struct bnx2x *bp = netdev_priv(dev);
9981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009982 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009983 return -EINVAL;
9984
9985 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009986 if (netif_running(dev)) {
9987 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07009988 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009989 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07009990 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009991 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009992
9993 return 0;
9994}
9995
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009996/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009997static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
9998{
9999 struct mii_ioctl_data *data = if_mii(ifr);
10000 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010001 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010002 int err;
10003
10004 switch (cmd) {
10005 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010006 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010007
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010008 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010009
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010010 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010011 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010012
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010013 if (!netif_running(dev))
10014 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010015
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010016 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010017 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010018 DEFAULT_PHY_DEV_ADDR,
10019 (data->reg_num & 0x1f), &mii_regval);
10020 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010021 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010022 return err;
10023 }
10024
10025 case SIOCSMIIREG:
10026 if (!capable(CAP_NET_ADMIN))
10027 return -EPERM;
10028
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010029 if (!netif_running(dev))
10030 return -EAGAIN;
10031
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010032 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010033 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010034 DEFAULT_PHY_DEV_ADDR,
10035 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010036 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010037 return err;
10038
10039 default:
10040 /* do nothing */
10041 break;
10042 }
10043
10044 return -EOPNOTSUPP;
10045}
10046
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010047/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010048static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10049{
10050 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010051 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010052
10053 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10054 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10055 return -EINVAL;
10056
10057 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010058 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010059 * only updated as part of load
10060 */
10061 dev->mtu = new_mtu;
10062
10063 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010064 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10065 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010066 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010067
10068 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010069}
10070
10071static void bnx2x_tx_timeout(struct net_device *dev)
10072{
10073 struct bnx2x *bp = netdev_priv(dev);
10074
10075#ifdef BNX2X_STOP_ON_ERROR
10076 if (!bp->panic)
10077 bnx2x_panic();
10078#endif
10079 /* This allows the netif to be shutdown gracefully before resetting */
10080 schedule_work(&bp->reset_task);
10081}
10082
10083#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010084/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010085static void bnx2x_vlan_rx_register(struct net_device *dev,
10086 struct vlan_group *vlgrp)
10087{
10088 struct bnx2x *bp = netdev_priv(dev);
10089
10090 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010091
10092 /* Set flags according to the required capabilities */
10093 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10094
10095 if (dev->features & NETIF_F_HW_VLAN_TX)
10096 bp->flags |= HW_VLAN_TX_FLAG;
10097
10098 if (dev->features & NETIF_F_HW_VLAN_RX)
10099 bp->flags |= HW_VLAN_RX_FLAG;
10100
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010101 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010102 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010103}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010105#endif
10106
10107#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10108static void poll_bnx2x(struct net_device *dev)
10109{
10110 struct bnx2x *bp = netdev_priv(dev);
10111
10112 disable_irq(bp->pdev->irq);
10113 bnx2x_interrupt(bp->pdev->irq, dev);
10114 enable_irq(bp->pdev->irq);
10115}
10116#endif
10117
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010118static const struct net_device_ops bnx2x_netdev_ops = {
10119 .ndo_open = bnx2x_open,
10120 .ndo_stop = bnx2x_close,
10121 .ndo_start_xmit = bnx2x_start_xmit,
10122 .ndo_set_multicast_list = bnx2x_set_rx_mode,
10123 .ndo_set_mac_address = bnx2x_change_mac_addr,
10124 .ndo_validate_addr = eth_validate_addr,
10125 .ndo_do_ioctl = bnx2x_ioctl,
10126 .ndo_change_mtu = bnx2x_change_mtu,
10127 .ndo_tx_timeout = bnx2x_tx_timeout,
10128#ifdef BCM_VLAN
10129 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
10130#endif
10131#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10132 .ndo_poll_controller = poll_bnx2x,
10133#endif
10134};
10135
10136
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010137static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10138 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010139{
10140 struct bnx2x *bp;
10141 int rc;
10142
10143 SET_NETDEV_DEV(dev, &pdev->dev);
10144 bp = netdev_priv(dev);
10145
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010146 bp->dev = dev;
10147 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010148 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010149 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010150
10151 rc = pci_enable_device(pdev);
10152 if (rc) {
10153 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10154 goto err_out;
10155 }
10156
10157 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10158 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10159 " aborting\n");
10160 rc = -ENODEV;
10161 goto err_out_disable;
10162 }
10163
10164 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10165 printk(KERN_ERR PFX "Cannot find second PCI device"
10166 " base address, aborting\n");
10167 rc = -ENODEV;
10168 goto err_out_disable;
10169 }
10170
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010171 if (atomic_read(&pdev->enable_cnt) == 1) {
10172 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10173 if (rc) {
10174 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10175 " aborting\n");
10176 goto err_out_disable;
10177 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010178
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010179 pci_set_master(pdev);
10180 pci_save_state(pdev);
10181 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010182
10183 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10184 if (bp->pm_cap == 0) {
10185 printk(KERN_ERR PFX "Cannot find power management"
10186 " capability, aborting\n");
10187 rc = -EIO;
10188 goto err_out_release;
10189 }
10190
10191 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10192 if (bp->pcie_cap == 0) {
10193 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10194 " aborting\n");
10195 rc = -EIO;
10196 goto err_out_release;
10197 }
10198
10199 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10200 bp->flags |= USING_DAC_FLAG;
10201 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10202 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10203 " failed, aborting\n");
10204 rc = -EIO;
10205 goto err_out_release;
10206 }
10207
10208 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10209 printk(KERN_ERR PFX "System does not support DMA,"
10210 " aborting\n");
10211 rc = -EIO;
10212 goto err_out_release;
10213 }
10214
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010215 dev->mem_start = pci_resource_start(pdev, 0);
10216 dev->base_addr = dev->mem_start;
10217 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010218
10219 dev->irq = pdev->irq;
10220
Arjan van de Ven275f1652008-10-20 21:42:39 -070010221 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010222 if (!bp->regview) {
10223 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10224 rc = -ENOMEM;
10225 goto err_out_release;
10226 }
10227
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010228 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10229 min_t(u64, BNX2X_DB_SIZE,
10230 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010231 if (!bp->doorbells) {
10232 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10233 rc = -ENOMEM;
10234 goto err_out_unmap;
10235 }
10236
10237 bnx2x_set_power_state(bp, PCI_D0);
10238
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010239 /* clean indirect addresses */
10240 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10241 PCICFG_VENDOR_ID_OFFSET);
10242 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10243 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10244 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10245 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010246
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010247 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010248
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010249 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010250 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010251 dev->features |= NETIF_F_SG;
10252 dev->features |= NETIF_F_HW_CSUM;
10253 if (bp->flags & USING_DAC_FLAG)
10254 dev->features |= NETIF_F_HIGHDMA;
10255#ifdef BCM_VLAN
10256 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010257 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010258#endif
10259 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010260 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010261
10262 return 0;
10263
10264err_out_unmap:
10265 if (bp->regview) {
10266 iounmap(bp->regview);
10267 bp->regview = NULL;
10268 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269 if (bp->doorbells) {
10270 iounmap(bp->doorbells);
10271 bp->doorbells = NULL;
10272 }
10273
10274err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010275 if (atomic_read(&pdev->enable_cnt) == 1)
10276 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010277
10278err_out_disable:
10279 pci_disable_device(pdev);
10280 pci_set_drvdata(pdev, NULL);
10281
10282err_out:
10283 return rc;
10284}
10285
Eliezer Tamir25047952008-02-28 11:50:16 -080010286static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
10287{
10288 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10289
10290 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10291 return val;
10292}
10293
10294/* return value of 1=2.5GHz 2=5GHz */
10295static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
10296{
10297 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10298
10299 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
10300 return val;
10301}
10302
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010303static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10304 const struct pci_device_id *ent)
10305{
10306 static int version_printed;
10307 struct net_device *dev = NULL;
10308 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080010309 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010310
10311 if (version_printed++ == 0)
10312 printk(KERN_INFO "%s", version);
10313
10314 /* dev zeroed in init_etherdev */
10315 dev = alloc_etherdev(sizeof(*bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010316 if (!dev) {
10317 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010318 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010319 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010320
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010321 bp = netdev_priv(dev);
10322 bp->msglevel = debug;
10323
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010324 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010325 if (rc < 0) {
10326 free_netdev(dev);
10327 return rc;
10328 }
10329
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010330 pci_set_drvdata(pdev, dev);
10331
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010332 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010333 if (rc)
10334 goto init_one_exit;
10335
10336 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010337 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010338 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010339 goto init_one_exit;
10340 }
10341
10342 bp->common.name = board_info[ent->driver_data].name;
Eliezer Tamir25047952008-02-28 11:50:16 -080010343 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010344 " IRQ %d, ", dev->name, bp->common.name,
10345 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080010346 bnx2x_get_pcie_width(bp),
10347 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
10348 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070010349 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010350 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010351
10352init_one_exit:
10353 if (bp->regview)
10354 iounmap(bp->regview);
10355
10356 if (bp->doorbells)
10357 iounmap(bp->doorbells);
10358
10359 free_netdev(dev);
10360
10361 if (atomic_read(&pdev->enable_cnt) == 1)
10362 pci_release_regions(pdev);
10363
10364 pci_disable_device(pdev);
10365 pci_set_drvdata(pdev, NULL);
10366
10367 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010368}
10369
10370static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10371{
10372 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010373 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010374
Eliezer Tamir228241e2008-02-28 11:56:57 -080010375 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080010376 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10377 return;
10378 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010379 bp = netdev_priv(dev);
10380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010381 unregister_netdev(dev);
10382
10383 if (bp->regview)
10384 iounmap(bp->regview);
10385
10386 if (bp->doorbells)
10387 iounmap(bp->doorbells);
10388
10389 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010390
10391 if (atomic_read(&pdev->enable_cnt) == 1)
10392 pci_release_regions(pdev);
10393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010394 pci_disable_device(pdev);
10395 pci_set_drvdata(pdev, NULL);
10396}
10397
10398static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
10399{
10400 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010401 struct bnx2x *bp;
10402
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010403 if (!dev) {
10404 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10405 return -ENODEV;
10406 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010407 bp = netdev_priv(dev);
10408
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010409 rtnl_lock();
10410
10411 pci_save_state(pdev);
10412
10413 if (!netif_running(dev)) {
10414 rtnl_unlock();
10415 return 0;
10416 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010417
10418 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010419
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010420 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010421
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010422 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080010423
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010424 rtnl_unlock();
10425
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010426 return 0;
10427}
10428
10429static int bnx2x_resume(struct pci_dev *pdev)
10430{
10431 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010432 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010433 int rc;
10434
Eliezer Tamir228241e2008-02-28 11:56:57 -080010435 if (!dev) {
10436 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
10437 return -ENODEV;
10438 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010439 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010440
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010441 rtnl_lock();
10442
Eliezer Tamir228241e2008-02-28 11:56:57 -080010443 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010444
10445 if (!netif_running(dev)) {
10446 rtnl_unlock();
10447 return 0;
10448 }
10449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010450 bnx2x_set_power_state(bp, PCI_D0);
10451 netif_device_attach(dev);
10452
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010453 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010454
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010455 rtnl_unlock();
10456
10457 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010458}
10459
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010460static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10461{
10462 int i;
10463
10464 bp->state = BNX2X_STATE_ERROR;
10465
10466 bp->rx_mode = BNX2X_RX_MODE_NONE;
10467
10468 bnx2x_netif_stop(bp, 0);
10469
10470 del_timer_sync(&bp->timer);
10471 bp->stats_state = STATS_STATE_DISABLED;
10472 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
10473
10474 /* Release IRQs */
10475 bnx2x_free_irq(bp);
10476
10477 if (CHIP_IS_E1(bp)) {
10478 struct mac_configuration_cmd *config =
10479 bnx2x_sp(bp, mcast_config);
10480
10481 for (i = 0; i < config->hdr.length_6b; i++)
10482 CAM_INVALIDATE(config->config_table[i]);
10483 }
10484
10485 /* Free SKBs, SGEs, TPA pool and driver internals */
10486 bnx2x_free_skbs(bp);
10487 for_each_queue(bp, i)
10488 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000010489 for_each_queue(bp, i)
10490 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010491 bnx2x_free_mem(bp);
10492
10493 bp->state = BNX2X_STATE_CLOSED;
10494
10495 netif_carrier_off(bp->dev);
10496
10497 return 0;
10498}
10499
10500static void bnx2x_eeh_recover(struct bnx2x *bp)
10501{
10502 u32 val;
10503
10504 mutex_init(&bp->port.phy_mutex);
10505
10506 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10507 bp->link_params.shmem_base = bp->common.shmem_base;
10508 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10509
10510 if (!bp->common.shmem_base ||
10511 (bp->common.shmem_base < 0xA0000) ||
10512 (bp->common.shmem_base >= 0xC0000)) {
10513 BNX2X_DEV_INFO("MCP not active\n");
10514 bp->flags |= NO_MCP_FLAG;
10515 return;
10516 }
10517
10518 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10519 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10520 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10521 BNX2X_ERR("BAD MCP validity signature\n");
10522
10523 if (!BP_NOMCP(bp)) {
10524 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
10525 & DRV_MSG_SEQ_NUMBER_MASK);
10526 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10527 }
10528}
10529
Wendy Xiong493adb12008-06-23 20:36:22 -070010530/**
10531 * bnx2x_io_error_detected - called when PCI error is detected
10532 * @pdev: Pointer to PCI device
10533 * @state: The current pci connection state
10534 *
10535 * This function is called after a PCI bus error affecting
10536 * this device has been detected.
10537 */
10538static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10539 pci_channel_state_t state)
10540{
10541 struct net_device *dev = pci_get_drvdata(pdev);
10542 struct bnx2x *bp = netdev_priv(dev);
10543
10544 rtnl_lock();
10545
10546 netif_device_detach(dev);
10547
10548 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010549 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010550
10551 pci_disable_device(pdev);
10552
10553 rtnl_unlock();
10554
10555 /* Request a slot reset */
10556 return PCI_ERS_RESULT_NEED_RESET;
10557}
10558
10559/**
10560 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10561 * @pdev: Pointer to PCI device
10562 *
10563 * Restart the card from scratch, as if from a cold-boot.
10564 */
10565static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10566{
10567 struct net_device *dev = pci_get_drvdata(pdev);
10568 struct bnx2x *bp = netdev_priv(dev);
10569
10570 rtnl_lock();
10571
10572 if (pci_enable_device(pdev)) {
10573 dev_err(&pdev->dev,
10574 "Cannot re-enable PCI device after reset\n");
10575 rtnl_unlock();
10576 return PCI_ERS_RESULT_DISCONNECT;
10577 }
10578
10579 pci_set_master(pdev);
10580 pci_restore_state(pdev);
10581
10582 if (netif_running(dev))
10583 bnx2x_set_power_state(bp, PCI_D0);
10584
10585 rtnl_unlock();
10586
10587 return PCI_ERS_RESULT_RECOVERED;
10588}
10589
10590/**
10591 * bnx2x_io_resume - called when traffic can start flowing again
10592 * @pdev: Pointer to PCI device
10593 *
10594 * This callback is called when the error recovery driver tells us that
10595 * its OK to resume normal operation.
10596 */
10597static void bnx2x_io_resume(struct pci_dev *pdev)
10598{
10599 struct net_device *dev = pci_get_drvdata(pdev);
10600 struct bnx2x *bp = netdev_priv(dev);
10601
10602 rtnl_lock();
10603
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010604 bnx2x_eeh_recover(bp);
10605
Wendy Xiong493adb12008-06-23 20:36:22 -070010606 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010607 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010608
10609 netif_device_attach(dev);
10610
10611 rtnl_unlock();
10612}
10613
10614static struct pci_error_handlers bnx2x_err_handler = {
10615 .error_detected = bnx2x_io_error_detected,
10616 .slot_reset = bnx2x_io_slot_reset,
10617 .resume = bnx2x_io_resume,
10618};
10619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010620static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010621 .name = DRV_MODULE_NAME,
10622 .id_table = bnx2x_pci_tbl,
10623 .probe = bnx2x_init_one,
10624 .remove = __devexit_p(bnx2x_remove_one),
10625 .suspend = bnx2x_suspend,
10626 .resume = bnx2x_resume,
10627 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010628};
10629
10630static int __init bnx2x_init(void)
10631{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010632 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10633 if (bnx2x_wq == NULL) {
10634 printk(KERN_ERR PFX "Cannot create workqueue\n");
10635 return -ENOMEM;
10636 }
10637
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010638 return pci_register_driver(&bnx2x_pci_driver);
10639}
10640
10641static void __exit bnx2x_cleanup(void)
10642{
10643 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010644
10645 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010646}
10647
10648module_init(bnx2x_init);
10649module_exit(bnx2x_cleanup);
10650