blob: f84ec2b6425c99e79917c2991ef60939942cf26d [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Eli Cohene126ba92013-07-07 17:25:49 +030046
47#define mlx5_ib_dbg(dev, format, arg...) \
48pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
49 __LINE__, current->pid, ##arg)
50
51#define mlx5_ib_err(dev, format, arg...) \
52pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
53 __LINE__, current->pid, ##arg)
54
55#define mlx5_ib_warn(dev, format, arg...) \
56pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
57 __LINE__, current->pid, ##arg)
58
Matan Barakb368d7c2015-12-15 20:30:12 +020059#define field_avail(type, fld, sz) (offsetof(type, fld) + \
60 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020061#define MLX5_IB_DEFAULT_UIDX 0xffffff
62#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020063
Eli Cohene126ba92013-07-07 17:25:49 +030064enum {
65 MLX5_IB_MMAP_CMD_SHIFT = 8,
66 MLX5_IB_MMAP_CMD_MASK = 0xff,
67};
68
69enum mlx5_ib_mmap_cmd {
70 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020071 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
72 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
73 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030074};
75
76enum {
77 MLX5_RES_SCAT_DATA32_CQE = 0x1,
78 MLX5_RES_SCAT_DATA64_CQE = 0x2,
79 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
80 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
81};
82
83enum mlx5_ib_latency_class {
84 MLX5_IB_LATENCY_CLASS_LOW,
85 MLX5_IB_LATENCY_CLASS_MEDIUM,
86 MLX5_IB_LATENCY_CLASS_HIGH,
87 MLX5_IB_LATENCY_CLASS_FAST_PATH
88};
89
90enum mlx5_ib_mad_ifc_flags {
91 MLX5_MAD_IFC_IGNORE_MKEY = 1,
92 MLX5_MAD_IFC_IGNORE_BKEY = 2,
93 MLX5_MAD_IFC_NET_VIEW = 4,
94};
95
Leon Romanovsky051f2632015-12-20 12:16:11 +020096enum {
97 MLX5_CROSS_CHANNEL_UUAR = 0,
98};
99
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200100enum {
101 MLX5_CQE_VERSION_V0,
102 MLX5_CQE_VERSION_V1,
103};
104
Eli Cohene126ba92013-07-07 17:25:49 +0300105struct mlx5_ib_ucontext {
106 struct ib_ucontext ibucontext;
107 struct list_head db_page_list;
108
109 /* protect doorbell record alloc/free
110 */
111 struct mutex db_page_mutex;
112 struct mlx5_uuar_info uuari;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200113 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200114 /* Transport Domain number */
115 u32 tdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300116};
117
118static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
119{
120 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
121}
122
123struct mlx5_ib_pd {
124 struct ib_pd ibpd;
125 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300126};
127
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200128#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
129#define MLX5_IB_FLOW_LAST_PRIO (MLX5_IB_FLOW_MCAST_PRIO - 1)
130#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
131#error "Invalid number of bypass priorities"
132#endif
133#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
134
135#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
136struct mlx5_ib_flow_prio {
137 struct mlx5_flow_table *flow_table;
138 unsigned int refcount;
139};
140
141struct mlx5_ib_flow_handler {
142 struct list_head list;
143 struct ib_flow ibflow;
144 unsigned int prio;
145 struct mlx5_flow_rule *rule;
146};
147
148struct mlx5_ib_flow_db {
149 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
150 /* Protect flow steering bypass flow tables
151 * when add/del flow rules.
152 * only single add/removal of flow steering rule could be done
153 * simultaneously.
154 */
155 struct mutex lock;
156};
157
Eli Cohene126ba92013-07-07 17:25:49 +0300158/* Use macros here so that don't have to duplicate
159 * enum ib_send_flags and enum ib_qp_type for low-level driver
160 */
161
162#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
Haggai Eran968e78d2014-12-11 17:04:11 +0200163#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
164#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
Noa Osherovich56e11d62016-02-29 16:46:51 +0200165
166#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
167#define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
168#define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
169
Eli Cohene126ba92013-07-07 17:25:49 +0300170#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200171/*
172 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
173 * creates the actual hardware QP.
174 */
175#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300176#define MLX5_IB_WR_UMR IB_WR_RESERVED1
177
Haggai Eranb11a4f92016-02-29 15:45:03 +0200178/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
179 *
180 * These flags are intended for internal use by the mlx5_ib driver, and they
181 * rely on the range reserved for that use in the ib_qp_create_flags enum.
182 */
183
184/* Create a UD QP whose source QP number is 1 */
185static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
186{
187 return IB_QP_CREATE_RESERVED_START;
188}
189
Eli Cohene126ba92013-07-07 17:25:49 +0300190struct wr_list {
191 u16 opcode;
192 u16 next;
193};
194
195struct mlx5_ib_wq {
196 u64 *wrid;
197 u32 *wr_data;
198 struct wr_list *w_list;
199 unsigned *wqe_head;
200 u16 unsig_count;
201
202 /* serialize post to the work queue
203 */
204 spinlock_t lock;
205 int wqe_cnt;
206 int max_post;
207 int max_gs;
208 int offset;
209 int wqe_shift;
210 unsigned head;
211 unsigned tail;
212 u16 cur_post;
213 u16 last_poll;
214 void *qend;
215};
216
217enum {
218 MLX5_QP_USER,
219 MLX5_QP_KERNEL,
220 MLX5_QP_EMPTY
221};
222
Haggai Eran6aec21f2014-12-11 17:04:23 +0200223/*
224 * Connect-IB can trigger up to four concurrent pagefaults
225 * per-QP.
226 */
227enum mlx5_ib_pagefault_context {
228 MLX5_IB_PAGEFAULT_RESPONDER_READ,
229 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
230 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
231 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
232 MLX5_IB_PAGEFAULT_CONTEXTS
233};
234
235static inline enum mlx5_ib_pagefault_context
236 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
237{
238 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
239}
240
241struct mlx5_ib_pfault {
242 struct work_struct work;
243 struct mlx5_pagefault mpfault;
244};
245
majd@mellanox.com19098df2016-01-14 19:13:03 +0200246struct mlx5_ib_ubuffer {
247 struct ib_umem *umem;
248 int buf_size;
249 u64 buf_addr;
250};
251
252struct mlx5_ib_qp_base {
253 struct mlx5_ib_qp *container_mibqp;
254 struct mlx5_core_qp mqp;
255 struct mlx5_ib_ubuffer ubuffer;
256};
257
258struct mlx5_ib_qp_trans {
259 struct mlx5_ib_qp_base base;
260 u16 xrcdn;
261 u8 alt_port;
262 u8 atomic_rd_en;
263 u8 resp_depth;
264};
265
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200266struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200267 struct mlx5_ib_qp_base base;
268 struct mlx5_ib_wq *rq;
269 struct mlx5_ib_ubuffer ubuffer;
270 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200271 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200272 u8 state;
273};
274
275struct mlx5_ib_sq {
276 struct mlx5_ib_qp_base base;
277 struct mlx5_ib_wq *sq;
278 struct mlx5_ib_ubuffer ubuffer;
279 struct mlx5_db *doorbell;
280 u32 tisn;
281 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200282};
283
284struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200285 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200286 struct mlx5_ib_rq rq;
287};
288
Eli Cohene126ba92013-07-07 17:25:49 +0300289struct mlx5_ib_qp {
290 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200291 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200292 struct mlx5_ib_qp_trans trans_qp;
293 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200294 };
Eli Cohene126ba92013-07-07 17:25:49 +0300295 struct mlx5_buf buf;
296
297 struct mlx5_db db;
298 struct mlx5_ib_wq rq;
299
Eli Cohene126ba92013-07-07 17:25:49 +0300300 u8 sq_signal_bits;
301 u8 fm_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300302 struct mlx5_ib_wq sq;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 /* serialize qp state modifications
305 */
306 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300307 u32 flags;
308 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300309 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300310 int wq_sig;
311 int scat_cqe;
312 int max_inline_data;
313 struct mlx5_bf *bf;
314 int has_rq;
315
316 /* only for user space QPs. For kernel
317 * we have it from the bf object
318 */
319 int uuarn;
320
321 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200322
323 /* Store signature errors */
324 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200325
326#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
327 /*
328 * A flag that is true for QP's that are in a state that doesn't
329 * allow page faults, and shouldn't schedule any more faults.
330 */
331 int disable_page_faults;
332 /*
333 * The disable_page_faults_lock protects a QP's disable_page_faults
334 * field, allowing for a thread to atomically check whether the QP
335 * allows page faults, and if so schedule a page fault.
336 */
337 spinlock_t disable_page_faults_lock;
338 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
339#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300340};
341
342struct mlx5_ib_cq_buf {
343 struct mlx5_buf buf;
344 struct ib_umem *umem;
345 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200346 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300347};
348
349enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200350 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
351 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
352 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
353 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
354 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
355 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200356 /* QP uses 1 as its source QP number */
357 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Eli Cohene126ba92013-07-07 17:25:49 +0300358};
359
Haggai Eran968e78d2014-12-11 17:04:11 +0200360struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100361 struct ib_send_wr wr;
Haggai Eran968e78d2014-12-11 17:04:11 +0200362 union {
363 u64 virt_addr;
364 u64 offset;
365 } target;
366 struct ib_pd *pd;
367 unsigned int page_shift;
368 unsigned int npages;
369 u32 length;
370 int access_flags;
371 u32 mkey;
372};
373
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100374static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
375{
376 return container_of(wr, struct mlx5_umr_wr, wr);
377}
378
Eli Cohene126ba92013-07-07 17:25:49 +0300379struct mlx5_shared_mr_info {
380 int mr_id;
381 struct ib_umem *umem;
382};
383
384struct mlx5_ib_cq {
385 struct ib_cq ibcq;
386 struct mlx5_core_cq mcq;
387 struct mlx5_ib_cq_buf buf;
388 struct mlx5_db db;
389
390 /* serialize access to the CQ
391 */
392 spinlock_t lock;
393
394 /* protect resize cq
395 */
396 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200397 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300398 struct ib_umem *resize_umem;
399 int cqe_size;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200400 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200401 struct list_head wc_list;
402 enum ib_cq_notify_flags notify_flags;
403 struct work_struct notify_work;
404};
405
406struct mlx5_ib_wc {
407 struct ib_wc wc;
408 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300409};
410
411struct mlx5_ib_srq {
412 struct ib_srq ibsrq;
413 struct mlx5_core_srq msrq;
414 struct mlx5_buf buf;
415 struct mlx5_db db;
416 u64 *wrid;
417 /* protect SRQ hanlding
418 */
419 spinlock_t lock;
420 int head;
421 int tail;
422 u16 wqe_ctr;
423 struct ib_umem *umem;
424 /* serialize arming a SRQ
425 */
426 struct mutex mutex;
427 int wq_sig;
428};
429
430struct mlx5_ib_xrcd {
431 struct ib_xrcd ibxrcd;
432 u32 xrcdn;
433};
434
Haggai Erancc149f752014-12-11 17:04:21 +0200435enum mlx5_ib_mtt_access_flags {
436 MLX5_IB_MTT_READ = (1 << 0),
437 MLX5_IB_MTT_WRITE = (1 << 1),
438};
439
440#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
441
Eli Cohene126ba92013-07-07 17:25:49 +0300442struct mlx5_ib_mr {
443 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300444 void *descs;
445 dma_addr_t desc_map;
446 int ndescs;
447 int max_descs;
448 int desc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300449 struct mlx5_core_mr mmr;
450 struct ib_umem *umem;
451 struct mlx5_shared_mr_info *smr_info;
452 struct list_head list;
453 int order;
454 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300455 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300456 struct mlx5_ib_dev *dev;
457 struct mlx5_create_mkey_mbox_out out;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200458 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200459 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300460 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200461 int access_flags; /* Needed for rereg MR */
Eli Cohene126ba92013-07-07 17:25:49 +0300462};
463
Shachar Raindela74d2412014-05-22 14:50:12 +0300464struct mlx5_ib_umr_context {
465 enum ib_wc_status status;
466 struct completion done;
467};
468
469static inline void mlx5_ib_init_umr_context(struct mlx5_ib_umr_context *context)
470{
471 context->status = -1;
472 init_completion(&context->done);
473}
474
Eli Cohene126ba92013-07-07 17:25:49 +0300475struct umr_common {
476 struct ib_pd *pd;
477 struct ib_cq *cq;
478 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300479 /* control access to UMR QP
480 */
481 struct semaphore sem;
482};
483
484enum {
485 MLX5_FMR_INVALID,
486 MLX5_FMR_VALID,
487 MLX5_FMR_BUSY,
488};
489
Eli Cohene126ba92013-07-07 17:25:49 +0300490struct mlx5_cache_ent {
491 struct list_head head;
492 /* sync access to the cahce entry
493 */
494 spinlock_t lock;
495
496
497 struct dentry *dir;
498 char name[4];
499 u32 order;
500 u32 size;
501 u32 cur;
502 u32 miss;
503 u32 limit;
504
505 struct dentry *fsize;
506 struct dentry *fcur;
507 struct dentry *fmiss;
508 struct dentry *flimit;
509
510 struct mlx5_ib_dev *dev;
511 struct work_struct work;
512 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300513 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300514};
515
516struct mlx5_mr_cache {
517 struct workqueue_struct *wq;
518 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
519 int stopped;
520 struct dentry *root;
521 unsigned long last_add;
522};
523
Haggai Erand16e91d2016-02-29 15:45:05 +0200524struct mlx5_ib_gsi_qp;
525
526struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200527 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200528 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200529 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200530};
531
Eli Cohene126ba92013-07-07 17:25:49 +0300532struct mlx5_ib_resources {
533 struct ib_cq *c0;
534 struct ib_xrcd *x0;
535 struct ib_xrcd *x1;
536 struct ib_pd *p0;
537 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300538 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200539 struct mlx5_ib_port_resources ports[2];
540 /* Protects changes to the port resources */
541 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300542};
543
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200544struct mlx5_roce {
545 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
546 * netdev pointer
547 */
548 rwlock_t netdev_lock;
549 struct net_device *netdev;
550 struct notifier_block nb;
551};
552
Eli Cohene126ba92013-07-07 17:25:49 +0300553struct mlx5_ib_dev {
554 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300555 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200556 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300557 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300558 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300559 /* serialize update of capability mask
560 */
561 struct mutex cap_mask_mutex;
562 bool ib_active;
563 struct umr_common umrc;
564 /* sync used page count stats
565 */
Eli Cohene126ba92013-07-07 17:25:49 +0300566 struct mlx5_ib_resources devr;
567 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300568 struct timer_list delay_timer;
569 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200570#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
571 struct ib_odp_caps odp_caps;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200572 /*
573 * Sleepable RCU that prevents destruction of MRs while they are still
574 * being used by a page fault handler.
575 */
576 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200577#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200578 struct mlx5_ib_flow_db flow_db;
Eli Cohene126ba92013-07-07 17:25:49 +0300579};
580
581static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
582{
583 return container_of(mcq, struct mlx5_ib_cq, mcq);
584}
585
586static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
587{
588 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
589}
590
591static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
592{
593 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
594}
595
Eli Cohene126ba92013-07-07 17:25:49 +0300596static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
597{
598 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
599}
600
601static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
602{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200603 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300604}
605
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200606static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mr *mmr)
607{
608 return container_of(mmr, struct mlx5_ib_mr, mmr);
609}
610
Eli Cohene126ba92013-07-07 17:25:49 +0300611static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
612{
613 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
614}
615
616static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
617{
618 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
619}
620
621static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
622{
623 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
624}
625
626static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
627{
628 return container_of(msrq, struct mlx5_ib_srq, msrq);
629}
630
631static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
632{
633 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
634}
635
Eli Cohene126ba92013-07-07 17:25:49 +0300636struct mlx5_ib_ah {
637 struct ib_ah ibah;
638 struct mlx5_av av;
639};
640
641static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
642{
643 return container_of(ibah, struct mlx5_ib_ah, ibah);
644}
645
Eli Cohene126ba92013-07-07 17:25:49 +0300646int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
647 struct mlx5_db *db);
648void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
649void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
650void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
651void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
652int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400653 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
654 const void *in_mad, void *response_mad);
Eli Cohene126ba92013-07-07 17:25:49 +0300655struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
656int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
657int mlx5_ib_destroy_ah(struct ib_ah *ah);
658struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
659 struct ib_srq_init_attr *init_attr,
660 struct ib_udata *udata);
661int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
662 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
663int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
664int mlx5_ib_destroy_srq(struct ib_srq *srq);
665int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
666 struct ib_recv_wr **bad_wr);
667struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
668 struct ib_qp_init_attr *init_attr,
669 struct ib_udata *udata);
670int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
671 int attr_mask, struct ib_udata *udata);
672int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
673 struct ib_qp_init_attr *qp_init_attr);
674int mlx5_ib_destroy_qp(struct ib_qp *qp);
675int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
676 struct ib_send_wr **bad_wr);
677int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
678 struct ib_recv_wr **bad_wr);
679void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200680int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200681 void *buffer, u32 length,
682 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300683struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
684 const struct ib_cq_init_attr *attr,
685 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300686 struct ib_udata *udata);
687int mlx5_ib_destroy_cq(struct ib_cq *cq);
688int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
689int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
690int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
691int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
692struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
693struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
694 u64 virt_addr, int access_flags,
695 struct ib_udata *udata);
Haggai Eran832a6b02014-12-11 17:04:22 +0200696int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
697 int npages, int zap);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200698int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
699 u64 length, u64 virt_addr, int access_flags,
700 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300701int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300702struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
703 enum ib_mr_type mr_type,
704 u32 max_num_sg);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300705int mlx5_ib_map_mr_sg(struct ib_mr *ibmr,
706 struct scatterlist *sg,
707 int sg_nents);
Eli Cohene126ba92013-07-07 17:25:49 +0300708int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400709 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400710 const struct ib_mad_hdr *in, size_t in_mad_size,
711 struct ib_mad_hdr *out, size_t *out_mad_size,
712 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300713struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
714 struct ib_ucontext *context,
715 struct ib_udata *udata);
716int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300717int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
718int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300719int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
720 struct ib_smp *out_mad);
721int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
722 __be64 *sys_image_guid);
723int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
724 u16 *max_pkeys);
725int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
726 u32 *vendor_id);
727int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
728int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
729int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
730 u16 *pkey);
731int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
732 union ib_gid *gid);
733int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
734 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300735int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
736 struct ib_port_attr *props);
737int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
738void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
739void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
740 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200741void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
742 int page_shift, size_t offset, size_t num_pages,
743 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300744void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200745 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300746void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
747int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
748int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
749int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
750int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
751void mlx5_umr_cq_handler(struct ib_cq *cq, void *cq_context);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200752int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
753 struct ib_mr_status *mr_status);
Eli Cohene126ba92013-07-07 17:25:49 +0300754
Haggai Eran8cdd3122014-12-11 17:04:20 +0200755#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eran6aec21f2014-12-11 17:04:23 +0200756extern struct workqueue_struct *mlx5_ib_page_fault_wq;
757
Saeed Mahameed938fe832015-05-28 22:28:41 +0300758void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200759void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
760 struct mlx5_ib_pfault *pfault);
761void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
762int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
763void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
764int __init mlx5_ib_odp_init(void);
765void mlx5_ib_odp_cleanup(void);
766void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
767void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200768void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
769 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200770
771#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300772static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200773{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300774 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200775}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200776
777static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
778static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
779static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
780static inline int mlx5_ib_odp_init(void) { return 0; }
781static inline void mlx5_ib_odp_cleanup(void) {}
782static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
783static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
784
Haggai Eran8cdd3122014-12-11 17:04:20 +0200785#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
786
Achiad Shochat2811ba52015-12-23 18:47:24 +0200787__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
788 int index);
789
Haggai Erand16e91d2016-02-29 15:45:05 +0200790/* GSI QP helper functions */
791struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
792 struct ib_qp_init_attr *init_attr);
793int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
794int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
795 int attr_mask);
796int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
797 int qp_attr_mask,
798 struct ib_qp_init_attr *qp_init_attr);
799int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
800 struct ib_send_wr **bad_wr);
801int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
802 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +0200803void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +0200804
Haggai Eran25361e02016-02-29 15:45:08 +0200805int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
806
Eli Cohene126ba92013-07-07 17:25:49 +0300807static inline void init_query_mad(struct ib_smp *mad)
808{
809 mad->base_version = 1;
810 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
811 mad->class_version = 1;
812 mad->method = IB_MGMT_METHOD_GET;
813}
814
815static inline u8 convert_access(int acc)
816{
817 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
818 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
819 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
820 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
821 MLX5_PERM_LOCAL_READ;
822}
823
Sagi Grimbergb6364012015-09-02 22:23:04 +0300824static inline int is_qp1(enum ib_qp_type qp_type)
825{
Haggai Erand16e91d2016-02-29 15:45:05 +0200826 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +0300827}
828
Haggai Erancc149f752014-12-11 17:04:21 +0200829#define MLX5_MAX_UMR_SHIFT 16
830#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
831
Leon Romanovsky051f2632015-12-20 12:16:11 +0200832static inline u32 check_cq_create_flags(u32 flags)
833{
834 /*
835 * It returns non-zero value for unsupported CQ
836 * create flags, otherwise it returns zero.
837 */
Leon Romanovsky34356f62015-12-29 17:01:30 +0200838 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
839 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +0200840}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200841
842static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
843 u32 *user_index)
844{
845 if (cqe_version) {
846 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
847 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
848 return -EINVAL;
849 *user_index = cmd_uidx;
850 } else {
851 *user_index = MLX5_IB_DEFAULT_UIDX;
852 }
853
854 return 0;
855}
Eli Cohene126ba92013-07-07 17:25:49 +0300856#endif /* MLX5_IB_H */