blob: 1d22c9f0e9fe9319ec178c8a2035b40070a48fdd [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Neerav Parikhea818752012-01-04 20:23:40 +000058char ixgbe_default_device_descr[] =
59 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000060#define MAJ 3
Don Skidmore19d478b2011-10-07 03:53:51 +000061#define MIN 6
62#define BUILD 7
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000063#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000064 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070065const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000066static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000067 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070068
69static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070070 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000071 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080072 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070073};
74
75/* ixgbe_pci_tbl - PCI Device ID Table
76 *
77 * Wildcard entries (PCI_ANY_ID) should come last
78 * Last entry must be all 0s
79 *
80 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
81 * Class, Class Mask, private data (not used) }
82 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000083static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000084 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700112 /* required last entry */
113 {0, }
114};
115MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
116
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400117#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800118static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000119 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800120static struct notifier_block dca_notifier = {
121 .notifier_call = ixgbe_notify_dca,
122 .next = NULL,
123 .priority = 0
124};
125#endif
126
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000127#ifdef CONFIG_PCI_IOV
128static unsigned int max_vfs;
129module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000130MODULE_PARM_DESC(max_vfs,
131 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#endif /* CONFIG_PCI_IOV */
133
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000134static unsigned int allow_unsupported_sfp;
135module_param(allow_unsupported_sfp, uint, 0);
136MODULE_PARM_DESC(allow_unsupported_sfp,
137 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
138
Auke Kok9a799d72007-09-15 14:07:45 -0700139MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
140MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
141MODULE_LICENSE("GPL");
142MODULE_VERSION(DRV_VERSION);
143
144#define DEFAULT_DEBUG_LEVEL_SHIFT 3
145
Alexander Duyck70864002011-04-27 09:13:56 +0000146static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
147{
148 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
149 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
150 schedule_work(&adapter->service_task);
151}
152
153static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
154{
155 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
156
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000157 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000158 smp_mb__before_clear_bit();
159 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
160}
161
Taku Izumidcd79ae2010-04-27 14:39:53 +0000162struct ixgbe_reg_info {
163 u32 ofs;
164 char *name;
165};
166
167static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
168
169 /* General Registers */
170 {IXGBE_CTRL, "CTRL"},
171 {IXGBE_STATUS, "STATUS"},
172 {IXGBE_CTRL_EXT, "CTRL_EXT"},
173
174 /* Interrupt Registers */
175 {IXGBE_EICR, "EICR"},
176
177 /* RX Registers */
178 {IXGBE_SRRCTL(0), "SRRCTL"},
179 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
180 {IXGBE_RDLEN(0), "RDLEN"},
181 {IXGBE_RDH(0), "RDH"},
182 {IXGBE_RDT(0), "RDT"},
183 {IXGBE_RXDCTL(0), "RXDCTL"},
184 {IXGBE_RDBAL(0), "RDBAL"},
185 {IXGBE_RDBAH(0), "RDBAH"},
186
187 /* TX Registers */
188 {IXGBE_TDBAL(0), "TDBAL"},
189 {IXGBE_TDBAH(0), "TDBAH"},
190 {IXGBE_TDLEN(0), "TDLEN"},
191 {IXGBE_TDH(0), "TDH"},
192 {IXGBE_TDT(0), "TDT"},
193 {IXGBE_TXDCTL(0), "TXDCTL"},
194
195 /* List Terminator */
196 {}
197};
198
199
200/*
201 * ixgbe_regdump - register printout routine
202 */
203static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
204{
205 int i = 0, j = 0;
206 char rname[16];
207 u32 regs[64];
208
209 switch (reginfo->ofs) {
210 case IXGBE_SRRCTL(0):
211 for (i = 0; i < 64; i++)
212 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
213 break;
214 case IXGBE_DCA_RXCTRL(0):
215 for (i = 0; i < 64; i++)
216 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
217 break;
218 case IXGBE_RDLEN(0):
219 for (i = 0; i < 64; i++)
220 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
221 break;
222 case IXGBE_RDH(0):
223 for (i = 0; i < 64; i++)
224 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
225 break;
226 case IXGBE_RDT(0):
227 for (i = 0; i < 64; i++)
228 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
229 break;
230 case IXGBE_RXDCTL(0):
231 for (i = 0; i < 64; i++)
232 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
233 break;
234 case IXGBE_RDBAL(0):
235 for (i = 0; i < 64; i++)
236 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
237 break;
238 case IXGBE_RDBAH(0):
239 for (i = 0; i < 64; i++)
240 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
241 break;
242 case IXGBE_TDBAL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
245 break;
246 case IXGBE_TDBAH(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
249 break;
250 case IXGBE_TDLEN(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
253 break;
254 case IXGBE_TDH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
257 break;
258 case IXGBE_TDT(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
261 break;
262 case IXGBE_TXDCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
265 break;
266 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000267 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000268 IXGBE_READ_REG(hw, reginfo->ofs));
269 return;
270 }
271
272 for (i = 0; i < 8; i++) {
273 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000274 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000275 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000276 pr_cont(" %08x", regs[i*8+j]);
277 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000278 }
279
280}
281
282/*
283 * ixgbe_dump - Print registers, tx-rings and rx-rings
284 */
285static void ixgbe_dump(struct ixgbe_adapter *adapter)
286{
287 struct net_device *netdev = adapter->netdev;
288 struct ixgbe_hw *hw = &adapter->hw;
289 struct ixgbe_reg_info *reginfo;
290 int n = 0;
291 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000292 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000293 union ixgbe_adv_tx_desc *tx_desc;
294 struct my_u0 { u64 a; u64 b; } *u0;
295 struct ixgbe_ring *rx_ring;
296 union ixgbe_adv_rx_desc *rx_desc;
297 struct ixgbe_rx_buffer *rx_buffer_info;
298 u32 staterr;
299 int i = 0;
300
301 if (!netif_msg_hw(adapter))
302 return;
303
304 /* Print netdevice Info */
305 if (netdev) {
306 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000307 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000308 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000309 pr_info("%-15s %016lX %016lX %016lX\n",
310 netdev->name,
311 netdev->state,
312 netdev->trans_start,
313 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000314 }
315
316 /* Print Registers */
317 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000318 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000319 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
320 reginfo->name; reginfo++) {
321 ixgbe_regdump(hw, reginfo);
322 }
323
324 /* Print TX Ring Summary */
325 if (!netdev || !netif_running(netdev))
326 goto exit;
327
328 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000329 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 for (n = 0; n < adapter->num_tx_queues; n++) {
331 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000332 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000333 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000334 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000335 (u64)dma_unmap_addr(tx_buffer, dma),
336 dma_unmap_len(tx_buffer, len),
337 tx_buffer->next_to_watch,
338 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000339 }
340
341 /* Print TX Rings */
342 if (!netif_msg_tx_done(adapter))
343 goto rx_ring_summary;
344
345 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
346
347 /* Transmit Descriptor Formats
348 *
349 * Advanced Transmit Descriptor
350 * +--------------------------------------------------------------+
351 * 0 | Buffer Address [63:0] |
352 * +--------------------------------------------------------------+
353 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
354 * +--------------------------------------------------------------+
355 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
356 */
357
358 for (n = 0; n < adapter->num_tx_queues; n++) {
359 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000360 pr_info("------------------------------------\n");
361 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
362 pr_info("------------------------------------\n");
363 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000364 "[PlPOIdStDDt Ln] [bi->dma ] "
365 "leng ntw timestamp bi->skb\n");
366
367 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000368 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000369 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000370 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000371 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000372 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000373 le64_to_cpu(u0->a),
374 le64_to_cpu(u0->b),
Alexander Duyck729739b2012-02-08 07:51:06 +0000375 (u64)dma_unmap_addr(tx_buffer, dma),
376 dma_unmap_len(tx_buffer, len),
377 tx_buffer->next_to_watch,
378 (u64)tx_buffer->time_stamp,
379 tx_buffer->skb);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000380 if (i == tx_ring->next_to_use &&
381 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000382 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000383 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000384 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000385 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000386 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000387 else
Joe Perchesc7689572010-09-07 21:35:17 +0000388 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000389
390 if (netif_msg_pktdata(adapter) &&
Alexander Duyck729739b2012-02-08 07:51:06 +0000391 dma_unmap_len(tx_buffer, len) != 0)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000392 print_hex_dump(KERN_INFO, "",
393 DUMP_PREFIX_ADDRESS, 16, 1,
Alexander Duyck729739b2012-02-08 07:51:06 +0000394 phys_to_virt(dma_unmap_addr(tx_buffer,
395 dma)),
396 dma_unmap_len(tx_buffer, len),
397 true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000398 }
399 }
400
401 /* Print RX Rings Summary */
402rx_ring_summary:
403 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000404 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000405 for (n = 0; n < adapter->num_rx_queues; n++) {
406 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000407 pr_info("%5d %5X %5X\n",
408 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000409 }
410
411 /* Print RX Rings */
412 if (!netif_msg_rx_status(adapter))
413 goto exit;
414
415 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
416
417 /* Advanced Receive Descriptor (Read) Format
418 * 63 1 0
419 * +-----------------------------------------------------+
420 * 0 | Packet Buffer Address [63:1] |A0/NSE|
421 * +----------------------------------------------+------+
422 * 8 | Header Buffer Address [63:1] | DD |
423 * +-----------------------------------------------------+
424 *
425 *
426 * Advanced Receive Descriptor (Write-Back) Format
427 *
428 * 63 48 47 32 31 30 21 20 16 15 4 3 0
429 * +------------------------------------------------------+
430 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
431 * | Checksum Ident | | | | Type | Type |
432 * +------------------------------------------------------+
433 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
434 * +------------------------------------------------------+
435 * 63 48 47 32 31 20 19 0
436 */
437 for (n = 0; n < adapter->num_rx_queues; n++) {
438 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000439 pr_info("------------------------------------\n");
440 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
441 pr_info("------------------------------------\n");
442 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000443 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
444 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000445 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000446 "[vl er S cks ln] ---------------- [bi->skb] "
447 "<-- Adv Rx Write-Back format\n");
448
449 for (i = 0; i < rx_ring->count; i++) {
450 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000451 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000452 u0 = (struct my_u0 *)rx_desc;
453 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
454 if (staterr & IXGBE_RXD_STAT_DD) {
455 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000456 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000457 "%016llX ---------------- %p", i,
458 le64_to_cpu(u0->a),
459 le64_to_cpu(u0->b),
460 rx_buffer_info->skb);
461 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000462 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000463 "%016llX %016llX %p", i,
464 le64_to_cpu(u0->a),
465 le64_to_cpu(u0->b),
466 (u64)rx_buffer_info->dma,
467 rx_buffer_info->skb);
468
469 if (netif_msg_pktdata(adapter)) {
470 print_hex_dump(KERN_INFO, "",
471 DUMP_PREFIX_ADDRESS, 16, 1,
472 phys_to_virt(rx_buffer_info->dma),
Alexander Duyckf8003262012-03-03 02:35:52 +0000473 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000474 }
475 }
476
477 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000478 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000479 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000480 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000481 else
Joe Perchesc7689572010-09-07 21:35:17 +0000482 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483
484 }
485 }
486
487exit:
488 return;
489}
490
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800491static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
492{
493 u32 ctrl_ext;
494
495 /* Let firmware take over control of h/w */
496 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
497 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000498 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800499}
500
501static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
502{
503 u32 ctrl_ext;
504
505 /* Let firmware know the driver has taken over */
506 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
507 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000508 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800509}
Auke Kok9a799d72007-09-15 14:07:45 -0700510
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000511/*
512 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
513 * @adapter: pointer to adapter struct
514 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
515 * @queue: queue to map the corresponding interrupt to
516 * @msix_vector: the vector to map to the corresponding queue
517 *
518 */
519static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000520 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700521{
522 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000523 struct ixgbe_hw *hw = &adapter->hw;
524 switch (hw->mac.type) {
525 case ixgbe_mac_82598EB:
526 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
527 if (direction == -1)
528 direction = 0;
529 index = (((direction * 64) + queue) >> 2) & 0x1F;
530 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
531 ivar &= ~(0xFF << (8 * (queue & 0x3)));
532 ivar |= (msix_vector << (8 * (queue & 0x3)));
533 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
534 break;
535 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800536 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000537 if (direction == -1) {
538 /* other causes */
539 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
540 index = ((queue & 1) * 8);
541 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
542 ivar &= ~(0xFF << index);
543 ivar |= (msix_vector << index);
544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
545 break;
546 } else {
547 /* tx or rx causes */
548 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
549 index = ((16 * (queue & 1)) + (8 * direction));
550 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
551 ivar &= ~(0xFF << index);
552 ivar |= (msix_vector << index);
553 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
554 break;
555 }
556 default:
557 break;
558 }
Auke Kok9a799d72007-09-15 14:07:45 -0700559}
560
Alexander Duyckfe49f042009-06-04 16:00:09 +0000561static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000562 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000563{
564 u32 mask;
565
Alexander Duyckbd508172010-11-16 19:27:03 -0800566 switch (adapter->hw.mac.type) {
567 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000568 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
569 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800570 break;
571 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800572 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000573 mask = (qmask & 0xFFFFFFFF);
574 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
575 mask = (qmask >> 32);
576 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800577 break;
578 default:
579 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000580 }
581}
582
Alexander Duyck729739b2012-02-08 07:51:06 +0000583void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
584 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000585{
Alexander Duyck729739b2012-02-08 07:51:06 +0000586 if (tx_buffer->skb) {
587 dev_kfree_skb_any(tx_buffer->skb);
588 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000589 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000590 dma_unmap_addr(tx_buffer, dma),
591 dma_unmap_len(tx_buffer, len),
592 DMA_TO_DEVICE);
593 } else if (dma_unmap_len(tx_buffer, len)) {
594 dma_unmap_page(ring->dev,
595 dma_unmap_addr(tx_buffer, dma),
596 dma_unmap_len(tx_buffer, len),
597 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000598 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000599 tx_buffer->next_to_watch = NULL;
600 tx_buffer->skb = NULL;
601 dma_unmap_len_set(tx_buffer, len, 0);
602 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700603}
604
John Fastabendc84d3242010-11-16 19:27:12 -0800605static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700606{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700607 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800608 struct ixgbe_hw_stats *hwstats = &adapter->stats;
609 u32 data = 0;
610 u32 xoff[8] = {0};
611 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700612
John Fastabendc84d3242010-11-16 19:27:12 -0800613 if ((hw->fc.current_mode == ixgbe_fc_full) ||
614 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
615 switch (hw->mac.type) {
616 case ixgbe_mac_82598EB:
617 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
618 break;
619 default:
620 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
621 }
622 hwstats->lxoffrxc += data;
623
624 /* refill credits (no tx hang) if we received xoff */
625 if (!data)
626 return;
627
628 for (i = 0; i < adapter->num_tx_queues; i++)
629 clear_bit(__IXGBE_HANG_CHECK_ARMED,
630 &adapter->tx_ring[i]->state);
631 return;
632 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
633 return;
634
635 /* update stats for each tc, only valid with PFC enabled */
636 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
637 switch (hw->mac.type) {
638 case ixgbe_mac_82598EB:
639 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
640 break;
641 default:
642 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
643 }
644 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700645 }
646
John Fastabendc84d3242010-11-16 19:27:12 -0800647 /* disarm tx queues that have received xoff frames */
648 for (i = 0; i < adapter->num_tx_queues; i++) {
649 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000650 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800651
652 if (xoff[tc])
653 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
654 }
655}
656
657static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
658{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000659 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800660}
661
662static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
663{
664 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
665 struct ixgbe_hw *hw = &adapter->hw;
666
667 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
668 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
669
670 if (head != tail)
671 return (head < tail) ?
672 tail - head : (tail + ring->count - head);
673
674 return 0;
675}
676
677static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
678{
679 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
680 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
681 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
682 bool ret = false;
683
684 clear_check_for_tx_hang(tx_ring);
685
686 /*
687 * Check for a hung queue, but be thorough. This verifies
688 * that a transmit has been completed since the previous
689 * check AND there is at least one packet pending. The
690 * ARMED bit is set to indicate a potential hang. The
691 * bit is cleared if a pause frame is received to remove
692 * false hang detection due to PFC or 802.3x frames. By
693 * requiring this to fail twice we avoid races with
694 * pfc clearing the ARMED bit and conditions where we
695 * run the check_tx_hang logic with a transmit completion
696 * pending but without time to complete it yet.
697 */
698 if ((tx_done_old == tx_done) && tx_pending) {
699 /* make sure it is true for two checks in a row */
700 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
701 &tx_ring->state);
702 } else {
703 /* update completed stats and continue */
704 tx_ring->tx_stats.tx_done_old = tx_done;
705 /* reset the countdown */
706 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
707 }
708
709 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700710}
711
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000712/**
713 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
714 * @adapter: driver private struct
715 **/
716static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
717{
718
719 /* Do the reset outside of interrupt context */
720 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
721 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
722 ixgbe_service_event_schedule(adapter);
723 }
724}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700725
Auke Kok9a799d72007-09-15 14:07:45 -0700726/**
727 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000728 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700729 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700730 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000731static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000732 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700733{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000734 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000735 struct ixgbe_tx_buffer *tx_buffer;
736 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700737 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000738 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000739 unsigned int i = tx_ring->next_to_clean;
740
741 if (test_bit(__IXGBE_DOWN, &adapter->state))
742 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700743
Alexander Duyckd3d00232011-07-15 02:31:25 +0000744 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000745 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000746 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800747
Alexander Duyck729739b2012-02-08 07:51:06 +0000748 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000749 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700750
Alexander Duyckd3d00232011-07-15 02:31:25 +0000751 /* if next_to_watch is not set then there is no work pending */
752 if (!eop_desc)
753 break;
754
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000755 /* prevent any other reads prior to eop_desc */
756 rmb();
757
Alexander Duyckd3d00232011-07-15 02:31:25 +0000758 /* if DD is not set pending work has not been completed */
759 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
760 break;
761
Alexander Duyckd3d00232011-07-15 02:31:25 +0000762 /* clear next_to_watch to prevent false hangs */
763 tx_buffer->next_to_watch = NULL;
764
Alexander Duyck091a6242012-02-08 07:51:01 +0000765 /* update the statistics for this packet */
766 total_bytes += tx_buffer->bytecount;
767 total_packets += tx_buffer->gso_segs;
768
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000769 /* free the skb */
770 dev_kfree_skb_any(tx_buffer->skb);
771
Alexander Duyck729739b2012-02-08 07:51:06 +0000772 /* unmap skb header data */
773 dma_unmap_single(tx_ring->dev,
774 dma_unmap_addr(tx_buffer, dma),
775 dma_unmap_len(tx_buffer, len),
776 DMA_TO_DEVICE);
777
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000778 /* clear tx_buffer data */
779 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000780 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000781
Alexander Duyck729739b2012-02-08 07:51:06 +0000782 /* unmap remaining buffers */
783 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000784 tx_buffer++;
785 tx_desc++;
786 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000787 if (unlikely(!i)) {
788 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000789 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000790 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000791 }
792
Alexander Duyck729739b2012-02-08 07:51:06 +0000793 /* unmap any remaining paged data */
794 if (dma_unmap_len(tx_buffer, len)) {
795 dma_unmap_page(tx_ring->dev,
796 dma_unmap_addr(tx_buffer, dma),
797 dma_unmap_len(tx_buffer, len),
798 DMA_TO_DEVICE);
799 dma_unmap_len_set(tx_buffer, len, 0);
800 }
801 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800802
Alexander Duyck729739b2012-02-08 07:51:06 +0000803 /* move us one more past the eop_desc for start of next pkt */
804 tx_buffer++;
805 tx_desc++;
806 i++;
807 if (unlikely(!i)) {
808 i -= tx_ring->count;
809 tx_buffer = tx_ring->tx_buffer_info;
810 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
811 }
812
813 /* issue prefetch for next Tx descriptor */
814 prefetch(tx_desc);
815
816 /* update budget accounting */
817 budget--;
818 } while (likely(budget));
819
820 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700821 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000822 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800823 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000824 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000825 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000826 q_vector->tx.total_bytes += total_bytes;
827 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800828
John Fastabendc84d3242010-11-16 19:27:12 -0800829 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800830 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800831 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800832 e_err(drv, "Detected Tx Unit Hang\n"
833 " Tx Queue <%d>\n"
834 " TDH, TDT <%x>, <%x>\n"
835 " next_to_use <%x>\n"
836 " next_to_clean <%x>\n"
837 "tx_buffer_info[next_to_clean]\n"
838 " time_stamp <%lx>\n"
839 " jiffies <%lx>\n",
840 tx_ring->queue_index,
841 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
842 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000843 tx_ring->next_to_use, i,
844 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800845
846 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
847
848 e_info(probe,
849 "tx hang %d detected on queue %d, resetting adapter\n",
850 adapter->tx_timeout_count + 1, tx_ring->queue_index);
851
852 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000853 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800854
855 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000856 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800857 }
Auke Kok9a799d72007-09-15 14:07:45 -0700858
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000859 netdev_tx_completed_queue(txring_txq(tx_ring),
860 total_packets, total_bytes);
861
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800862#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000863 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000864 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800865 /* Make sure that anybody stopping the queue after this
866 * sees the new next_to_clean.
867 */
868 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +0000869 if (__netif_subqueue_stopped(tx_ring->netdev,
870 tx_ring->queue_index)
871 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
872 netif_wake_subqueue(tx_ring->netdev,
873 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800874 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800875 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800876 }
Auke Kok9a799d72007-09-15 14:07:45 -0700877
Alexander Duyck59224552011-08-31 00:01:06 +0000878 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700879}
880
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400881#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800882static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800883 struct ixgbe_ring *tx_ring,
884 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800885{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000886 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000887 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
888 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800889
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800890 switch (hw->mac.type) {
891 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000892 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800893 break;
894 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800895 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000896 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
897 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
898 break;
899 default:
900 /* for unknown hardware do not write register */
901 return;
902 }
903
904 /*
905 * We can enable relaxed ordering for reads, but not writes when
906 * DCA is enabled. This is due to a known issue in some chipsets
907 * which will cause the DCA tag to be cleared.
908 */
909 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
910 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
911 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
912
913 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
914}
915
916static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
917 struct ixgbe_ring *rx_ring,
918 int cpu)
919{
920 struct ixgbe_hw *hw = &adapter->hw;
921 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
922 u8 reg_idx = rx_ring->reg_idx;
923
924
925 switch (hw->mac.type) {
926 case ixgbe_mac_82599EB:
927 case ixgbe_mac_X540:
928 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800929 break;
930 default:
931 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800932 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000933
934 /*
935 * We can enable relaxed ordering for reads, but not writes when
936 * DCA is enabled. This is due to a known issue in some chipsets
937 * which will cause the DCA tag to be cleared.
938 */
939 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
940 IXGBE_DCA_RXCTRL_DATA_DCA_EN |
941 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
942
943 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800944}
945
946static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
947{
948 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000949 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800950 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800951
952 if (q_vector->cpu == cpu)
953 goto out_no_update;
954
Alexander Duycka5579282012-02-08 07:50:04 +0000955 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000956 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800957
Alexander Duycka5579282012-02-08 07:50:04 +0000958 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000959 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800960
961 q_vector->cpu = cpu;
962out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800963 put_cpu();
964}
965
966static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
967{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800968 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800969 int i;
970
971 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
972 return;
973
Alexander Duycke35ec122009-05-21 13:07:12 +0000974 /* always use CB2 mode, difference is masked in the CB driver */
975 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
976
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800977 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
978 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
979 else
980 num_q_vectors = 1;
981
982 for (i = 0; i < num_q_vectors; i++) {
983 adapter->q_vector[i]->cpu = -1;
984 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800985 }
986}
987
988static int __ixgbe_notify_dca(struct device *dev, void *data)
989{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800990 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800991 unsigned long event = *(unsigned long *)data;
992
Don Skidmore2a72c312011-07-20 02:27:05 +0000993 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800994 return 0;
995
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800996 switch (event) {
997 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700998 /* if we're already enabled, don't do it again */
999 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1000 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001001 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001002 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001003 ixgbe_setup_dca(adapter);
1004 break;
1005 }
1006 /* Fall Through since DCA is disabled. */
1007 case DCA_PROVIDER_REMOVE:
1008 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1009 dca_remove_requester(dev);
1010 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1011 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1012 }
1013 break;
1014 }
1015
Denis V. Lunev652f0932008-03-27 14:39:17 +03001016 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001017}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001018
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001019#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001020static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1021 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001022 struct sk_buff *skb)
1023{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001024 if (ring->netdev->features & NETIF_F_RXHASH)
1025 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001026}
1027
Alexander Duyckf8003262012-03-03 02:35:52 +00001028#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001029/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001030 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1031 * @adapter: address of board private structure
1032 * @rx_desc: advanced rx descriptor
1033 *
1034 * Returns : true if it is FCoE pkt
1035 */
1036static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1037 union ixgbe_adv_rx_desc *rx_desc)
1038{
1039 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1040
1041 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1042 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1043 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1044 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1045}
1046
Alexander Duyckf8003262012-03-03 02:35:52 +00001047#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001048/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001049 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001050 * @ring: structure containing ring specific data
1051 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001052 * @skb: skb currently being received and modified
1053 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001054static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001055 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001056 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001057{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001058 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001059
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001060 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001061 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001062 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001063
1064 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001065 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1066 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001067 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001068 return;
1069 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001070
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001071 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001072 return;
1073
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001074 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001075 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001076
1077 /*
1078 * 82599 errata, UDP frames with a 0 checksum can be marked as
1079 * checksum errors.
1080 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001081 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1082 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001083 return;
1084
Alexander Duyck8a0da212012-01-31 02:59:49 +00001085 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001086 return;
1087 }
1088
Auke Kok9a799d72007-09-15 14:07:45 -07001089 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001090 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001091}
1092
Alexander Duyck84ea2592010-11-16 19:26:49 -08001093static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001094{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001095 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001096
1097 /* update next to alloc since we have filled the ring */
1098 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001099 /*
1100 * Force memory writes to complete before letting h/w
1101 * know there are new descriptors to fetch. (Only
1102 * applicable for weak-ordered memory model archs,
1103 * such as IA-64).
1104 */
1105 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001106 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001107}
1108
Alexander Duyckf990b792012-01-31 02:59:34 +00001109static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1110 struct ixgbe_rx_buffer *bi)
1111{
1112 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001113 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001114
Alexander Duyckf8003262012-03-03 02:35:52 +00001115 /* since we are recycling buffers we should seldom need to alloc */
1116 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001117 return true;
1118
Alexander Duyckf8003262012-03-03 02:35:52 +00001119 /* alloc new page for storage */
1120 if (likely(!page)) {
1121 page = alloc_pages(GFP_ATOMIC | __GFP_COLD,
1122 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001123 if (unlikely(!page)) {
1124 rx_ring->rx_stats.alloc_rx_page_failed++;
1125 return false;
1126 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001127 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001128 }
1129
Alexander Duyckf8003262012-03-03 02:35:52 +00001130 /* map page for use */
1131 dma = dma_map_page(rx_ring->dev, page, 0,
1132 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001133
Alexander Duyckf8003262012-03-03 02:35:52 +00001134 /*
1135 * if mapping failed free memory back to system since
1136 * there isn't much point in holding memory we can't use
1137 */
1138 if (dma_mapping_error(rx_ring->dev, dma)) {
1139 put_page(page);
1140 bi->page = NULL;
1141
Alexander Duyckf990b792012-01-31 02:59:34 +00001142 rx_ring->rx_stats.alloc_rx_page_failed++;
1143 return false;
1144 }
1145
Alexander Duyckf8003262012-03-03 02:35:52 +00001146 bi->dma = dma;
1147 bi->page_offset ^= ixgbe_rx_bufsz(rx_ring);
1148
Alexander Duyckf990b792012-01-31 02:59:34 +00001149 return true;
1150}
1151
Auke Kok9a799d72007-09-15 14:07:45 -07001152/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001153 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001154 * @rx_ring: ring to place buffers on
1155 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001156 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001157void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001158{
Auke Kok9a799d72007-09-15 14:07:45 -07001159 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001160 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001162
Alexander Duyckf8003262012-03-03 02:35:52 +00001163 /* nothing to do */
1164 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001165 return;
1166
Alexander Duycke4f74022012-01-31 02:59:44 +00001167 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001168 bi = &rx_ring->rx_buffer_info[i];
1169 i -= rx_ring->count;
1170
Alexander Duyckf8003262012-03-03 02:35:52 +00001171 do {
1172 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001173 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001174
Alexander Duyckf8003262012-03-03 02:35:52 +00001175 /*
1176 * Refresh the desc even if buffer_addrs didn't change
1177 * because each write-back erases this info.
1178 */
1179 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001180
Alexander Duyckf990b792012-01-31 02:59:34 +00001181 rx_desc++;
1182 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001183 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001184 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001185 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001186 bi = rx_ring->rx_buffer_info;
1187 i -= rx_ring->count;
1188 }
1189
1190 /* clear the hdr_addr for the next_to_use descriptor */
1191 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001192
1193 cleaned_count--;
1194 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001195
Alexander Duyckf990b792012-01-31 02:59:34 +00001196 i += rx_ring->count;
1197
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001198 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001199 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001200}
1201
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001202/**
1203 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1204 * @data: pointer to the start of the headers
1205 * @max_len: total length of section to find headers in
1206 *
1207 * This function is meant to determine the length of headers that will
1208 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1209 * motivation of doing this is to only perform one pull for IPv4 TCP
1210 * packets so that we can do basic things like calculating the gso_size
1211 * based on the average data per packet.
1212 **/
1213static unsigned int ixgbe_get_headlen(unsigned char *data,
1214 unsigned int max_len)
1215{
1216 union {
1217 unsigned char *network;
1218 /* l2 headers */
1219 struct ethhdr *eth;
1220 struct vlan_hdr *vlan;
1221 /* l3 headers */
1222 struct iphdr *ipv4;
1223 } hdr;
1224 __be16 protocol;
1225 u8 nexthdr = 0; /* default to not TCP */
1226 u8 hlen;
1227
1228 /* this should never happen, but better safe than sorry */
1229 if (max_len < ETH_HLEN)
1230 return max_len;
1231
1232 /* initialize network frame pointer */
1233 hdr.network = data;
1234
1235 /* set first protocol and move network header forward */
1236 protocol = hdr.eth->h_proto;
1237 hdr.network += ETH_HLEN;
1238
1239 /* handle any vlan tag if present */
1240 if (protocol == __constant_htons(ETH_P_8021Q)) {
1241 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1242 return max_len;
1243
1244 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1245 hdr.network += VLAN_HLEN;
1246 }
1247
1248 /* handle L3 protocols */
1249 if (protocol == __constant_htons(ETH_P_IP)) {
1250 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1251 return max_len;
1252
1253 /* access ihl as a u8 to avoid unaligned access on ia64 */
1254 hlen = (hdr.network[0] & 0x0F) << 2;
1255
1256 /* verify hlen meets minimum size requirements */
1257 if (hlen < sizeof(struct iphdr))
1258 return hdr.network - data;
1259
1260 /* record next protocol */
1261 nexthdr = hdr.ipv4->protocol;
1262 hdr.network += hlen;
Alexander Duyckf8003262012-03-03 02:35:52 +00001263#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001264 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1265 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1266 return max_len;
1267 hdr.network += FCOE_HEADER_LEN;
1268#endif
1269 } else {
1270 return hdr.network - data;
1271 }
1272
1273 /* finally sort out TCP */
1274 if (nexthdr == IPPROTO_TCP) {
1275 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1276 return max_len;
1277
1278 /* access doff as a u8 to avoid unaligned access on ia64 */
1279 hlen = (hdr.network[12] & 0xF0) >> 2;
1280
1281 /* verify hlen meets minimum size requirements */
1282 if (hlen < sizeof(struct tcphdr))
1283 return hdr.network - data;
1284
1285 hdr.network += hlen;
1286 }
1287
1288 /*
1289 * If everything has gone correctly hdr.network should be the
1290 * data section of the packet and will be the end of the header.
1291 * If not then it probably represents the end of the last recognized
1292 * header.
1293 */
1294 if ((hdr.network - data) < max_len)
1295 return hdr.network - data;
1296 else
1297 return max_len;
1298}
1299
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001300static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
1301 union ixgbe_adv_rx_desc *rx_desc,
1302 struct sk_buff *skb)
1303{
1304 __le32 rsc_enabled;
1305 u32 rsc_cnt;
1306
1307 if (!ring_is_rsc_enabled(rx_ring))
1308 return;
1309
1310 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1311 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1312
1313 /* If this is an RSC frame rsc_cnt should be non-zero */
1314 if (!rsc_enabled)
1315 return;
1316
1317 rsc_cnt = le32_to_cpu(rsc_enabled);
1318 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1319
1320 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
Alexander Duyckaa801752010-11-16 19:27:02 -08001321}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001322
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001323static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1324 struct sk_buff *skb)
1325{
Alexander Duyckf8003262012-03-03 02:35:52 +00001326 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001327
1328 /* set gso_size to avoid messing up TCP MSS */
1329 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1330 IXGBE_CB(skb)->append_cnt);
1331}
1332
1333static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1334 struct sk_buff *skb)
1335{
1336 /* if append_cnt is 0 then frame is not RSC */
1337 if (!IXGBE_CB(skb)->append_cnt)
1338 return;
1339
1340 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1341 rx_ring->rx_stats.rsc_flush++;
1342
1343 ixgbe_set_rsc_gso_size(rx_ring, skb);
1344
1345 /* gso_size is computed using append_cnt so always clear it last */
1346 IXGBE_CB(skb)->append_cnt = 0;
1347}
1348
Alexander Duyck8a0da212012-01-31 02:59:49 +00001349/**
1350 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1351 * @rx_ring: rx descriptor ring packet is being transacted on
1352 * @rx_desc: pointer to the EOP Rx descriptor
1353 * @skb: pointer to current skb being populated
1354 *
1355 * This function checks the ring, descriptor, and packet information in
1356 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1357 * other fields within the skb.
1358 **/
1359static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1360 union ixgbe_adv_rx_desc *rx_desc,
1361 struct sk_buff *skb)
1362{
1363 ixgbe_update_rsc_stats(rx_ring, skb);
1364
1365 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1366
1367 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1368
1369 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1370 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1371 __vlan_hwaccel_put_tag(skb, vid);
1372 }
1373
1374 skb_record_rx_queue(skb, rx_ring->queue_index);
1375
1376 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1377}
1378
1379static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1380 struct sk_buff *skb)
1381{
1382 struct ixgbe_adapter *adapter = q_vector->adapter;
1383
1384 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1385 napi_gro_receive(&q_vector->napi, skb);
1386 else
1387 netif_rx(skb);
Alexander Duyckf8212f92009-04-27 22:42:37 +00001388}
1389
Alexander Duyckf8003262012-03-03 02:35:52 +00001390/**
1391 * ixgbe_is_non_eop - process handling of non-EOP buffers
1392 * @rx_ring: Rx ring being processed
1393 * @rx_desc: Rx descriptor for current buffer
1394 * @skb: Current socket buffer containing buffer in progress
1395 *
1396 * This function updates next to clean. If the buffer is an EOP buffer
1397 * this function exits returning false, otherwise it will place the
1398 * sk_buff in the next buffer to be chained and return true indicating
1399 * that this is in fact a non-EOP buffer.
1400 **/
1401static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1402 union ixgbe_adv_rx_desc *rx_desc,
1403 struct sk_buff *skb)
1404{
1405 u32 ntc = rx_ring->next_to_clean + 1;
1406
1407 /* fetch, update, and store next to clean */
1408 ntc = (ntc < rx_ring->count) ? ntc : 0;
1409 rx_ring->next_to_clean = ntc;
1410
1411 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1412
1413 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1414 return false;
1415
1416 /* append_cnt indicates packet is RSC, if so fetch nextp */
1417 if (IXGBE_CB(skb)->append_cnt) {
1418 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1419 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1420 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1421 }
1422
1423 /* place skb in next buffer to be received */
1424 rx_ring->rx_buffer_info[ntc].skb = skb;
1425 rx_ring->rx_stats.non_eop_descs++;
1426
1427 return true;
1428}
1429
1430/**
1431 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1432 * @rx_ring: rx descriptor ring packet is being transacted on
1433 * @rx_desc: pointer to the EOP Rx descriptor
1434 * @skb: pointer to current skb being fixed
1435 *
1436 * Check for corrupted packet headers caused by senders on the local L2
1437 * embedded NIC switch not setting up their Tx Descriptors right. These
1438 * should be very rare.
1439 *
1440 * Also address the case where we are pulling data in on pages only
1441 * and as such no data is present in the skb header.
1442 *
1443 * In addition if skb is not at least 60 bytes we need to pad it so that
1444 * it is large enough to qualify as a valid Ethernet frame.
1445 *
1446 * Returns true if an error was encountered and skb was freed.
1447 **/
1448static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1449 union ixgbe_adv_rx_desc *rx_desc,
1450 struct sk_buff *skb)
1451{
1452 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1453 struct net_device *netdev = rx_ring->netdev;
1454 unsigned char *va;
1455 unsigned int pull_len;
1456
1457 /* if the page was released unmap it, else just sync our portion */
1458 if (unlikely(IXGBE_CB(skb)->page_released)) {
1459 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1460 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1461 IXGBE_CB(skb)->page_released = false;
1462 } else {
1463 dma_sync_single_range_for_cpu(rx_ring->dev,
1464 IXGBE_CB(skb)->dma,
1465 frag->page_offset,
1466 ixgbe_rx_bufsz(rx_ring),
1467 DMA_FROM_DEVICE);
1468 }
1469 IXGBE_CB(skb)->dma = 0;
1470
1471 /* verify that the packet does not have any known errors */
1472 if (unlikely(ixgbe_test_staterr(rx_desc,
1473 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1474 !(netdev->features & NETIF_F_RXALL))) {
1475 dev_kfree_skb_any(skb);
1476 return true;
1477 }
1478
1479 /*
1480 * it is valid to use page_address instead of kmap since we are
1481 * working with pages allocated out of the lomem pool per
1482 * alloc_page(GFP_ATOMIC)
1483 */
1484 va = skb_frag_address(frag);
1485
1486 /*
1487 * we need the header to contain the greater of either ETH_HLEN or
1488 * 60 bytes if the skb->len is less than 60 for skb_pad.
1489 */
1490 pull_len = skb_frag_size(frag);
1491 if (pull_len > 256)
1492 pull_len = ixgbe_get_headlen(va, pull_len);
1493
1494 /* align pull length to size of long to optimize memcpy performance */
1495 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1496
1497 /* update all of the pointers */
1498 skb_frag_size_sub(frag, pull_len);
1499 frag->page_offset += pull_len;
1500 skb->data_len -= pull_len;
1501 skb->tail += pull_len;
1502
1503 /*
1504 * if we sucked the frag empty then we should free it,
1505 * if there are other frags here something is screwed up in hardware
1506 */
1507 if (skb_frag_size(frag) == 0) {
1508 BUG_ON(skb_shinfo(skb)->nr_frags != 1);
1509 skb_shinfo(skb)->nr_frags = 0;
1510 __skb_frag_unref(frag);
1511 skb->truesize -= ixgbe_rx_bufsz(rx_ring);
1512 }
1513
1514 /* if skb_pad returns an error the skb was freed */
1515 if (unlikely(skb->len < 60)) {
1516 int pad_len = 60 - skb->len;
1517
1518 if (skb_pad(skb, pad_len))
1519 return true;
1520 __skb_put(skb, pad_len);
1521 }
1522
1523 return false;
1524}
1525
1526/**
1527 * ixgbe_can_reuse_page - determine if we can reuse a page
1528 * @rx_buffer: pointer to rx_buffer containing the page we want to reuse
1529 *
1530 * Returns true if page can be reused in another Rx buffer
1531 **/
1532static inline bool ixgbe_can_reuse_page(struct ixgbe_rx_buffer *rx_buffer)
1533{
1534 struct page *page = rx_buffer->page;
1535
1536 /* if we are only owner of page and it is local we can reuse it */
1537 return likely(page_count(page) == 1) &&
1538 likely(page_to_nid(page) == numa_node_id());
1539}
1540
1541/**
1542 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1543 * @rx_ring: rx descriptor ring to store buffers on
1544 * @old_buff: donor buffer to have page reused
1545 *
1546 * Syncronizes page for reuse by the adapter
1547 **/
1548static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1549 struct ixgbe_rx_buffer *old_buff)
1550{
1551 struct ixgbe_rx_buffer *new_buff;
1552 u16 nta = rx_ring->next_to_alloc;
1553 u16 bufsz = ixgbe_rx_bufsz(rx_ring);
1554
1555 new_buff = &rx_ring->rx_buffer_info[nta];
1556
1557 /* update, and store next to alloc */
1558 nta++;
1559 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1560
1561 /* transfer page from old buffer to new buffer */
1562 new_buff->page = old_buff->page;
1563 new_buff->dma = old_buff->dma;
1564
1565 /* flip page offset to other buffer and store to new_buff */
1566 new_buff->page_offset = old_buff->page_offset ^ bufsz;
1567
1568 /* sync the buffer for use by the device */
1569 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1570 new_buff->page_offset, bufsz,
1571 DMA_FROM_DEVICE);
1572
1573 /* bump ref count on page before it is given to the stack */
1574 get_page(new_buff->page);
1575}
1576
1577/**
1578 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1579 * @rx_ring: rx descriptor ring to transact packets on
1580 * @rx_buffer: buffer containing page to add
1581 * @rx_desc: descriptor containing length of buffer written by hardware
1582 * @skb: sk_buff to place the data into
1583 *
1584 * This function is based on skb_add_rx_frag. I would have used that
1585 * function however it doesn't handle the truesize case correctly since we
1586 * are allocating more memory than might be used for a single receive.
1587 **/
1588static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1589 struct ixgbe_rx_buffer *rx_buffer,
1590 struct sk_buff *skb, int size)
1591{
1592 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1593 rx_buffer->page, rx_buffer->page_offset,
1594 size);
1595 skb->len += size;
1596 skb->data_len += size;
1597 skb->truesize += ixgbe_rx_bufsz(rx_ring);
1598}
1599
1600/**
1601 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1602 * @q_vector: structure containing interrupt and ring information
1603 * @rx_ring: rx descriptor ring to transact packets on
1604 * @budget: Total limit on number of packets to process
1605 *
1606 * This function provides a "bounce buffer" approach to Rx interrupt
1607 * processing. The advantage to this is that on systems that have
1608 * expensive overhead for IOMMU access this provides a means of avoiding
1609 * it by maintaining the mapping of the page to the syste.
1610 *
1611 * Returns true if all work is completed without reaching budget
1612 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001613static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001614 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001615 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001616{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001617 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001618#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001619 struct ixgbe_adapter *adapter = q_vector->adapter;
Yi Zou3d8fd382009-06-08 14:38:44 +00001620 int ddp_bytes = 0;
1621#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001622 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001623
Alexander Duyckf8003262012-03-03 02:35:52 +00001624 do {
1625 struct ixgbe_rx_buffer *rx_buffer;
1626 union ixgbe_adv_rx_desc *rx_desc;
1627 struct sk_buff *skb;
1628 struct page *page;
1629 u16 ntc;
Auke Kok9a799d72007-09-15 14:07:45 -07001630
Alexander Duyckf8003262012-03-03 02:35:52 +00001631 /* return some buffers to hardware, one at a time is too slow */
1632 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1633 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1634 cleaned_count = 0;
1635 }
Auke Kok9a799d72007-09-15 14:07:45 -07001636
Alexander Duyckf8003262012-03-03 02:35:52 +00001637 ntc = rx_ring->next_to_clean;
1638 rx_desc = IXGBE_RX_DESC(rx_ring, ntc);
1639 rx_buffer = &rx_ring->rx_buffer_info[ntc];
Auke Kok9a799d72007-09-15 14:07:45 -07001640
Alexander Duyckf8003262012-03-03 02:35:52 +00001641 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1642 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001643
Alexander Duyckf8003262012-03-03 02:35:52 +00001644 /*
1645 * This memory barrier is needed to keep us from reading
1646 * any other fields out of the rx_desc until we know the
1647 * RXD_STAT_DD bit is set
1648 */
1649 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001650
Alexander Duyckf8003262012-03-03 02:35:52 +00001651 page = rx_buffer->page;
1652 prefetchw(page);
1653
1654 skb = rx_buffer->skb;
1655
1656 if (likely(!skb)) {
1657 void *page_addr = page_address(page) +
1658 rx_buffer->page_offset;
1659
1660 /* prefetch first cache line of first page */
1661 prefetch(page_addr);
1662#if L1_CACHE_BYTES < 128
1663 prefetch(page_addr + L1_CACHE_BYTES);
1664#endif
1665
1666 /* allocate a skb to store the frags */
1667 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1668 IXGBE_RX_HDR_SIZE);
1669 if (unlikely(!skb)) {
1670 rx_ring->rx_stats.alloc_rx_buff_failed++;
1671 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001672 }
1673
Alexander Duyckf8003262012-03-03 02:35:52 +00001674 /*
1675 * we will be copying header into skb->data in
1676 * pskb_may_pull so it is in our interest to prefetch
1677 * it now to avoid a possible cache miss
1678 */
1679 prefetchw(skb->data);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001680
1681 /*
1682 * Delay unmapping of the first packet. It carries the
1683 * header information, HW may still access the header
Alexander Duyckf8003262012-03-03 02:35:52 +00001684 * after the writeback. Only unmap it when EOP is
1685 * reached
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001686 */
Alexander Duyckf8003262012-03-03 02:35:52 +00001687 IXGBE_CB(skb)->dma = rx_buffer->dma;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001688 } else {
Alexander Duyckf8003262012-03-03 02:35:52 +00001689 /* we are reusing so sync this buffer for CPU use */
1690 dma_sync_single_range_for_cpu(rx_ring->dev,
1691 rx_buffer->dma,
1692 rx_buffer->page_offset,
1693 ixgbe_rx_bufsz(rx_ring),
1694 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001695 }
1696
Alexander Duyckf8003262012-03-03 02:35:52 +00001697 /* pull page into skb */
1698 ixgbe_add_rx_frag(rx_ring, rx_buffer, skb,
1699 le16_to_cpu(rx_desc->wb.upper.length));
1700
1701 if (ixgbe_can_reuse_page(rx_buffer)) {
1702 /* hand second half of page back to the ring */
1703 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1704 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1705 /* the page has been released from the ring */
1706 IXGBE_CB(skb)->page_released = true;
1707 } else {
1708 /* we are not reusing the buffer so unmap it */
1709 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1710 ixgbe_rx_pg_size(rx_ring),
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001711 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001712 }
1713
Alexander Duyckf8003262012-03-03 02:35:52 +00001714 /* clear contents of buffer_info */
1715 rx_buffer->skb = NULL;
1716 rx_buffer->dma = 0;
1717 rx_buffer->page = NULL;
1718
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001719 ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1720
Auke Kok9a799d72007-09-15 14:07:45 -07001721 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001722
Alexander Duyckf8003262012-03-03 02:35:52 +00001723 /* place incomplete frames back on ring for completion */
1724 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1725 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001726
Alexander Duyckf8003262012-03-03 02:35:52 +00001727 /* verify the packet layout is correct */
1728 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1729 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001730
1731 /* probably a little skewed due to removing CRC */
1732 total_rx_bytes += skb->len;
1733 total_rx_packets++;
1734
Alexander Duyck8a0da212012-01-31 02:59:49 +00001735 /* populate checksum, timestamp, VLAN, and protocol */
1736 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1737
Yi Zou332d4a72009-05-13 13:11:53 +00001738#ifdef IXGBE_FCOE
1739 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001740 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001741 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
David S. Miller823dcd22011-08-20 10:39:12 -07001742 if (!ddp_bytes) {
1743 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001744 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001745 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001746 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001747
Yi Zou332d4a72009-05-13 13:11:53 +00001748#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001749 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001750
Alexander Duyckf8003262012-03-03 02:35:52 +00001751 /* update budget accounting */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001752 budget--;
Alexander Duyckf8003262012-03-03 02:35:52 +00001753 } while (likely(budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001754
Yi Zou3d8fd382009-06-08 14:38:44 +00001755#ifdef IXGBE_FCOE
1756 /* include DDPed FCoE data */
1757 if (ddp_bytes > 0) {
1758 unsigned int mss;
1759
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001760 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001761 sizeof(struct fc_frame_header) -
1762 sizeof(struct fcoe_crc_eof);
1763 if (mss > 512)
1764 mss &= ~511;
1765 total_rx_bytes += ddp_bytes;
1766 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1767 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001768
Alexander Duyckf8003262012-03-03 02:35:52 +00001769#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001770 u64_stats_update_begin(&rx_ring->syncp);
1771 rx_ring->stats.packets += total_rx_packets;
1772 rx_ring->stats.bytes += total_rx_bytes;
1773 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001774 q_vector->rx.total_packets += total_rx_packets;
1775 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001776
Alexander Duyckf8003262012-03-03 02:35:52 +00001777 if (cleaned_count)
1778 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1779
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001780 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001781}
1782
Auke Kok9a799d72007-09-15 14:07:45 -07001783/**
1784 * ixgbe_configure_msix - Configure MSI-X hardware
1785 * @adapter: board private structure
1786 *
1787 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1788 * interrupts.
1789 **/
1790static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1791{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001792 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001793 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001794 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001795
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001796 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1797
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001798 /* Populate MSIX to EITR Select */
1799 if (adapter->num_vfs > 32) {
1800 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1801 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1802 }
1803
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001804 /*
1805 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001806 * corresponding register.
1807 */
1808 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001809 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001810 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001811
Alexander Duycka5579282012-02-08 07:50:04 +00001812 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001813 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001814
Alexander Duycka5579282012-02-08 07:50:04 +00001815 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001816 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001817
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001818 if (q_vector->tx.ring && !q_vector->rx.ring) {
1819 /* tx only vector */
1820 if (adapter->tx_itr_setting == 1)
1821 q_vector->itr = IXGBE_10K_ITR;
1822 else
1823 q_vector->itr = adapter->tx_itr_setting;
1824 } else {
1825 /* rx or rx/tx vector */
1826 if (adapter->rx_itr_setting == 1)
1827 q_vector->itr = IXGBE_20K_ITR;
1828 else
1829 q_vector->itr = adapter->rx_itr_setting;
1830 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001831
Alexander Duyckfe49f042009-06-04 16:00:09 +00001832 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001833 }
1834
Alexander Duyckbd508172010-11-16 19:27:03 -08001835 switch (adapter->hw.mac.type) {
1836 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001837 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001838 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001839 break;
1840 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001841 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001842 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001843 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001844 default:
1845 break;
1846 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001847 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001848
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001849 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001850 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001851 mask &= ~(IXGBE_EIMS_OTHER |
1852 IXGBE_EIMS_MAILBOX |
1853 IXGBE_EIMS_LSC);
1854
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001855 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001856}
1857
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001858enum latency_range {
1859 lowest_latency = 0,
1860 low_latency = 1,
1861 bulk_latency = 2,
1862 latency_invalid = 255
1863};
1864
1865/**
1866 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001867 * @q_vector: structure containing interrupt and ring information
1868 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001869 *
1870 * Stores a new ITR value based on packets and byte
1871 * counts during the last interrupt. The advantage of per interrupt
1872 * computation is faster updates and more accurate ITR for the current
1873 * traffic pattern. Constants in this function were computed
1874 * based on theoretical maximum wire speed and thresholds were set based
1875 * on testing data as well as attempting to minimize response time
1876 * while increasing bulk throughput.
1877 * this functionality is controlled by the InterruptThrottleRate module
1878 * parameter (see ixgbe_param.c)
1879 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001880static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1881 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001882{
Alexander Duyckbd198052011-06-11 01:45:08 +00001883 int bytes = ring_container->total_bytes;
1884 int packets = ring_container->total_packets;
1885 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00001886 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001887 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001888
1889 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001890 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001891
1892 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00001893 * 0-10MB/s lowest (100000 ints/s)
1894 * 10-20MB/s low (20000 ints/s)
1895 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001896 */
1897 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001898 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001899 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1900
1901 switch (itr_setting) {
1902 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001903 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001904 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001905 break;
1906 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001907 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001908 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00001909 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001910 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001911 break;
1912 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001913 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001914 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001915 break;
1916 }
1917
Alexander Duyckbd198052011-06-11 01:45:08 +00001918 /* clear work counters since we have the values we need */
1919 ring_container->total_bytes = 0;
1920 ring_container->total_packets = 0;
1921
1922 /* write updated itr to ring container */
1923 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001924}
1925
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001926/**
1927 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001928 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001929 *
1930 * This function is made to be called by ethtool and by the driver
1931 * when it needs to update EITR registers at runtime. Hardware
1932 * specific quirks/differences are taken care of here.
1933 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001934void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001935{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001936 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001937 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001938 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001939 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001940
Alexander Duyckbd508172010-11-16 19:27:03 -08001941 switch (adapter->hw.mac.type) {
1942 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001943 /* must write high and low 16 bits to reset counter */
1944 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001945 break;
1946 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001947 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001948 /*
1949 * set the WDIS bit to not clear the timer bits and cause an
1950 * immediate assertion of the interrupt
1951 */
1952 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001953 break;
1954 default:
1955 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001956 }
1957 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1958}
1959
Alexander Duyckbd198052011-06-11 01:45:08 +00001960static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001961{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001962 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001963 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001964
Alexander Duyckbd198052011-06-11 01:45:08 +00001965 ixgbe_update_itr(q_vector, &q_vector->tx);
1966 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001967
Alexander Duyck08c88332011-06-11 01:45:03 +00001968 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001969
1970 switch (current_itr) {
1971 /* counts and packets in update_itr are dependent on these numbers */
1972 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001973 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001974 break;
1975 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001976 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001977 break;
1978 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001979 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001980 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001981 default:
1982 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001983 }
1984
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001985 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001986 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001987 new_itr = (10 * new_itr * q_vector->itr) /
1988 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001989
Alexander Duyckbd198052011-06-11 01:45:08 +00001990 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001991 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001992
1993 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001994 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001995}
1996
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001997/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00001998 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00001999 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002000 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002001static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002002{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002003 struct ixgbe_hw *hw = &adapter->hw;
2004 u32 eicr = adapter->interrupt_event;
2005
Alexander Duyckf0f97782011-04-22 04:08:09 +00002006 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002007 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002008
Alexander Duyckf0f97782011-04-22 04:08:09 +00002009 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2010 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2011 return;
2012
2013 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2014
Joe Perches7ca647b2010-09-07 21:35:40 +00002015 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002016 case IXGBE_DEV_ID_82599_T3_LOM:
2017 /*
2018 * Since the warning interrupt is for both ports
2019 * we don't have to check if:
2020 * - This interrupt wasn't for our port.
2021 * - We may have missed the interrupt so always have to
2022 * check if we got a LSC
2023 */
2024 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2025 !(eicr & IXGBE_EICR_LSC))
2026 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002027
Alexander Duyckf0f97782011-04-22 04:08:09 +00002028 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
2029 u32 autoneg;
2030 bool link_up = false;
2031
Joe Perches7ca647b2010-09-07 21:35:40 +00002032 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
2033
Alexander Duyckf0f97782011-04-22 04:08:09 +00002034 if (link_up)
2035 return;
2036 }
2037
2038 /* Check if this is not due to overtemp */
2039 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2040 return;
2041
2042 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002043 default:
2044 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2045 return;
2046 break;
2047 }
2048 e_crit(drv,
2049 "Network adapter has been stopped because it has over heated. "
2050 "Restart the computer. If the problem persists, "
2051 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002052
2053 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002054}
2055
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002056static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2057{
2058 struct ixgbe_hw *hw = &adapter->hw;
2059
2060 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2061 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002062 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002063 /* write to clear the interrupt */
2064 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2065 }
2066}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002067
Jacob Keller4f51bf72011-08-20 04:49:45 +00002068static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2069{
2070 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2071 return;
2072
2073 switch (adapter->hw.mac.type) {
2074 case ixgbe_mac_82599EB:
2075 /*
2076 * Need to check link state so complete overtemp check
2077 * on service task
2078 */
2079 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2080 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2081 adapter->interrupt_event = eicr;
2082 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2083 ixgbe_service_event_schedule(adapter);
2084 return;
2085 }
2086 return;
2087 case ixgbe_mac_X540:
2088 if (!(eicr & IXGBE_EICR_TS))
2089 return;
2090 break;
2091 default:
2092 return;
2093 }
2094
2095 e_crit(drv,
2096 "Network adapter has been stopped because it has over heated. "
2097 "Restart the computer. If the problem persists, "
2098 "power off the system and replace the adapter\n");
2099}
2100
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002101static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2102{
2103 struct ixgbe_hw *hw = &adapter->hw;
2104
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002105 if (eicr & IXGBE_EICR_GPI_SDP2) {
2106 /* Clear the interrupt */
2107 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002108 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2109 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2110 ixgbe_service_event_schedule(adapter);
2111 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002112 }
2113
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002114 if (eicr & IXGBE_EICR_GPI_SDP1) {
2115 /* Clear the interrupt */
2116 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002117 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2118 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2119 ixgbe_service_event_schedule(adapter);
2120 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002121 }
2122}
2123
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002124static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2125{
2126 struct ixgbe_hw *hw = &adapter->hw;
2127
2128 adapter->lsc_int++;
2129 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2130 adapter->link_check_timeout = jiffies;
2131 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2132 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002133 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002134 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002135 }
2136}
2137
Alexander Duyckfe49f042009-06-04 16:00:09 +00002138static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2139 u64 qmask)
2140{
2141 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002142 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002143
Alexander Duyckbd508172010-11-16 19:27:03 -08002144 switch (hw->mac.type) {
2145 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002146 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002147 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2148 break;
2149 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002150 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002151 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002152 if (mask)
2153 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002154 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002155 if (mask)
2156 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2157 break;
2158 default:
2159 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002160 }
2161 /* skip the flush */
2162}
2163
2164static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002165 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002166{
2167 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002168 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002169
Alexander Duyckbd508172010-11-16 19:27:03 -08002170 switch (hw->mac.type) {
2171 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002172 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002173 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2174 break;
2175 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002176 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002177 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002178 if (mask)
2179 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002180 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002181 if (mask)
2182 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2183 break;
2184 default:
2185 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002186 }
2187 /* skip the flush */
2188}
2189
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002190/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002191 * ixgbe_irq_enable - Enable default interrupt generation settings
2192 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002193 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002194static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2195 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002196{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002197 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002198
Alexander Duyck2c4af692011-07-15 07:29:55 +00002199 /* don't reenable LSC while waiting for link */
2200 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2201 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002202
Alexander Duyck2c4af692011-07-15 07:29:55 +00002203 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002204 switch (adapter->hw.mac.type) {
2205 case ixgbe_mac_82599EB:
2206 mask |= IXGBE_EIMS_GPI_SDP0;
2207 break;
2208 case ixgbe_mac_X540:
2209 mask |= IXGBE_EIMS_TS;
2210 break;
2211 default:
2212 break;
2213 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002214 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2215 mask |= IXGBE_EIMS_GPI_SDP1;
2216 switch (adapter->hw.mac.type) {
2217 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002218 mask |= IXGBE_EIMS_GPI_SDP1;
2219 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002220 case ixgbe_mac_X540:
2221 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002222 mask |= IXGBE_EIMS_MAILBOX;
2223 break;
2224 default:
2225 break;
2226 }
2227 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2228 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2229 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002230
Alexander Duyck2c4af692011-07-15 07:29:55 +00002231 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2232 if (queues)
2233 ixgbe_irq_enable_queues(adapter, ~0);
2234 if (flush)
2235 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002236}
2237
Alexander Duyck2c4af692011-07-15 07:29:55 +00002238static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002239{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002240 struct ixgbe_adapter *adapter = data;
2241 struct ixgbe_hw *hw = &adapter->hw;
2242 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002243
Alexander Duyck2c4af692011-07-15 07:29:55 +00002244 /*
2245 * Workaround for Silicon errata. Use clear-by-write instead
2246 * of clear-by-read. Reading with EICS will return the
2247 * interrupt causes without clearing, which later be done
2248 * with the write to EICR.
2249 */
2250 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2251 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002252
Alexander Duyck2c4af692011-07-15 07:29:55 +00002253 if (eicr & IXGBE_EICR_LSC)
2254 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002255
Alexander Duyck2c4af692011-07-15 07:29:55 +00002256 if (eicr & IXGBE_EICR_MAILBOX)
2257 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002258
Alexander Duyck2c4af692011-07-15 07:29:55 +00002259 switch (hw->mac.type) {
2260 case ixgbe_mac_82599EB:
2261 case ixgbe_mac_X540:
2262 if (eicr & IXGBE_EICR_ECC)
2263 e_info(link, "Received unrecoverable ECC Err, please "
2264 "reboot\n");
2265 /* Handle Flow Director Full threshold interrupt */
2266 if (eicr & IXGBE_EICR_FLOW_DIR) {
2267 int reinit_count = 0;
2268 int i;
2269 for (i = 0; i < adapter->num_tx_queues; i++) {
2270 struct ixgbe_ring *ring = adapter->tx_ring[i];
2271 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2272 &ring->state))
2273 reinit_count++;
2274 }
2275 if (reinit_count) {
2276 /* no more flow director interrupts until after init */
2277 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2278 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2279 ixgbe_service_event_schedule(adapter);
2280 }
2281 }
2282 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002283 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002284 break;
2285 default:
2286 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002287 }
2288
Alexander Duyck2c4af692011-07-15 07:29:55 +00002289 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002290
Alexander Duyck2c4af692011-07-15 07:29:55 +00002291 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002292 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002293 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002294
Alexander Duyck2c4af692011-07-15 07:29:55 +00002295 return IRQ_HANDLED;
2296}
2297
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002298static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002299{
2300 struct ixgbe_q_vector *q_vector = data;
2301
Auke Kok9a799d72007-09-15 14:07:45 -07002302 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002303
2304 if (q_vector->rx.ring || q_vector->tx.ring)
2305 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002306
2307 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002308}
2309
Auke Kok9a799d72007-09-15 14:07:45 -07002310/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002311 * ixgbe_poll - NAPI Rx polling callback
2312 * @napi: structure for representing this polling device
2313 * @budget: how many packets driver is allowed to clean
2314 *
2315 * This function is used for legacy and MSI, NAPI mode
2316 **/
2317static int ixgbe_poll(struct napi_struct *napi, int budget)
2318{
2319 struct ixgbe_q_vector *q_vector =
2320 container_of(napi, struct ixgbe_q_vector, napi);
2321 struct ixgbe_adapter *adapter = q_vector->adapter;
2322 struct ixgbe_ring *ring;
2323 int per_ring_budget;
2324 bool clean_complete = true;
2325
2326#ifdef CONFIG_IXGBE_DCA
2327 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2328 ixgbe_update_dca(q_vector);
2329#endif
2330
2331 ixgbe_for_each_ring(ring, q_vector->tx)
2332 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2333
2334 /* attempt to distribute budget to each queue fairly, but don't allow
2335 * the budget to go below 1 because we'll exit polling */
2336 if (q_vector->rx.count > 1)
2337 per_ring_budget = max(budget/q_vector->rx.count, 1);
2338 else
2339 per_ring_budget = budget;
2340
2341 ixgbe_for_each_ring(ring, q_vector->rx)
2342 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2343 per_ring_budget);
2344
2345 /* If all work not completed, return budget and keep polling */
2346 if (!clean_complete)
2347 return budget;
2348
2349 /* all work done, exit the polling mode */
2350 napi_complete(napi);
2351 if (adapter->rx_itr_setting & 1)
2352 ixgbe_set_itr(q_vector);
2353 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2354 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2355
2356 return 0;
2357}
2358
2359/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002360 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2361 * @adapter: board private structure
2362 *
2363 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2364 * interrupts from the kernel.
2365 **/
2366static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2367{
2368 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002369 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2370 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002371 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002372
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002373 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002374 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002375 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002376
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002377 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002378 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002379 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002380 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002381 } else if (q_vector->rx.ring) {
2382 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2383 "%s-%s-%d", netdev->name, "rx", ri++);
2384 } else if (q_vector->tx.ring) {
2385 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2386 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002387 } else {
2388 /* skip this unused q_vector */
2389 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002390 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002391 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2392 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002393 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002394 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002395 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002396 goto free_queue_irqs;
2397 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002398 /* If Flow Director is enabled, set interrupt affinity */
2399 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2400 /* assign the mask for this irq */
2401 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002402 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002403 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002404 }
2405
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002406 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002407 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002408 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002409 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002410 goto free_queue_irqs;
2411 }
2412
2413 return 0;
2414
2415free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002416 while (vector) {
2417 vector--;
2418 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2419 NULL);
2420 free_irq(adapter->msix_entries[vector].vector,
2421 adapter->q_vector[vector]);
2422 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002423 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2424 pci_disable_msix(adapter->pdev);
2425 kfree(adapter->msix_entries);
2426 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002427 return err;
2428}
2429
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002430/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002431 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002432 * @irq: interrupt number
2433 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002434 **/
2435static irqreturn_t ixgbe_intr(int irq, void *data)
2436{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002437 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002438 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002439 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002440 u32 eicr;
2441
Don Skidmore54037502009-02-21 15:42:56 -08002442 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002443 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002444 * before the read of EICR.
2445 */
2446 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2447
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002448 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002449 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002450 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002451 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002452 /*
2453 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002454 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002455 * have disabled interrupts due to EIAM
2456 * finish the workaround of silicon errata on 82598. Unmask
2457 * the interrupt that we masked before the EICR read.
2458 */
2459 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2460 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002461 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002462 }
Auke Kok9a799d72007-09-15 14:07:45 -07002463
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002464 if (eicr & IXGBE_EICR_LSC)
2465 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002466
Alexander Duyckbd508172010-11-16 19:27:03 -08002467 switch (hw->mac.type) {
2468 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002469 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002470 /* Fall through */
2471 case ixgbe_mac_X540:
2472 if (eicr & IXGBE_EICR_ECC)
2473 e_info(link, "Received unrecoverable ECC err, please "
2474 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002475 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002476 break;
2477 default:
2478 break;
2479 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002480
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002481 ixgbe_check_fan_failure(adapter, eicr);
2482
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002483 /* would disable interrupts here but EIAM disabled it */
2484 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002485
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002486 /*
2487 * re-enable link(maybe) and non-queue interrupts, no flush.
2488 * ixgbe_poll will re-enable the queue interrupts
2489 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002490 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2491 ixgbe_irq_enable(adapter, false, false);
2492
Auke Kok9a799d72007-09-15 14:07:45 -07002493 return IRQ_HANDLED;
2494}
2495
2496/**
2497 * ixgbe_request_irq - initialize interrupts
2498 * @adapter: board private structure
2499 *
2500 * Attempts to configure interrupts using the best available
2501 * capabilities of the hardware and kernel.
2502 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002503static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002504{
2505 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002506 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002507
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002508 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002509 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002510 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002511 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002512 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002513 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002514 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002515 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002516
Alexander Duyckde88eee2012-02-08 07:49:59 +00002517 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002518 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002519
Auke Kok9a799d72007-09-15 14:07:45 -07002520 return err;
2521}
2522
2523static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2524{
Auke Kok9a799d72007-09-15 14:07:45 -07002525 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002526 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002527
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002528 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002529 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002530 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002531 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002532
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002533 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002534 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002535 if (!adapter->q_vector[i]->rx.ring &&
2536 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002537 continue;
2538
Alexander Duyck207867f2011-07-15 03:05:37 +00002539 /* clear the affinity_mask in the IRQ descriptor */
2540 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2541 NULL);
2542
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002543 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002544 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002545 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002546 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002547 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002548 }
2549}
2550
2551/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002552 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2553 * @adapter: board private structure
2554 **/
2555static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2556{
Alexander Duyckbd508172010-11-16 19:27:03 -08002557 switch (adapter->hw.mac.type) {
2558 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002559 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002560 break;
2561 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002562 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002563 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2564 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002565 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002566 break;
2567 default:
2568 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002569 }
2570 IXGBE_WRITE_FLUSH(&adapter->hw);
2571 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2572 int i;
2573 for (i = 0; i < adapter->num_msix_vectors; i++)
2574 synchronize_irq(adapter->msix_entries[i].vector);
2575 } else {
2576 synchronize_irq(adapter->pdev->irq);
2577 }
2578}
2579
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002580/**
Auke Kok9a799d72007-09-15 14:07:45 -07002581 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2582 *
2583 **/
2584static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2585{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002586 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002587
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002588 /* rx/tx vector */
2589 if (adapter->rx_itr_setting == 1)
2590 q_vector->itr = IXGBE_20K_ITR;
2591 else
2592 q_vector->itr = adapter->rx_itr_setting;
2593
2594 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002595
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002596 ixgbe_set_ivar(adapter, 0, 0, 0);
2597 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002598
Emil Tantilov396e7992010-07-01 20:05:12 +00002599 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002600}
2601
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002602/**
2603 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2604 * @adapter: board private structure
2605 * @ring: structure containing ring specific data
2606 *
2607 * Configure the Tx descriptor ring after a reset.
2608 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002609void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2610 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002611{
2612 struct ixgbe_hw *hw = &adapter->hw;
2613 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002614 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002615 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002616 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002617
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002618 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002619 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002620 IXGBE_WRITE_FLUSH(hw);
2621
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002622 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002623 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002624 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2625 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2626 ring->count * sizeof(union ixgbe_adv_tx_desc));
2627 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2628 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002629 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002630
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002631 /*
2632 * set WTHRESH to encourage burst writeback, it should not be set
2633 * higher than 1 when ITR is 0 as it could cause false TX hangs
2634 *
2635 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2636 * to or less than the number of on chip descriptors, which is
2637 * currently 40.
2638 */
Alexander Duycke954b372012-02-08 07:49:38 +00002639 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002640 txdctl |= (1 << 16); /* WTHRESH = 1 */
2641 else
2642 txdctl |= (8 << 16); /* WTHRESH = 8 */
2643
Alexander Duycke954b372012-02-08 07:49:38 +00002644 /*
2645 * Setting PTHRESH to 32 both improves performance
2646 * and avoids a TX hang with DFP enabled
2647 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002648 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2649 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002650
2651 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002652 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2653 adapter->atr_sample_rate) {
2654 ring->atr_sample_rate = adapter->atr_sample_rate;
2655 ring->atr_count = 0;
2656 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2657 } else {
2658 ring->atr_sample_rate = 0;
2659 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002660
John Fastabendc84d3242010-11-16 19:27:12 -08002661 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2662
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002663 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002664 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2665
Alexander Duyckb2d96e02012-02-07 08:14:33 +00002666 netdev_tx_reset_queue(txring_txq(ring));
2667
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002668 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2669 if (hw->mac.type == ixgbe_mac_82598EB &&
2670 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2671 return;
2672
2673 /* poll to verify queue is enabled */
2674 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002675 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002676 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2677 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2678 if (!wait_loop)
2679 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002680}
2681
Alexander Duyck120ff942010-08-19 13:34:50 +00002682static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2683{
2684 struct ixgbe_hw *hw = &adapter->hw;
2685 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002686 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002687 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002688
2689 if (hw->mac.type == ixgbe_mac_82598EB)
2690 return;
2691
2692 /* disable the arbiter while setting MTQC */
2693 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2694 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2695 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2696
2697 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002698 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002699 case (IXGBE_FLAG_SRIOV_ENABLED):
2700 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2701 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2702 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002703 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002704 if (!tcs)
2705 reg = IXGBE_MTQC_64Q_1PB;
2706 else if (tcs <= 4)
2707 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2708 else
2709 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2710
2711 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2712
2713 /* Enable Security TX Buffer IFG for multiple pb */
2714 if (tcs) {
2715 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2716 reg |= IXGBE_SECTX_DCB;
2717 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2718 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002719 break;
2720 }
2721
2722 /* re-enable the arbiter */
2723 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2724 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2725}
2726
Auke Kok9a799d72007-09-15 14:07:45 -07002727/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002728 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002729 * @adapter: board private structure
2730 *
2731 * Configure the Tx unit of the MAC after a reset.
2732 **/
2733static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2734{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002735 struct ixgbe_hw *hw = &adapter->hw;
2736 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002737 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002738
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002739 ixgbe_setup_mtqc(adapter);
2740
2741 if (hw->mac.type != ixgbe_mac_82598EB) {
2742 /* DMATXCTL.EN must be before Tx queues are enabled */
2743 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2744 dmatxctl |= IXGBE_DMATXCTL_TE;
2745 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2746 }
2747
Auke Kok9a799d72007-09-15 14:07:45 -07002748 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002749 for (i = 0; i < adapter->num_tx_queues; i++)
2750 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002751}
2752
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002753#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002754
Yi Zoua6616b42009-08-06 13:05:23 +00002755static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002756 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002757{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002758 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002759 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002760
Alexander Duyckbd508172010-11-16 19:27:03 -08002761 switch (adapter->hw.mac.type) {
2762 case ixgbe_mac_82598EB: {
2763 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2764 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002765 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002766 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002767 break;
2768 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002769 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002770 default:
2771 break;
2772 }
2773
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002774 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002775
2776 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2777 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002778 if (adapter->num_vfs)
2779 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002780
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002781 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2782 IXGBE_SRRCTL_BSIZEHDR_MASK;
2783
Alexander Duyckf8003262012-03-03 02:35:52 +00002784#if PAGE_SIZE > IXGBE_MAX_RXBUFFER
2785 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002786#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002787 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002788#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00002789 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002790
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002791 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002792}
2793
Alexander Duyck05abb122010-08-19 13:35:41 +00002794static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002795{
Alexander Duyck05abb122010-08-19 13:35:41 +00002796 struct ixgbe_hw *hw = &adapter->hw;
2797 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002798 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2799 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002800 u32 mrqc = 0, reta = 0;
2801 u32 rxcsum;
2802 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002803 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002804 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2805
2806 if (tcs)
2807 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002808
Alexander Duyck05abb122010-08-19 13:35:41 +00002809 /* Fill out hash function seeds */
2810 for (i = 0; i < 10; i++)
2811 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002812
Alexander Duyck05abb122010-08-19 13:35:41 +00002813 /* Fill out redirection table */
2814 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002815 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002816 j = 0;
2817 /* reta = 4-byte sliding window of
2818 * 0x00..(indices-1)(indices-1)00..etc. */
2819 reta = (reta << 8) | (j * 0x11);
2820 if ((i & 3) == 3)
2821 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2822 }
2823
2824 /* Disable indicating checksum in descriptor, enables RSS hash */
2825 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2826 rxcsum |= IXGBE_RXCSUM_PCSD;
2827 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2828
John Fastabend8b1c0b22011-05-03 02:26:48 +00002829 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2830 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002831 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002832 } else {
2833 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2834 | IXGBE_FLAG_SRIOV_ENABLED);
2835
2836 switch (mask) {
2837 case (IXGBE_FLAG_RSS_ENABLED):
2838 if (!tcs)
2839 mrqc = IXGBE_MRQC_RSSEN;
2840 else if (tcs <= 4)
2841 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2842 else
2843 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2844 break;
2845 case (IXGBE_FLAG_SRIOV_ENABLED):
2846 mrqc = IXGBE_MRQC_VMDQEN;
2847 break;
2848 default:
2849 break;
2850 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002851 }
2852
Alexander Duyck05abb122010-08-19 13:35:41 +00002853 /* Perform hash on these packet types */
2854 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2855 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2856 | IXGBE_MRQC_RSS_FIELD_IPV6
2857 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2858
2859 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002860}
2861
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002862/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002863 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2864 * @adapter: address of board private structure
2865 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002866 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002867static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002868 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002869{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002870 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002871 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002872 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002873
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002874 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002875 return;
2876
Alexander Duyck73670962010-08-19 13:38:34 +00002877 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002878 rscctrl |= IXGBE_RSCCTL_RSCEN;
2879 /*
2880 * we must limit the number of descriptors so that the
2881 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00002882 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002883 */
Alexander Duyckf8003262012-03-03 02:35:52 +00002884#if (PAGE_SIZE <= 8192)
2885 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2886#elif (PAGE_SIZE <= 16384)
2887 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002888#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002889 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002890#endif
Alexander Duyck73670962010-08-19 13:38:34 +00002891 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002892}
2893
Alexander Duyck9e10e042010-08-19 13:40:06 +00002894/**
2895 * ixgbe_set_uta - Set unicast filter table address
2896 * @adapter: board private structure
2897 *
2898 * The unicast table address is a register array of 32-bit registers.
2899 * The table is meant to be used in a way similar to how the MTA is used
2900 * however due to certain limitations in the hardware it is necessary to
2901 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2902 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2903 **/
2904static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2905{
2906 struct ixgbe_hw *hw = &adapter->hw;
2907 int i;
2908
2909 /* The UTA table only exists on 82599 hardware and newer */
2910 if (hw->mac.type < ixgbe_mac_82599EB)
2911 return;
2912
2913 /* we only need to do this if VMDq is enabled */
2914 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2915 return;
2916
2917 for (i = 0; i < 128; i++)
2918 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2919}
2920
2921#define IXGBE_MAX_RX_DESC_POLL 10
2922static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2923 struct ixgbe_ring *ring)
2924{
2925 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002926 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2927 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002928 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002929
2930 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2931 if (hw->mac.type == ixgbe_mac_82598EB &&
2932 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2933 return;
2934
2935 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002936 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002937 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2938 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2939
2940 if (!wait_loop) {
2941 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2942 "the polling period\n", reg_idx);
2943 }
2944}
2945
Yi Zou2d39d572011-01-06 14:29:56 +00002946void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2947 struct ixgbe_ring *ring)
2948{
2949 struct ixgbe_hw *hw = &adapter->hw;
2950 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2951 u32 rxdctl;
2952 u8 reg_idx = ring->reg_idx;
2953
2954 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2955 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2956
2957 /* write value back with RXDCTL.ENABLE bit cleared */
2958 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2959
2960 if (hw->mac.type == ixgbe_mac_82598EB &&
2961 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2962 return;
2963
2964 /* the hardware may take up to 100us to really disable the rx queue */
2965 do {
2966 udelay(10);
2967 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2968 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2969
2970 if (!wait_loop) {
2971 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2972 "the polling period\n", reg_idx);
2973 }
2974}
2975
Alexander Duyck84418e32010-08-19 13:40:54 +00002976void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2977 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002978{
2979 struct ixgbe_hw *hw = &adapter->hw;
2980 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002981 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002982 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002983
Alexander Duyck9e10e042010-08-19 13:40:06 +00002984 /* disable queue to avoid issues while updating state */
2985 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002986 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002987
Alexander Duyckacd37172010-08-19 13:36:05 +00002988 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2989 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2990 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2991 ring->count * sizeof(union ixgbe_adv_rx_desc));
2992 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2993 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002994 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002995
2996 ixgbe_configure_srrctl(adapter, ring);
2997 ixgbe_configure_rscctl(adapter, ring);
2998
Greg Rosee9f98072011-01-26 01:06:07 +00002999 /* If operating in IOV mode set RLPML for X540 */
3000 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3001 hw->mac.type == ixgbe_mac_X540) {
3002 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3003 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3004 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3005 }
3006
Alexander Duyck9e10e042010-08-19 13:40:06 +00003007 if (hw->mac.type == ixgbe_mac_82598EB) {
3008 /*
3009 * enable cache line friendly hardware writes:
3010 * PTHRESH=32 descriptors (half the internal cache),
3011 * this also removes ugly rx_no_buffer_count increment
3012 * HTHRESH=4 descriptors (to minimize latency on fetch)
3013 * WTHRESH=8 burst writeback up to two cache lines
3014 */
3015 rxdctl &= ~0x3FFFFF;
3016 rxdctl |= 0x080420;
3017 }
3018
3019 /* enable receive descriptor ring */
3020 rxdctl |= IXGBE_RXDCTL_ENABLE;
3021 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3022
3023 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003024 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003025}
3026
Alexander Duyck48654522010-08-19 13:36:27 +00003027static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3028{
3029 struct ixgbe_hw *hw = &adapter->hw;
3030 int p;
3031
3032 /* PSRTYPE must be initialized in non 82598 adapters */
3033 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003034 IXGBE_PSRTYPE_UDPHDR |
3035 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003036 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003037 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003038
3039 if (hw->mac.type == ixgbe_mac_82598EB)
3040 return;
3041
3042 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3043 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3044
3045 for (p = 0; p < adapter->num_rx_pools; p++)
3046 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3047 psrtype);
3048}
3049
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003050static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3051{
3052 struct ixgbe_hw *hw = &adapter->hw;
3053 u32 gcr_ext;
3054 u32 vt_reg_bits;
3055 u32 reg_offset, vf_shift;
3056 u32 vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003057 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003058
3059 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3060 return;
3061
3062 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3063 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3064 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3065 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3066
3067 vf_shift = adapter->num_vfs % 32;
Greg Rose4cd69232012-01-25 07:59:37 +00003068 reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003069
3070 /* Enable only the PF's pool for Tx/Rx */
3071 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3072 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3073 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3074 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3075 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3076
3077 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3078 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3079
3080 /*
3081 * Set up VF register offsets for selected VT Mode,
3082 * i.e. 32 or 64 VFs for SR-IOV
3083 */
3084 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3085 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3086 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3087 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3088
3089 /* enable Tx loopback for VF/PF communication */
3090 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003091 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb152011-05-13 01:33:48 +00003092 hw->mac.ops.set_mac_anti_spoofing(hw,
Greg Rosede4c7f62011-09-29 05:57:33 +00003093 (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003094 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003095 /* For VFs that have spoof checking turned off */
3096 for (i = 0; i < adapter->num_vfs; i++) {
3097 if (!adapter->vfinfo[i].spoofchk_enabled)
3098 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3099 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003100}
3101
Alexander Duyck477de6e2010-08-19 13:38:11 +00003102static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003103{
Auke Kok9a799d72007-09-15 14:07:45 -07003104 struct ixgbe_hw *hw = &adapter->hw;
3105 struct net_device *netdev = adapter->netdev;
3106 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003107 struct ixgbe_ring *rx_ring;
3108 int i;
3109 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003110
Alexander Duyck477de6e2010-08-19 13:38:11 +00003111#ifdef IXGBE_FCOE
3112 /* adjust max frame to be able to do baby jumbo for FCoE */
3113 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3114 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3115 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3116
3117#endif /* IXGBE_FCOE */
3118 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3119 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3120 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3121 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3122
3123 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003124 }
3125
Alexander Duyck919e78a2011-08-26 09:52:38 +00003126 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
3127 max_frame += VLAN_HLEN;
3128
Auke Kok9a799d72007-09-15 14:07:45 -07003129 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003130 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3131 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003132 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3133
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003134 /*
3135 * Setup the HW Rx Head and Tail Descriptor Pointers and
3136 * the Base and Length of the Rx Descriptor Ring
3137 */
Auke Kok9a799d72007-09-15 14:07:45 -07003138 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003139 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003140 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3141 set_ring_rsc_enabled(rx_ring);
3142 else
3143 clear_ring_rsc_enabled(rx_ring);
Yi Zou63f39bd2009-05-17 12:34:35 +00003144#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003145 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003146 struct ixgbe_ring_feature *f;
3147 f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckf8003262012-03-03 02:35:52 +00003148 if ((i >= f->mask) && (i < f->mask + f->indices))
3149 set_bit(__IXGBE_RX_FCOE_BUFSZ, &rx_ring->state);
Yi Zou63f39bd2009-05-17 12:34:35 +00003150 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003151#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003152 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003153}
3154
Alexander Duyck73670962010-08-19 13:38:34 +00003155static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3156{
3157 struct ixgbe_hw *hw = &adapter->hw;
3158 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3159
3160 switch (hw->mac.type) {
3161 case ixgbe_mac_82598EB:
3162 /*
3163 * For VMDq support of different descriptor types or
3164 * buffer sizes through the use of multiple SRRCTL
3165 * registers, RDRXCTL.MVMEN must be set to 1
3166 *
3167 * also, the manual doesn't mention it clearly but DCA hints
3168 * will only use queue 0's tags unless this bit is set. Side
3169 * effects of setting this bit are only that SRRCTL must be
3170 * fully programmed [0..15]
3171 */
3172 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3173 break;
3174 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003175 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003176 /* Disable RSC for ACK packets */
3177 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3178 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3179 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3180 /* hardware requires some bits to be set by default */
3181 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3182 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3183 break;
3184 default:
3185 /* We should do nothing since we don't know this hardware */
3186 return;
3187 }
3188
3189 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3190}
3191
Alexander Duyck477de6e2010-08-19 13:38:11 +00003192/**
3193 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3194 * @adapter: board private structure
3195 *
3196 * Configure the Rx unit of the MAC after a reset.
3197 **/
3198static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3199{
3200 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003201 int i;
3202 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003203
3204 /* disable receives while setting up the descriptors */
3205 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3206 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3207
3208 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003209 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003210
Alexander Duyck9e10e042010-08-19 13:40:06 +00003211 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003212 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003213
Alexander Duyck9e10e042010-08-19 13:40:06 +00003214 ixgbe_set_uta(adapter);
3215
Alexander Duyck477de6e2010-08-19 13:38:11 +00003216 /* set_rx_buffer_len must be called before ring initialization */
3217 ixgbe_set_rx_buffer_len(adapter);
3218
3219 /*
3220 * Setup the HW Rx Head and Tail Descriptor Pointers and
3221 * the Base and Length of the Rx Descriptor Ring
3222 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003223 for (i = 0; i < adapter->num_rx_queues; i++)
3224 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003225
Alexander Duyck9e10e042010-08-19 13:40:06 +00003226 /* disable drop enable for 82598 parts */
3227 if (hw->mac.type == ixgbe_mac_82598EB)
3228 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3229
3230 /* enable all receives */
3231 rxctrl |= IXGBE_RXCTRL_RXEN;
3232 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003233}
3234
Jiri Pirko8e586132011-12-08 19:52:37 -05003235static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003236{
3237 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003238 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003239 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003240
3241 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003242 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003243 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003244
3245 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003246}
3247
Jiri Pirko8e586132011-12-08 19:52:37 -05003248static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003249{
3250 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003251 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003252 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003253
Auke Kok9a799d72007-09-15 14:07:45 -07003254 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003255 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003256 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003257
3258 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003259}
3260
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003261/**
3262 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3263 * @adapter: driver data
3264 */
3265static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3266{
3267 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003268 u32 vlnctrl;
3269
3270 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3271 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3272 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3273}
3274
3275/**
3276 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3277 * @adapter: driver data
3278 */
3279static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3280{
3281 struct ixgbe_hw *hw = &adapter->hw;
3282 u32 vlnctrl;
3283
3284 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3285 vlnctrl |= IXGBE_VLNCTRL_VFE;
3286 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3287 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3288}
3289
3290/**
3291 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3292 * @adapter: driver data
3293 */
3294static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3295{
3296 struct ixgbe_hw *hw = &adapter->hw;
3297 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003298 int i, j;
3299
3300 switch (hw->mac.type) {
3301 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003302 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3303 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003304 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3305 break;
3306 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003307 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003308 for (i = 0; i < adapter->num_rx_queues; i++) {
3309 j = adapter->rx_ring[i]->reg_idx;
3310 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3311 vlnctrl &= ~IXGBE_RXDCTL_VME;
3312 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3313 }
3314 break;
3315 default:
3316 break;
3317 }
3318}
3319
3320/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003321 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003322 * @adapter: driver data
3323 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003324static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003325{
3326 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003327 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003328 int i, j;
3329
3330 switch (hw->mac.type) {
3331 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003332 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3333 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003334 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3335 break;
3336 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003337 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003338 for (i = 0; i < adapter->num_rx_queues; i++) {
3339 j = adapter->rx_ring[i]->reg_idx;
3340 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3341 vlnctrl |= IXGBE_RXDCTL_VME;
3342 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3343 }
3344 break;
3345 default:
3346 break;
3347 }
3348}
3349
Auke Kok9a799d72007-09-15 14:07:45 -07003350static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3351{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003352 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003353
Jesse Grossf62bbb52010-10-20 13:56:10 +00003354 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3355
3356 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3357 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003358}
3359
3360/**
Alexander Duyck28500622010-06-15 09:25:48 +00003361 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3362 * @netdev: network interface device structure
3363 *
3364 * Writes unicast address list to the RAR table.
3365 * Returns: -ENOMEM on failure/insufficient address space
3366 * 0 on no addresses written
3367 * X on writing X addresses to the RAR table
3368 **/
3369static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3370{
3371 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3372 struct ixgbe_hw *hw = &adapter->hw;
3373 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb152011-05-13 01:33:48 +00003374 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003375 int count = 0;
3376
3377 /* return ENOMEM indicating insufficient memory for addresses */
3378 if (netdev_uc_count(netdev) > rar_entries)
3379 return -ENOMEM;
3380
3381 if (!netdev_uc_empty(netdev) && rar_entries) {
3382 struct netdev_hw_addr *ha;
3383 /* return error if we do not support writing to RAR table */
3384 if (!hw->mac.ops.set_rar)
3385 return -ENOMEM;
3386
3387 netdev_for_each_uc_addr(ha, netdev) {
3388 if (!rar_entries)
3389 break;
3390 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3391 vfn, IXGBE_RAH_AV);
3392 count++;
3393 }
3394 }
3395 /* write the addresses in reverse order to avoid write combining */
3396 for (; rar_entries > 0 ; rar_entries--)
3397 hw->mac.ops.clear_rar(hw, rar_entries);
3398
3399 return count;
3400}
3401
3402/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003403 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003404 * @netdev: network interface device structure
3405 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003406 * The set_rx_method entry point is called whenever the unicast/multicast
3407 * address list or the network interface flags are updated. This routine is
3408 * responsible for configuring the hardware for proper unicast, multicast and
3409 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003410 **/
Greg Rose7f870472010-01-09 02:25:29 +00003411void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003412{
3413 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3414 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003415 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3416 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003417
3418 /* Check for Promiscuous and All Multicast modes */
3419
3420 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3421
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003422 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003423 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003424 fctrl |= IXGBE_FCTRL_BAM;
3425 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3426 fctrl |= IXGBE_FCTRL_PMCF;
3427
Alexander Duyck28500622010-06-15 09:25:48 +00003428 /* clear the bits we are changing the status of */
3429 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3430
Auke Kok9a799d72007-09-15 14:07:45 -07003431 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003432 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003433 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003434 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003435 /* don't hardware filter vlans in promisc mode */
3436 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003437 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003438 if (netdev->flags & IFF_ALLMULTI) {
3439 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003440 vmolr |= IXGBE_VMOLR_MPE;
3441 } else {
3442 /*
3443 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003444 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003445 * that we can at least receive multicast traffic
3446 */
3447 hw->mac.ops.update_mc_addr_list(hw, netdev);
3448 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003449 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003450 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003451 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003452 /*
3453 * Write addresses to available RAR registers, if there is not
3454 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003455 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003456 */
3457 count = ixgbe_write_uc_addr_list(netdev);
3458 if (count < 0) {
3459 fctrl |= IXGBE_FCTRL_UPE;
3460 vmolr |= IXGBE_VMOLR_ROPE;
3461 }
3462 }
3463
3464 if (adapter->num_vfs) {
3465 ixgbe_restore_vf_multicasts(adapter);
3466 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3467 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3468 IXGBE_VMOLR_ROPE);
3469 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003470 }
3471
Ben Greear3f2d1c02012-03-08 08:28:41 +00003472 /* This is useful for sniffing bad packets. */
3473 if (adapter->netdev->features & NETIF_F_RXALL) {
3474 /* UPE and MPE will be handled by normal PROMISC logic
3475 * in e1000e_set_rx_mode */
3476 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3477 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3478 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3479
3480 fctrl &= ~(IXGBE_FCTRL_DPF);
3481 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3482 }
3483
Auke Kok9a799d72007-09-15 14:07:45 -07003484 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003485
3486 if (netdev->features & NETIF_F_HW_VLAN_RX)
3487 ixgbe_vlan_strip_enable(adapter);
3488 else
3489 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003490}
3491
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003492static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3493{
3494 int q_idx;
3495 struct ixgbe_q_vector *q_vector;
3496 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3497
3498 /* legacy and MSI only use one vector */
3499 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3500 q_vectors = 1;
3501
3502 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003503 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003504 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003505 }
3506}
3507
3508static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3509{
3510 int q_idx;
3511 struct ixgbe_q_vector *q_vector;
3512 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3513
3514 /* legacy and MSI only use one vector */
3515 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3516 q_vectors = 1;
3517
3518 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003519 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003520 napi_disable(&q_vector->napi);
3521 }
3522}
3523
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003524#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003525/*
3526 * ixgbe_configure_dcb - Configure DCB hardware
3527 * @adapter: ixgbe adapter struct
3528 *
3529 * This is called by the driver on open to configure the DCB hardware.
3530 * This is also called by the gennetlink interface when reconfiguring
3531 * the DCB state.
3532 */
3533static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3534{
3535 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003536 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003537
Alexander Duyck67ebd792010-08-19 13:34:04 +00003538 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3539 if (hw->mac.type == ixgbe_mac_82598EB)
3540 netif_set_gso_max_size(adapter->netdev, 65536);
3541 return;
3542 }
3543
3544 if (hw->mac.type == ixgbe_mac_82598EB)
3545 netif_set_gso_max_size(adapter->netdev, 32768);
3546
Alexander Duyck2f90b862008-11-20 20:52:10 -08003547
Alexander Duyck2f90b862008-11-20 20:52:10 -08003548 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003549 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003550
Alexander Duyck2f90b862008-11-20 20:52:10 -08003551 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003552
John Fastabendb1208182011-10-15 05:00:10 +00003553#ifdef IXGBE_FCOE
3554 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3555 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3556#endif
3557
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003558 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003559 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003560 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3561 DCB_TX_CONFIG);
3562 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3563 DCB_RX_CONFIG);
3564 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003565 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3566 ixgbe_dcb_hw_ets(&adapter->hw,
3567 adapter->ixgbe_ieee_ets,
3568 max_frame);
3569 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3570 adapter->ixgbe_ieee_pfc->pfc_en,
3571 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003572 }
John Fastabend8187cd42011-02-23 05:58:08 +00003573
3574 /* Enable RSS Hash per TC */
3575 if (hw->mac.type != ixgbe_mac_82598EB) {
3576 int i;
3577 u32 reg = 0;
3578
3579 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3580 u8 msb = 0;
3581 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3582
3583 while (cnt >>= 1)
3584 msb++;
3585
3586 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3587 }
3588 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3589 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003590}
John Fastabend9da712d2011-08-23 03:14:22 +00003591#endif
3592
3593/* Additional bittime to account for IXGBE framing */
3594#define IXGBE_ETH_FRAMING 20
3595
3596/*
3597 * ixgbe_hpbthresh - calculate high water mark for flow control
3598 *
3599 * @adapter: board private structure to calculate for
3600 * @pb - packet buffer to calculate
3601 */
3602static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3603{
3604 struct ixgbe_hw *hw = &adapter->hw;
3605 struct net_device *dev = adapter->netdev;
3606 int link, tc, kb, marker;
3607 u32 dv_id, rx_pba;
3608
3609 /* Calculate max LAN frame size */
3610 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3611
3612#ifdef IXGBE_FCOE
3613 /* FCoE traffic class uses FCOE jumbo frames */
3614 if (dev->features & NETIF_F_FCOE_MTU) {
3615 int fcoe_pb = 0;
3616
3617#ifdef CONFIG_IXGBE_DCB
3618 fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003619
3620#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003621 if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3622 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3623 }
3624#endif
3625
3626 /* Calculate delay value for device */
3627 switch (hw->mac.type) {
3628 case ixgbe_mac_X540:
3629 dv_id = IXGBE_DV_X540(link, tc);
3630 break;
3631 default:
3632 dv_id = IXGBE_DV(link, tc);
3633 break;
3634 }
3635
3636 /* Loopback switch introduces additional latency */
3637 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3638 dv_id += IXGBE_B2BT(tc);
3639
3640 /* Delay value is calculated in bit times convert to KB */
3641 kb = IXGBE_BT2KB(dv_id);
3642 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3643
3644 marker = rx_pba - kb;
3645
3646 /* It is possible that the packet buffer is not large enough
3647 * to provide required headroom. In this case throw an error
3648 * to user and a do the best we can.
3649 */
3650 if (marker < 0) {
3651 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3652 "headroom to support flow control."
3653 "Decrease MTU or number of traffic classes\n", pb);
3654 marker = tc + 1;
3655 }
3656
3657 return marker;
3658}
3659
3660/*
3661 * ixgbe_lpbthresh - calculate low water mark for for flow control
3662 *
3663 * @adapter: board private structure to calculate for
3664 * @pb - packet buffer to calculate
3665 */
3666static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3667{
3668 struct ixgbe_hw *hw = &adapter->hw;
3669 struct net_device *dev = adapter->netdev;
3670 int tc;
3671 u32 dv_id;
3672
3673 /* Calculate max LAN frame size */
3674 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3675
3676 /* Calculate delay value for device */
3677 switch (hw->mac.type) {
3678 case ixgbe_mac_X540:
3679 dv_id = IXGBE_LOW_DV_X540(tc);
3680 break;
3681 default:
3682 dv_id = IXGBE_LOW_DV(tc);
3683 break;
3684 }
3685
3686 /* Delay value is calculated in bit times convert to KB */
3687 return IXGBE_BT2KB(dv_id);
3688}
3689
3690/*
3691 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3692 */
3693static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3694{
3695 struct ixgbe_hw *hw = &adapter->hw;
3696 int num_tc = netdev_get_num_tc(adapter->netdev);
3697 int i;
3698
3699 if (!num_tc)
3700 num_tc = 1;
3701
3702 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3703
3704 for (i = 0; i < num_tc; i++) {
3705 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3706
3707 /* Low water marks must not be larger than high water marks */
3708 if (hw->fc.low_water > hw->fc.high_water[i])
3709 hw->fc.low_water = 0;
3710 }
3711}
John Fastabend80605c652011-05-02 12:34:10 +00003712
3713static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3714{
John Fastabend80605c652011-05-02 12:34:10 +00003715 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003716 int hdrm;
3717 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003718
3719 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3720 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003721 hdrm = 32 << adapter->fdir_pballoc;
3722 else
3723 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003724
Alexander Duyckf7e10272011-07-21 00:40:35 +00003725 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003726 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003727}
3728
Alexander Duycke4911d52011-05-11 07:18:52 +00003729static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3730{
3731 struct ixgbe_hw *hw = &adapter->hw;
3732 struct hlist_node *node, *node2;
3733 struct ixgbe_fdir_filter *filter;
3734
3735 spin_lock(&adapter->fdir_perfect_lock);
3736
3737 if (!hlist_empty(&adapter->fdir_filter_list))
3738 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3739
3740 hlist_for_each_entry_safe(filter, node, node2,
3741 &adapter->fdir_filter_list, fdir_node) {
3742 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003743 &filter->filter,
3744 filter->sw_idx,
3745 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3746 IXGBE_FDIR_DROP_QUEUE :
3747 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003748 }
3749
3750 spin_unlock(&adapter->fdir_perfect_lock);
3751}
3752
Auke Kok9a799d72007-09-15 14:07:45 -07003753static void ixgbe_configure(struct ixgbe_adapter *adapter)
3754{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003755 struct ixgbe_hw *hw = &adapter->hw;
3756
John Fastabend80605c652011-05-02 12:34:10 +00003757 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003758#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003759 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003760#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003761
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003762 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003763 ixgbe_restore_vlan(adapter);
3764
Yi Zoueacd73f2009-05-13 13:11:06 +00003765#ifdef IXGBE_FCOE
3766 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3767 ixgbe_configure_fcoe(adapter);
3768
3769#endif /* IXGBE_FCOE */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003770
3771 switch (hw->mac.type) {
3772 case ixgbe_mac_82599EB:
3773 case ixgbe_mac_X540:
3774 hw->mac.ops.disable_rx_buff(hw);
3775 break;
3776 default:
3777 break;
3778 }
3779
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003780 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003781 ixgbe_init_fdir_signature_82599(&adapter->hw,
3782 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003783 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3784 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3785 adapter->fdir_pballoc);
3786 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003787 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003788
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003789 switch (hw->mac.type) {
3790 case ixgbe_mac_82599EB:
3791 case ixgbe_mac_X540:
3792 hw->mac.ops.enable_rx_buff(hw);
3793 break;
3794 default:
3795 break;
3796 }
3797
Alexander Duyck933d41f2010-09-07 21:34:29 +00003798 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003799
Auke Kok9a799d72007-09-15 14:07:45 -07003800 ixgbe_configure_tx(adapter);
3801 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003802}
3803
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003804static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3805{
3806 switch (hw->phy.type) {
3807 case ixgbe_phy_sfp_avago:
3808 case ixgbe_phy_sfp_ftl:
3809 case ixgbe_phy_sfp_intel:
3810 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003811 case ixgbe_phy_sfp_passive_tyco:
3812 case ixgbe_phy_sfp_passive_unknown:
3813 case ixgbe_phy_sfp_active_unknown:
3814 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003815 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003816 case ixgbe_phy_nl:
3817 if (hw->mac.type == ixgbe_mac_82598EB)
3818 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003819 default:
3820 return false;
3821 }
3822}
3823
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003824/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003825 * ixgbe_sfp_link_config - set up SFP+ link
3826 * @adapter: pointer to private adapter struct
3827 **/
3828static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3829{
Alexander Duyck70864002011-04-27 09:13:56 +00003830 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003831 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003832 * is that an SFP was inserted/removed after the reset
3833 * but before SFP detection was enabled. As such the best
3834 * solution is to just start searching as soon as we start
3835 */
3836 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3837 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003838
Alexander Duyck70864002011-04-27 09:13:56 +00003839 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003840}
3841
3842/**
3843 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003844 * @hw: pointer to private hardware struct
3845 *
3846 * Returns 0 on success, negative on failure
3847 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003848static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003849{
3850 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003851 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003852 u32 ret = IXGBE_ERR_LINK_SETUP;
3853
3854 if (hw->mac.ops.check_link)
3855 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3856
3857 if (ret)
3858 goto link_cfg_out;
3859
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003860 autoneg = hw->phy.autoneg_advertised;
3861 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003862 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3863 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003864 if (ret)
3865 goto link_cfg_out;
3866
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003867 if (hw->mac.ops.setup_link)
3868 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003869link_cfg_out:
3870 return ret;
3871}
3872
Alexander Duycka34bcff2010-08-19 13:39:20 +00003873static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003874{
Auke Kok9a799d72007-09-15 14:07:45 -07003875 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003876 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003877
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003878 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003879 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3880 IXGBE_GPIE_OCD;
3881 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003882 /*
3883 * use EIAM to auto-mask when MSI-X interrupt is asserted
3884 * this saves a register write for every interrupt
3885 */
3886 switch (hw->mac.type) {
3887 case ixgbe_mac_82598EB:
3888 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3889 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003890 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003891 case ixgbe_mac_X540:
3892 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003893 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3894 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3895 break;
3896 }
3897 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003898 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3899 * specifically only auto mask tx and rx interrupts */
3900 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003901 }
3902
Alexander Duycka34bcff2010-08-19 13:39:20 +00003903 /* XXX: to interrupt immediately for EICS writes, enable this */
3904 /* gpie |= IXGBE_GPIE_EIMEN; */
3905
3906 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3907 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3908 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003909 }
3910
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003911 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003912 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3913 switch (adapter->hw.mac.type) {
3914 case ixgbe_mac_82599EB:
3915 gpie |= IXGBE_SDP0_GPIEN;
3916 break;
3917 case ixgbe_mac_X540:
3918 gpie |= IXGBE_EIMS_TS;
3919 break;
3920 default:
3921 break;
3922 }
3923 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003924
Alexander Duycka34bcff2010-08-19 13:39:20 +00003925 /* Enable fan failure interrupt */
3926 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003927 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003928
Don Skidmore2698b202011-04-13 07:01:52 +00003929 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003930 gpie |= IXGBE_SDP1_GPIEN;
3931 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003932 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003933
3934 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3935}
3936
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003937static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003938{
3939 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003940 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003941 u32 ctrl_ext;
3942
3943 ixgbe_get_hw_control(adapter);
3944 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003945
Auke Kok9a799d72007-09-15 14:07:45 -07003946 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3947 ixgbe_configure_msix(adapter);
3948 else
3949 ixgbe_configure_msi_and_legacy(adapter);
3950
Don Skidmorec6ecf392010-12-03 03:31:51 +00003951 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3952 if (hw->mac.ops.enable_tx_laser &&
3953 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003954 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003955 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003956 hw->mac.ops.enable_tx_laser(hw);
3957
Auke Kok9a799d72007-09-15 14:07:45 -07003958 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003959 ixgbe_napi_enable_all(adapter);
3960
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003961 if (ixgbe_is_sfp(hw)) {
3962 ixgbe_sfp_link_config(adapter);
3963 } else {
3964 err = ixgbe_non_sfp_link_config(hw);
3965 if (err)
3966 e_err(probe, "link_config FAILED %d\n", err);
3967 }
3968
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003969 /* clear any pending interrupts, may auto mask */
3970 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003971 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003972
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003973 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003974 * If this adapter has a fan, check to see if we had a failure
3975 * before we enabled the interrupt.
3976 */
3977 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3978 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3979 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003980 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003981 }
3982
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003983 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003984 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003985
Auke Kok9a799d72007-09-15 14:07:45 -07003986 /* bring the link up in the watchdog, this could race with our first
3987 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003988 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3989 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003990 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003991
3992 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3993 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3994 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3995 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07003996}
3997
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003998void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3999{
4000 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004001 /* put off any impending NetWatchDogTimeout */
4002 adapter->netdev->trans_start = jiffies;
4003
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004004 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004005 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004006 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004007 /*
4008 * If SR-IOV enabled then wait a bit before bringing the adapter
4009 * back up to give the VFs time to respond to the reset. The
4010 * two second wait is based upon the watchdog timer cycle in
4011 * the VF driver.
4012 */
4013 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4014 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004015 ixgbe_up(adapter);
4016 clear_bit(__IXGBE_RESETTING, &adapter->state);
4017}
4018
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004019void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004020{
4021 /* hardware has been reset, we need to reload some things */
4022 ixgbe_configure(adapter);
4023
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004024 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004025}
4026
4027void ixgbe_reset(struct ixgbe_adapter *adapter)
4028{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004029 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004030 int err;
4031
Alexander Duyck70864002011-04-27 09:13:56 +00004032 /* lock SFP init bit to prevent race conditions with the watchdog */
4033 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4034 usleep_range(1000, 2000);
4035
4036 /* clear all SFP and link config related flags while holding SFP_INIT */
4037 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4038 IXGBE_FLAG2_SFP_NEEDS_RESET);
4039 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4040
Don Skidmore8ca783a2009-05-26 20:40:47 -07004041 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004042 switch (err) {
4043 case 0:
4044 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004045 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004046 break;
4047 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004048 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004049 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004050 case IXGBE_ERR_EEPROM_VERSION:
4051 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004052 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004053 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004054 "your hardware. If you are experiencing problems "
4055 "please contact your Intel or hardware "
4056 "representative who provided you with this "
4057 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004058 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004059 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004060 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004061 }
Auke Kok9a799d72007-09-15 14:07:45 -07004062
Alexander Duyck70864002011-04-27 09:13:56 +00004063 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4064
Auke Kok9a799d72007-09-15 14:07:45 -07004065 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004066 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
4067 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07004068}
4069
Auke Kok9a799d72007-09-15 14:07:45 -07004070/**
Alexander Duyckf8003262012-03-03 02:35:52 +00004071 * ixgbe_init_rx_page_offset - initialize page offset values for Rx buffers
4072 * @rx_ring: ring to setup
4073 *
4074 * On many IA platforms the L1 cache has a critical stride of 4K, this
4075 * results in each receive buffer starting in the same cache set. To help
4076 * reduce the pressure on this cache set we can interleave the offsets so
4077 * that only every other buffer will be in the same cache set.
4078 **/
4079static void ixgbe_init_rx_page_offset(struct ixgbe_ring *rx_ring)
4080{
4081 struct ixgbe_rx_buffer *rx_buffer = rx_ring->rx_buffer_info;
4082 u16 i;
4083
4084 for (i = 0; i < rx_ring->count; i += 2) {
4085 rx_buffer[0].page_offset = 0;
4086 rx_buffer[1].page_offset = ixgbe_rx_bufsz(rx_ring);
4087 rx_buffer = &rx_buffer[2];
4088 }
4089}
4090
4091/**
Auke Kok9a799d72007-09-15 14:07:45 -07004092 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004093 * @rx_ring: ring to free buffers from
4094 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004095static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004096{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004097 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004098 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004099 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004100
Alexander Duyck84418e32010-08-19 13:40:54 +00004101 /* ring already cleared, nothing to do */
4102 if (!rx_ring->rx_buffer_info)
4103 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004104
Alexander Duyck84418e32010-08-19 13:40:54 +00004105 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004106 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004107 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004108
Alexander Duyckf8003262012-03-03 02:35:52 +00004109 rx_buffer = &rx_ring->rx_buffer_info[i];
4110 if (rx_buffer->skb) {
4111 struct sk_buff *skb = rx_buffer->skb;
4112 if (IXGBE_CB(skb)->page_released) {
4113 dma_unmap_page(dev,
4114 IXGBE_CB(skb)->dma,
4115 ixgbe_rx_bufsz(rx_ring),
4116 DMA_FROM_DEVICE);
4117 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004118 }
4119 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004120 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004121 rx_buffer->skb = NULL;
4122 if (rx_buffer->dma)
4123 dma_unmap_page(dev, rx_buffer->dma,
4124 ixgbe_rx_pg_size(rx_ring),
4125 DMA_FROM_DEVICE);
4126 rx_buffer->dma = 0;
4127 if (rx_buffer->page)
4128 put_page(rx_buffer->page);
4129 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004130 }
4131
4132 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4133 memset(rx_ring->rx_buffer_info, 0, size);
4134
Alexander Duyckf8003262012-03-03 02:35:52 +00004135 ixgbe_init_rx_page_offset(rx_ring);
4136
Auke Kok9a799d72007-09-15 14:07:45 -07004137 /* Zero out the descriptor ring */
4138 memset(rx_ring->desc, 0, rx_ring->size);
4139
Alexander Duyckf8003262012-03-03 02:35:52 +00004140 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004141 rx_ring->next_to_clean = 0;
4142 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004143}
4144
4145/**
4146 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004147 * @tx_ring: ring to be cleaned
4148 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004149static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004150{
4151 struct ixgbe_tx_buffer *tx_buffer_info;
4152 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004153 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004154
Alexander Duyck84418e32010-08-19 13:40:54 +00004155 /* ring already cleared, nothing to do */
4156 if (!tx_ring->tx_buffer_info)
4157 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004158
Alexander Duyck84418e32010-08-19 13:40:54 +00004159 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004160 for (i = 0; i < tx_ring->count; i++) {
4161 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004162 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004163 }
4164
4165 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4166 memset(tx_ring->tx_buffer_info, 0, size);
4167
4168 /* Zero out the descriptor ring */
4169 memset(tx_ring->desc, 0, tx_ring->size);
4170
4171 tx_ring->next_to_use = 0;
4172 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004173}
4174
4175/**
Auke Kok9a799d72007-09-15 14:07:45 -07004176 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4177 * @adapter: board private structure
4178 **/
4179static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4180{
4181 int i;
4182
4183 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004184 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004185}
4186
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004187/**
4188 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4189 * @adapter: board private structure
4190 **/
4191static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4192{
4193 int i;
4194
4195 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004196 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004197}
4198
Alexander Duycke4911d52011-05-11 07:18:52 +00004199static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4200{
4201 struct hlist_node *node, *node2;
4202 struct ixgbe_fdir_filter *filter;
4203
4204 spin_lock(&adapter->fdir_perfect_lock);
4205
4206 hlist_for_each_entry_safe(filter, node, node2,
4207 &adapter->fdir_filter_list, fdir_node) {
4208 hlist_del(&filter->fdir_node);
4209 kfree(filter);
4210 }
4211 adapter->fdir_filter_count = 0;
4212
4213 spin_unlock(&adapter->fdir_perfect_lock);
4214}
4215
Auke Kok9a799d72007-09-15 14:07:45 -07004216void ixgbe_down(struct ixgbe_adapter *adapter)
4217{
4218 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004219 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004220 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004221 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004222
4223 /* signal that we are down to the interrupt handler */
4224 set_bit(__IXGBE_DOWN, &adapter->state);
4225
4226 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004227 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4228 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004229
Yi Zou2d39d572011-01-06 14:29:56 +00004230 /* disable all enabled rx queues */
4231 for (i = 0; i < adapter->num_rx_queues; i++)
4232 /* this call also flushes the previous write */
4233 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4234
Don Skidmore032b4322011-03-18 09:32:53 +00004235 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004236
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004237 netif_tx_stop_all_queues(netdev);
4238
Alexander Duyck70864002011-04-27 09:13:56 +00004239 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004240 netif_carrier_off(netdev);
4241 netif_tx_disable(netdev);
4242
4243 ixgbe_irq_disable(adapter);
4244
4245 ixgbe_napi_disable_all(adapter);
4246
Alexander Duyckd034acf2011-04-27 09:25:34 +00004247 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4248 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004249 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4250
4251 del_timer_sync(&adapter->service_timer);
4252
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004253 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004254 /* Clear EITR Select mapping */
4255 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4256
4257 /* Mark all the VFs as inactive */
4258 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004259 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004260
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004261 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004262 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004263
Auke Kok9a799d72007-09-15 14:07:45 -07004264 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004265 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004266 }
4267
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004268 /* disable transmits in the hardware now that interrupts are off */
4269 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004270 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004271 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004272 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004273
4274 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004275 switch (hw->mac.type) {
4276 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004277 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004278 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004279 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4280 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004281 break;
4282 default:
4283 break;
4284 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004285
Paul Larson6f4a0e42008-06-24 17:00:56 -07004286 if (!pci_channel_offline(adapter->pdev))
4287 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004288
4289 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4290 if (hw->mac.ops.disable_tx_laser &&
4291 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004292 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004293 (hw->mac.type == ixgbe_mac_82599EB))))
4294 hw->mac.ops.disable_tx_laser(hw);
4295
Auke Kok9a799d72007-09-15 14:07:45 -07004296 ixgbe_clean_all_tx_rings(adapter);
4297 ixgbe_clean_all_rx_rings(adapter);
4298
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004299#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004300 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004301 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004302#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004303}
4304
Auke Kok9a799d72007-09-15 14:07:45 -07004305/**
Auke Kok9a799d72007-09-15 14:07:45 -07004306 * ixgbe_tx_timeout - Respond to a Tx Hang
4307 * @netdev: network interface device structure
4308 **/
4309static void ixgbe_tx_timeout(struct net_device *netdev)
4310{
4311 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4312
4313 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004314 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004315}
4316
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004317/**
4318 * ixgbe_set_rss_queues: Allocate queues for RSS
4319 * @adapter: board private structure to initialize
4320 *
4321 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4322 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4323 *
4324 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004325static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4326{
4327 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004328 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004329
4330 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004331 f->mask = 0xF;
4332 adapter->num_rx_queues = f->indices;
4333 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004334 ret = true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004335 }
4336
4337 return ret;
4338}
4339
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004340/**
4341 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4342 * @adapter: board private structure to initialize
4343 *
4344 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4345 * to the original CPU that initiated the Tx session. This runs in addition
4346 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4347 * Rx load across CPUs using RSS.
4348 *
4349 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004350static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004351{
4352 bool ret = false;
4353 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4354
Alexander Duyck6ca43502012-02-08 07:51:42 +00004355 f_fdir->indices = min_t(int, num_online_cpus(), f_fdir->indices);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004356 f_fdir->mask = 0;
4357
Alexander Duyck24ddd962012-02-10 02:08:32 +00004358 /*
4359 * Use RSS in addition to Flow Director to ensure the best
4360 * distribution of flows across cores, even when an FDIR flow
4361 * isn't matched.
4362 */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004363 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4364 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004365 adapter->num_tx_queues = f_fdir->indices;
4366 adapter->num_rx_queues = f_fdir->indices;
4367 ret = true;
4368 } else {
4369 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004370 }
4371 return ret;
4372}
4373
Yi Zou0331a832009-05-17 12:33:52 +00004374#ifdef IXGBE_FCOE
4375/**
4376 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4377 * @adapter: board private structure to initialize
4378 *
4379 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4380 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4381 * rx queues out of the max number of rx queues, instead, it is used as the
4382 * index of the first rx queue used by FCoE.
4383 *
4384 **/
4385static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4386{
Yi Zou0331a832009-05-17 12:33:52 +00004387 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4388
John Fastabende5b64632011-03-08 03:44:52 +00004389 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4390 return false;
4391
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004392 f->indices = min_t(int, num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004393
John Fastabende901acd2011-04-26 07:26:08 +00004394 adapter->num_rx_queues = 1;
4395 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004396
John Fastabende901acd2011-04-26 07:26:08 +00004397 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4398 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004399 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004400 ixgbe_set_fdir_queues(adapter);
4401 else
4402 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004403 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004404
John Fastabende901acd2011-04-26 07:26:08 +00004405 /* adding FCoE rx rings to the end */
4406 f->mask = adapter->num_rx_queues;
4407 adapter->num_rx_queues += f->indices;
4408 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004409
John Fastabende5b64632011-03-08 03:44:52 +00004410 return true;
4411}
4412#endif /* IXGBE_FCOE */
4413
John Fastabende901acd2011-04-26 07:26:08 +00004414/* Artificial max queue cap per traffic class in DCB mode */
4415#define DCB_QUEUE_CAP 8
4416
John Fastabende5b64632011-03-08 03:44:52 +00004417#ifdef CONFIG_IXGBE_DCB
4418static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4419{
John Fastabende901acd2011-04-26 07:26:08 +00004420 int per_tc_q, q, i, offset = 0;
4421 struct net_device *dev = adapter->netdev;
4422 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004423
John Fastabende901acd2011-04-26 07:26:08 +00004424 if (!tcs)
4425 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004426
John Fastabende901acd2011-04-26 07:26:08 +00004427 /* Map queue offset and counts onto allocated tx queues */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004428 per_tc_q = min_t(unsigned int, dev->num_tx_queues / tcs, DCB_QUEUE_CAP);
4429 q = min_t(int, num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004430
John Fastabend8b1c0b22011-05-03 02:26:48 +00004431 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004432 netdev_set_tc_queue(dev, i, q, offset);
4433 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004434 }
4435
John Fastabende901acd2011-04-26 07:26:08 +00004436 adapter->num_tx_queues = q * tcs;
4437 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004438
4439#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004440 /* FCoE enabled queues require special configuration indexed
4441 * by feature specific indices and mask. Here we map FCoE
4442 * indices onto the DCB queue pairs allowing FCoE to own
4443 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004444 */
John Fastabende901acd2011-04-26 07:26:08 +00004445 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
John Fastabendcdf485b2012-02-11 06:26:00 +00004446 u8 prio_tc[MAX_USER_PRIORITY] = {0};
John Fastabende901acd2011-04-26 07:26:08 +00004447 int tc;
4448 struct ixgbe_ring_feature *f =
4449 &adapter->ring_feature[RING_F_FCOE];
4450
John Fastabendcdf485b2012-02-11 06:26:00 +00004451 ixgbe_dcb_unpack_map(&adapter->dcb_cfg, DCB_TX_CONFIG, prio_tc);
4452 tc = prio_tc[adapter->fcoe.up];
John Fastabende901acd2011-04-26 07:26:08 +00004453 f->indices = dev->tc_to_txq[tc].count;
4454 f->mask = dev->tc_to_txq[tc].offset;
4455 }
John Fastabende5b64632011-03-08 03:44:52 +00004456#endif
4457
John Fastabende901acd2011-04-26 07:26:08 +00004458 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004459}
John Fastabende5b64632011-03-08 03:44:52 +00004460#endif
Yi Zou0331a832009-05-17 12:33:52 +00004461
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004462/**
4463 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4464 * @adapter: board private structure to initialize
4465 *
4466 * IOV doesn't actually use anything, so just NAK the
4467 * request for now and let the other queue routines
4468 * figure out what to do.
4469 */
4470static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4471{
4472 return false;
4473}
4474
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004475/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004476 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004477 * @adapter: board private structure to initialize
4478 *
4479 * This is the top level queue allocation routine. The order here is very
4480 * important, starting with the "most" number of features turned on at once,
4481 * and ending with the smallest set of features. This way large combinations
4482 * can be allocated if they're turned on, and smaller combinations are the
4483 * fallthrough conditions.
4484 *
4485 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004486static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004487{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004488 /* Start with base case */
4489 adapter->num_rx_queues = 1;
4490 adapter->num_tx_queues = 1;
4491 adapter->num_rx_pools = adapter->num_rx_queues;
4492 adapter->num_rx_queues_per_pool = 1;
4493
4494 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004495 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004496
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004497#ifdef CONFIG_IXGBE_DCB
4498 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004499 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004500
4501#endif
John Fastabende5b64632011-03-08 03:44:52 +00004502#ifdef IXGBE_FCOE
4503 if (ixgbe_set_fcoe_queues(adapter))
4504 goto done;
4505
4506#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004507 if (ixgbe_set_fdir_queues(adapter))
4508 goto done;
4509
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004510 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004511 goto done;
4512
4513 /* fallback to base case */
4514 adapter->num_rx_queues = 1;
4515 adapter->num_tx_queues = 1;
4516
4517done:
Yi Zou9d837ea2012-01-07 08:39:50 +00004518 if ((adapter->netdev->reg_state == NETREG_UNREGISTERED) ||
4519 (adapter->netdev->reg_state == NETREG_UNREGISTERING))
4520 return 0;
4521
Ben Hutchings847f53f2010-09-27 08:28:56 +00004522 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004523 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004524 return netif_set_real_num_rx_queues(adapter->netdev,
4525 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004526}
4527
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004528static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004529 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004530{
4531 int err, vector_threshold;
4532
Alexander Duyck8f154862012-02-10 02:08:37 +00004533 /* We'll want at least 2 (vector_threshold):
4534 * 1) TxQ[0] + RxQ[0] handler
4535 * 2) Other (Link Status Change, etc.)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004536 */
4537 vector_threshold = MIN_MSIX_COUNT;
4538
Alexander Duyck24ddd962012-02-10 02:08:32 +00004539 /*
4540 * The more we get, the more we will assign to Tx/Rx Cleanup
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004541 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4542 * Right now, we simply care about how many we'll get; we'll
4543 * set them up later while requesting irq's.
4544 */
4545 while (vectors >= vector_threshold) {
4546 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004547 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004548 if (!err) /* Success in acquiring all requested vectors. */
4549 break;
4550 else if (err < 0)
4551 vectors = 0; /* Nasty failure, quit now */
4552 else /* err == number of vectors we should try again with */
4553 vectors = err;
4554 }
4555
4556 if (vectors < vector_threshold) {
4557 /* Can't allocate enough MSI-X interrupts? Oh well.
4558 * This just means we'll go with either a single MSI
4559 * vector or fall back to legacy interrupts.
4560 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004561 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4562 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004563 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4564 kfree(adapter->msix_entries);
4565 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004566 } else {
4567 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004568 /*
4569 * Adjust for only the vectors we'll use, which is minimum
4570 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4571 * vectors we were allocated.
4572 */
4573 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004574 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004575 }
4576}
4577
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004578/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004579 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004580 * @adapter: board private structure to initialize
4581 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004582 * Cache the descriptor ring offsets for RSS to the assigned rings.
4583 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004584 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004585static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004586{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004587 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004588
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004589 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4590 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004591
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004592 for (i = 0; i < adapter->num_rx_queues; i++)
4593 adapter->rx_ring[i]->reg_idx = i;
4594 for (i = 0; i < adapter->num_tx_queues; i++)
4595 adapter->tx_ring[i]->reg_idx = i;
4596
4597 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004598}
4599
4600#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004601
4602/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004603static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4604 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004605{
4606 struct net_device *dev = adapter->netdev;
4607 struct ixgbe_hw *hw = &adapter->hw;
4608 u8 num_tcs = netdev_get_num_tc(dev);
4609
4610 *tx = 0;
4611 *rx = 0;
4612
4613 switch (hw->mac.type) {
4614 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004615 *tx = tc << 2;
4616 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004617 break;
4618 case ixgbe_mac_82599EB:
4619 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004620 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004621 if (tc < 3) {
4622 *tx = tc << 5;
4623 *rx = tc << 4;
4624 } else if (tc < 5) {
4625 *tx = ((tc + 2) << 4);
4626 *rx = tc << 4;
4627 } else if (tc < num_tcs) {
4628 *tx = ((tc + 8) << 3);
4629 *rx = tc << 4;
4630 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004631 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004632 *rx = tc << 5;
4633 switch (tc) {
4634 case 0:
4635 *tx = 0;
4636 break;
4637 case 1:
4638 *tx = 64;
4639 break;
4640 case 2:
4641 *tx = 96;
4642 break;
4643 case 3:
4644 *tx = 112;
4645 break;
4646 default:
4647 break;
4648 }
4649 }
4650 break;
4651 default:
4652 break;
4653 }
4654}
4655
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004656/**
4657 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4658 * @adapter: board private structure to initialize
4659 *
4660 * Cache the descriptor ring offsets for DCB to the assigned rings.
4661 *
4662 **/
4663static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4664{
John Fastabende5b64632011-03-08 03:44:52 +00004665 struct net_device *dev = adapter->netdev;
4666 int i, j, k;
4667 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004668
John Fastabend8b1c0b22011-05-03 02:26:48 +00004669 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004670 return false;
4671
John Fastabende5b64632011-03-08 03:44:52 +00004672 for (i = 0, k = 0; i < num_tcs; i++) {
4673 unsigned int tx_s, rx_s;
4674 u16 count = dev->tc_to_txq[i].count;
4675
4676 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4677 for (j = 0; j < count; j++, k++) {
4678 adapter->tx_ring[k]->reg_idx = tx_s + j;
4679 adapter->rx_ring[k]->reg_idx = rx_s + j;
4680 adapter->tx_ring[k]->dcb_tc = i;
4681 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004682 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004683 }
John Fastabende5b64632011-03-08 03:44:52 +00004684
4685 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004686}
4687#endif
4688
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004689/**
4690 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4691 * @adapter: board private structure to initialize
4692 *
4693 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4694 *
4695 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004696static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004697{
4698 int i;
4699 bool ret = false;
4700
Alexander Duyck03ecf912011-05-20 07:36:17 +00004701 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4702 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004703 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004704 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004705 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004706 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004707 ret = true;
4708 }
4709
4710 return ret;
4711}
4712
Yi Zou0331a832009-05-17 12:33:52 +00004713#ifdef IXGBE_FCOE
4714/**
4715 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4716 * @adapter: board private structure to initialize
4717 *
4718 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4719 *
4720 */
4721static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4722{
Yi Zou0331a832009-05-17 12:33:52 +00004723 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004724 int i;
4725 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004726
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004727 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4728 return false;
4729
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004730 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004731 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004732 ixgbe_cache_ring_fdir(adapter);
4733 else
4734 ixgbe_cache_ring_rss(adapter);
4735
4736 fcoe_rx_i = f->mask;
4737 fcoe_tx_i = f->mask;
4738 }
4739 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4740 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4741 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4742 }
4743 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004744}
4745
4746#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004747/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004748 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4749 * @adapter: board private structure to initialize
4750 *
4751 * SR-IOV doesn't use any descriptor rings but changes the default if
4752 * no other mapping is used.
4753 *
4754 */
4755static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4756{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004757 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4758 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004759 if (adapter->num_vfs)
4760 return true;
4761 else
4762 return false;
4763}
4764
4765/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004766 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4767 * @adapter: board private structure to initialize
4768 *
4769 * Once we know the feature-set enabled for the device, we'll cache
4770 * the register offset the descriptor ring is assigned to.
4771 *
4772 * Note, the order the various feature calls is important. It must start with
4773 * the "most" features enabled at the same time, then trickle down to the
4774 * least amount of features turned on at once.
4775 **/
4776static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4777{
4778 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004779 adapter->rx_ring[0]->reg_idx = 0;
4780 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004781
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004782 if (ixgbe_cache_ring_sriov(adapter))
4783 return;
4784
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004785#ifdef CONFIG_IXGBE_DCB
4786 if (ixgbe_cache_ring_dcb(adapter))
4787 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004788#endif
John Fastabende5b64632011-03-08 03:44:52 +00004789
4790#ifdef IXGBE_FCOE
4791 if (ixgbe_cache_ring_fcoe(adapter))
4792 return;
4793#endif /* IXGBE_FCOE */
4794
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004795 if (ixgbe_cache_ring_fdir(adapter))
4796 return;
4797
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004798 if (ixgbe_cache_ring_rss(adapter))
4799 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004800}
4801
Auke Kok9a799d72007-09-15 14:07:45 -07004802/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004803 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4804 * @adapter: board private structure to initialize
4805 *
4806 * Attempt to configure the interrupts using the best available
4807 * capabilities of the hardware and the kernel.
4808 **/
Al Virofeea6a52008-11-27 15:34:07 -08004809static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004810{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004811 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004812 int err = 0;
4813 int vector, v_budget;
4814
4815 /*
4816 * It's easy to be greedy for MSI-X vectors, but it really
4817 * doesn't do us much good if we have a lot more vectors
4818 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004819 * (roughly) the same number of vectors as there are CPU's.
Alexander Duyck8f154862012-02-10 02:08:37 +00004820 * The default is to use pairs of vectors.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004821 */
Alexander Duyck8f154862012-02-10 02:08:37 +00004822 v_budget = max(adapter->num_rx_queues, adapter->num_tx_queues);
4823 v_budget = min_t(int, v_budget, num_online_cpus());
4824 v_budget += NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004825
4826 /*
4827 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004828 * hw.mac->max_msix_vectors vectors. With features
4829 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4830 * descriptor queues supported by our device. Thus, we cap it off in
4831 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004832 */
Alexander Duyckde88eee2012-02-08 07:49:59 +00004833 v_budget = min_t(int, v_budget, hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004834
4835 /* A failure in MSI-X entry allocation isn't fatal, but it does
4836 * mean we disable MSI-X capabilities of the adapter. */
4837 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004838 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004839 if (adapter->msix_entries) {
4840 for (vector = 0; vector < v_budget; vector++)
4841 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004842
Alexander Duyck7a921c92009-05-06 10:43:28 +00004843 ixgbe_acquire_msix_vectors(adapter, v_budget);
4844
4845 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4846 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004847 }
David S. Miller26d27842010-05-03 15:18:22 -07004848
Alexander Duyck7a921c92009-05-06 10:43:28 +00004849 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4850 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004851 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004852 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004853 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004854 "queues are disabled. Disabling Flow Director\n");
4855 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004856 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004857 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004858 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4859 ixgbe_disable_sriov(adapter);
4860
Ben Hutchings847f53f2010-09-27 08:28:56 +00004861 err = ixgbe_set_num_queues(adapter);
4862 if (err)
4863 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004864
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004865 err = pci_enable_msi(adapter->pdev);
4866 if (!err) {
4867 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4868 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004869 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4870 "Unable to allocate MSI interrupt, "
4871 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004872 /* reset err */
4873 err = 0;
4874 }
4875
4876out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004877 return err;
4878}
4879
Alexander Duyckde88eee2012-02-08 07:49:59 +00004880static void ixgbe_add_ring(struct ixgbe_ring *ring,
4881 struct ixgbe_ring_container *head)
4882{
4883 ring->next = head->ring;
4884 head->ring = ring;
4885 head->count++;
4886}
4887
4888/**
4889 * ixgbe_alloc_q_vector - Allocate memory for a single interrupt vector
4890 * @adapter: board private structure to initialize
4891 * @v_idx: index of vector in adapter struct
4892 *
4893 * We allocate one q_vector. If allocation fails we return -ENOMEM.
4894 **/
4895static int ixgbe_alloc_q_vector(struct ixgbe_adapter *adapter, int v_idx,
4896 int txr_count, int txr_idx,
4897 int rxr_count, int rxr_idx)
4898{
4899 struct ixgbe_q_vector *q_vector;
4900 struct ixgbe_ring *ring;
4901 int node = -1;
4902 int cpu = -1;
4903 int ring_count, size;
4904
4905 ring_count = txr_count + rxr_count;
4906 size = sizeof(struct ixgbe_q_vector) +
4907 (sizeof(struct ixgbe_ring) * ring_count);
4908
4909 /* customize cpu for Flow Director mapping */
4910 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4911 if (cpu_online(v_idx)) {
4912 cpu = v_idx;
4913 node = cpu_to_node(cpu);
4914 }
4915 }
4916
4917 /* allocate q_vector and rings */
4918 q_vector = kzalloc_node(size, GFP_KERNEL, node);
4919 if (!q_vector)
4920 q_vector = kzalloc(size, GFP_KERNEL);
4921 if (!q_vector)
4922 return -ENOMEM;
4923
4924 /* setup affinity mask and node */
4925 if (cpu != -1)
4926 cpumask_set_cpu(cpu, &q_vector->affinity_mask);
4927 else
4928 cpumask_copy(&q_vector->affinity_mask, cpu_online_mask);
4929 q_vector->numa_node = node;
4930
4931 /* initialize NAPI */
4932 netif_napi_add(adapter->netdev, &q_vector->napi,
4933 ixgbe_poll, 64);
4934
4935 /* tie q_vector and adapter together */
4936 adapter->q_vector[v_idx] = q_vector;
4937 q_vector->adapter = adapter;
4938 q_vector->v_idx = v_idx;
4939
4940 /* initialize work limits */
4941 q_vector->tx.work_limit = adapter->tx_work_limit;
4942
4943 /* initialize pointer to rings */
4944 ring = q_vector->ring;
4945
4946 while (txr_count) {
4947 /* assign generic ring traits */
4948 ring->dev = &adapter->pdev->dev;
4949 ring->netdev = adapter->netdev;
4950
4951 /* configure backlink on ring */
4952 ring->q_vector = q_vector;
4953
4954 /* update q_vector Tx values */
4955 ixgbe_add_ring(ring, &q_vector->tx);
4956
4957 /* apply Tx specific ring traits */
4958 ring->count = adapter->tx_ring_count;
4959 ring->queue_index = txr_idx;
4960
4961 /* assign ring to adapter */
4962 adapter->tx_ring[txr_idx] = ring;
4963
4964 /* update count and index */
4965 txr_count--;
4966 txr_idx++;
4967
4968 /* push pointer to next ring */
4969 ring++;
4970 }
4971
4972 while (rxr_count) {
4973 /* assign generic ring traits */
4974 ring->dev = &adapter->pdev->dev;
4975 ring->netdev = adapter->netdev;
4976
4977 /* configure backlink on ring */
4978 ring->q_vector = q_vector;
4979
4980 /* update q_vector Rx values */
4981 ixgbe_add_ring(ring, &q_vector->rx);
4982
4983 /*
4984 * 82599 errata, UDP frames with a 0 checksum
4985 * can be marked as checksum errors.
4986 */
4987 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
4988 set_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state);
4989
4990 /* apply Rx specific ring traits */
4991 ring->count = adapter->rx_ring_count;
4992 ring->queue_index = rxr_idx;
4993
4994 /* assign ring to adapter */
4995 adapter->rx_ring[rxr_idx] = ring;
4996
4997 /* update count and index */
4998 rxr_count--;
4999 rxr_idx++;
5000
5001 /* push pointer to next ring */
5002 ring++;
5003 }
5004
5005 return 0;
5006}
5007
5008/**
5009 * ixgbe_free_q_vector - Free memory allocated for specific interrupt vector
5010 * @adapter: board private structure to initialize
5011 * @v_idx: Index of vector to be freed
5012 *
5013 * This function frees the memory allocated to the q_vector. In addition if
5014 * NAPI is enabled it will delete any references to the NAPI struct prior
5015 * to freeing the q_vector.
5016 **/
5017static void ixgbe_free_q_vector(struct ixgbe_adapter *adapter, int v_idx)
5018{
5019 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
5020 struct ixgbe_ring *ring;
5021
Alexander Duycka5579282012-02-08 07:50:04 +00005022 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckde88eee2012-02-08 07:49:59 +00005023 adapter->tx_ring[ring->queue_index] = NULL;
5024
Alexander Duycka5579282012-02-08 07:50:04 +00005025 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckde88eee2012-02-08 07:49:59 +00005026 adapter->rx_ring[ring->queue_index] = NULL;
5027
5028 adapter->q_vector[v_idx] = NULL;
5029 netif_napi_del(&q_vector->napi);
5030
5031 /*
5032 * ixgbe_get_stats64() might access the rings on this vector,
5033 * we must wait a grace period before freeing it.
5034 */
5035 kfree_rcu(q_vector, rcu);
5036}
5037
Alexander Duyck7a921c92009-05-06 10:43:28 +00005038/**
5039 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
5040 * @adapter: board private structure to initialize
5041 *
5042 * We allocate one q_vector per queue interrupt. If allocation fails we
5043 * return -ENOMEM.
5044 **/
5045static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
5046{
Alexander Duyckde88eee2012-02-08 07:49:59 +00005047 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
5048 int rxr_remaining = adapter->num_rx_queues;
5049 int txr_remaining = adapter->num_tx_queues;
5050 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
5051 int err;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005052
Alexander Duyckde88eee2012-02-08 07:49:59 +00005053 /* only one q_vector if MSI-X is disabled. */
5054 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
5055 q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005056
Alexander Duyckde88eee2012-02-08 07:49:59 +00005057 if (q_vectors >= (rxr_remaining + txr_remaining)) {
5058 for (; rxr_remaining; v_idx++, q_vectors--) {
5059 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
5060 err = ixgbe_alloc_q_vector(adapter, v_idx,
5061 0, 0, rqpv, rxr_idx);
5062
5063 if (err)
5064 goto err_out;
5065
5066 /* update counts and index */
5067 rxr_remaining -= rqpv;
5068 rxr_idx += rqpv;
5069 }
5070 }
5071
5072 for (; q_vectors; v_idx++, q_vectors--) {
5073 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors);
5074 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors);
5075 err = ixgbe_alloc_q_vector(adapter, v_idx,
5076 tqpv, txr_idx,
5077 rqpv, rxr_idx);
5078
5079 if (err)
Alexander Duyck7a921c92009-05-06 10:43:28 +00005080 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005081
Alexander Duyckde88eee2012-02-08 07:49:59 +00005082 /* update counts and index */
5083 rxr_remaining -= rqpv;
5084 rxr_idx += rqpv;
5085 txr_remaining -= tqpv;
5086 txr_idx += tqpv;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005087 }
5088
5089 return 0;
5090
5091err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00005092 while (v_idx) {
5093 v_idx--;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005094 ixgbe_free_q_vector(adapter, v_idx);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005095 }
Alexander Duyckde88eee2012-02-08 07:49:59 +00005096
Alexander Duyck7a921c92009-05-06 10:43:28 +00005097 return -ENOMEM;
5098}
5099
5100/**
5101 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
5102 * @adapter: board private structure to initialize
5103 *
5104 * This function frees the memory allocated to the q_vectors. In addition if
5105 * NAPI is enabled it will delete any references to the NAPI struct prior
5106 * to freeing the q_vector.
5107 **/
5108static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
5109{
Alexander Duyckde88eee2012-02-08 07:49:59 +00005110 int v_idx, q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005111
Alexander Duyck91281fd2009-06-04 16:00:27 +00005112 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyckde88eee2012-02-08 07:49:59 +00005113 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005114 else
Alexander Duyckde88eee2012-02-08 07:49:59 +00005115 q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005116
Alexander Duyckde88eee2012-02-08 07:49:59 +00005117 for (v_idx = 0; v_idx < q_vectors; v_idx++)
5118 ixgbe_free_q_vector(adapter, v_idx);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005119}
5120
Don Skidmore7b25cdb2009-08-25 04:47:32 +00005121static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005122{
5123 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5124 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
5125 pci_disable_msix(adapter->pdev);
5126 kfree(adapter->msix_entries);
5127 adapter->msix_entries = NULL;
5128 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
5129 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
5130 pci_disable_msi(adapter->pdev);
5131 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005132}
5133
5134/**
5135 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
5136 * @adapter: board private structure to initialize
5137 *
5138 * We determine which interrupt scheme to use based on...
5139 * - Kernel support (MSI, MSI-X)
5140 * - which can be user-defined (via MODULE_PARAM)
5141 * - Hardware queue count (num_*_queues)
5142 * - defined by miscellaneous hardware support/features (RSS, etc.)
5143 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005144int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005145{
5146 int err;
5147
5148 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005149 err = ixgbe_set_num_queues(adapter);
5150 if (err)
5151 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005152
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005153 err = ixgbe_set_interrupt_capability(adapter);
5154 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005155 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005156 goto err_set_interrupt;
5157 }
5158
Alexander Duyck7a921c92009-05-06 10:43:28 +00005159 err = ixgbe_alloc_q_vectors(adapter);
5160 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005161 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005162 goto err_alloc_q_vectors;
5163 }
5164
Alexander Duyckde88eee2012-02-08 07:49:59 +00005165 ixgbe_cache_ring_register(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005166
Emil Tantilov849c4542010-06-03 16:53:41 +00005167 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005168 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5169 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005170
5171 set_bit(__IXGBE_DOWN, &adapter->state);
5172
5173 return 0;
5174
Alexander Duyck7a921c92009-05-06 10:43:28 +00005175err_alloc_q_vectors:
5176 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005177err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005178 return err;
5179}
5180
5181/**
5182 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5183 * @adapter: board private structure to clear interrupt scheme on
5184 *
5185 * We go through and clear interrupt specific resources and reset the structure
5186 * to pre-load conditions
5187 **/
5188void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5189{
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005190 adapter->num_tx_queues = 0;
5191 adapter->num_rx_queues = 0;
5192
Alexander Duyck7a921c92009-05-06 10:43:28 +00005193 ixgbe_free_q_vectors(adapter);
5194 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005195}
5196
5197/**
5198 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5199 * @adapter: board private structure to initialize
5200 *
5201 * ixgbe_sw_init initializes the Adapter private data structure.
5202 * Fields are initialized based on PCI device information and
5203 * OS network device settings (MTU size).
5204 **/
5205static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5206{
5207 struct ixgbe_hw *hw = &adapter->hw;
5208 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005209 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005210#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005211 int j;
5212 struct tc_configuration *tc;
5213#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005214
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005215 /* PCI config space info */
5216
5217 hw->vendor_id = pdev->vendor;
5218 hw->device_id = pdev->device;
5219 hw->revision_id = pdev->revision;
5220 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5221 hw->subsystem_device_id = pdev->subsystem_device;
5222
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005223 /* Set capability flags */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00005224 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005225 adapter->ring_feature[RING_F_RSS].indices = rss;
5226 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08005227 switch (hw->mac.type) {
5228 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005229 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5230 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005231 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005232 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005233 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00005234 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5235 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005236 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005237 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5238 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005239 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5240 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005241 /* Flow Director hash filters enabled */
5242 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5243 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005244 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005245 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00005246 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00005247#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005248 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5249 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5250 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005251#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005252 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00005253 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005254#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005255#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005256 break;
5257 default:
5258 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005259 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005260
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005261 /* n-tuple support exists, always init our spinlock */
5262 spin_lock_init(&adapter->fdir_perfect_lock);
5263
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005264#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005265 switch (hw->mac.type) {
5266 case ixgbe_mac_X540:
5267 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5268 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5269 break;
5270 default:
5271 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5272 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5273 break;
5274 }
5275
Alexander Duyck2f90b862008-11-20 20:52:10 -08005276 /* Configure DCB traffic classes */
5277 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5278 tc = &adapter->dcb_cfg.tc_config[j];
5279 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5280 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5281 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5282 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5283 tc->dcb_pfc = pfc_disabled;
5284 }
John Fastabend4de2a022011-09-27 03:52:01 +00005285
5286 /* Initialize default user to priority mapping, UPx->TC0 */
5287 tc = &adapter->dcb_cfg.tc_config[0];
5288 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5289 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5290
Alexander Duyck2f90b862008-11-20 20:52:10 -08005291 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5292 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005293 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005294 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005295 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005296 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005297 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005298
5299#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005300
5301 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005302 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005303 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005304#ifdef CONFIG_DCB
5305 adapter->last_lfc_mode = hw->fc.current_mode;
5306#endif
John Fastabend9da712d2011-08-23 03:14:22 +00005307 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005308 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5309 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005310 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005311
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005312 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005313 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005314 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005315
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005316 /* set default ring sizes */
5317 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5318 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5319
Alexander Duyckbd198052011-06-11 01:45:08 +00005320 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005321 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005322
Auke Kok9a799d72007-09-15 14:07:45 -07005323 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005324 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005325 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005326 return -EIO;
5327 }
5328
Auke Kok9a799d72007-09-15 14:07:45 -07005329 set_bit(__IXGBE_DOWN, &adapter->state);
5330
5331 return 0;
5332}
5333
5334/**
5335 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005336 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005337 *
5338 * Return 0 on success, negative on failure
5339 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005340int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005341{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005342 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005343 int orig_node = dev_to_node(dev);
5344 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005345 int size;
5346
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005347 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005348
5349 if (tx_ring->q_vector)
5350 numa_node = tx_ring->q_vector->numa_node;
5351
5352 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005353 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005354 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005355 if (!tx_ring->tx_buffer_info)
5356 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005357
5358 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005359 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005360 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005361
Alexander Duyckde88eee2012-02-08 07:49:59 +00005362 set_dev_node(dev, numa_node);
5363 tx_ring->desc = dma_alloc_coherent(dev,
5364 tx_ring->size,
5365 &tx_ring->dma,
5366 GFP_KERNEL);
5367 set_dev_node(dev, orig_node);
5368 if (!tx_ring->desc)
5369 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5370 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005371 if (!tx_ring->desc)
5372 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005373
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005374 tx_ring->next_to_use = 0;
5375 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005376 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005377
5378err:
5379 vfree(tx_ring->tx_buffer_info);
5380 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005381 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005382 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005383}
5384
5385/**
Alexander Duyck69888672008-09-11 20:05:39 -07005386 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5387 * @adapter: board private structure
5388 *
5389 * If this function returns with an error, then it's possible one or
5390 * more of the rings is populated (while the rest are not). It is the
5391 * callers duty to clean those orphaned rings.
5392 *
5393 * Return 0 on success, negative on failure
5394 **/
5395static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5396{
5397 int i, err = 0;
5398
5399 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005400 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005401 if (!err)
5402 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005403 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005404 break;
5405 }
5406
5407 return err;
5408}
5409
5410/**
Auke Kok9a799d72007-09-15 14:07:45 -07005411 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005412 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005413 *
5414 * Returns 0 on success, negative on failure
5415 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005416int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005417{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005418 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005419 int orig_node = dev_to_node(dev);
5420 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005421 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005422
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005423 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005424
5425 if (rx_ring->q_vector)
5426 numa_node = rx_ring->q_vector->numa_node;
5427
5428 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005429 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005430 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005431 if (!rx_ring->rx_buffer_info)
5432 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005433
Auke Kok9a799d72007-09-15 14:07:45 -07005434 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005435 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5436 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005437
Alexander Duyckde88eee2012-02-08 07:49:59 +00005438 set_dev_node(dev, numa_node);
5439 rx_ring->desc = dma_alloc_coherent(dev,
5440 rx_ring->size,
5441 &rx_ring->dma,
5442 GFP_KERNEL);
5443 set_dev_node(dev, orig_node);
5444 if (!rx_ring->desc)
5445 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5446 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005447 if (!rx_ring->desc)
5448 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005449
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005450 rx_ring->next_to_clean = 0;
5451 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005452
Alexander Duyckf8003262012-03-03 02:35:52 +00005453 ixgbe_init_rx_page_offset(rx_ring);
5454
Auke Kok9a799d72007-09-15 14:07:45 -07005455 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005456err:
5457 vfree(rx_ring->rx_buffer_info);
5458 rx_ring->rx_buffer_info = NULL;
5459 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005460 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005461}
5462
5463/**
Alexander Duyck69888672008-09-11 20:05:39 -07005464 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5465 * @adapter: board private structure
5466 *
5467 * If this function returns with an error, then it's possible one or
5468 * more of the rings is populated (while the rest are not). It is the
5469 * callers duty to clean those orphaned rings.
5470 *
5471 * Return 0 on success, negative on failure
5472 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005473static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5474{
5475 int i, err = 0;
5476
5477 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005478 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005479 if (!err)
5480 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005481 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005482 break;
5483 }
5484
5485 return err;
5486}
5487
5488/**
Auke Kok9a799d72007-09-15 14:07:45 -07005489 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005490 * @tx_ring: Tx descriptor ring for a specific queue
5491 *
5492 * Free all transmit software resources
5493 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005494void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005495{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005496 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005497
5498 vfree(tx_ring->tx_buffer_info);
5499 tx_ring->tx_buffer_info = NULL;
5500
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005501 /* if not set, then don't free */
5502 if (!tx_ring->desc)
5503 return;
5504
5505 dma_free_coherent(tx_ring->dev, tx_ring->size,
5506 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005507
5508 tx_ring->desc = NULL;
5509}
5510
5511/**
5512 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5513 * @adapter: board private structure
5514 *
5515 * Free all transmit software resources
5516 **/
5517static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5518{
5519 int i;
5520
5521 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005522 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005523 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005524}
5525
5526/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005527 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005528 * @rx_ring: ring to clean the resources from
5529 *
5530 * Free all receive software resources
5531 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005532void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005533{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005534 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005535
5536 vfree(rx_ring->rx_buffer_info);
5537 rx_ring->rx_buffer_info = NULL;
5538
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005539 /* if not set, then don't free */
5540 if (!rx_ring->desc)
5541 return;
5542
5543 dma_free_coherent(rx_ring->dev, rx_ring->size,
5544 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005545
5546 rx_ring->desc = NULL;
5547}
5548
5549/**
5550 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5551 * @adapter: board private structure
5552 *
5553 * Free all receive software resources
5554 **/
5555static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5556{
5557 int i;
5558
5559 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005560 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005561 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005562}
5563
5564/**
Auke Kok9a799d72007-09-15 14:07:45 -07005565 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5566 * @netdev: network interface device structure
5567 * @new_mtu: new value for maximum frame size
5568 *
5569 * Returns 0 on success, negative on failure
5570 **/
5571static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5572{
5573 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5574 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5575
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005576 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005577 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5578 return -EINVAL;
5579
5580 /*
5581 * For 82599EB we cannot allow PF to change MTU greater than 1500
5582 * in SR-IOV mode as it may cause buffer overruns in guest VFs that
5583 * don't allocate and chain buffers correctly.
5584 */
5585 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5586 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
5587 (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
Greg Rosee9f98072011-01-26 01:06:07 +00005588 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -07005589
Emil Tantilov396e7992010-07-01 20:05:12 +00005590 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005591
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005592 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005593 netdev->mtu = new_mtu;
5594
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005595 if (netif_running(netdev))
5596 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005597
5598 return 0;
5599}
5600
5601/**
5602 * ixgbe_open - Called when a network interface is made active
5603 * @netdev: network interface device structure
5604 *
5605 * Returns 0 on success, negative value on failure
5606 *
5607 * The open entry point is called when a network interface is made
5608 * active by the system (IFF_UP). At this point all resources needed
5609 * for transmit and receive operations are allocated, the interrupt
5610 * handler is registered with the OS, the watchdog timer is started,
5611 * and the stack is notified that the interface is ready.
5612 **/
5613static int ixgbe_open(struct net_device *netdev)
5614{
5615 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5616 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005617
Auke Kok4bebfaa2008-02-11 09:26:01 -08005618 /* disallow open during test */
5619 if (test_bit(__IXGBE_TESTING, &adapter->state))
5620 return -EBUSY;
5621
Jesse Brandeburg54386462009-04-17 20:44:27 +00005622 netif_carrier_off(netdev);
5623
Auke Kok9a799d72007-09-15 14:07:45 -07005624 /* allocate transmit descriptors */
5625 err = ixgbe_setup_all_tx_resources(adapter);
5626 if (err)
5627 goto err_setup_tx;
5628
Auke Kok9a799d72007-09-15 14:07:45 -07005629 /* allocate receive descriptors */
5630 err = ixgbe_setup_all_rx_resources(adapter);
5631 if (err)
5632 goto err_setup_rx;
5633
5634 ixgbe_configure(adapter);
5635
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005636 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005637 if (err)
5638 goto err_req_irq;
5639
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005640 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005641
5642 return 0;
5643
Auke Kok9a799d72007-09-15 14:07:45 -07005644err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005645err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005646 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005647err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005648 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005649 ixgbe_reset(adapter);
5650
5651 return err;
5652}
5653
5654/**
5655 * ixgbe_close - Disables a network interface
5656 * @netdev: network interface device structure
5657 *
5658 * Returns 0, this is not allowed to fail
5659 *
5660 * The close entry point is called when an interface is de-activated
5661 * by the OS. The hardware is still under the drivers control, but
5662 * needs to be disabled. A global MAC reset is issued to stop the
5663 * hardware, and all transmit and receive resources are freed.
5664 **/
5665static int ixgbe_close(struct net_device *netdev)
5666{
5667 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005668
5669 ixgbe_down(adapter);
5670 ixgbe_free_irq(adapter);
5671
Alexander Duycke4911d52011-05-11 07:18:52 +00005672 ixgbe_fdir_filter_exit(adapter);
5673
Auke Kok9a799d72007-09-15 14:07:45 -07005674 ixgbe_free_all_tx_resources(adapter);
5675 ixgbe_free_all_rx_resources(adapter);
5676
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005677 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005678
5679 return 0;
5680}
5681
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005682#ifdef CONFIG_PM
5683static int ixgbe_resume(struct pci_dev *pdev)
5684{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005685 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5686 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005687 u32 err;
5688
5689 pci_set_power_state(pdev, PCI_D0);
5690 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005691 /*
5692 * pci_restore_state clears dev->state_saved so call
5693 * pci_save_state to restore it.
5694 */
5695 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005696
5697 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005698 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005699 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005700 return err;
5701 }
5702 pci_set_master(pdev);
5703
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005704 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005705
5706 err = ixgbe_init_interrupt_scheme(adapter);
5707 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005708 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005709 return err;
5710 }
5711
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005712 ixgbe_reset(adapter);
5713
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005714 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5715
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005716 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005717 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005718 if (err)
5719 return err;
5720 }
5721
5722 netif_device_attach(netdev);
5723
5724 return 0;
5725}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005726#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005727
5728static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005729{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005730 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5731 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005732 struct ixgbe_hw *hw = &adapter->hw;
5733 u32 ctrl, fctrl;
5734 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005735#ifdef CONFIG_PM
5736 int retval = 0;
5737#endif
5738
5739 netif_device_detach(netdev);
5740
5741 if (netif_running(netdev)) {
5742 ixgbe_down(adapter);
5743 ixgbe_free_irq(adapter);
5744 ixgbe_free_all_tx_resources(adapter);
5745 ixgbe_free_all_rx_resources(adapter);
5746 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005747
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005748 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005749#ifdef CONFIG_DCB
5750 kfree(adapter->ixgbe_ieee_pfc);
5751 kfree(adapter->ixgbe_ieee_ets);
5752#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005753
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005754#ifdef CONFIG_PM
5755 retval = pci_save_state(pdev);
5756 if (retval)
5757 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005758
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005759#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005760 if (wufc) {
5761 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005762
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005763 /* turn on all-multi mode if wake on multicast is enabled */
5764 if (wufc & IXGBE_WUFC_MC) {
5765 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5766 fctrl |= IXGBE_FCTRL_MPE;
5767 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5768 }
5769
5770 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5771 ctrl |= IXGBE_CTRL_GIO_DIS;
5772 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5773
5774 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5775 } else {
5776 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5777 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5778 }
5779
Alexander Duyckbd508172010-11-16 19:27:03 -08005780 switch (hw->mac.type) {
5781 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005782 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005783 break;
5784 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005785 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005786 pci_wake_from_d3(pdev, !!wufc);
5787 break;
5788 default:
5789 break;
5790 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005791
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005792 *enable_wake = !!wufc;
5793
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005794 ixgbe_release_hw_control(adapter);
5795
5796 pci_disable_device(pdev);
5797
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005798 return 0;
5799}
5800
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005801#ifdef CONFIG_PM
5802static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5803{
5804 int retval;
5805 bool wake;
5806
5807 retval = __ixgbe_shutdown(pdev, &wake);
5808 if (retval)
5809 return retval;
5810
5811 if (wake) {
5812 pci_prepare_to_sleep(pdev);
5813 } else {
5814 pci_wake_from_d3(pdev, false);
5815 pci_set_power_state(pdev, PCI_D3hot);
5816 }
5817
5818 return 0;
5819}
5820#endif /* CONFIG_PM */
5821
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005822static void ixgbe_shutdown(struct pci_dev *pdev)
5823{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005824 bool wake;
5825
5826 __ixgbe_shutdown(pdev, &wake);
5827
5828 if (system_state == SYSTEM_POWER_OFF) {
5829 pci_wake_from_d3(pdev, wake);
5830 pci_set_power_state(pdev, PCI_D3hot);
5831 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005832}
5833
5834/**
Auke Kok9a799d72007-09-15 14:07:45 -07005835 * ixgbe_update_stats - Update the board statistics counters.
5836 * @adapter: board private structure
5837 **/
5838void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5839{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005840 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005841 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005842 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005843 u64 total_mpc = 0;
5844 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005845 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5846 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005847 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005848#ifdef IXGBE_FCOE
5849 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5850 unsigned int cpu;
5851 u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
5852#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07005853
Don Skidmored08935c2010-06-11 13:20:29 +00005854 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5855 test_bit(__IXGBE_RESETTING, &adapter->state))
5856 return;
5857
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005858 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005859 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005860 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005861 for (i = 0; i < 16; i++)
5862 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005863 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005864 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005865 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5866 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005867 }
5868 adapter->rsc_total_count = rsc_count;
5869 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005870 }
5871
Alexander Duyck5b7da512010-11-16 19:26:50 -08005872 for (i = 0; i < adapter->num_rx_queues; i++) {
5873 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5874 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5875 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5876 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005877 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005878 bytes += rx_ring->stats.bytes;
5879 packets += rx_ring->stats.packets;
5880 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005881 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005882 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5883 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005884 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005885 netdev->stats.rx_bytes = bytes;
5886 netdev->stats.rx_packets = packets;
5887
5888 bytes = 0;
5889 packets = 0;
5890 /* gather some stats to the adapter struct that are per queue */
5891 for (i = 0; i < adapter->num_tx_queues; i++) {
5892 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5893 restart_queue += tx_ring->tx_stats.restart_queue;
5894 tx_busy += tx_ring->tx_stats.tx_busy;
5895 bytes += tx_ring->stats.bytes;
5896 packets += tx_ring->stats.packets;
5897 }
5898 adapter->restart_queue = restart_queue;
5899 adapter->tx_busy = tx_busy;
5900 netdev->stats.tx_bytes = bytes;
5901 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005902
Joe Perches7ca647b2010-09-07 21:35:40 +00005903 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005904
5905 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005906 for (i = 0; i < 8; i++) {
5907 /* for packet buffers not used, the register should read 0 */
5908 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5909 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005910 hwstats->mpc[i] += mpc;
5911 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005912 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5913 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005914 switch (hw->mac.type) {
5915 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005916 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5917 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5918 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005919 hwstats->pxonrxc[i] +=
5920 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005921 break;
5922 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005923 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005924 hwstats->pxonrxc[i] +=
5925 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005926 break;
5927 default:
5928 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005929 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005930 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005931
5932 /*16 register reads */
5933 for (i = 0; i < 16; i++) {
5934 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5935 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5936 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5937 (hw->mac.type == ixgbe_mac_X540)) {
5938 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5939 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5940 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5941 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5942 }
5943 }
5944
Joe Perches7ca647b2010-09-07 21:35:40 +00005945 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005946 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005947 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005948
John Fastabendc84d3242010-11-16 19:27:12 -08005949 ixgbe_update_xoff_received(adapter);
5950
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005951 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005952 switch (hw->mac.type) {
5953 case ixgbe_mac_82598EB:
5954 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005955 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5956 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5957 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5958 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005959 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005960 /* OS2BMC stats are X540 only*/
5961 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5962 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5963 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5964 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5965 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005966 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005967 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005968 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005969 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005970 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005971 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005972 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005973 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5974 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005975#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005976 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5977 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5978 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5979 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5980 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5981 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005982 /* Add up per cpu counters for total ddp aloc fail */
5983 if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
5984 for_each_possible_cpu(cpu) {
5985 fcoe_noddp_counts_sum +=
5986 *per_cpu_ptr(fcoe->pcpu_noddp, cpu);
5987 fcoe_noddp_ext_buff_counts_sum +=
5988 *per_cpu_ptr(fcoe->
5989 pcpu_noddp_ext_buff, cpu);
5990 }
5991 }
5992 hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
5993 hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
Yi Zou6d455222009-05-13 13:12:16 +00005994#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005995 break;
5996 default:
5997 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005998 }
Auke Kok9a799d72007-09-15 14:07:45 -07005999 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00006000 hwstats->bprc += bprc;
6001 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006002 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00006003 hwstats->mprc -= bprc;
6004 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
6005 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
6006 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
6007 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
6008 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
6009 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
6010 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
6011 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08006012 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00006013 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08006014 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00006015 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00006016 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
6017 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08006018 /*
6019 * 82598 errata - tx of flow control packets is included in tx counters
6020 */
6021 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00006022 hwstats->gptc -= xon_off_tot;
6023 hwstats->mptc -= xon_off_tot;
6024 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
6025 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
6026 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
6027 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
6028 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
6029 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
6030 hwstats->ptc64 -= xon_off_tot;
6031 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
6032 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
6033 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
6034 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
6035 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
6036 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07006037
6038 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00006039 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07006040
6041 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00006042 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00006043 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006044 netdev->stats.rx_length_errors = hwstats->rlec;
6045 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00006046 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07006047}
6048
6049/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00006050 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6051 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07006052 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00006053static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07006054{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006055 struct ixgbe_hw *hw = &adapter->hw;
6056 int i;
6057
Alexander Duyckd034acf2011-04-27 09:25:34 +00006058 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
6059 return;
6060
6061 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6062
6063 /* if interface is down do nothing */
6064 if (test_bit(__IXGBE_DOWN, &adapter->state))
6065 return;
6066
6067 /* do nothing if we are not using signature filters */
6068 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
6069 return;
6070
6071 adapter->fdir_overflow++;
6072
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006073 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
6074 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006075 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00006076 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00006077 /* re-enable flow director interrupts */
6078 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006079 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006080 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006081 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006082 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006083}
6084
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006085/**
6086 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6087 * @adapter - pointer to the device adapter structure
6088 *
6089 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006090 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006091 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006092 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006093 */
6094static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6095{
Auke Kok9a799d72007-09-15 14:07:45 -07006096 struct ixgbe_hw *hw = &adapter->hw;
6097 u64 eics = 0;
6098 int i;
6099
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006100 /* If we're down or resetting, just bail */
6101 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6102 test_bit(__IXGBE_RESETTING, &adapter->state))
6103 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00006104
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006105 /* Force detection of hung controller */
6106 if (netif_carrier_ok(adapter->netdev)) {
6107 for (i = 0; i < adapter->num_tx_queues; i++)
6108 set_check_for_tx_hang(adapter->tx_ring[i]);
6109 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006110
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006111 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00006112 /*
6113 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00006114 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00006115 * would set *both* EIMS and EICS for any bit in EIAM
6116 */
6117 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6118 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006119 } else {
6120 /* get one bit for every active tx/rx interrupt vector */
6121 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
6122 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00006123 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006124 eics |= ((u64)1 << i);
6125 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00006126 }
6127
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006128 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006129 ixgbe_irq_rearm_queues(adapter, eics);
6130
Alexander Duyckfe49f042009-06-04 16:00:09 +00006131}
6132
6133/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006134 * ixgbe_watchdog_update_link - update the link status
6135 * @adapter - pointer to the device adapter structure
6136 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006137 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006138static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006139{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006140 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006141 u32 link_speed = adapter->link_speed;
6142 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006143 int i;
6144
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006145 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6146 return;
6147
6148 if (hw->mac.ops.check_link) {
6149 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006150 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006151 /* always assume link is up, if no check link function */
6152 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6153 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006154 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006155 if (link_up) {
6156 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6157 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
6158 hw->mac.ops.fc_enable(hw, i);
6159 } else {
6160 hw->mac.ops.fc_enable(hw, 0);
6161 }
6162 }
6163
6164 if (link_up ||
6165 time_after(jiffies, (adapter->link_check_timeout +
6166 IXGBE_TRY_LINK_TIMEOUT))) {
6167 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6168 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6169 IXGBE_WRITE_FLUSH(hw);
6170 }
6171
6172 adapter->link_up = link_up;
6173 adapter->link_speed = link_speed;
6174}
6175
6176/**
6177 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6178 * print link up message
6179 * @adapter - pointer to the device adapter structure
6180 **/
6181static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6182{
6183 struct net_device *netdev = adapter->netdev;
6184 struct ixgbe_hw *hw = &adapter->hw;
6185 u32 link_speed = adapter->link_speed;
6186 bool flow_rx, flow_tx;
6187
6188 /* only continue if link was previously down */
6189 if (netif_carrier_ok(netdev))
6190 return;
6191
6192 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6193
6194 switch (hw->mac.type) {
6195 case ixgbe_mac_82598EB: {
6196 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6197 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6198 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6199 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6200 }
6201 break;
6202 case ixgbe_mac_X540:
6203 case ixgbe_mac_82599EB: {
6204 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6205 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6206 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6207 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6208 }
6209 break;
6210 default:
6211 flow_tx = false;
6212 flow_rx = false;
6213 break;
6214 }
6215 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6216 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6217 "10 Gbps" :
6218 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6219 "1 Gbps" :
6220 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6221 "100 Mbps" :
6222 "unknown speed"))),
6223 ((flow_rx && flow_tx) ? "RX/TX" :
6224 (flow_rx ? "RX" :
6225 (flow_tx ? "TX" : "None"))));
6226
6227 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006228 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006229}
6230
6231/**
6232 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6233 * print link down message
6234 * @adapter - pointer to the adapter structure
6235 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006236static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006237{
6238 struct net_device *netdev = adapter->netdev;
6239 struct ixgbe_hw *hw = &adapter->hw;
6240
6241 adapter->link_up = false;
6242 adapter->link_speed = 0;
6243
6244 /* only continue if link was up previously */
6245 if (!netif_carrier_ok(netdev))
6246 return;
6247
6248 /* poll for SFP+ cable when link is down */
6249 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6250 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6251
6252 e_info(drv, "NIC Link is Down\n");
6253 netif_carrier_off(netdev);
6254}
6255
6256/**
6257 * ixgbe_watchdog_flush_tx - flush queues on link down
6258 * @adapter - pointer to the device adapter structure
6259 **/
6260static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6261{
6262 int i;
6263 int some_tx_pending = 0;
6264
6265 if (!netif_carrier_ok(adapter->netdev)) {
6266 for (i = 0; i < adapter->num_tx_queues; i++) {
6267 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6268 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6269 some_tx_pending = 1;
6270 break;
6271 }
6272 }
6273
6274 if (some_tx_pending) {
6275 /* We've lost link, so the controller stops DMA,
6276 * but we've got queued Tx work that's never going
6277 * to get done, so reset controller to flush Tx.
6278 * (Do the reset outside of interrupt context).
6279 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006280 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006281 }
6282 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006283}
6284
Greg Rosea985b6c32010-11-18 03:02:52 +00006285static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6286{
6287 u32 ssvpc;
6288
6289 /* Do not perform spoof check for 82598 */
6290 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6291 return;
6292
6293 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6294
6295 /*
6296 * ssvpc register is cleared on read, if zero then no
6297 * spoofed packets in the last interval.
6298 */
6299 if (!ssvpc)
6300 return;
6301
6302 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6303}
6304
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006305/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006306 * ixgbe_watchdog_subtask - check and bring link up
6307 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006308 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006309static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006310{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006311 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006312 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6313 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006314 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006315
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006316 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006317
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006318 if (adapter->link_up)
6319 ixgbe_watchdog_link_is_up(adapter);
6320 else
6321 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006322
Greg Rosea985b6c32010-11-18 03:02:52 +00006323 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006324 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006325
6326 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006327}
6328
Alexander Duyck70864002011-04-27 09:13:56 +00006329/**
6330 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6331 * @adapter - the ixgbe adapter structure
6332 **/
6333static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6334{
6335 struct ixgbe_hw *hw = &adapter->hw;
6336 s32 err;
6337
6338 /* not searching for SFP so there is nothing to do here */
6339 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6340 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6341 return;
6342
6343 /* someone else is in init, wait until next service event */
6344 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6345 return;
6346
6347 err = hw->phy.ops.identify_sfp(hw);
6348 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6349 goto sfp_out;
6350
6351 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6352 /* If no cable is present, then we need to reset
6353 * the next time we find a good cable. */
6354 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6355 }
6356
6357 /* exit on error */
6358 if (err)
6359 goto sfp_out;
6360
6361 /* exit if reset not needed */
6362 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6363 goto sfp_out;
6364
6365 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6366
6367 /*
6368 * A module may be identified correctly, but the EEPROM may not have
6369 * support for that module. setup_sfp() will fail in that case, so
6370 * we should not allow that module to load.
6371 */
6372 if (hw->mac.type == ixgbe_mac_82598EB)
6373 err = hw->phy.ops.reset(hw);
6374 else
6375 err = hw->mac.ops.setup_sfp(hw);
6376
6377 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6378 goto sfp_out;
6379
6380 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6381 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6382
6383sfp_out:
6384 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6385
6386 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6387 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6388 e_dev_err("failed to initialize because an unsupported "
6389 "SFP+ module type was detected.\n");
6390 e_dev_err("Reload the driver after installing a "
6391 "supported module.\n");
6392 unregister_netdev(adapter->netdev);
6393 }
6394}
6395
6396/**
6397 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6398 * @adapter - the ixgbe adapter structure
6399 **/
6400static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6401{
6402 struct ixgbe_hw *hw = &adapter->hw;
6403 u32 autoneg;
6404 bool negotiation;
6405
6406 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6407 return;
6408
6409 /* someone else is in init, wait until next service event */
6410 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6411 return;
6412
6413 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6414
6415 autoneg = hw->phy.autoneg_advertised;
6416 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
6417 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00006418 if (hw->mac.ops.setup_link)
6419 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
6420
6421 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6422 adapter->link_check_timeout = jiffies;
6423 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6424}
6425
Greg Rose83c61fa2011-09-07 05:59:35 +00006426#ifdef CONFIG_PCI_IOV
6427static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6428{
6429 int vf;
6430 struct ixgbe_hw *hw = &adapter->hw;
6431 struct net_device *netdev = adapter->netdev;
6432 u32 gpc;
6433 u32 ciaa, ciad;
6434
6435 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6436 if (gpc) /* If incrementing then no need for the check below */
6437 return;
6438 /*
6439 * Check to see if a bad DMA write target from an errant or
6440 * malicious VF has caused a PCIe error. If so then we can
6441 * issue a VFLR to the offending VF(s) and then resume without
6442 * requesting a full slot reset.
6443 */
6444
6445 for (vf = 0; vf < adapter->num_vfs; vf++) {
6446 ciaa = (vf << 16) | 0x80000000;
6447 /* 32 bit read so align, we really want status at offset 6 */
6448 ciaa |= PCI_COMMAND;
6449 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6450 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6451 ciaa &= 0x7FFFFFFF;
6452 /* disable debug mode asap after reading data */
6453 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6454 /* Get the upper 16 bits which will be the PCI status reg */
6455 ciad >>= 16;
6456 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6457 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6458 /* Issue VFLR */
6459 ciaa = (vf << 16) | 0x80000000;
6460 ciaa |= 0xA8;
6461 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6462 ciad = 0x00008000; /* VFLR */
6463 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6464 ciaa &= 0x7FFFFFFF;
6465 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6466 }
6467 }
6468}
6469
6470#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006471/**
6472 * ixgbe_service_timer - Timer Call-back
6473 * @data: pointer to adapter cast into an unsigned long
6474 **/
6475static void ixgbe_service_timer(unsigned long data)
6476{
6477 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6478 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006479 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006480
6481 /* poll faster when waiting for link */
6482 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6483 next_event_offset = HZ / 10;
6484 else
6485 next_event_offset = HZ * 2;
6486
Greg Rose83c61fa2011-09-07 05:59:35 +00006487#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006488 /*
6489 * don't bother with SR-IOV VF DMA hang check if there are
6490 * no VFs or the link is down
6491 */
6492 if (!adapter->num_vfs ||
6493 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6494 goto normal_timer_service;
6495
6496 /* If we have VFs allocated then we must check for DMA hangs */
6497 ixgbe_check_for_bad_vf(adapter);
6498 next_event_offset = HZ / 50;
6499 adapter->timer_event_accumulator++;
6500
6501 if (adapter->timer_event_accumulator >= 100)
6502 adapter->timer_event_accumulator = 0;
6503 else
6504 ready = false;
6505
6506normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006507#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006508 /* Reset the timer */
6509 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6510
Greg Rose83c61fa2011-09-07 05:59:35 +00006511 if (ready)
6512 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006513}
6514
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006515static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6516{
6517 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6518 return;
6519
6520 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6521
6522 /* If we're already down or resetting, just bail */
6523 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6524 test_bit(__IXGBE_RESETTING, &adapter->state))
6525 return;
6526
6527 ixgbe_dump(adapter);
6528 netdev_err(adapter->netdev, "Reset adapter\n");
6529 adapter->tx_timeout_count++;
6530
6531 ixgbe_reinit_locked(adapter);
6532}
6533
Alexander Duyck70864002011-04-27 09:13:56 +00006534/**
6535 * ixgbe_service_task - manages and runs subtasks
6536 * @work: pointer to work_struct containing our data
6537 **/
6538static void ixgbe_service_task(struct work_struct *work)
6539{
6540 struct ixgbe_adapter *adapter = container_of(work,
6541 struct ixgbe_adapter,
6542 service_task);
6543
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006544 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006545 ixgbe_sfp_detection_subtask(adapter);
6546 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006547 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006548 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006549 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006550 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006551
6552 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006553}
6554
Alexander Duyck897ab152011-05-27 05:31:47 +00006555void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6556 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006557{
6558 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006559 u16 i = tx_ring->next_to_use;
6560
Alexander Duycke4f74022012-01-31 02:59:44 +00006561 context_desc = IXGBE_TX_CTXTDESC(tx_ring, i);
Alexander Duyck897ab152011-05-27 05:31:47 +00006562
6563 i++;
6564 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6565
6566 /* set bits to identify this as an advanced context descriptor */
6567 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6568
6569 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6570 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6571 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6572 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6573}
6574
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006575static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6576 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006577 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006578{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006579 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006580 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006581 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006582
Alexander Duyck897ab152011-05-27 05:31:47 +00006583 if (!skb_is_gso(skb))
6584 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006585
Alexander Duyck897ab152011-05-27 05:31:47 +00006586 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006587 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006588 if (err)
6589 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006590 }
6591
Alexander Duyck897ab152011-05-27 05:31:47 +00006592 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6593 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6594
Alexander Duyck244e27a2012-02-08 07:51:11 +00006595 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006596 struct iphdr *iph = ip_hdr(skb);
6597 iph->tot_len = 0;
6598 iph->check = 0;
6599 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6600 iph->daddr, 0,
6601 IPPROTO_TCP,
6602 0);
6603 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006604 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6605 IXGBE_TX_FLAGS_CSUM |
6606 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006607 } else if (skb_is_gso_v6(skb)) {
6608 ipv6_hdr(skb)->payload_len = 0;
6609 tcp_hdr(skb)->check =
6610 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6611 &ipv6_hdr(skb)->daddr,
6612 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006613 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6614 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006615 }
6616
Alexander Duyck091a6242012-02-08 07:51:01 +00006617 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006618 l4len = tcp_hdrlen(skb);
6619 *hdr_len = skb_transport_offset(skb) + l4len;
6620
Alexander Duyck091a6242012-02-08 07:51:01 +00006621 /* update gso size and bytecount with header size */
6622 first->gso_segs = skb_shinfo(skb)->gso_segs;
6623 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6624
Alexander Duyck897ab152011-05-27 05:31:47 +00006625 /* mss_l4len_id: use 1 as index for TSO */
6626 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6627 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6628 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6629
6630 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6631 vlan_macip_lens = skb_network_header_len(skb);
6632 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006633 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006634
6635 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006636 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006637
6638 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006639}
6640
Alexander Duyck244e27a2012-02-08 07:51:11 +00006641static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6642 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006643{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006644 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006645 u32 vlan_macip_lens = 0;
6646 u32 mss_l4len_idx = 0;
6647 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006648
Alexander Duyck897ab152011-05-27 05:31:47 +00006649 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006650 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6651 !(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
6652 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006653 } else {
6654 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006655 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006656 case __constant_htons(ETH_P_IP):
6657 vlan_macip_lens |= skb_network_header_len(skb);
6658 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6659 l4_hdr = ip_hdr(skb)->protocol;
6660 break;
6661 case __constant_htons(ETH_P_IPV6):
6662 vlan_macip_lens |= skb_network_header_len(skb);
6663 l4_hdr = ipv6_hdr(skb)->nexthdr;
6664 break;
6665 default:
6666 if (unlikely(net_ratelimit())) {
6667 dev_warn(tx_ring->dev,
6668 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006669 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006670 }
6671 break;
6672 }
Auke Kok9a799d72007-09-15 14:07:45 -07006673
Alexander Duyck897ab152011-05-27 05:31:47 +00006674 switch (l4_hdr) {
6675 case IPPROTO_TCP:
6676 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6677 mss_l4len_idx = tcp_hdrlen(skb) <<
6678 IXGBE_ADVTXD_L4LEN_SHIFT;
6679 break;
6680 case IPPROTO_SCTP:
6681 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6682 mss_l4len_idx = sizeof(struct sctphdr) <<
6683 IXGBE_ADVTXD_L4LEN_SHIFT;
6684 break;
6685 case IPPROTO_UDP:
6686 mss_l4len_idx = sizeof(struct udphdr) <<
6687 IXGBE_ADVTXD_L4LEN_SHIFT;
6688 break;
6689 default:
6690 if (unlikely(net_ratelimit())) {
6691 dev_warn(tx_ring->dev,
6692 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006693 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006694 }
6695 break;
6696 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006697
6698 /* update TX checksum flag */
6699 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006700 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006701
Alexander Duyck244e27a2012-02-08 07:51:11 +00006702 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006703 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006704 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006705
6706 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6707 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006708}
6709
Alexander Duyckd3d00232011-07-15 02:31:25 +00006710static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6711{
6712 /* set type for advanced descriptor with frame checksum insertion */
6713 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6714 IXGBE_ADVTXD_DCMD_IFCS |
6715 IXGBE_ADVTXD_DCMD_DEXT);
6716
6717 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006718 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006719 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6720
6721 /* set segmentation enable bits for TSO/FSO */
6722#ifdef IXGBE_FCOE
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006723 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006724#else
6725 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6726#endif
6727 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6728
6729 return cmd_type;
6730}
6731
Alexander Duyck729739b2012-02-08 07:51:06 +00006732static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6733 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006734{
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006735 __le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006736
6737 /* enable L4 checksum for TSO and TX checksum offload */
6738 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6739 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6740
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006741 /* enble IPv4 checksum for TSO */
6742 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6743 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006744
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006745 /* use index 1 context for TSO/FSO/FCOE */
6746#ifdef IXGBE_FCOE
6747 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
6748#else
6749 if (tx_flags & IXGBE_TX_FLAGS_TSO)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006750#endif
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006751 olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);
6752
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006753 /*
6754 * Check Context must be set if Tx switch is enabled, which it
6755 * always is for case where virtual functions are running
6756 */
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006757#ifdef IXGBE_FCOE
6758 if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
6759#else
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006760 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006761#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006762 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6763
Alexander Duyck729739b2012-02-08 07:51:06 +00006764 tx_desc->read.olinfo_status = olinfo_status;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006765}
6766
6767#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6768 IXGBE_TXD_CMD_RS)
6769
6770static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006771 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006772 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006773{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006774 dma_addr_t dma;
Alexander Duyck729739b2012-02-08 07:51:06 +00006775 struct sk_buff *skb = first->skb;
6776 struct ixgbe_tx_buffer *tx_buffer;
6777 union ixgbe_adv_tx_desc *tx_desc;
6778 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779 unsigned int data_len = skb->data_len;
6780 unsigned int size = skb_headlen(skb);
Alexander Duyck729739b2012-02-08 07:51:06 +00006781 unsigned int paylen = skb->len - hdr_len;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006782 u32 tx_flags = first->tx_flags;
Alexander Duyck729739b2012-02-08 07:51:06 +00006783 __le32 cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006784 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006785
Alexander Duyck729739b2012-02-08 07:51:06 +00006786 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6787
6788 ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
6789 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6790
Alexander Duyckd3d00232011-07-15 02:31:25 +00006791#ifdef IXGBE_FCOE
6792 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006793 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006794 size -= sizeof(struct fcoe_crc_eof) - data_len;
6795 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006796 } else {
6797 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006798 }
Auke Kok9a799d72007-09-15 14:07:45 -07006799 }
6800
Alexander Duyckd3d00232011-07-15 02:31:25 +00006801#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006802 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
6803 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006804 goto dma_error;
6805
Alexander Duyck729739b2012-02-08 07:51:06 +00006806 /* record length, and DMA address */
6807 dma_unmap_len_set(first, len, size);
6808 dma_unmap_addr_set(first, dma, dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006809
Alexander Duyck729739b2012-02-08 07:51:06 +00006810 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006811
6812 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006813 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006814 tx_desc->read.cmd_type_len =
6815 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006816
Alexander Duyckd3d00232011-07-15 02:31:25 +00006817 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006818 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006819 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006820 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006821 i = 0;
6822 }
Alexander Duyck729739b2012-02-08 07:51:06 +00006823
6824 dma += IXGBE_MAX_DATA_PER_TXD;
6825 size -= IXGBE_MAX_DATA_PER_TXD;
6826
6827 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6828 tx_desc->read.olinfo_status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006829 }
6830
Alexander Duyck729739b2012-02-08 07:51:06 +00006831 if (likely(!data_len))
6832 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006833
Ben Greearf43f3132012-03-06 09:42:04 +00006834 if (unlikely(skb->no_fcs))
6835 cmd_type &= ~(cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006836 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006837
Alexander Duyck729739b2012-02-08 07:51:06 +00006838 i++;
6839 tx_desc++;
6840 if (i == tx_ring->count) {
6841 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6842 i = 0;
6843 }
Auke Kok9a799d72007-09-15 14:07:45 -07006844
Alexander Duyckd3d00232011-07-15 02:31:25 +00006845#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006846 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006847#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006848 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006849#endif
6850 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006851
Alexander Duyck729739b2012-02-08 07:51:06 +00006852 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6853 DMA_TO_DEVICE);
6854 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006855 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006856
Alexander Duyck729739b2012-02-08 07:51:06 +00006857 tx_buffer = &tx_ring->tx_buffer_info[i];
6858 dma_unmap_len_set(tx_buffer, len, size);
6859 dma_unmap_addr_set(tx_buffer, dma, dma);
6860
6861 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6862 tx_desc->read.olinfo_status = 0;
6863
6864 frag++;
Auke Kok9a799d72007-09-15 14:07:45 -07006865 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006866
Alexander Duyck729739b2012-02-08 07:51:06 +00006867 /* write last descriptor with RS and EOP bits */
6868 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
6869 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006870
Alexander Duyck091a6242012-02-08 07:51:01 +00006871 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006872
Alexander Duyckd3d00232011-07-15 02:31:25 +00006873 /* set the timestamp */
6874 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006875
6876 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006877 * Force memory writes to complete before letting h/w know there
6878 * are new descriptors to fetch. (Only applicable for weak-ordered
6879 * memory model archs, such as IA-64).
6880 *
6881 * We also need this memory barrier to make certain all of the
6882 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006883 */
6884 wmb();
6885
Alexander Duyckd3d00232011-07-15 02:31:25 +00006886 /* set next_to_watch value indicating a packet is present */
6887 first->next_to_watch = tx_desc;
6888
Alexander Duyck729739b2012-02-08 07:51:06 +00006889 i++;
6890 if (i == tx_ring->count)
6891 i = 0;
6892
6893 tx_ring->next_to_use = i;
6894
Alexander Duyckd3d00232011-07-15 02:31:25 +00006895 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006896 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006897
6898 return;
6899dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006900 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006901
6902 /* clear dma mappings for failed tx_buffer_info map */
6903 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006904 tx_buffer = &tx_ring->tx_buffer_info[i];
6905 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6906 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006907 break;
6908 if (i == 0)
6909 i = tx_ring->count;
6910 i--;
6911 }
6912
Alexander Duyckd3d00232011-07-15 02:31:25 +00006913 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006914}
6915
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006916static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006917 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006918{
Alexander Duyck69830522011-01-06 14:29:58 +00006919 struct ixgbe_q_vector *q_vector = ring->q_vector;
6920 union ixgbe_atr_hash_dword input = { .dword = 0 };
6921 union ixgbe_atr_hash_dword common = { .dword = 0 };
6922 union {
6923 unsigned char *network;
6924 struct iphdr *ipv4;
6925 struct ipv6hdr *ipv6;
6926 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006927 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006928 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006929
Alexander Duyck69830522011-01-06 14:29:58 +00006930 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6931 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006932 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006933
Alexander Duyck69830522011-01-06 14:29:58 +00006934 /* do nothing if sampling is disabled */
6935 if (!ring->atr_sample_rate)
6936 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006937
Alexander Duyck69830522011-01-06 14:29:58 +00006938 ring->atr_count++;
6939
6940 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006941 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006942
6943 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006944 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006945 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006946 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006947 hdr.ipv4->protocol != IPPROTO_TCP))
6948 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006949
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006950 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006951
Alexander Duyck66f32a82011-06-29 05:43:22 +00006952 /* skip this packet since it is invalid or the socket is closing */
6953 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006954 return;
6955
6956 /* sample on all syn packets or once every atr sample count */
6957 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6958 return;
6959
6960 /* reset sample count */
6961 ring->atr_count = 0;
6962
Alexander Duyck244e27a2012-02-08 07:51:11 +00006963 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006964
6965 /*
6966 * src and dst are inverted, think how the receiver sees them
6967 *
6968 * The input is broken into two sections, a non-compressed section
6969 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6970 * is XORed together and stored in the compressed dword.
6971 */
6972 input.formatted.vlan_id = vlan_id;
6973
6974 /*
6975 * since src port and flex bytes occupy the same word XOR them together
6976 * and write the value to source port portion of compressed dword
6977 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006978 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006979 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6980 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006981 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006982 common.port.dst ^= th->source;
6983
Alexander Duyck244e27a2012-02-08 07:51:11 +00006984 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006985 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6986 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6987 } else {
6988 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6989 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6990 hdr.ipv6->saddr.s6_addr32[1] ^
6991 hdr.ipv6->saddr.s6_addr32[2] ^
6992 hdr.ipv6->saddr.s6_addr32[3] ^
6993 hdr.ipv6->daddr.s6_addr32[0] ^
6994 hdr.ipv6->daddr.s6_addr32[1] ^
6995 hdr.ipv6->daddr.s6_addr32[2] ^
6996 hdr.ipv6->daddr.s6_addr32[3];
6997 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006998
6999 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00007000 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
7001 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007002}
7003
Alexander Duyck63544e92011-05-27 05:31:42 +00007004static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007005{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007006 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007007 /* Herbert's original patch had:
7008 * smp_mb__after_netif_stop_queue();
7009 * but since that doesn't exist yet, just open code it. */
7010 smp_mb();
7011
7012 /* We need to check again in a case another CPU has just
7013 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00007014 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007015 return -EBUSY;
7016
7017 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007018 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08007019 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007020 return 0;
7021}
7022
Alexander Duyck82d4e462011-06-11 01:44:58 +00007023static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007024{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00007025 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007026 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007027 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08007028}
7029
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007030static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
7031{
7032 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00007033 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
7034 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00007035#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00007036 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00007037
John Fastabende5b64632011-03-08 03:44:52 +00007038 if (((protocol == htons(ETH_P_FCOE)) ||
7039 (protocol == htons(ETH_P_FIP))) &&
7040 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
7041 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
7042 txq += adapter->ring_feature[RING_F_FCOE].mask;
7043 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00007044 }
7045#endif
7046
Krishna Kumarfdd3d632010-02-03 13:13:10 +00007047 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
7048 while (unlikely(txq >= dev->real_num_tx_queues))
7049 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00007050 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00007051 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007052
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007053 return skb_tx_hash(dev, skb);
7054}
7055
Alexander Duyckfc77dc32010-11-16 19:26:51 -08007056netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00007057 struct ixgbe_adapter *adapter,
7058 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007059{
Alexander Duyckd3d00232011-07-15 02:31:25 +00007060 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00007061 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00007062 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00007063#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
7064 unsigned short f;
7065#endif
Alexander Duycka535c302011-05-27 05:31:52 +00007066 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00007067 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00007068 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00007069
Alexander Duycka535c302011-05-27 05:31:52 +00007070 /*
7071 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00007072 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00007073 * + 2 desc gap to keep tail from touching head,
7074 * + 1 desc for context descriptor,
7075 * otherwise try next time
7076 */
7077#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
7078 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7079 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7080#else
7081 count += skb_shinfo(skb)->nr_frags;
7082#endif
7083 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7084 tx_ring->tx_stats.tx_busy++;
7085 return NETDEV_TX_BUSY;
7086 }
7087
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007088 /* record the location of the first descriptor for this packet */
7089 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7090 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00007091 first->bytecount = skb->len;
7092 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007093
Alexander Duyck66f32a82011-06-29 05:43:22 +00007094 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007095 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007096 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7097 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7098 /* else if it is a SW VLAN check the next protocol and store the tag */
7099 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
7100 struct vlan_hdr *vhdr, _vhdr;
7101 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7102 if (!vhdr)
7103 goto out_drop;
7104
7105 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007106 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7107 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007108 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007109 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007110
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007111#ifdef CONFIG_PCI_IOV
7112 /*
7113 * Use the l2switch_enable flag - would be false if the DMA
7114 * Tx switch had been disabled.
7115 */
7116 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7117 tx_flags |= IXGBE_TX_FLAGS_TXSW;
7118
7119#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007120 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007121 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007122 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7123 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007124 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007125 tx_flags |= (skb->priority & 0x7) <<
7126 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007127 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7128 struct vlan_ethhdr *vhdr;
7129 if (skb_header_cloned(skb) &&
7130 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7131 goto out_drop;
7132 vhdr = (struct vlan_ethhdr *)skb->data;
7133 vhdr->h_vlan_TCI = htons(tx_flags >>
7134 IXGBE_TX_FLAGS_VLAN_SHIFT);
7135 } else {
7136 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7137 }
7138 }
Alexander Duycka535c302011-05-27 05:31:52 +00007139
Alexander Duyck244e27a2012-02-08 07:51:11 +00007140 /* record initial flags and protocol */
7141 first->tx_flags = tx_flags;
7142 first->protocol = protocol;
7143
Yi Zoueacd73f2009-05-13 13:11:06 +00007144#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007145 /* setup tx offload for FCoE */
7146 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
7147 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00007148 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00007149 if (tso < 0)
7150 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07007151
Alexander Duyck66f32a82011-06-29 05:43:22 +00007152 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007153 }
Auke Kok9a799d72007-09-15 14:07:45 -07007154
Auke Kok9a799d72007-09-15 14:07:45 -07007155#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007156 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007157 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007158 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00007159 else if (!tso)
7160 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007161
7162 /* add the ATR filter if ATR is on */
7163 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00007164 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007165
7166#ifdef IXGBE_FCOE
7167xmit_fcoe:
7168#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007169 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007170
7171 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007172
7173 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007174
7175out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007176 dev_kfree_skb_any(first->skb);
7177 first->skb = NULL;
7178
Alexander Duyck897ab152011-05-27 05:31:47 +00007179 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007180}
7181
Alexander Duycka50c29d2012-02-08 07:50:40 +00007182static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7183 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07007184{
7185 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007186 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007187
Alexander Duycka50c29d2012-02-08 07:50:40 +00007188 if (skb->len <= 0) {
7189 dev_kfree_skb_any(skb);
7190 return NETDEV_TX_OK;
7191 }
7192
7193 /*
7194 * The minimum packet size for olinfo paylen is 17 so pad the skb
7195 * in order to meet this minimum size requirement.
7196 */
7197 if (skb->len < 17) {
7198 if (skb_padto(skb, 17))
7199 return NETDEV_TX_OK;
7200 skb->len = 17;
7201 }
7202
Auke Kok9a799d72007-09-15 14:07:45 -07007203 tx_ring = adapter->tx_ring[skb->queue_mapping];
7204 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7205}
7206
7207/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007208 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07007209 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007210 * @p: pointer to an address structure
7211 *
Auke Kok9a799d72007-09-15 14:07:45 -07007212 * Returns 0 on success, negative on failure
7213 **/
7214static int ixgbe_set_mac(struct net_device *netdev, void *p)
7215{
Ben Hutchings6b73e102009-04-29 08:08:58 +00007216 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7217 struct ixgbe_hw *hw = &adapter->hw;
7218 struct sockaddr *addr = p;
7219
7220 if (!is_valid_ether_addr(addr->sa_data))
7221 return -EADDRNOTAVAIL;
7222
7223 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7224 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7225
7226 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
7227 IXGBE_RAH_AV);
7228
7229 return 0;
7230}
7231
7232static int
7233ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7234{
7235 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7236 struct ixgbe_hw *hw = &adapter->hw;
7237 u16 value;
7238 int rc;
7239
7240 if (prtad != hw->phy.mdio.prtad)
7241 return -EINVAL;
7242 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7243 if (!rc)
7244 rc = value;
7245 return rc;
7246}
7247
7248static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7249 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007250{
7251 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00007252 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007253
7254 if (prtad != hw->phy.mdio.prtad)
7255 return -EINVAL;
7256 return hw->phy.ops.write_reg(hw, addr, devad, value);
7257}
7258
7259static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7260{
7261 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7262
7263 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7264}
7265
7266/**
7267 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7268 * netdev->dev_addrs
7269 * @netdev: network interface device structure
7270 *
7271 * Returns non-zero on failure
7272 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00007273static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007274{
7275 int err = 0;
7276 struct ixgbe_adapter *adapter = netdev_priv(dev);
7277 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7278
7279 if (is_valid_ether_addr(mac->san_addr)) {
7280 rtnl_lock();
7281 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7282 rtnl_unlock();
7283 }
7284 return err;
7285}
7286
7287/**
7288 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7289 * netdev->dev_addrs
7290 * @netdev: network interface device structure
7291 *
Auke Kok9a799d72007-09-15 14:07:45 -07007292 * Returns non-zero on failure
7293 **/
7294static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7295{
7296 int err = 0;
7297 struct ixgbe_adapter *adapter = netdev_priv(dev);
7298 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7299
7300 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007301 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07007302 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007303 rtnl_unlock();
7304 }
7305 return err;
7306}
Auke Kok9a799d72007-09-15 14:07:45 -07007307
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007308#ifdef CONFIG_NET_POLL_CONTROLLER
7309/*
7310 * Polling 'interrupt' - used by things like netconsole to send skbs
7311 * without having to re-enable interrupts. It's not called while
7312 * the interrupt routine is executing.
7313 */
7314static void ixgbe_netpoll(struct net_device *netdev)
7315{
7316 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007317 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007318
7319 /* if interface is down do nothing */
7320 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007321 return;
7322
7323 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08007324 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007325 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00007326 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007327 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00007328 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007329 }
7330 } else {
7331 ixgbe_intr(adapter->pdev->irq, netdev);
7332 }
7333 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
7334}
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007335
Alexander Duyck581330b2012-02-08 07:51:47 +00007336#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007337static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7338 struct rtnl_link_stats64 *stats)
7339{
7340 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7341 int i;
7342
Eric Dumazet1a515022010-11-16 19:26:42 -08007343 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007344 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007345 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007346 u64 bytes, packets;
7347 unsigned int start;
7348
Eric Dumazet1a515022010-11-16 19:26:42 -08007349 if (ring) {
7350 do {
7351 start = u64_stats_fetch_begin_bh(&ring->syncp);
7352 packets = ring->stats.packets;
7353 bytes = ring->stats.bytes;
7354 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7355 stats->rx_packets += packets;
7356 stats->rx_bytes += bytes;
7357 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007358 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007359
7360 for (i = 0; i < adapter->num_tx_queues; i++) {
7361 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7362 u64 bytes, packets;
7363 unsigned int start;
7364
7365 if (ring) {
7366 do {
7367 start = u64_stats_fetch_begin_bh(&ring->syncp);
7368 packets = ring->stats.packets;
7369 bytes = ring->stats.bytes;
7370 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7371 stats->tx_packets += packets;
7372 stats->tx_bytes += bytes;
7373 }
7374 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007375 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007376 /* following stats updated by ixgbe_watchdog_task() */
7377 stats->multicast = netdev->stats.multicast;
7378 stats->rx_errors = netdev->stats.rx_errors;
7379 stats->rx_length_errors = netdev->stats.rx_length_errors;
7380 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7381 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7382 return stats;
7383}
7384
John Fastabend8b1c0b22011-05-03 02:26:48 +00007385/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7386 * #adapter: pointer to ixgbe_adapter
7387 * @tc: number of traffic classes currently enabled
7388 *
7389 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7390 * 802.1Q priority maps to a packet buffer that exists.
7391 */
7392static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7393{
7394 struct ixgbe_hw *hw = &adapter->hw;
7395 u32 reg, rsave;
7396 int i;
7397
7398 /* 82598 have a static priority to TC mapping that can not
7399 * be changed so no validation is needed.
7400 */
7401 if (hw->mac.type == ixgbe_mac_82598EB)
7402 return;
7403
7404 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7405 rsave = reg;
7406
7407 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7408 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7409
7410 /* If up2tc is out of bounds default to zero */
7411 if (up2tc > tc)
7412 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7413 }
7414
7415 if (reg != rsave)
7416 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7417
7418 return;
7419}
7420
John Fastabend8b1c0b22011-05-03 02:26:48 +00007421/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
7422 * classes.
7423 *
7424 * @netdev: net device to configure
7425 * @tc: number of traffic classes to enable
7426 */
7427int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7428{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007429 struct ixgbe_adapter *adapter = netdev_priv(dev);
7430 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007431
John Fastabende7589ea2011-07-18 22:38:36 +00007432 /* Multiple traffic classes requires multiple queues */
7433 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
7434 e_err(drv, "Enable failed, needs MSI-X\n");
7435 return -EINVAL;
7436 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00007437
7438 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007439 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007440 (hw->mac.type == ixgbe_mac_82598EB &&
7441 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007442 return -EINVAL;
7443
7444 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007445 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007446 * hardware is not flexible enough to do this dynamically.
7447 */
7448 if (netif_running(dev))
7449 ixgbe_close(dev);
7450 ixgbe_clear_interrupt_scheme(adapter);
7451
John Fastabende7589ea2011-07-18 22:38:36 +00007452 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007453 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00007454 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007455 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
7456 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7457
7458 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7459 adapter->hw.fc.requested_mode = ixgbe_fc_none;
7460 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007461 netdev_reset_tc(dev);
John Fastabende7589ea2011-07-18 22:38:36 +00007462 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7463
7464 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
7465 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7466
7467 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7468 adapter->dcb_cfg.pfc_mode_enable = false;
7469 }
7470
John Fastabend8b1c0b22011-05-03 02:26:48 +00007471 ixgbe_init_interrupt_scheme(adapter);
7472 ixgbe_validate_rtr(adapter, tc);
7473 if (netif_running(dev))
7474 ixgbe_open(dev);
7475
7476 return 0;
7477}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007478
Don Skidmore082757a2011-07-21 05:55:00 +00007479void ixgbe_do_reset(struct net_device *netdev)
7480{
7481 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7482
7483 if (netif_running(netdev))
7484 ixgbe_reinit_locked(adapter);
7485 else
7486 ixgbe_reset(adapter);
7487}
7488
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007489static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
7490 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007491{
7492 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7493
7494#ifdef CONFIG_DCB
7495 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
7496 data &= ~NETIF_F_HW_VLAN_RX;
7497#endif
7498
7499 /* return error if RXHASH is being enabled when RSS is not supported */
7500 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
7501 data &= ~NETIF_F_RXHASH;
7502
7503 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7504 if (!(data & NETIF_F_RXCSUM))
7505 data &= ~NETIF_F_LRO;
7506
7507 /* Turn off LRO if not RSC capable or invalid ITR settings */
7508 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
7509 data &= ~NETIF_F_LRO;
7510 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
7511 (adapter->rx_itr_setting != 1 &&
7512 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
7513 data &= ~NETIF_F_LRO;
7514 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
7515 }
7516
7517 return data;
7518}
7519
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007520static int ixgbe_set_features(struct net_device *netdev,
7521 netdev_features_t data)
Don Skidmore082757a2011-07-21 05:55:00 +00007522{
7523 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ben Greear3f2d1c02012-03-08 08:28:41 +00007524 netdev_features_t changed = netdev->features ^ data;
Don Skidmore082757a2011-07-21 05:55:00 +00007525 bool need_reset = false;
7526
Don Skidmore082757a2011-07-21 05:55:00 +00007527 /* Make sure RSC matches LRO, reset if change */
7528 if (!!(data & NETIF_F_LRO) !=
7529 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7530 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
7531 switch (adapter->hw.mac.type) {
7532 case ixgbe_mac_X540:
7533 case ixgbe_mac_82599EB:
7534 need_reset = true;
7535 break;
7536 default:
7537 break;
7538 }
7539 }
7540
7541 /*
7542 * Check if Flow Director n-tuple support was enabled or disabled. If
7543 * the state changed, we need to reset.
7544 */
7545 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
7546 /* turn off ATR, enable perfect filters and reset */
7547 if (data & NETIF_F_NTUPLE) {
7548 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7549 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7550 need_reset = true;
7551 }
7552 } else if (!(data & NETIF_F_NTUPLE)) {
7553 /* turn off Flow Director, set ATR and reset */
7554 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7555 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
7556 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
7557 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7558 need_reset = true;
7559 }
7560
Ben Greear3f2d1c02012-03-08 08:28:41 +00007561 if (changed & NETIF_F_RXALL)
7562 need_reset = true;
7563
7564 netdev->features = data;
Don Skidmore082757a2011-07-21 05:55:00 +00007565 if (need_reset)
7566 ixgbe_do_reset(netdev);
7567
7568 return 0;
7569
7570}
7571
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007572static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007573 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007574 .ndo_stop = ixgbe_close,
7575 .ndo_start_xmit = ixgbe_xmit_frame,
7576 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007577 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007578 .ndo_validate_addr = eth_validate_addr,
7579 .ndo_set_mac_address = ixgbe_set_mac,
7580 .ndo_change_mtu = ixgbe_change_mtu,
7581 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007582 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7583 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007584 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007585 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7586 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7587 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007588 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007589 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007590 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007591 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007592#ifdef CONFIG_NET_POLL_CONTROLLER
7593 .ndo_poll_controller = ixgbe_netpoll,
7594#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007595#ifdef IXGBE_FCOE
7596 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007597 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007598 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007599 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7600 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007601 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007602 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007603#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007604 .ndo_set_features = ixgbe_set_features,
7605 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007606};
7607
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007608static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7609 const struct ixgbe_info *ii)
7610{
7611#ifdef CONFIG_PCI_IOV
7612 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007613
Greg Rosec6bda302011-08-24 02:37:55 +00007614 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007615 return;
7616
7617 /* The 82599 supports up to 64 VFs per physical function
7618 * but this implementation limits allocation to 63 so that
7619 * basic networking resources are still available to the
7620 * physical function
7621 */
7622 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00007623 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007624#endif /* CONFIG_PCI_IOV */
7625}
7626
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007627/**
Auke Kok9a799d72007-09-15 14:07:45 -07007628 * ixgbe_probe - Device Initialization Routine
7629 * @pdev: PCI device information struct
7630 * @ent: entry in ixgbe_pci_tbl
7631 *
7632 * Returns 0 on success, negative on failure
7633 *
7634 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7635 * The OS initialization, configuring of the adapter private structure,
7636 * and a hardware reset occur.
7637 **/
7638static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007639 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007640{
7641 struct net_device *netdev;
7642 struct ixgbe_adapter *adapter = NULL;
7643 struct ixgbe_hw *hw;
7644 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007645 static int cards_found;
7646 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007647 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007648 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007649#ifdef IXGBE_FCOE
7650 u16 device_caps;
7651#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007652 u32 eec;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007653 u16 wol_cap;
Auke Kok9a799d72007-09-15 14:07:45 -07007654
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007655 /* Catch broken hardware that put the wrong VF device ID in
7656 * the PCIe SR-IOV capability.
7657 */
7658 if (pdev->is_virtfn) {
7659 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7660 pci_name(pdev), pdev->vendor, pdev->device);
7661 return -EINVAL;
7662 }
7663
gouji-new9ce77662009-05-06 10:44:45 +00007664 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007665 if (err)
7666 return err;
7667
Nick Nunley1b507732010-04-27 13:10:27 +00007668 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7669 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007670 pci_using_dac = 1;
7671 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007672 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007673 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007674 err = dma_set_coherent_mask(&pdev->dev,
7675 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007676 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007677 dev_err(&pdev->dev,
7678 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007679 goto err_dma;
7680 }
7681 }
7682 pci_using_dac = 0;
7683 }
7684
gouji-new9ce77662009-05-06 10:44:45 +00007685 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007686 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007687 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007688 dev_err(&pdev->dev,
7689 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007690 goto err_pci_reg;
7691 }
7692
Frans Pop19d5afd2009-10-02 10:04:12 -07007693 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007694
Auke Kok9a799d72007-09-15 14:07:45 -07007695 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007696 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007697
John Fastabende901acd2011-04-26 07:26:08 +00007698#ifdef CONFIG_IXGBE_DCB
7699 indices *= MAX_TRAFFIC_CLASS;
7700#endif
7701
John Fastabendc85a2612010-02-25 23:15:21 +00007702 if (ii->mac == ixgbe_mac_82598EB)
7703 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7704 else
7705 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7706
John Fastabende901acd2011-04-26 07:26:08 +00007707#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007708 indices += min_t(unsigned int, num_possible_cpus(),
7709 IXGBE_MAX_FCOE_INDICES);
7710#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007711 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007712 if (!netdev) {
7713 err = -ENOMEM;
7714 goto err_alloc_etherdev;
7715 }
7716
Auke Kok9a799d72007-09-15 14:07:45 -07007717 SET_NETDEV_DEV(netdev, &pdev->dev);
7718
Auke Kok9a799d72007-09-15 14:07:45 -07007719 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007720 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007721
7722 adapter->netdev = netdev;
7723 adapter->pdev = pdev;
7724 hw = &adapter->hw;
7725 hw->back = adapter;
7726 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7727
Jeff Kirsher05857982008-09-11 19:57:00 -07007728 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007729 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007730 if (!hw->hw_addr) {
7731 err = -EIO;
7732 goto err_ioremap;
7733 }
7734
7735 for (i = 1; i <= 5; i++) {
7736 if (pci_resource_len(pdev, i) == 0)
7737 continue;
7738 }
7739
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007740 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007741 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007742 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007743 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007744
Auke Kok9a799d72007-09-15 14:07:45 -07007745 adapter->bd_number = cards_found;
7746
Auke Kok9a799d72007-09-15 14:07:45 -07007747 /* Setup hw api */
7748 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007749 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007750
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007751 /* EEPROM */
7752 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7753 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7754 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7755 if (!(eec & (1 << 8)))
7756 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7757
7758 /* PHY */
7759 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007760 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007761 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7762 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7763 hw->phy.mdio.mmds = 0;
7764 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7765 hw->phy.mdio.dev = netdev;
7766 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7767 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007768
Don Skidmore8ca783a2009-05-26 20:40:47 -07007769 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007770
7771 /* setup the private structure */
7772 err = ixgbe_sw_init(adapter);
7773 if (err)
7774 goto err_sw_init;
7775
Don Skidmoree86bff02010-02-11 04:14:08 +00007776 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007777 switch (adapter->hw.mac.type) {
7778 case ixgbe_mac_82599EB:
7779 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007780 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007781 break;
7782 default:
7783 break;
7784 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007785
Don Skidmorebf069c92009-05-07 10:39:54 +00007786 /*
7787 * If there is a fan on this device and it has failed log the
7788 * failure.
7789 */
7790 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7791 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7792 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007793 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007794 }
7795
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007796 if (allow_unsupported_sfp)
7797 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7798
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007799 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007800 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007801 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007802 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007803 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7804 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007805 err = 0;
7806 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007807 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007808 "module type was detected.\n");
7809 e_dev_err("Reload the driver after installing a supported "
7810 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007811 goto err_sw_init;
7812 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007813 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007814 goto err_sw_init;
7815 }
7816
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007817 ixgbe_probe_vf(adapter, ii);
7818
Emil Tantilov396e7992010-07-01 20:05:12 +00007819 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007820 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007821 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007822 NETIF_F_HW_VLAN_TX |
7823 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007824 NETIF_F_HW_VLAN_FILTER |
7825 NETIF_F_TSO |
7826 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007827 NETIF_F_RXHASH |
7828 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007829
Don Skidmore082757a2011-07-21 05:55:00 +00007830 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007831
Don Skidmore58be7662011-04-12 09:42:11 +00007832 switch (adapter->hw.mac.type) {
7833 case ixgbe_mac_82599EB:
7834 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007835 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007836 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7837 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007838 break;
7839 default:
7840 break;
7841 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007842
Ben Greear3f2d1c02012-03-08 08:28:41 +00007843 netdev->hw_features |= NETIF_F_RXALL;
7844
Jeff Kirsherad31c402008-06-05 04:05:30 -07007845 netdev->vlan_features |= NETIF_F_TSO;
7846 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007847 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007848 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007849 netdev->vlan_features |= NETIF_F_SG;
7850
Jiri Pirko01789342011-08-16 06:29:00 +00007851 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007852 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007853
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007854 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7855 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7856 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007857
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007858#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007859 netdev->dcbnl_ops = &dcbnl_ops;
7860#endif
7861
Yi Zoueacd73f2009-05-13 13:11:06 +00007862#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007863 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007864 if (hw->mac.ops.get_device_caps) {
7865 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007866 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7867 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007868 }
7869 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007870 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7871 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7872 netdev->vlan_features |= NETIF_F_FSO;
7873 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7874 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007875#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007876 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007877 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007878 netdev->vlan_features |= NETIF_F_HIGHDMA;
7879 }
Auke Kok9a799d72007-09-15 14:07:45 -07007880
Don Skidmore082757a2011-07-21 05:55:00 +00007881 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7882 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007883 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007884 netdev->features |= NETIF_F_LRO;
7885
Auke Kok9a799d72007-09-15 14:07:45 -07007886 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007887 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007888 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007889 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007890 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007891 }
7892
7893 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7894 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7895
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007896 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007897 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007898 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007899 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007900 }
7901
Alexander Duyck70864002011-04-27 09:13:56 +00007902 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007903 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007904
Alexander Duyck70864002011-04-27 09:13:56 +00007905 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7906 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007907
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007908 err = ixgbe_init_interrupt_scheme(adapter);
7909 if (err)
7910 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007911
Don Skidmore082757a2011-07-21 05:55:00 +00007912 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7913 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007914 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007915 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007916
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007917 /* WOL not supported for all but the following */
7918 adapter->wol = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007919 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007920 case IXGBE_DEV_ID_82599_SFP:
Don Skidmore0e22d042011-12-10 06:49:43 +00007921 /* Only these subdevice supports WOL */
7922 switch (pdev->subsystem_device) {
7923 case IXGBE_SUBDEV_ID_82599_560FLR:
7924 /* only support first port */
7925 if (hw->bus.func != 0)
7926 break;
7927 case IXGBE_SUBDEV_ID_82599_SFP:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007928 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0e22d042011-12-10 06:49:43 +00007929 break;
7930 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00007931 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007932 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7933 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007934 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007935 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007936 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007937 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007938 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007939 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007940 case IXGBE_DEV_ID_X540T:
7941 /* Check eeprom to see if it is enabled */
7942 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7943 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7944
7945 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7946 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7947 (hw->bus.func == 0)))
7948 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007949 break;
7950 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007951 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7952
Emil Tantilov15e52092011-09-29 05:01:29 +00007953 /* save off EEPROM version number */
7954 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7955 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7956
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007957 /* pick up the PCI bus settings for reporting later */
7958 hw->mac.ops.get_bus_info(hw);
7959
Auke Kok9a799d72007-09-15 14:07:45 -07007960 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007961 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007962 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7963 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007964 "Unknown"),
7965 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7966 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7967 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7968 "Unknown"),
7969 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007970
7971 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7972 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007973 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007974 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007975 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007976 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007977 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007978 else
Don Skidmore289700db2010-12-03 03:32:58 +00007979 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7980 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007981
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007982 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007983 e_dev_warn("PCI-Express bandwidth available for this card is "
7984 "not sufficient for optimal performance.\n");
7985 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7986 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007987 }
7988
Auke Kok9a799d72007-09-15 14:07:45 -07007989 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007990 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007991 if (err == IXGBE_ERR_EEPROM_VERSION) {
7992 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007993 e_dev_warn("This device is a pre-production adapter/LOM. "
7994 "Please be aware there may be issues associated "
7995 "with your hardware. If you are experiencing "
7996 "problems please contact your Intel or hardware "
7997 "representative who provided you with this "
7998 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007999 }
Auke Kok9a799d72007-09-15 14:07:45 -07008000 strcpy(netdev->name, "eth%d");
8001 err = register_netdev(netdev);
8002 if (err)
8003 goto err_register;
8004
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008005 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
8006 if (hw->mac.ops.disable_tx_laser &&
8007 ((hw->phy.multispeed_fiber) ||
8008 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
8009 (hw->mac.type == ixgbe_mac_82599EB))))
8010 hw->mac.ops.disable_tx_laser(hw);
8011
Jesse Brandeburg54386462009-04-17 20:44:27 +00008012 /* carrier off reporting is important to ethtool even BEFORE open */
8013 netif_carrier_off(netdev);
8014
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008015#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008016 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008017 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008018 ixgbe_setup_dca(adapter);
8019 }
8020#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008021 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008022 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008023 for (i = 0; i < adapter->num_vfs; i++)
8024 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8025 }
8026
Jacob Keller2466dd92011-09-08 03:50:54 +00008027 /* firmware requires driver version to be 0xFFFFFFFF
8028 * since os does not support feature
8029 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008030 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008031 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8032 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008033
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008034 /* add san mac addr to netdev */
8035 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008036
Neerav Parikhea818752012-01-04 20:23:40 +00008037 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008038 cards_found++;
8039 return 0;
8040
8041err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008042 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008043 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008044err_sw_init:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008045 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
8046 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008047 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07008048 iounmap(hw->hw_addr);
8049err_ioremap:
8050 free_netdev(netdev);
8051err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008052 pci_release_selected_regions(pdev,
8053 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008054err_pci_reg:
8055err_dma:
8056 pci_disable_device(pdev);
8057 return err;
8058}
8059
8060/**
8061 * ixgbe_remove - Device Removal Routine
8062 * @pdev: PCI device information struct
8063 *
8064 * ixgbe_remove is called by the PCI subsystem to alert the driver
8065 * that it should release a PCI device. The could be caused by a
8066 * Hot-Plug event, or because the driver is going to be removed from
8067 * memory.
8068 **/
8069static void __devexit ixgbe_remove(struct pci_dev *pdev)
8070{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008071 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8072 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008073
8074 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008075 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008076
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008077#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008078 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8079 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8080 dca_remove_requester(&pdev->dev);
8081 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8082 }
8083
8084#endif
Yi Zou332d4a72009-05-13 13:11:53 +00008085#ifdef IXGBE_FCOE
8086 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
8087 ixgbe_cleanup_fcoe(adapter);
8088
8089#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008090
8091 /* remove the added san mac */
8092 ixgbe_del_sanmac_netdev(netdev);
8093
Donald Skidmorec4900be2008-11-20 21:11:42 -08008094 if (netdev->reg_state == NETREG_REGISTERED)
8095 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008096
Greg Rosec6bda302011-08-24 02:37:55 +00008097 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
8098 if (!(ixgbe_check_vf_assignment(adapter)))
8099 ixgbe_disable_sriov(adapter);
8100 else
8101 e_dev_warn("Unloading driver while VFs are assigned "
8102 "- VFs will not be deallocated\n");
8103 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008104
Alexander Duyck7a921c92009-05-06 10:43:28 +00008105 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008106
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008107 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008108
8109 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008110 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008111 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008112
Emil Tantilov849c4542010-06-03 16:53:41 +00008113 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008114
Auke Kok9a799d72007-09-15 14:07:45 -07008115 free_netdev(netdev);
8116
Frans Pop19d5afd2009-10-02 10:04:12 -07008117 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008118
Auke Kok9a799d72007-09-15 14:07:45 -07008119 pci_disable_device(pdev);
8120}
8121
8122/**
8123 * ixgbe_io_error_detected - called when PCI error is detected
8124 * @pdev: Pointer to PCI device
8125 * @state: The current pci connection state
8126 *
8127 * This function is called after a PCI bus error affecting
8128 * this device has been detected.
8129 */
8130static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008131 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008132{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008133 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8134 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008135
Greg Rose83c61fa2011-09-07 05:59:35 +00008136#ifdef CONFIG_PCI_IOV
8137 struct pci_dev *bdev, *vfdev;
8138 u32 dw0, dw1, dw2, dw3;
8139 int vf, pos;
8140 u16 req_id, pf_func;
8141
8142 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8143 adapter->num_vfs == 0)
8144 goto skip_bad_vf_detection;
8145
8146 bdev = pdev->bus->self;
8147 while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
8148 bdev = bdev->bus->self;
8149
8150 if (!bdev)
8151 goto skip_bad_vf_detection;
8152
8153 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8154 if (!pos)
8155 goto skip_bad_vf_detection;
8156
8157 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
8158 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
8159 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
8160 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
8161
8162 req_id = dw1 >> 16;
8163 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8164 if (!(req_id & 0x0080))
8165 goto skip_bad_vf_detection;
8166
8167 pf_func = req_id & 0x01;
8168 if ((pf_func & 1) == (pdev->devfn & 1)) {
8169 unsigned int device_id;
8170
8171 vf = (req_id & 0x7F) >> 1;
8172 e_dev_err("VF %d has caused a PCIe error\n", vf);
8173 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8174 "%8.8x\tdw3: %8.8x\n",
8175 dw0, dw1, dw2, dw3);
8176 switch (adapter->hw.mac.type) {
8177 case ixgbe_mac_82599EB:
8178 device_id = IXGBE_82599_VF_DEVICE_ID;
8179 break;
8180 case ixgbe_mac_X540:
8181 device_id = IXGBE_X540_VF_DEVICE_ID;
8182 break;
8183 default:
8184 device_id = 0;
8185 break;
8186 }
8187
8188 /* Find the pci device of the offending VF */
8189 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
8190 while (vfdev) {
8191 if (vfdev->devfn == (req_id & 0xFF))
8192 break;
8193 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
8194 device_id, vfdev);
8195 }
8196 /*
8197 * There's a slim chance the VF could have been hot plugged,
8198 * so if it is no longer present we don't need to issue the
8199 * VFLR. Just clean up the AER in that case.
8200 */
8201 if (vfdev) {
8202 e_dev_err("Issuing VFLR to VF %d\n", vf);
8203 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
8204 }
8205
8206 pci_cleanup_aer_uncorrect_error_status(pdev);
8207 }
8208
8209 /*
8210 * Even though the error may have occurred on the other port
8211 * we still need to increment the vf error reference count for
8212 * both ports because the I/O resume function will be called
8213 * for both of them.
8214 */
8215 adapter->vferr_refcount++;
8216
8217 return PCI_ERS_RESULT_RECOVERED;
8218
8219skip_bad_vf_detection:
8220#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008221 netif_device_detach(netdev);
8222
Breno Leitao3044b8d2009-05-06 10:44:26 +00008223 if (state == pci_channel_io_perm_failure)
8224 return PCI_ERS_RESULT_DISCONNECT;
8225
Auke Kok9a799d72007-09-15 14:07:45 -07008226 if (netif_running(netdev))
8227 ixgbe_down(adapter);
8228 pci_disable_device(pdev);
8229
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008230 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008231 return PCI_ERS_RESULT_NEED_RESET;
8232}
8233
8234/**
8235 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8236 * @pdev: Pointer to PCI device
8237 *
8238 * Restart the card from scratch, as if from a cold-boot.
8239 */
8240static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8241{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008242 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008243 pci_ers_result_t result;
8244 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008245
gouji-new9ce77662009-05-06 10:44:45 +00008246 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008247 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008248 result = PCI_ERS_RESULT_DISCONNECT;
8249 } else {
8250 pci_set_master(pdev);
8251 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008252 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008253
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008254 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008255
8256 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008257 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008258 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008259 }
Auke Kok9a799d72007-09-15 14:07:45 -07008260
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008261 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8262 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008263 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8264 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008265 /* non-fatal, continue */
8266 }
Auke Kok9a799d72007-09-15 14:07:45 -07008267
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008268 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008269}
8270
8271/**
8272 * ixgbe_io_resume - called when traffic can start flowing again.
8273 * @pdev: Pointer to PCI device
8274 *
8275 * This callback is called when the error recovery driver tells us that
8276 * its OK to resume normal operation.
8277 */
8278static void ixgbe_io_resume(struct pci_dev *pdev)
8279{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008280 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8281 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008282
Greg Rose83c61fa2011-09-07 05:59:35 +00008283#ifdef CONFIG_PCI_IOV
8284 if (adapter->vferr_refcount) {
8285 e_info(drv, "Resuming after VF err\n");
8286 adapter->vferr_refcount--;
8287 return;
8288 }
8289
8290#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008291 if (netif_running(netdev))
8292 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008293
8294 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008295}
8296
8297static struct pci_error_handlers ixgbe_err_handler = {
8298 .error_detected = ixgbe_io_error_detected,
8299 .slot_reset = ixgbe_io_slot_reset,
8300 .resume = ixgbe_io_resume,
8301};
8302
8303static struct pci_driver ixgbe_driver = {
8304 .name = ixgbe_driver_name,
8305 .id_table = ixgbe_pci_tbl,
8306 .probe = ixgbe_probe,
8307 .remove = __devexit_p(ixgbe_remove),
8308#ifdef CONFIG_PM
8309 .suspend = ixgbe_suspend,
8310 .resume = ixgbe_resume,
8311#endif
8312 .shutdown = ixgbe_shutdown,
8313 .err_handler = &ixgbe_err_handler
8314};
8315
8316/**
8317 * ixgbe_init_module - Driver Registration Routine
8318 *
8319 * ixgbe_init_module is the first routine called when the driver is
8320 * loaded. All it does is register with the PCI subsystem.
8321 **/
8322static int __init ixgbe_init_module(void)
8323{
8324 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008325 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008326 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008327
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008328#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008329 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008330#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008331
Auke Kok9a799d72007-09-15 14:07:45 -07008332 ret = pci_register_driver(&ixgbe_driver);
8333 return ret;
8334}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008335
Auke Kok9a799d72007-09-15 14:07:45 -07008336module_init(ixgbe_init_module);
8337
8338/**
8339 * ixgbe_exit_module - Driver Exit Cleanup Routine
8340 *
8341 * ixgbe_exit_module is called just before the driver is removed
8342 * from memory.
8343 **/
8344static void __exit ixgbe_exit_module(void)
8345{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008346#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008347 dca_unregister_notify(&dca_notifier);
8348#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008349 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08008350 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008351}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008352
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008353#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008354static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008355 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008356{
8357 int ret_val;
8358
8359 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008360 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008361
8362 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8363}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008364
Alexander Duyckb4533682009-03-31 21:32:42 +00008365#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008366
Auke Kok9a799d72007-09-15 14:07:45 -07008367module_exit(ixgbe_exit_module);
8368
8369/* ixgbe_main.c */