blob: f5834449400e0b06d6cd4d60f85c9ce4d303705a [file] [log] [blame]
Pete Popovba264b32005-09-21 06:18:27 +00001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/au1xmmc.c - AU1XX0 MMC driver
Pete Popovba264b32005-09-21 06:18:27 +00003 *
4 * Copyright (c) 2005, Advanced Micro Devices, Inc.
5 *
6 * Developed with help from the 2.4.30 MMC AU1XXX controller including
7 * the following copyright notices:
8 * Copyright (c) 2003-2004 Embedded Edge, LLC.
9 * Portions Copyright (C) 2002 Embedix, Inc
10 * Copyright 2002 Hewlett-Packard Company
11
12 * 2.6 version of this driver inspired by:
13 * (drivers/mmc/wbsd.c) Copyright (C) 2004-2005 Pierre Ossman,
14 * All Rights Reserved.
15 * (drivers/mmc/pxa.c) Copyright (C) 2003 Russell King,
16 * All Rights Reserved.
17 *
18
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License version 2 as
21 * published by the Free Software Foundation.
22 */
23
Manuel Lausse2d26472008-06-27 18:25:18 +020024/* Why don't we use the SD controllers' carddetect feature?
Pete Popovba264b32005-09-21 06:18:27 +000025 *
26 * From the AU1100 MMC application guide:
27 * If the Au1100-based design is intended to support both MultiMediaCards
28 * and 1- or 4-data bit SecureDigital cards, then the solution is to
29 * connect a weak (560KOhm) pull-up resistor to connector pin 1.
30 * In doing so, a MMC card never enters SPI-mode communications,
31 * but now the SecureDigital card-detect feature of CD/DAT3 is ineffective
32 * (the low to high transition will not occur).
Pete Popovba264b32005-09-21 06:18:27 +000033 */
34
Pete Popovba264b32005-09-21 06:18:27 +000035#include <linux/module.h>
36#include <linux/init.h>
Martin Michlmayrb256f9d2006-03-04 23:01:13 +000037#include <linux/platform_device.h>
Pete Popovba264b32005-09-21 06:18:27 +000038#include <linux/mm.h>
39#include <linux/interrupt.h>
40#include <linux/dma-mapping.h>
Al Viro0ada7a02007-10-27 19:40:46 +010041#include <linux/scatterlist.h>
Manuel Laussc4223c22008-06-09 08:36:13 +020042#include <linux/leds.h>
Pete Popovba264b32005-09-21 06:18:27 +000043#include <linux/mmc/host.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Manuel Laussc4223c22008-06-09 08:36:13 +020045
Pete Popovba264b32005-09-21 06:18:27 +000046#include <asm/io.h>
47#include <asm/mach-au1x00/au1000.h>
48#include <asm/mach-au1x00/au1xxx_dbdma.h>
49#include <asm/mach-au1x00/au1100_mmc.h>
Pete Popovba264b32005-09-21 06:18:27 +000050
Pete Popovba264b32005-09-21 06:18:27 +000051#define DRIVER_NAME "au1xxx-mmc"
52
53/* Set this to enable special debugging macros */
Manuel Laussc4223c22008-06-09 08:36:13 +020054/* #define DEBUG */
Pete Popovba264b32005-09-21 06:18:27 +000055
Russell Kingc6563172006-03-29 09:30:20 +010056#ifdef DEBUG
Manuel Lauss5c0a8892008-06-09 08:38:35 +020057#define DBG(fmt, idx, args...) \
58 printk(KERN_DEBUG "au1xmmc(%d): DEBUG: " fmt, idx, ##args)
Pete Popovba264b32005-09-21 06:18:27 +000059#else
Manuel Lauss5c0a8892008-06-09 08:38:35 +020060#define DBG(fmt, idx, args...) do {} while (0)
Pete Popovba264b32005-09-21 06:18:27 +000061#endif
62
Manuel Lauss5c0a8892008-06-09 08:38:35 +020063/* Hardware definitions */
64#define AU1XMMC_DESCRIPTOR_COUNT 1
Manuel Lausse491d232008-07-29 10:10:49 +020065
66/* max DMA seg size: 64KB on Au1100, 4MB on Au1200 */
67#ifdef CONFIG_SOC_AU1100
68#define AU1XMMC_DESCRIPTOR_SIZE 0x0000ffff
69#else /* Au1200 */
70#define AU1XMMC_DESCRIPTOR_SIZE 0x003fffff
71#endif
Manuel Lauss5c0a8892008-06-09 08:38:35 +020072
73#define AU1XMMC_OCR (MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_29_30 | \
74 MMC_VDD_30_31 | MMC_VDD_31_32 | MMC_VDD_32_33 | \
75 MMC_VDD_33_34 | MMC_VDD_34_35 | MMC_VDD_35_36)
76
77/* This gives us a hard value for the stop command that we can write directly
78 * to the command register.
79 */
80#define STOP_CMD \
81 (SD_CMD_RT_1B | SD_CMD_CT_7 | (0xC << SD_CMD_CI_SHIFT) | SD_CMD_GO)
82
83/* This is the set of interrupts that we configure by default. */
84#define AU1XMMC_INTERRUPTS \
85 (SD_CONFIG_SC | SD_CONFIG_DT | SD_CONFIG_RAT | \
86 SD_CONFIG_CR | SD_CONFIG_I)
87
88/* The poll event (looking for insert/remove events runs twice a second. */
89#define AU1XMMC_DETECT_TIMEOUT (HZ/2)
90
91struct au1xmmc_host {
92 struct mmc_host *mmc;
93 struct mmc_request *mrq;
94
95 u32 flags;
96 u32 iobase;
97 u32 clock;
98 u32 bus_width;
99 u32 power_mode;
100
101 int status;
102
103 struct {
104 int len;
105 int dir;
106 } dma;
107
108 struct {
109 int index;
110 int offset;
111 int len;
112 } pio;
113
114 u32 tx_chan;
115 u32 rx_chan;
116
117 int irq;
118
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200119 struct tasklet_struct finish_task;
120 struct tasklet_struct data_task;
121 struct au1xmmc_platform_data *platdata;
122 struct platform_device *pdev;
123 struct resource *ioarea;
124};
125
126/* Status flags used by the host structure */
127#define HOST_F_XMIT 0x0001
128#define HOST_F_RECV 0x0002
129#define HOST_F_DMA 0x0010
130#define HOST_F_ACTIVE 0x0100
131#define HOST_F_STOP 0x1000
132
133#define HOST_S_IDLE 0x0001
134#define HOST_S_CMD 0x0002
135#define HOST_S_DATA 0x0003
136#define HOST_S_STOP 0x0004
137
138/* Easy access macros */
139#define HOST_STATUS(h) ((h)->iobase + SD_STATUS)
140#define HOST_CONFIG(h) ((h)->iobase + SD_CONFIG)
141#define HOST_ENABLE(h) ((h)->iobase + SD_ENABLE)
142#define HOST_TXPORT(h) ((h)->iobase + SD_TXPORT)
143#define HOST_RXPORT(h) ((h)->iobase + SD_RXPORT)
144#define HOST_CMDARG(h) ((h)->iobase + SD_CMDARG)
145#define HOST_BLKSIZE(h) ((h)->iobase + SD_BLKSIZE)
146#define HOST_CMD(h) ((h)->iobase + SD_CMD)
147#define HOST_CONFIG2(h) ((h)->iobase + SD_CONFIG2)
148#define HOST_TIMEOUT(h) ((h)->iobase + SD_TIMEOUT)
149#define HOST_DEBUG(h) ((h)->iobase + SD_DEBUG)
150
151#define DMA_CHANNEL(h) \
152 (((h)->flags & HOST_F_XMIT) ? (h)->tx_chan : (h)->rx_chan)
153
Pete Popovba264b32005-09-21 06:18:27 +0000154static inline void IRQ_ON(struct au1xmmc_host *host, u32 mask)
155{
156 u32 val = au_readl(HOST_CONFIG(host));
157 val |= mask;
158 au_writel(val, HOST_CONFIG(host));
159 au_sync();
160}
161
162static inline void FLUSH_FIFO(struct au1xmmc_host *host)
163{
164 u32 val = au_readl(HOST_CONFIG2(host));
165
166 au_writel(val | SD_CONFIG2_FF, HOST_CONFIG2(host));
167 au_sync_delay(1);
168
169 /* SEND_STOP will turn off clock control - this re-enables it */
170 val &= ~SD_CONFIG2_DF;
171
172 au_writel(val, HOST_CONFIG2(host));
173 au_sync();
174}
175
176static inline void IRQ_OFF(struct au1xmmc_host *host, u32 mask)
177{
178 u32 val = au_readl(HOST_CONFIG(host));
179 val &= ~mask;
180 au_writel(val, HOST_CONFIG(host));
181 au_sync();
182}
183
184static inline void SEND_STOP(struct au1xmmc_host *host)
185{
Manuel Lauss281dd232008-06-09 08:37:33 +0200186 u32 config2;
Pete Popovba264b32005-09-21 06:18:27 +0000187
188 WARN_ON(host->status != HOST_S_DATA);
189 host->status = HOST_S_STOP;
190
Manuel Lauss281dd232008-06-09 08:37:33 +0200191 config2 = au_readl(HOST_CONFIG2(host));
192 au_writel(config2 | SD_CONFIG2_DF, HOST_CONFIG2(host));
Pete Popovba264b32005-09-21 06:18:27 +0000193 au_sync();
194
195 /* Send the stop commmand */
196 au_writel(STOP_CMD, HOST_CMD(host));
197}
198
199static void au1xmmc_set_power(struct au1xmmc_host *host, int state)
200{
Manuel Laussc4223c22008-06-09 08:36:13 +0200201 if (host->platdata && host->platdata->set_power)
202 host->platdata->set_power(host->mmc, state);
Pete Popovba264b32005-09-21 06:18:27 +0000203}
204
Manuel Lausse2d26472008-06-27 18:25:18 +0200205static int au1xmmc_card_inserted(struct mmc_host *mmc)
Pete Popovba264b32005-09-21 06:18:27 +0000206{
Manuel Lausse2d26472008-06-27 18:25:18 +0200207 struct au1xmmc_host *host = mmc_priv(mmc);
Manuel Laussc4223c22008-06-09 08:36:13 +0200208
209 if (host->platdata && host->platdata->card_inserted)
Manuel Lausse2d26472008-06-27 18:25:18 +0200210 return !!host->platdata->card_inserted(host->mmc);
Manuel Laussc4223c22008-06-09 08:36:13 +0200211
Manuel Lausse2d26472008-06-27 18:25:18 +0200212 return -ENOSYS;
Pete Popovba264b32005-09-21 06:18:27 +0000213}
214
Manuel Lauss82999772007-01-25 10:29:24 +0100215static int au1xmmc_card_readonly(struct mmc_host *mmc)
Pete Popovba264b32005-09-21 06:18:27 +0000216{
Manuel Lauss82999772007-01-25 10:29:24 +0100217 struct au1xmmc_host *host = mmc_priv(mmc);
Manuel Laussc4223c22008-06-09 08:36:13 +0200218
219 if (host->platdata && host->platdata->card_readonly)
Manuel Lausse2d26472008-06-27 18:25:18 +0200220 return !!host->platdata->card_readonly(mmc);
Manuel Laussc4223c22008-06-09 08:36:13 +0200221
Manuel Lausse2d26472008-06-27 18:25:18 +0200222 return -ENOSYS;
Pete Popovba264b32005-09-21 06:18:27 +0000223}
224
225static void au1xmmc_finish_request(struct au1xmmc_host *host)
226{
Pete Popovba264b32005-09-21 06:18:27 +0000227 struct mmc_request *mrq = host->mrq;
228
229 host->mrq = NULL;
Manuel Laussc4223c22008-06-09 08:36:13 +0200230 host->flags &= HOST_F_ACTIVE | HOST_F_DMA;
Pete Popovba264b32005-09-21 06:18:27 +0000231
232 host->dma.len = 0;
233 host->dma.dir = 0;
234
235 host->pio.index = 0;
236 host->pio.offset = 0;
237 host->pio.len = 0;
238
239 host->status = HOST_S_IDLE;
240
Pete Popovba264b32005-09-21 06:18:27 +0000241 mmc_request_done(host->mmc, mrq);
242}
243
244static void au1xmmc_tasklet_finish(unsigned long param)
245{
246 struct au1xmmc_host *host = (struct au1xmmc_host *) param;
247 au1xmmc_finish_request(host);
248}
249
250static int au1xmmc_send_command(struct au1xmmc_host *host, int wait,
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200251 struct mmc_command *cmd, struct mmc_data *data)
Pete Popovba264b32005-09-21 06:18:27 +0000252{
Pete Popovba264b32005-09-21 06:18:27 +0000253 u32 mmccmd = (cmd->opcode << SD_CMD_CI_SHIFT);
254
Martin Michlmayre142c242006-03-04 23:01:39 +0000255 switch (mmc_resp_type(cmd)) {
Manuel Lauss279bc442007-01-25 10:27:41 +0100256 case MMC_RSP_NONE:
257 break;
Pete Popovba264b32005-09-21 06:18:27 +0000258 case MMC_RSP_R1:
259 mmccmd |= SD_CMD_RT_1;
260 break;
261 case MMC_RSP_R1B:
262 mmccmd |= SD_CMD_RT_1B;
263 break;
264 case MMC_RSP_R2:
265 mmccmd |= SD_CMD_RT_2;
266 break;
267 case MMC_RSP_R3:
268 mmccmd |= SD_CMD_RT_3;
269 break;
Manuel Lauss279bc442007-01-25 10:27:41 +0100270 default:
271 printk(KERN_INFO "au1xmmc: unhandled response type %02x\n",
272 mmc_resp_type(cmd));
Pierre Ossman17b04292007-07-22 22:18:46 +0200273 return -EINVAL;
Pete Popovba264b32005-09-21 06:18:27 +0000274 }
275
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200276 if (data) {
Pierre Ossman6356a9d2007-10-22 18:16:16 +0200277 if (data->flags & MMC_DATA_READ) {
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200278 if (data->blocks > 1)
279 mmccmd |= SD_CMD_CT_4;
280 else
281 mmccmd |= SD_CMD_CT_2;
Pierre Ossman6356a9d2007-10-22 18:16:16 +0200282 } else if (data->flags & MMC_DATA_WRITE) {
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200283 if (data->blocks > 1)
284 mmccmd |= SD_CMD_CT_3;
285 else
286 mmccmd |= SD_CMD_CT_1;
287 }
Pete Popovba264b32005-09-21 06:18:27 +0000288 }
289
290 au_writel(cmd->arg, HOST_CMDARG(host));
291 au_sync();
292
293 if (wait)
294 IRQ_OFF(host, SD_CONFIG_CR);
295
296 au_writel((mmccmd | SD_CMD_GO), HOST_CMD(host));
297 au_sync();
298
299 /* Wait for the command to go on the line */
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200300 while (au_readl(HOST_CMD(host)) & SD_CMD_GO)
301 /* nop */;
Pete Popovba264b32005-09-21 06:18:27 +0000302
303 /* Wait for the command to come back */
Pete Popovba264b32005-09-21 06:18:27 +0000304 if (wait) {
305 u32 status = au_readl(HOST_STATUS(host));
306
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200307 while (!(status & SD_STATUS_CR))
Pete Popovba264b32005-09-21 06:18:27 +0000308 status = au_readl(HOST_STATUS(host));
309
310 /* Clear the CR status */
311 au_writel(SD_STATUS_CR, HOST_STATUS(host));
312
313 IRQ_ON(host, SD_CONFIG_CR);
314 }
315
Pierre Ossman17b04292007-07-22 22:18:46 +0200316 return 0;
Pete Popovba264b32005-09-21 06:18:27 +0000317}
318
319static void au1xmmc_data_complete(struct au1xmmc_host *host, u32 status)
320{
Pete Popovba264b32005-09-21 06:18:27 +0000321 struct mmc_request *mrq = host->mrq;
322 struct mmc_data *data;
323 u32 crc;
324
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200325 WARN_ON((host->status != HOST_S_DATA) && (host->status != HOST_S_STOP));
Pete Popovba264b32005-09-21 06:18:27 +0000326
327 if (host->mrq == NULL)
328 return;
329
330 data = mrq->cmd->data;
331
332 if (status == 0)
333 status = au_readl(HOST_STATUS(host));
334
335 /* The transaction is really over when the SD_STATUS_DB bit is clear */
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200336 while ((host->flags & HOST_F_XMIT) && (status & SD_STATUS_DB))
Pete Popovba264b32005-09-21 06:18:27 +0000337 status = au_readl(HOST_STATUS(host));
338
Pierre Ossman17b04292007-07-22 22:18:46 +0200339 data->error = 0;
Pete Popovba264b32005-09-21 06:18:27 +0000340 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, host->dma.dir);
341
342 /* Process any errors */
Pete Popovba264b32005-09-21 06:18:27 +0000343 crc = (status & (SD_STATUS_WC | SD_STATUS_RC));
344 if (host->flags & HOST_F_XMIT)
345 crc |= ((status & 0x07) == 0x02) ? 0 : 1;
346
347 if (crc)
Pierre Ossman17b04292007-07-22 22:18:46 +0200348 data->error = -EILSEQ;
Pete Popovba264b32005-09-21 06:18:27 +0000349
350 /* Clear the CRC bits */
351 au_writel(SD_STATUS_WC | SD_STATUS_RC, HOST_STATUS(host));
352
353 data->bytes_xfered = 0;
354
Pierre Ossman17b04292007-07-22 22:18:46 +0200355 if (!data->error) {
Pete Popovba264b32005-09-21 06:18:27 +0000356 if (host->flags & HOST_F_DMA) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200357#ifdef CONFIG_SOC_AU1200 /* DBDMA */
Pete Popovba264b32005-09-21 06:18:27 +0000358 u32 chan = DMA_CHANNEL(host);
359
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200360 chan_tab_t *c = *((chan_tab_t **)chan);
Pete Popovba264b32005-09-21 06:18:27 +0000361 au1x_dma_chan_t *cp = c->chan_ptr;
362 data->bytes_xfered = cp->ddma_bytecnt;
Manuel Laussc4223c22008-06-09 08:36:13 +0200363#endif
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200364 } else
Pete Popovba264b32005-09-21 06:18:27 +0000365 data->bytes_xfered =
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200366 (data->blocks * data->blksz) - host->pio.len;
Pete Popovba264b32005-09-21 06:18:27 +0000367 }
368
369 au1xmmc_finish_request(host);
370}
371
372static void au1xmmc_tasklet_data(unsigned long param)
373{
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200374 struct au1xmmc_host *host = (struct au1xmmc_host *)param;
Pete Popovba264b32005-09-21 06:18:27 +0000375
376 u32 status = au_readl(HOST_STATUS(host));
377 au1xmmc_data_complete(host, status);
378}
379
380#define AU1XMMC_MAX_TRANSFER 8
381
382static void au1xmmc_send_pio(struct au1xmmc_host *host)
383{
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200384 struct mmc_data *data;
385 int sg_len, max, count;
386 unsigned char *sg_ptr, val;
387 u32 status;
Pete Popovba264b32005-09-21 06:18:27 +0000388 struct scatterlist *sg;
389
390 data = host->mrq->data;
391
392 if (!(host->flags & HOST_F_XMIT))
393 return;
394
395 /* This is the pointer to the data buffer */
396 sg = &data->sg[host->pio.index];
Jens Axboe45711f12007-10-22 21:19:53 +0200397 sg_ptr = sg_virt(sg) + host->pio.offset;
Pete Popovba264b32005-09-21 06:18:27 +0000398
399 /* This is the space left inside the buffer */
400 sg_len = data->sg[host->pio.index].length - host->pio.offset;
401
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200402 /* Check if we need less than the size of the sg_buffer */
Pete Popovba264b32005-09-21 06:18:27 +0000403 max = (sg_len > host->pio.len) ? host->pio.len : sg_len;
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200404 if (max > AU1XMMC_MAX_TRANSFER)
405 max = AU1XMMC_MAX_TRANSFER;
Pete Popovba264b32005-09-21 06:18:27 +0000406
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200407 for (count = 0; count < max; count++) {
Pete Popovba264b32005-09-21 06:18:27 +0000408 status = au_readl(HOST_STATUS(host));
409
410 if (!(status & SD_STATUS_TH))
411 break;
412
413 val = *sg_ptr++;
414
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200415 au_writel((unsigned long)val, HOST_TXPORT(host));
Pete Popovba264b32005-09-21 06:18:27 +0000416 au_sync();
417 }
418
419 host->pio.len -= count;
420 host->pio.offset += count;
421
422 if (count == sg_len) {
423 host->pio.index++;
424 host->pio.offset = 0;
425 }
426
427 if (host->pio.len == 0) {
428 IRQ_OFF(host, SD_CONFIG_TH);
429
430 if (host->flags & HOST_F_STOP)
431 SEND_STOP(host);
432
433 tasklet_schedule(&host->data_task);
434 }
435}
436
437static void au1xmmc_receive_pio(struct au1xmmc_host *host)
438{
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200439 struct mmc_data *data;
440 int max, count, sg_len = 0;
441 unsigned char *sg_ptr = NULL;
442 u32 status, val;
Pete Popovba264b32005-09-21 06:18:27 +0000443 struct scatterlist *sg;
444
445 data = host->mrq->data;
446
447 if (!(host->flags & HOST_F_RECV))
448 return;
449
450 max = host->pio.len;
451
452 if (host->pio.index < host->dma.len) {
453 sg = &data->sg[host->pio.index];
Jens Axboe45711f12007-10-22 21:19:53 +0200454 sg_ptr = sg_virt(sg) + host->pio.offset;
Pete Popovba264b32005-09-21 06:18:27 +0000455
456 /* This is the space left inside the buffer */
457 sg_len = sg_dma_len(&data->sg[host->pio.index]) - host->pio.offset;
458
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200459 /* Check if we need less than the size of the sg_buffer */
460 if (sg_len < max)
461 max = sg_len;
Pete Popovba264b32005-09-21 06:18:27 +0000462 }
463
464 if (max > AU1XMMC_MAX_TRANSFER)
465 max = AU1XMMC_MAX_TRANSFER;
466
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200467 for (count = 0; count < max; count++) {
Pete Popovba264b32005-09-21 06:18:27 +0000468 status = au_readl(HOST_STATUS(host));
469
470 if (!(status & SD_STATUS_NE))
471 break;
472
473 if (status & SD_STATUS_RC) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200474 DBG("RX CRC Error [%d + %d].\n", host->pdev->id,
Pete Popovba264b32005-09-21 06:18:27 +0000475 host->pio.len, count);
476 break;
477 }
478
479 if (status & SD_STATUS_RO) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200480 DBG("RX Overrun [%d + %d]\n", host->pdev->id,
Pete Popovba264b32005-09-21 06:18:27 +0000481 host->pio.len, count);
482 break;
483 }
484 else if (status & SD_STATUS_RU) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200485 DBG("RX Underrun [%d + %d]\n", host->pdev->id,
Pete Popovba264b32005-09-21 06:18:27 +0000486 host->pio.len, count);
487 break;
488 }
489
490 val = au_readl(HOST_RXPORT(host));
491
492 if (sg_ptr)
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200493 *sg_ptr++ = (unsigned char)(val & 0xFF);
Pete Popovba264b32005-09-21 06:18:27 +0000494 }
495
496 host->pio.len -= count;
497 host->pio.offset += count;
498
499 if (sg_len && count == sg_len) {
500 host->pio.index++;
501 host->pio.offset = 0;
502 }
503
504 if (host->pio.len == 0) {
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200505 /* IRQ_OFF(host, SD_CONFIG_RA | SD_CONFIG_RF); */
Pete Popovba264b32005-09-21 06:18:27 +0000506 IRQ_OFF(host, SD_CONFIG_NE);
507
508 if (host->flags & HOST_F_STOP)
509 SEND_STOP(host);
510
511 tasklet_schedule(&host->data_task);
512 }
513}
514
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200515/* This is called when a command has been completed - grab the response
516 * and check for errors. Then start the data transfer if it is indicated.
517 */
Pete Popovba264b32005-09-21 06:18:27 +0000518static void au1xmmc_cmd_complete(struct au1xmmc_host *host, u32 status)
519{
Pete Popovba264b32005-09-21 06:18:27 +0000520 struct mmc_request *mrq = host->mrq;
521 struct mmc_command *cmd;
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200522 u32 r[4];
523 int i, trans;
Pete Popovba264b32005-09-21 06:18:27 +0000524
525 if (!host->mrq)
526 return;
527
528 cmd = mrq->cmd;
Pierre Ossman17b04292007-07-22 22:18:46 +0200529 cmd->error = 0;
Pete Popovba264b32005-09-21 06:18:27 +0000530
Russell Kinge9225172006-02-02 12:23:12 +0000531 if (cmd->flags & MMC_RSP_PRESENT) {
532 if (cmd->flags & MMC_RSP_136) {
Russell Kinge9225172006-02-02 12:23:12 +0000533 r[0] = au_readl(host->iobase + SD_RESP3);
534 r[1] = au_readl(host->iobase + SD_RESP2);
535 r[2] = au_readl(host->iobase + SD_RESP1);
536 r[3] = au_readl(host->iobase + SD_RESP0);
Pete Popovba264b32005-09-21 06:18:27 +0000537
Russell Kinge9225172006-02-02 12:23:12 +0000538 /* The CRC is omitted from the response, so really
539 * we only got 120 bytes, but the engine expects
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200540 * 128 bits, so we have to shift things up.
Russell Kinge9225172006-02-02 12:23:12 +0000541 */
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200542 for (i = 0; i < 4; i++) {
Russell Kinge9225172006-02-02 12:23:12 +0000543 cmd->resp[i] = (r[i] & 0x00FFFFFF) << 8;
544 if (i != 3)
545 cmd->resp[i] |= (r[i + 1] & 0xFF000000) >> 24;
546 }
547 } else {
548 /* Techincally, we should be getting all 48 bits of
549 * the response (SD_RESP1 + SD_RESP2), but because
550 * our response omits the CRC, our data ends up
551 * being shifted 8 bits to the right. In this case,
552 * that means that the OSR data starts at bit 31,
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200553 * so we can just read RESP0 and return that.
Russell Kinge9225172006-02-02 12:23:12 +0000554 */
555 cmd->resp[0] = au_readl(host->iobase + SD_RESP0);
Pete Popovba264b32005-09-21 06:18:27 +0000556 }
557 }
558
559 /* Figure out errors */
Pete Popovba264b32005-09-21 06:18:27 +0000560 if (status & (SD_STATUS_SC | SD_STATUS_WC | SD_STATUS_RC))
Pierre Ossman17b04292007-07-22 22:18:46 +0200561 cmd->error = -EILSEQ;
Pete Popovba264b32005-09-21 06:18:27 +0000562
563 trans = host->flags & (HOST_F_XMIT | HOST_F_RECV);
564
Pierre Ossman17b04292007-07-22 22:18:46 +0200565 if (!trans || cmd->error) {
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200566 IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA | SD_CONFIG_RF);
Pete Popovba264b32005-09-21 06:18:27 +0000567 tasklet_schedule(&host->finish_task);
568 return;
569 }
570
571 host->status = HOST_S_DATA;
572
573 if (host->flags & HOST_F_DMA) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200574#ifdef CONFIG_SOC_AU1200 /* DBDMA */
Pete Popovba264b32005-09-21 06:18:27 +0000575 u32 channel = DMA_CHANNEL(host);
576
577 /* Start the DMA as soon as the buffer gets something in it */
578
579 if (host->flags & HOST_F_RECV) {
580 u32 mask = SD_STATUS_DB | SD_STATUS_NE;
581
582 while((status & mask) != mask)
583 status = au_readl(HOST_STATUS(host));
584 }
585
586 au1xxx_dbdma_start(channel);
Manuel Laussc4223c22008-06-09 08:36:13 +0200587#endif
Pete Popovba264b32005-09-21 06:18:27 +0000588 }
589}
590
591static void au1xmmc_set_clock(struct au1xmmc_host *host, int rate)
592{
Pete Popovba264b32005-09-21 06:18:27 +0000593 unsigned int pbus = get_au1x00_speed();
594 unsigned int divisor;
595 u32 config;
596
597 /* From databook:
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200598 * divisor = ((((cpuclock / sbus_divisor) / 2) / mmcclock) / 2) - 1
599 */
Pete Popovba264b32005-09-21 06:18:27 +0000600 pbus /= ((au_readl(SYS_POWERCTRL) & 0x3) + 2);
601 pbus /= 2;
Pete Popovba264b32005-09-21 06:18:27 +0000602 divisor = ((pbus / rate) / 2) - 1;
603
604 config = au_readl(HOST_CONFIG(host));
605
606 config &= ~(SD_CONFIG_DIV);
607 config |= (divisor & SD_CONFIG_DIV) | SD_CONFIG_DE;
608
609 au_writel(config, HOST_CONFIG(host));
610 au_sync();
611}
612
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200613static int au1xmmc_prepare_data(struct au1xmmc_host *host,
614 struct mmc_data *data)
Pete Popovba264b32005-09-21 06:18:27 +0000615{
Pavel Pisa2c171bf2006-05-19 21:48:03 +0100616 int datalen = data->blocks * data->blksz;
Pete Popovba264b32005-09-21 06:18:27 +0000617
Pete Popovba264b32005-09-21 06:18:27 +0000618 if (data->flags & MMC_DATA_READ)
619 host->flags |= HOST_F_RECV;
620 else
621 host->flags |= HOST_F_XMIT;
622
623 if (host->mrq->stop)
624 host->flags |= HOST_F_STOP;
625
626 host->dma.dir = DMA_BIDIRECTIONAL;
627
628 host->dma.len = dma_map_sg(mmc_dev(host->mmc), data->sg,
629 data->sg_len, host->dma.dir);
630
631 if (host->dma.len == 0)
Pierre Ossman17b04292007-07-22 22:18:46 +0200632 return -ETIMEDOUT;
Pete Popovba264b32005-09-21 06:18:27 +0000633
Pavel Pisa2c171bf2006-05-19 21:48:03 +0100634 au_writel(data->blksz - 1, HOST_BLKSIZE(host));
Pete Popovba264b32005-09-21 06:18:27 +0000635
636 if (host->flags & HOST_F_DMA) {
Manuel Laussc4223c22008-06-09 08:36:13 +0200637#ifdef CONFIG_SOC_AU1200 /* DBDMA */
Pete Popovba264b32005-09-21 06:18:27 +0000638 int i;
639 u32 channel = DMA_CHANNEL(host);
640
641 au1xxx_dbdma_stop(channel);
642
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200643 for (i = 0; i < host->dma.len; i++) {
Pete Popovba264b32005-09-21 06:18:27 +0000644 u32 ret = 0, flags = DDMA_FLAGS_NOIE;
645 struct scatterlist *sg = &data->sg[i];
646 int sg_len = sg->length;
647
648 int len = (datalen > sg_len) ? sg_len : datalen;
649
650 if (i == host->dma.len - 1)
651 flags = DDMA_FLAGS_IE;
652
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200653 if (host->flags & HOST_F_XMIT) {
Manuel Laussea071cc2009-10-13 20:22:34 +0200654 ret = au1xxx_dbdma_put_source(channel,
Manuel Lauss963accb2009-10-13 20:22:35 +0200655 sg_phys(sg), len, flags);
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200656 } else {
Manuel Laussea071cc2009-10-13 20:22:34 +0200657 ret = au1xxx_dbdma_put_dest(channel,
Manuel Lauss963accb2009-10-13 20:22:35 +0200658 sg_phys(sg), len, flags);
Pete Popovba264b32005-09-21 06:18:27 +0000659 }
660
Manuel Laussc4223c22008-06-09 08:36:13 +0200661 if (!ret)
Pete Popovba264b32005-09-21 06:18:27 +0000662 goto dataerr;
663
664 datalen -= len;
665 }
Manuel Laussc4223c22008-06-09 08:36:13 +0200666#endif
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200667 } else {
Pete Popovba264b32005-09-21 06:18:27 +0000668 host->pio.index = 0;
669 host->pio.offset = 0;
670 host->pio.len = datalen;
671
672 if (host->flags & HOST_F_XMIT)
673 IRQ_ON(host, SD_CONFIG_TH);
674 else
675 IRQ_ON(host, SD_CONFIG_NE);
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200676 /* IRQ_ON(host, SD_CONFIG_RA | SD_CONFIG_RF); */
Pete Popovba264b32005-09-21 06:18:27 +0000677 }
678
Pierre Ossman17b04292007-07-22 22:18:46 +0200679 return 0;
Pete Popovba264b32005-09-21 06:18:27 +0000680
Manuel Laussc4223c22008-06-09 08:36:13 +0200681dataerr:
682 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
683 host->dma.dir);
Pierre Ossman17b04292007-07-22 22:18:46 +0200684 return -ETIMEDOUT;
Pete Popovba264b32005-09-21 06:18:27 +0000685}
686
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200687/* This actually starts a command or data transaction */
Pete Popovba264b32005-09-21 06:18:27 +0000688static void au1xmmc_request(struct mmc_host* mmc, struct mmc_request* mrq)
689{
Pete Popovba264b32005-09-21 06:18:27 +0000690 struct au1xmmc_host *host = mmc_priv(mmc);
Pierre Ossman17b04292007-07-22 22:18:46 +0200691 int ret = 0;
Pete Popovba264b32005-09-21 06:18:27 +0000692
693 WARN_ON(irqs_disabled());
694 WARN_ON(host->status != HOST_S_IDLE);
695
696 host->mrq = mrq;
697 host->status = HOST_S_CMD;
698
Manuel Lauss88b8d9a2008-06-09 08:39:11 +0200699 /* fail request immediately if no card is present */
Manuel Lausse2d26472008-06-27 18:25:18 +0200700 if (0 == au1xmmc_card_inserted(mmc)) {
Manuel Lauss88b8d9a2008-06-09 08:39:11 +0200701 mrq->cmd->error = -ENOMEDIUM;
702 au1xmmc_finish_request(host);
703 return;
704 }
705
Pete Popovba264b32005-09-21 06:18:27 +0000706 if (mrq->data) {
707 FLUSH_FIFO(host);
708 ret = au1xmmc_prepare_data(host, mrq->data);
709 }
710
Pierre Ossman17b04292007-07-22 22:18:46 +0200711 if (!ret)
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200712 ret = au1xmmc_send_command(host, 0, mrq->cmd, mrq->data);
Pete Popovba264b32005-09-21 06:18:27 +0000713
Pierre Ossman17b04292007-07-22 22:18:46 +0200714 if (ret) {
Pete Popovba264b32005-09-21 06:18:27 +0000715 mrq->cmd->error = ret;
716 au1xmmc_finish_request(host);
717 }
718}
719
720static void au1xmmc_reset_controller(struct au1xmmc_host *host)
721{
Pete Popovba264b32005-09-21 06:18:27 +0000722 /* Apply the clock */
723 au_writel(SD_ENABLE_CE, HOST_ENABLE(host));
724 au_sync_delay(1);
725
726 au_writel(SD_ENABLE_R | SD_ENABLE_CE, HOST_ENABLE(host));
727 au_sync_delay(5);
728
729 au_writel(~0, HOST_STATUS(host));
730 au_sync();
731
732 au_writel(0, HOST_BLKSIZE(host));
733 au_writel(0x001fffff, HOST_TIMEOUT(host));
734 au_sync();
735
736 au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
737 au_sync();
738
739 au_writel(SD_CONFIG2_EN | SD_CONFIG2_FF, HOST_CONFIG2(host));
740 au_sync_delay(1);
741
742 au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
743 au_sync();
744
745 /* Configure interrupts */
746 au_writel(AU1XMMC_INTERRUPTS, HOST_CONFIG(host));
747 au_sync();
748}
749
750
Manuel Lauss5c0a8892008-06-09 08:38:35 +0200751static void au1xmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Pete Popovba264b32005-09-21 06:18:27 +0000752{
753 struct au1xmmc_host *host = mmc_priv(mmc);
Manuel Lauss281dd232008-06-09 08:37:33 +0200754 u32 config2;
Pete Popovba264b32005-09-21 06:18:27 +0000755
Pete Popovba264b32005-09-21 06:18:27 +0000756 if (ios->power_mode == MMC_POWER_OFF)
757 au1xmmc_set_power(host, 0);
758 else if (ios->power_mode == MMC_POWER_ON) {
759 au1xmmc_set_power(host, 1);
760 }
761
762 if (ios->clock && ios->clock != host->clock) {
763 au1xmmc_set_clock(host, ios->clock);
764 host->clock = ios->clock;
765 }
Manuel Lauss281dd232008-06-09 08:37:33 +0200766
767 config2 = au_readl(HOST_CONFIG2(host));
768 switch (ios->bus_width) {
769 case MMC_BUS_WIDTH_4:
770 config2 |= SD_CONFIG2_WB;
771 break;
772 case MMC_BUS_WIDTH_1:
773 config2 &= ~SD_CONFIG2_WB;
774 break;
775 }
776 au_writel(config2, HOST_CONFIG2(host));
777 au_sync();
Pete Popovba264b32005-09-21 06:18:27 +0000778}
779
Manuel Laussc4223c22008-06-09 08:36:13 +0200780#define STATUS_TIMEOUT (SD_STATUS_RAT | SD_STATUS_DT)
781#define STATUS_DATA_IN (SD_STATUS_NE)
782#define STATUS_DATA_OUT (SD_STATUS_TH)
783
784static irqreturn_t au1xmmc_irq(int irq, void *dev_id)
Pete Popovba264b32005-09-21 06:18:27 +0000785{
Manuel Laussc4223c22008-06-09 08:36:13 +0200786 struct au1xmmc_host *host = dev_id;
787 u32 status;
788
789 status = au_readl(HOST_STATUS(host));
790
791 if (!(status & SD_STATUS_I))
792 return IRQ_NONE; /* not ours */
793
Manuel Lauss20f522f2008-06-09 08:38:03 +0200794 if (status & SD_STATUS_SI) /* SDIO */
795 mmc_signal_sdio_irq(host->mmc);
796
Manuel Laussc4223c22008-06-09 08:36:13 +0200797 if (host->mrq && (status & STATUS_TIMEOUT)) {
798 if (status & SD_STATUS_RAT)
799 host->mrq->cmd->error = -ETIMEDOUT;
800 else if (status & SD_STATUS_DT)
801 host->mrq->data->error = -ETIMEDOUT;
802
803 /* In PIO mode, interrupts might still be enabled */
804 IRQ_OFF(host, SD_CONFIG_NE | SD_CONFIG_TH);
805
806 /* IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA | SD_CONFIG_RF); */
807 tasklet_schedule(&host->finish_task);
808 }
809#if 0
810 else if (status & SD_STATUS_DD) {
811 /* Sometimes we get a DD before a NE in PIO mode */
812 if (!(host->flags & HOST_F_DMA) && (status & SD_STATUS_NE))
813 au1xmmc_receive_pio(host);
814 else {
815 au1xmmc_data_complete(host, status);
816 /* tasklet_schedule(&host->data_task); */
817 }
818 }
819#endif
820 else if (status & SD_STATUS_CR) {
821 if (host->status == HOST_S_CMD)
822 au1xmmc_cmd_complete(host, status);
823
824 } else if (!(host->flags & HOST_F_DMA)) {
825 if ((host->flags & HOST_F_XMIT) && (status & STATUS_DATA_OUT))
826 au1xmmc_send_pio(host);
827 else if ((host->flags & HOST_F_RECV) && (status & STATUS_DATA_IN))
828 au1xmmc_receive_pio(host);
829
830 } else if (status & 0x203F3C70) {
831 DBG("Unhandled status %8.8x\n", host->pdev->id,
832 status);
833 }
834
835 au_writel(status, HOST_STATUS(host));
836 au_sync();
837
838 return IRQ_HANDLED;
839}
840
841#ifdef CONFIG_SOC_AU1200
842/* 8bit memory DMA device */
843static dbdev_tab_t au1xmmc_mem_dbdev = {
844 .dev_id = DSCR_CMD0_ALWAYS,
845 .dev_flags = DEV_FLAGS_ANYUSE,
846 .dev_tsize = 0,
847 .dev_devwidth = 8,
848 .dev_physaddr = 0x00000000,
849 .dev_intlevel = 0,
850 .dev_intpolarity = 0,
851};
852static int memid;
853
854static void au1xmmc_dbdma_callback(int irq, void *dev_id)
855{
856 struct au1xmmc_host *host = (struct au1xmmc_host *)dev_id;
Pete Popovba264b32005-09-21 06:18:27 +0000857
858 /* Avoid spurious interrupts */
Pete Popovba264b32005-09-21 06:18:27 +0000859 if (!host->mrq)
860 return;
861
862 if (host->flags & HOST_F_STOP)
863 SEND_STOP(host);
864
865 tasklet_schedule(&host->data_task);
866}
867
Manuel Laussc4223c22008-06-09 08:36:13 +0200868static int au1xmmc_dbdma_init(struct au1xmmc_host *host)
Pete Popovba264b32005-09-21 06:18:27 +0000869{
Manuel Laussc4223c22008-06-09 08:36:13 +0200870 struct resource *res;
871 int txid, rxid;
Pete Popovba264b32005-09-21 06:18:27 +0000872
Manuel Laussc4223c22008-06-09 08:36:13 +0200873 res = platform_get_resource(host->pdev, IORESOURCE_DMA, 0);
874 if (!res)
875 return -ENODEV;
876 txid = res->start;
Pete Popovba264b32005-09-21 06:18:27 +0000877
Manuel Laussc4223c22008-06-09 08:36:13 +0200878 res = platform_get_resource(host->pdev, IORESOURCE_DMA, 1);
879 if (!res)
880 return -ENODEV;
881 rxid = res->start;
Pete Popovba264b32005-09-21 06:18:27 +0000882
Manuel Laussc4223c22008-06-09 08:36:13 +0200883 if (!memid)
884 return -ENODEV;
Pete Popovba264b32005-09-21 06:18:27 +0000885
Manuel Laussc4223c22008-06-09 08:36:13 +0200886 host->tx_chan = au1xxx_dbdma_chan_alloc(memid, txid,
887 au1xmmc_dbdma_callback, (void *)host);
888 if (!host->tx_chan) {
889 dev_err(&host->pdev->dev, "cannot allocate TX DMA\n");
890 return -ENODEV;
891 }
Pete Popovba264b32005-09-21 06:18:27 +0000892
Manuel Laussc4223c22008-06-09 08:36:13 +0200893 host->rx_chan = au1xxx_dbdma_chan_alloc(rxid, memid,
894 au1xmmc_dbdma_callback, (void *)host);
895 if (!host->rx_chan) {
896 dev_err(&host->pdev->dev, "cannot allocate RX DMA\n");
897 au1xxx_dbdma_chan_free(host->tx_chan);
898 return -ENODEV;
899 }
Pete Popovba264b32005-09-21 06:18:27 +0000900
Manuel Laussc4223c22008-06-09 08:36:13 +0200901 au1xxx_dbdma_set_devwidth(host->tx_chan, 8);
902 au1xxx_dbdma_set_devwidth(host->rx_chan, 8);
Pete Popovba264b32005-09-21 06:18:27 +0000903
Manuel Laussc4223c22008-06-09 08:36:13 +0200904 au1xxx_dbdma_ring_alloc(host->tx_chan, AU1XMMC_DESCRIPTOR_COUNT);
905 au1xxx_dbdma_ring_alloc(host->rx_chan, AU1XMMC_DESCRIPTOR_COUNT);
Pete Popovba264b32005-09-21 06:18:27 +0000906
Manuel Laussc4223c22008-06-09 08:36:13 +0200907 /* DBDMA is good to go */
908 host->flags |= HOST_F_DMA;
Pete Popovba264b32005-09-21 06:18:27 +0000909
Manuel Laussc4223c22008-06-09 08:36:13 +0200910 return 0;
911}
Pete Popovba264b32005-09-21 06:18:27 +0000912
Manuel Laussc4223c22008-06-09 08:36:13 +0200913static void au1xmmc_dbdma_shutdown(struct au1xmmc_host *host)
914{
915 if (host->flags & HOST_F_DMA) {
916 host->flags &= ~HOST_F_DMA;
917 au1xxx_dbdma_chan_free(host->tx_chan);
918 au1xxx_dbdma_chan_free(host->rx_chan);
919 }
920}
Pete Popovba264b32005-09-21 06:18:27 +0000921#endif
Pete Popovba264b32005-09-21 06:18:27 +0000922
Manuel Lauss20f522f2008-06-09 08:38:03 +0200923static void au1xmmc_enable_sdio_irq(struct mmc_host *mmc, int en)
924{
925 struct au1xmmc_host *host = mmc_priv(mmc);
926
927 if (en)
928 IRQ_ON(host, SD_CONFIG_SI);
929 else
930 IRQ_OFF(host, SD_CONFIG_SI);
931}
932
Yoichi Yuasabf8c80a2006-12-05 07:43:38 +0100933static const struct mmc_host_ops au1xmmc_ops = {
Pete Popovba264b32005-09-21 06:18:27 +0000934 .request = au1xmmc_request,
935 .set_ios = au1xmmc_set_ios,
Manuel Lauss82999772007-01-25 10:29:24 +0100936 .get_ro = au1xmmc_card_readonly,
Manuel Lausse2d26472008-06-27 18:25:18 +0200937 .get_cd = au1xmmc_card_inserted,
Manuel Lauss20f522f2008-06-09 08:38:03 +0200938 .enable_sdio_irq = au1xmmc_enable_sdio_irq,
Pete Popovba264b32005-09-21 06:18:27 +0000939};
940
Martin Michlmayrb256f9d2006-03-04 23:01:13 +0000941static int __devinit au1xmmc_probe(struct platform_device *pdev)
Pete Popovba264b32005-09-21 06:18:27 +0000942{
Manuel Laussc4223c22008-06-09 08:36:13 +0200943 struct mmc_host *mmc;
944 struct au1xmmc_host *host;
945 struct resource *r;
946 int ret;
Pete Popovba264b32005-09-21 06:18:27 +0000947
Manuel Laussc4223c22008-06-09 08:36:13 +0200948 mmc = mmc_alloc_host(sizeof(struct au1xmmc_host), &pdev->dev);
949 if (!mmc) {
950 dev_err(&pdev->dev, "no memory for mmc_host\n");
951 ret = -ENOMEM;
952 goto out0;
Pete Popovba264b32005-09-21 06:18:27 +0000953 }
954
Manuel Laussc4223c22008-06-09 08:36:13 +0200955 host = mmc_priv(mmc);
956 host->mmc = mmc;
957 host->platdata = pdev->dev.platform_data;
958 host->pdev = pdev;
Pete Popovba264b32005-09-21 06:18:27 +0000959
Manuel Laussc4223c22008-06-09 08:36:13 +0200960 ret = -ENODEV;
961 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
962 if (!r) {
963 dev_err(&pdev->dev, "no mmio defined\n");
964 goto out1;
965 }
Pete Popovba264b32005-09-21 06:18:27 +0000966
Manuel Laussc4223c22008-06-09 08:36:13 +0200967 host->ioarea = request_mem_region(r->start, r->end - r->start + 1,
968 pdev->name);
969 if (!host->ioarea) {
970 dev_err(&pdev->dev, "mmio already in use\n");
971 goto out1;
972 }
973
974 host->iobase = (unsigned long)ioremap(r->start, 0x3c);
975 if (!host->iobase) {
976 dev_err(&pdev->dev, "cannot remap mmio\n");
977 goto out2;
978 }
979
980 r = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
981 if (!r) {
982 dev_err(&pdev->dev, "no IRQ defined\n");
983 goto out3;
984 }
985
986 host->irq = r->start;
987 /* IRQ is shared among both SD controllers */
988 ret = request_irq(host->irq, au1xmmc_irq, IRQF_SHARED,
989 DRIVER_NAME, host);
990 if (ret) {
991 dev_err(&pdev->dev, "cannot grab IRQ\n");
992 goto out3;
993 }
994
995 mmc->ops = &au1xmmc_ops;
996
997 mmc->f_min = 450000;
998 mmc->f_max = 24000000;
999
1000 mmc->max_seg_size = AU1XMMC_DESCRIPTOR_SIZE;
1001 mmc->max_phys_segs = AU1XMMC_DESCRIPTOR_COUNT;
1002
1003 mmc->max_blk_size = 2048;
1004 mmc->max_blk_count = 512;
1005
1006 mmc->ocr_avail = AU1XMMC_OCR;
Manuel Lauss20f522f2008-06-09 08:38:03 +02001007 mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
Manuel Laussc4223c22008-06-09 08:36:13 +02001008
1009 host->status = HOST_S_IDLE;
1010
1011 /* board-specific carddetect setup, if any */
1012 if (host->platdata && host->platdata->cd_setup) {
1013 ret = host->platdata->cd_setup(mmc, 1);
1014 if (ret) {
Manuel Lausse2d26472008-06-27 18:25:18 +02001015 dev_warn(&pdev->dev, "board CD setup failed\n");
1016 mmc->caps |= MMC_CAP_NEEDS_POLL;
Pete Popovba264b32005-09-21 06:18:27 +00001017 }
Manuel Lausse2d26472008-06-27 18:25:18 +02001018 } else
1019 mmc->caps |= MMC_CAP_NEEDS_POLL;
Pete Popovba264b32005-09-21 06:18:27 +00001020
Manuel Lauss3b839072009-10-14 09:38:06 +02001021 /* platform may not be able to use all advertised caps */
1022 if (host->platdata)
1023 mmc->caps &= ~(host->platdata->mask_host_caps);
1024
Manuel Laussc4223c22008-06-09 08:36:13 +02001025 tasklet_init(&host->data_task, au1xmmc_tasklet_data,
1026 (unsigned long)host);
Pete Popovba264b32005-09-21 06:18:27 +00001027
Manuel Laussc4223c22008-06-09 08:36:13 +02001028 tasklet_init(&host->finish_task, au1xmmc_tasklet_finish,
1029 (unsigned long)host);
Pete Popovba264b32005-09-21 06:18:27 +00001030
Manuel Laussc4223c22008-06-09 08:36:13 +02001031#ifdef CONFIG_SOC_AU1200
1032 ret = au1xmmc_dbdma_init(host);
1033 if (ret)
1034 printk(KERN_INFO DRIVER_NAME ": DBDMA init failed; using PIO\n");
1035#endif
Pete Popovba264b32005-09-21 06:18:27 +00001036
Manuel Laussc4223c22008-06-09 08:36:13 +02001037#ifdef CONFIG_LEDS_CLASS
1038 if (host->platdata && host->platdata->led) {
1039 struct led_classdev *led = host->platdata->led;
1040 led->name = mmc_hostname(mmc);
1041 led->brightness = LED_OFF;
1042 led->default_trigger = mmc_hostname(mmc);
1043 ret = led_classdev_register(mmc_dev(mmc), led);
1044 if (ret)
1045 goto out5;
1046 }
1047#endif
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001048
Manuel Laussc4223c22008-06-09 08:36:13 +02001049 au1xmmc_reset_controller(host);
Pete Popovba264b32005-09-21 06:18:27 +00001050
Manuel Laussc4223c22008-06-09 08:36:13 +02001051 ret = mmc_add_host(mmc);
1052 if (ret) {
1053 dev_err(&pdev->dev, "cannot add mmc host\n");
1054 goto out6;
1055 }
Pete Popovba264b32005-09-21 06:18:27 +00001056
Manuel Laussdd8572a2008-07-17 13:07:28 +02001057 platform_set_drvdata(pdev, host);
Pete Popovba264b32005-09-21 06:18:27 +00001058
Manuel Laussc4223c22008-06-09 08:36:13 +02001059 printk(KERN_INFO DRIVER_NAME ": MMC Controller %d set up at %8.8X"
1060 " (mode=%s)\n", pdev->id, host->iobase,
1061 host->flags & HOST_F_DMA ? "dma" : "pio");
Pete Popovba264b32005-09-21 06:18:27 +00001062
Manuel Laussc4223c22008-06-09 08:36:13 +02001063 return 0; /* all ok */
Pete Popovba264b32005-09-21 06:18:27 +00001064
Manuel Laussc4223c22008-06-09 08:36:13 +02001065out6:
1066#ifdef CONFIG_LEDS_CLASS
1067 if (host->platdata && host->platdata->led)
1068 led_classdev_unregister(host->platdata->led);
1069out5:
1070#endif
1071 au_writel(0, HOST_ENABLE(host));
1072 au_writel(0, HOST_CONFIG(host));
1073 au_writel(0, HOST_CONFIG2(host));
1074 au_sync();
1075
1076#ifdef CONFIG_SOC_AU1200
1077 au1xmmc_dbdma_shutdown(host);
1078#endif
1079
1080 tasklet_kill(&host->data_task);
1081 tasklet_kill(&host->finish_task);
1082
Manuel Lausse2d26472008-06-27 18:25:18 +02001083 if (host->platdata && host->platdata->cd_setup &&
1084 !(mmc->caps & MMC_CAP_NEEDS_POLL))
Manuel Laussc4223c22008-06-09 08:36:13 +02001085 host->platdata->cd_setup(mmc, 0);
Manuel Lausse2d26472008-06-27 18:25:18 +02001086
Manuel Laussc4223c22008-06-09 08:36:13 +02001087 free_irq(host->irq, host);
1088out3:
1089 iounmap((void *)host->iobase);
1090out2:
1091 release_resource(host->ioarea);
1092 kfree(host->ioarea);
1093out1:
1094 mmc_free_host(mmc);
1095out0:
1096 return ret;
Pete Popovba264b32005-09-21 06:18:27 +00001097}
1098
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001099static int __devexit au1xmmc_remove(struct platform_device *pdev)
Pete Popovba264b32005-09-21 06:18:27 +00001100{
Manuel Laussdd8572a2008-07-17 13:07:28 +02001101 struct au1xmmc_host *host = platform_get_drvdata(pdev);
Pete Popovba264b32005-09-21 06:18:27 +00001102
Manuel Laussdd8572a2008-07-17 13:07:28 +02001103 if (host) {
1104 mmc_remove_host(host->mmc);
Pete Popovba264b32005-09-21 06:18:27 +00001105
Manuel Laussc4223c22008-06-09 08:36:13 +02001106#ifdef CONFIG_LEDS_CLASS
1107 if (host->platdata && host->platdata->led)
1108 led_classdev_unregister(host->platdata->led);
1109#endif
1110
Manuel Lausse2d26472008-06-27 18:25:18 +02001111 if (host->platdata && host->platdata->cd_setup &&
Manuel Laussdd8572a2008-07-17 13:07:28 +02001112 !(host->mmc->caps & MMC_CAP_NEEDS_POLL))
1113 host->platdata->cd_setup(host->mmc, 0);
Manuel Laussc4223c22008-06-09 08:36:13 +02001114
1115 au_writel(0, HOST_ENABLE(host));
1116 au_writel(0, HOST_CONFIG(host));
1117 au_writel(0, HOST_CONFIG2(host));
1118 au_sync();
Pete Popovba264b32005-09-21 06:18:27 +00001119
1120 tasklet_kill(&host->data_task);
1121 tasklet_kill(&host->finish_task);
1122
Manuel Laussc4223c22008-06-09 08:36:13 +02001123#ifdef CONFIG_SOC_AU1200
1124 au1xmmc_dbdma_shutdown(host);
1125#endif
Pete Popovba264b32005-09-21 06:18:27 +00001126 au1xmmc_set_power(host, 0);
1127
Manuel Laussc4223c22008-06-09 08:36:13 +02001128 free_irq(host->irq, host);
1129 iounmap((void *)host->iobase);
1130 release_resource(host->ioarea);
1131 kfree(host->ioarea);
Pete Popovba264b32005-09-21 06:18:27 +00001132
Manuel Laussdd8572a2008-07-17 13:07:28 +02001133 mmc_free_host(host->mmc);
1134 platform_set_drvdata(pdev, NULL);
Pete Popovba264b32005-09-21 06:18:27 +00001135 }
Pete Popovba264b32005-09-21 06:18:27 +00001136 return 0;
1137}
1138
Manuel Laussdd8572a2008-07-17 13:07:28 +02001139#ifdef CONFIG_PM
1140static int au1xmmc_suspend(struct platform_device *pdev, pm_message_t state)
1141{
1142 struct au1xmmc_host *host = platform_get_drvdata(pdev);
1143 int ret;
1144
1145 ret = mmc_suspend_host(host->mmc, state);
1146 if (ret)
1147 return ret;
1148
1149 au_writel(0, HOST_CONFIG2(host));
1150 au_writel(0, HOST_CONFIG(host));
1151 au_writel(0xffffffff, HOST_STATUS(host));
1152 au_writel(0, HOST_ENABLE(host));
1153 au_sync();
1154
1155 return 0;
1156}
1157
1158static int au1xmmc_resume(struct platform_device *pdev)
1159{
1160 struct au1xmmc_host *host = platform_get_drvdata(pdev);
1161
1162 au1xmmc_reset_controller(host);
1163
1164 return mmc_resume_host(host->mmc);
1165}
1166#else
1167#define au1xmmc_suspend NULL
1168#define au1xmmc_resume NULL
1169#endif
1170
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001171static struct platform_driver au1xmmc_driver = {
Pete Popovba264b32005-09-21 06:18:27 +00001172 .probe = au1xmmc_probe,
1173 .remove = au1xmmc_remove,
Manuel Laussdd8572a2008-07-17 13:07:28 +02001174 .suspend = au1xmmc_suspend,
1175 .resume = au1xmmc_resume,
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001176 .driver = {
1177 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001178 .owner = THIS_MODULE,
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001179 },
Pete Popovba264b32005-09-21 06:18:27 +00001180};
1181
1182static int __init au1xmmc_init(void)
1183{
Manuel Laussc4223c22008-06-09 08:36:13 +02001184#ifdef CONFIG_SOC_AU1200
1185 /* DSCR_CMD0_ALWAYS has a stride of 32 bits, we need a stride
1186 * of 8 bits. And since devices are shared, we need to create
1187 * our own to avoid freaking out other devices.
1188 */
1189 memid = au1xxx_ddma_add_device(&au1xmmc_mem_dbdev);
1190 if (!memid)
1191 printk(KERN_ERR "au1xmmc: cannot add memory dbdma dev\n");
1192#endif
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001193 return platform_driver_register(&au1xmmc_driver);
Pete Popovba264b32005-09-21 06:18:27 +00001194}
1195
1196static void __exit au1xmmc_exit(void)
1197{
Manuel Laussc4223c22008-06-09 08:36:13 +02001198#ifdef CONFIG_SOC_AU1200
1199 if (memid)
1200 au1xxx_ddma_del_device(memid);
1201#endif
Martin Michlmayrb256f9d2006-03-04 23:01:13 +00001202 platform_driver_unregister(&au1xmmc_driver);
Pete Popovba264b32005-09-21 06:18:27 +00001203}
1204
1205module_init(au1xmmc_init);
1206module_exit(au1xmmc_exit);
1207
Pete Popovba264b32005-09-21 06:18:27 +00001208MODULE_AUTHOR("Advanced Micro Devices, Inc");
1209MODULE_DESCRIPTION("MMC/SD driver for the Alchemy Au1XXX");
1210MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001211MODULE_ALIAS("platform:au1xxx-mmc");