blob: 1d00cdcdaa67efd8209a1f11018859630414b7a3 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
Stephen Hemminger793b8832005-09-14 16:06:14 -070031 * - variable ring size
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032 * - speed setting
33 * - power management
Stephen Hemminger793b8832005-09-14 16:06:14 -070034 * - netpoll
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035 */
36
37#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070038#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/kernel.h>
40#include <linux/version.h>
41#include <linux/module.h>
42#include <linux/netdevice.h>
43#include <linux/etherdevice.h>
44#include <linux/ethtool.h>
45#include <linux/pci.h>
46#include <linux/ip.h>
47#include <linux/tcp.h>
48#include <linux/in.h>
49#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070050#include <linux/if_vlan.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070054#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
55#define SKY2_VLAN_TAG_USED 1
56#endif
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#include "sky2.h"
59
60#define DRV_NAME "sky2"
Stephen Hemmingerecfd7f32005-09-19 15:49:13 -070061#define DRV_VERSION "0.5"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define PFX DRV_NAME " "
63
64/*
65 * The Yukon II chipset takes 64 bit command blocks (called list elements)
66 * that are organized into three (receive, transmit, status) different rings
67 * similar to Tigon3. A transmit can require several elements;
68 * a receive requires one (or two if using 64 bit dma).
69 */
70
71#ifdef CONFIG_SKY2_EC_A1
72#define is_ec_a1(hw) \
73 ((hw)->chip_id == CHIP_ID_YUKON_EC && \
74 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
75#else
76#define is_ec_a1(hw) 0
77#endif
78
Stephen Hemminger793b8832005-09-14 16:06:14 -070079#define RX_LE_SIZE 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
82#define RX_DEF_PENDING 128
Stephen Hemminger79e57d32005-09-19 15:42:33 -070083#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084
Stephen Hemminger793b8832005-09-14 16:06:14 -070085#define TX_RING_SIZE 512
86#define TX_DEF_PENDING (TX_RING_SIZE - 1)
87#define TX_MIN_PENDING 64
88#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
89
90#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
92#define ETH_JUMBO_MTU 9000
93#define TX_WATCHDOG (5 * HZ)
94#define NAPI_WEIGHT 64
95#define PHY_RETRIES 1000
96
97static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070098 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
99 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
100 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101
Stephen Hemminger793b8832005-09-14 16:06:14 -0700102static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103module_param(debug, int, 0);
104MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
105
106static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
124 { 0 }
125};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700127MODULE_DEVICE_TABLE(pci, sky2_id_table);
128
129/* Avoid conditionals by using array */
130static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
131static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
132
Stephen Hemminger793b8832005-09-14 16:06:14 -0700133static const char *yukon_name[] = {
134 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
135 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
136 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
139 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
140};
141
142
143/* Access to external PHY */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
145{
146 int i;
147
148 gma_write16(hw, port, GM_SMI_DATA, val);
149 gma_write16(hw, port, GM_SMI_CTRL,
150 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
151
152 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154 return;
155 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158}
159
160static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
161{
162 int i;
163
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
169 goto ready;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700170 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
174ready:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 return gma_read16(hw, port, GM_SMI_DATA);
176}
177
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700178static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
179{
180 u16 power_control;
181 u32 reg1;
182 int vaux;
183 int ret = 0;
184
185 pr_debug("sky2_set_power_state %d\n", state);
186 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
187
188 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
189 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
190 (power_control & PCI_PM_CAP_PME_D3cold);
191
192 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
193
194 power_control |= PCI_PM_CTRL_PME_STATUS;
195 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
196
197 switch (state) {
198 case PCI_D0:
199 /* switch power to VCC (WA for VAUX problem) */
200 sky2_write8(hw, B0_POWER_CTRL,
201 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
202
203 /* disable Core Clock Division, */
204 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
205
206 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
207 /* enable bits are inverted */
208 sky2_write8(hw, B2_Y2_CLK_GATE,
209 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
210 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
211 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
212 else
213 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
214
215 /* Turn off phy power saving */
216 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
217 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
218
219 /* looks like this xl is back asswards .. */
220 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
221 reg1 |= PCI_Y2_PHY1_COMA;
222 if (hw->ports > 1)
223 reg1 |= PCI_Y2_PHY2_COMA;
224 }
225 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
226 break;
227
228 case PCI_D3hot:
229 case PCI_D3cold:
230 /* Turn on phy power saving */
231 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
233 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
234 else
235 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
236 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
237
238 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
240 else
241 /* enable bits are inverted */
242 sky2_write8(hw, B2_Y2_CLK_GATE,
243 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
244 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
245 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
246
247 /* switch power to VAUX */
248 if (vaux && state != PCI_D3cold)
249 sky2_write8(hw, B0_POWER_CTRL,
250 (PC_VAUX_ENA | PC_VCC_ENA |
251 PC_VAUX_ON | PC_VCC_OFF));
252 break;
253 default:
254 printk(KERN_ERR PFX "Unknown power state %d\n", state);
255 ret = -1;
256 }
257
258 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
259 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
260 return ret;
261}
262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700263static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
264{
265 u16 reg;
266
267 /* disable all GMAC IRQ's */
268 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
269 /* disable PHY IRQs */
270 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700272 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
273 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
274 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
275 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
276
277 reg = gma_read16(hw, port, GM_RX_CTRL);
278 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
279 gma_write16(hw, port, GM_RX_CTRL, reg);
280}
281
282static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
283{
284 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700285 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286
Stephen Hemminger793b8832005-09-14 16:06:14 -0700287 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
289
290 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
293
294 if (hw->chip_id == CHIP_ID_YUKON_EC)
295 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
296 else
297 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
298
299 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
300 }
301
302 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
303 if (hw->copper) {
304 if (hw->chip_id == CHIP_ID_YUKON_FE) {
305 /* enable automatic crossover */
306 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
307 } else {
308 /* disable energy detect */
309 ctrl &= ~PHY_M_PC_EN_DET_MSK;
310
311 /* enable automatic crossover */
312 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
313
314 if (sky2->autoneg == AUTONEG_ENABLE &&
315 hw->chip_id == CHIP_ID_YUKON_XL) {
316 ctrl &= ~PHY_M_PC_DSC_MSK;
317 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
318 }
319 }
320 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
321 } else {
322 /* workaround for deviation #4.88 (CRC errors) */
323 /* disable Automatic Crossover */
324
325 ctrl &= ~PHY_M_PC_MDIX_MSK;
326 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
327
328 if (hw->chip_id == CHIP_ID_YUKON_XL) {
329 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
330 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
331 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
332 ctrl &= ~PHY_M_MAC_MD_MSK;
333 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
334 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
335
336 /* select page 1 to access Fiber registers */
337 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
338 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 }
340
341 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
342 if (sky2->autoneg == AUTONEG_DISABLE)
343 ctrl &= ~PHY_CT_ANE;
344 else
345 ctrl |= PHY_CT_ANE;
346
347 ctrl |= PHY_CT_RESET;
348 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
349
350 ctrl = 0;
351 ct1000 = 0;
352 adv = PHY_AN_CSMA;
353
354 if (sky2->autoneg == AUTONEG_ENABLE) {
355 if (hw->copper) {
356 if (sky2->advertising & ADVERTISED_1000baseT_Full)
357 ct1000 |= PHY_M_1000C_AFD;
358 if (sky2->advertising & ADVERTISED_1000baseT_Half)
359 ct1000 |= PHY_M_1000C_AHD;
360 if (sky2->advertising & ADVERTISED_100baseT_Full)
361 adv |= PHY_M_AN_100_FD;
362 if (sky2->advertising & ADVERTISED_100baseT_Half)
363 adv |= PHY_M_AN_100_HD;
364 if (sky2->advertising & ADVERTISED_10baseT_Full)
365 adv |= PHY_M_AN_10_FD;
366 if (sky2->advertising & ADVERTISED_10baseT_Half)
367 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700368 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
370
371 /* Set Flow-control capabilities */
372 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700373 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700375 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700376 else if (!sky2->rx_pause && sky2->tx_pause)
377 adv |= PHY_AN_PAUSE_ASYM; /* local */
378
379 /* Restart Auto-negotiation */
380 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
381 } else {
382 /* forced speed/duplex settings */
383 ct1000 = PHY_M_1000C_MSE;
384
385 if (sky2->duplex == DUPLEX_FULL)
386 ctrl |= PHY_CT_DUP_MD;
387
388 switch (sky2->speed) {
389 case SPEED_1000:
390 ctrl |= PHY_CT_SP1000;
391 break;
392 case SPEED_100:
393 ctrl |= PHY_CT_SP100;
394 break;
395 }
396
397 ctrl |= PHY_CT_RESET;
398 }
399
400 if (hw->chip_id != CHIP_ID_YUKON_FE)
401 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
402
403 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
404 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
405
406 /* Setup Phy LED's */
407 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
408 ledover = 0;
409
410 switch (hw->chip_id) {
411 case CHIP_ID_YUKON_FE:
412 /* on 88E3082 these bits are at 11..9 (shifted left) */
413 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
414
415 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
416
417 /* delete ACT LED control bits */
418 ctrl &= ~PHY_M_FELP_LED1_MSK;
419 /* change ACT LED control to blink mode */
420 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
421 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
422 break;
423
424 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700425 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426
427 /* select page 3 to access LED control register */
428 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
429
430 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700431 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
432 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
433 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
434 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435
436 /* set Polarity Control register */
437 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700438 (PHY_M_POLC_LS1_P_MIX(4) |
439 PHY_M_POLC_IS0_P_MIX(4) |
440 PHY_M_POLC_LOS_CTRL(2) |
441 PHY_M_POLC_INIT_CTRL(2) |
442 PHY_M_POLC_STA1_CTRL(2) |
443 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444
445 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700446 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447 break;
448
449 default:
450 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
451 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
452 /* turn off the Rx LED (LED_RX) */
453 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
454 }
455
456 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
457
458 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
459 /* turn on 100 Mbps LED (LED_LINK100) */
460 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
461 }
462
463 if (ledover)
464 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
465
466 /* Enable phy interrupt on autonegotiation complete (or link up) */
467 if (sky2->autoneg == AUTONEG_ENABLE)
468 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
469 else
470 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
471}
472
473static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
474{
475 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
476 u16 reg;
477 int i;
478 const u8 *addr = hw->dev[port]->dev_addr;
479
480 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
481 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
482
483 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
484
Stephen Hemminger793b8832005-09-14 16:06:14 -0700485 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486 /* WA DEV_472 -- looks like crossed wires on port 2 */
487 /* clear GMAC 1 Control reset */
488 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
489 do {
490 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
491 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
492 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
493 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
494 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
495 }
496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497 if (sky2->autoneg == AUTONEG_DISABLE) {
498 reg = gma_read16(hw, port, GM_GP_CTRL);
499 reg |= GM_GPCR_AU_ALL_DIS;
500 gma_write16(hw, port, GM_GP_CTRL, reg);
501 gma_read16(hw, port, GM_GP_CTRL);
502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700503 switch (sky2->speed) {
504 case SPEED_1000:
505 reg |= GM_GPCR_SPEED_1000;
506 /* fallthru */
507 case SPEED_100:
508 reg |= GM_GPCR_SPEED_100;
509 }
510
511 if (sky2->duplex == DUPLEX_FULL)
512 reg |= GM_GPCR_DUP_FULL;
513 } else
514 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
515
516 if (!sky2->tx_pause && !sky2->rx_pause) {
517 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700518 reg |=
519 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
520 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521 /* disable Rx flow-control */
522 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
523 }
524
525 gma_write16(hw, port, GM_GP_CTRL, reg);
526
Stephen Hemminger793b8832005-09-14 16:06:14 -0700527 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528
529 spin_lock_bh(&hw->phy_lock);
530 sky2_phy_init(hw, port);
531 spin_unlock_bh(&hw->phy_lock);
532
533 /* MIB clear */
534 reg = gma_read16(hw, port, GM_PHY_ADDR);
535 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
536
537 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 gma_write16(hw, port, GM_PHY_ADDR, reg);
540
541 /* transmit control */
542 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
543
544 /* receive control reg: unicast + multicast + no FCS */
545 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547
548 /* transmit flow control */
549 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
550
551 /* transmit parameter */
552 gma_write16(hw, port, GM_TX_PARAM,
553 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
554 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
555 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
556 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
557
558 /* serial mode register */
559 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700560 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700561
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700562 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700563 reg |= GM_SMOD_JUMBO_ENA;
564
565 gma_write16(hw, port, GM_SERIAL_MODE, reg);
566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700567 /* virtual address for data */
568 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
569
Stephen Hemminger793b8832005-09-14 16:06:14 -0700570 /* physical address: used for pause frames */
571 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
572
573 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
575 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
576 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
577
578 /* Configure Rx MAC FIFO */
579 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700580 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700581 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582
Stephen Hemminger793b8832005-09-14 16:06:14 -0700583 /* Flush Rx MAC FIFO on any flowcontrol or error */
584 reg = GMR_FS_ANY_ERR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
586 reg = 0; /* WA Dev #4115 */
587
588 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700589 /* Set threshold to 0xa (64 bytes)
590 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591 */
592 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
593
594 /* Configure Tx MAC FIFO */
595 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
596 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597}
598
599static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
600{
601 u32 end;
602
603 start /= 8;
604 len /= 8;
605 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
608 sky2_write32(hw, RB_ADDR(q, RB_START), start);
609 sky2_write32(hw, RB_ADDR(q, RB_END), end);
610 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
611 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
612
613 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700614 u32 rxup, rxlo;
615
616 rxlo = len/2;
617 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700620 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
621 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622 } else {
623 /* Enable store & forward on Tx queue's because
624 * Tx FIFO is only 1K on Yukon
625 */
626 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
627 }
628
629 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700630 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631}
632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633/* Setup Bus Memory Interface */
634static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
635{
636 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
637 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
638 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
639 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
640}
641
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642/* Setup prefetch unit registers. This is the interface between
643 * hardware and driver list elements
644 */
645static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
646 u64 addr, u32 last)
647{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700648 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
649 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
650 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
651 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
652 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
653 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700654
655 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656}
657
Stephen Hemminger793b8832005-09-14 16:06:14 -0700658static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
659{
660 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
661
662 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
663 return le;
664}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700665
666/*
667 * This is a workaround code taken from syskonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700668 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700669 */
670static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
671 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700672{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700673 if (is_ec_a1(hw) && idx < *last) {
674 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
675
676 if (hwget == 0) {
677 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700678 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700679 goto setnew;
680 }
681
Stephen Hemminger793b8832005-09-14 16:06:14 -0700682 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 /* set watermark to one list element */
684 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
685
686 /* set put index to first list element */
687 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700688 } else /* have hardware go to end of list */
689 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
690 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700692setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700695 *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696}
697
Stephen Hemminger793b8832005-09-14 16:06:14 -0700698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
700{
701 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
702 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
703 return le;
704}
705
Stephen Hemminger793b8832005-09-14 16:06:14 -0700706/* Build description to hardware about buffer */
707static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700708{
709 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700710 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711
Stephen Hemminger793b8832005-09-14 16:06:14 -0700712 re->idx = sky2->rx_put;
713 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716 le->ctrl = 0;
717 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700721 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700722 le->addr = cpu_to_le32((u32) re->mapaddr);
723 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724 le->ctrl = 0;
725 le->opcode = OP_PACKET | HW_OWNER;
726}
727
Stephen Hemminger793b8832005-09-14 16:06:14 -0700728/* Tell receiver about new buffers. */
729static inline void rx_set_put(struct net_device *dev)
730{
731 struct sky2_port *sky2 = netdev_priv(dev);
732
733 if (sky2->rx_last_put != sky2->rx_put)
734 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
735 &sky2->rx_last_put, RX_LE_SIZE);
736}
737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738/* Tell chip where to start receive checksum.
739 * Actually has two checksums, but set both same to avoid possible byte
740 * order problems.
741 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700742static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700743{
744 struct sky2_rx_le *le;
745
Stephen Hemminger793b8832005-09-14 16:06:14 -0700746 le = sky2_next_rx(sky2);
747 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
748 le->ctrl = 0;
749 le->opcode = OP_TCPSTART | HW_OWNER;
750
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
753 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755}
756
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700757/*
758 * The RX Stop command will not work for Yukon-2 if the BMU does not
759 * reach the end of packet and since we can't make sure that we have
760 * incoming data, we must reset the BMU while it is not doing a DMA
761 * transfer. Since it is possible that the RX path is still active,
762 * the RX RAM buffer will be stopped first, so any possible incoming
763 * data will not trigger a DMA. After the RAM buffer is stopped, the
764 * BMU is polled until any DMA in progress is ended and only then it
765 * will be reset.
766 */
767static void sky2_rx_stop(struct sky2_port *sky2)
768{
769 struct sky2_hw *hw = sky2->hw;
770 unsigned rxq = rxqaddr[sky2->port];
771 int i;
772
773 /* disable the RAM Buffer receive queue */
774 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
775
776 for (i = 0; i < 0xffff; i++)
777 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
778 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
779 goto stopped;
780
781 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
782 sky2->netdev->name);
783stopped:
784 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
785
786 /* reset the Rx prefetch unit */
787 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
788}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790/* Cleanout receive buffer area, assumes receiver hardware stopped */
791static void sky2_rx_clean(struct sky2_port *sky2)
792{
793 unsigned i;
794
795 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700796 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 struct ring_info *re = sky2->rx_ring + i;
798
799 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700800 pci_unmap_single(sky2->hw->pdev,
801 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802 PCI_DMA_FROMDEVICE);
803 kfree_skb(re->skb);
804 re->skb = NULL;
805 }
806 }
807}
808
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700809#ifdef SKY2_VLAN_TAG_USED
810static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
811{
812 struct sky2_port *sky2 = netdev_priv(dev);
813 struct sky2_hw *hw = sky2->hw;
814 u16 port = sky2->port;
815 unsigned long flags;
816
817 spin_lock_irqsave(&sky2->tx_lock, flags);
818
819 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
820 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
821 sky2->vlgrp = grp;
822
823 spin_unlock_irqrestore(&sky2->tx_lock, flags);
824}
825
826static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
827{
828 struct sky2_port *sky2 = netdev_priv(dev);
829 struct sky2_hw *hw = sky2->hw;
830 u16 port = sky2->port;
831 unsigned long flags;
832
833 spin_lock_irqsave(&sky2->tx_lock, flags);
834
835 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
836 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
837 if (sky2->vlgrp)
838 sky2->vlgrp->vlan_devices[vid] = NULL;
839
840 spin_unlock_irqrestore(&sky2->tx_lock, flags);
841}
842#endif
843
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700844#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700845static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700847 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700848}
849
850/*
851 * Allocate and setup receiver buffer pool.
852 * In case of 64 bit dma, there are 2X as many list elements
853 * available as ring entries
854 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700855 *
856 * It appears the hardware has a bug in the FIFO logic that
857 * cause it to hang if the FIFO gets overrun and the receive buffer
858 * is not aligned. This means we can't use skb_reserve to align
859 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700861static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700863 struct sky2_hw *hw = sky2->hw;
864 unsigned size = rx_size(sky2);
865 unsigned rxq = rxqaddr[sky2->port];
866 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700868 sky2->rx_put = sky2->rx_next = 0;
869 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
870 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
871
872 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700874 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700876 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 if (!re->skb)
878 goto nomem;
879
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700880 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700881 size, PCI_DMA_FROMDEVICE);
882 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700883 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884 }
885
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700886 /* Tell chip about available buffers */
887 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
888 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889 return 0;
890nomem:
891 sky2_rx_clean(sky2);
892 return -ENOMEM;
893}
894
895/* Bring up network interface. */
896static int sky2_up(struct net_device *dev)
897{
898 struct sky2_port *sky2 = netdev_priv(dev);
899 struct sky2_hw *hw = sky2->hw;
900 unsigned port = sky2->port;
901 u32 ramsize, rxspace;
902 int err = -ENOMEM;
903
904 if (netif_msg_ifup(sky2))
905 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
906
907 /* must be power of 2 */
908 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700909 TX_RING_SIZE *
910 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911 &sky2->tx_le_map);
912 if (!sky2->tx_le)
913 goto err_out;
914
915 sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
916 GFP_KERNEL);
917 if (!sky2->tx_ring)
918 goto err_out;
919 sky2->tx_prod = sky2->tx_cons = 0;
920 memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
921
922 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
923 &sky2->rx_le_map);
924 if (!sky2->rx_le)
925 goto err_out;
926 memset(sky2->rx_le, 0, RX_LE_BYTES);
927
Stephen Hemminger793b8832005-09-14 16:06:14 -0700928 sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929 GFP_KERNEL);
930 if (!sky2->rx_ring)
931 goto err_out;
932
933 sky2_mac_init(hw, port);
934
935 /* Configure RAM buffers */
936 if (hw->chip_id == CHIP_ID_YUKON_FE ||
937 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
938 ramsize = 4096;
939 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700940 u8 e0 = sky2_read8(hw, B2_E_0);
941 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 }
943
944 /* 2/3 for Rx */
945 rxspace = (2 * ramsize) / 3;
946 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
947 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
948
Stephen Hemminger793b8832005-09-14 16:06:14 -0700949 /* Make sure SyncQ is disabled */
950 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
951 RB_RST_SET);
952
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953 sky2_qset(hw, txqaddr[port], 0x600);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
955 TX_RING_SIZE - 1);
956
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700957 err = sky2_rx_start(sky2);
958 if (err)
959 goto err_out;
960
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 /* Enable interrupts from phy/mac for port */
962 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
963 sky2_write32(hw, B0_IMSK, hw->intr_mask);
964 return 0;
965
966err_out:
967 if (sky2->rx_le)
968 pci_free_consistent(hw->pdev, RX_LE_BYTES,
969 sky2->rx_le, sky2->rx_le_map);
970 if (sky2->tx_le)
971 pci_free_consistent(hw->pdev,
972 TX_RING_SIZE * sizeof(struct sky2_tx_le),
973 sky2->tx_le, sky2->tx_le_map);
974 if (sky2->tx_ring)
975 kfree(sky2->tx_ring);
976 if (sky2->rx_ring)
977 kfree(sky2->rx_ring);
978
979 return err;
980}
981
Stephen Hemminger793b8832005-09-14 16:06:14 -0700982/* Modular subtraction in ring */
983static inline int tx_dist(unsigned tail, unsigned head)
984{
985 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
986}
987
988/* Number of list elements available for next tx */
989static inline int tx_avail(const struct sky2_port *sky2)
990{
991 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
992}
993
994/* Estimate of number of transmit list elements required */
995static inline unsigned tx_le_req(const struct sk_buff *skb)
996{
997 unsigned count;
998
999 count = sizeof(dma_addr_t) / sizeof(u32);
1000 count += skb_shinfo(skb)->nr_frags * count;
1001
1002 if (skb_shinfo(skb)->tso_size)
1003 ++count;
1004
1005 if (skb->ip_summed)
1006 ++count;
1007
1008 return count;
1009}
1010
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012 * Put one packet in ring for transmit.
1013 * A single packet can generate multiple list elements, and
1014 * the number of ring elements will probably be less than the number
1015 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001016 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1018{
1019 struct sky2_port *sky2 = netdev_priv(dev);
1020 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001021 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001023 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024 unsigned i, len;
1025 dma_addr_t mapping;
1026 u32 addr64;
1027 u16 mss;
1028 u8 ctrl;
1029
Stephen Hemminger793b8832005-09-14 16:06:14 -07001030 local_irq_save(flags);
1031 if (!spin_trylock(&sky2->tx_lock)) {
1032 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001034 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001035
Stephen Hemminger793b8832005-09-14 16:06:14 -07001036 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001038 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039
1040 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1041 dev->name);
1042 return NETDEV_TX_BUSY;
1043 }
1044
Stephen Hemminger793b8832005-09-14 16:06:14 -07001045 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1047 dev->name, sky2->tx_prod, skb->len);
1048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 len = skb_headlen(skb);
1050 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001051 addr64 = (mapping >> 16) >> 16;
1052
1053 re = sky2->tx_ring + sky2->tx_prod;
1054
1055 /* Send high bits if changed */
1056 if (addr64 != sky2->tx_addr64) {
1057 le = get_tx_le(sky2);
1058 le->tx.addr = cpu_to_le32(addr64);
1059 le->ctrl = 0;
1060 le->opcode = OP_ADDR64 | HW_OWNER;
1061 sky2->tx_addr64 = addr64;
1062 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063
1064 /* Check for TCP Segmentation Offload */
1065 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001066 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001067 /* just drop the packet if non-linear expansion fails */
1068 if (skb_header_cloned(skb) &&
1069 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001070 dev_kfree_skb_any(skb);
1071 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001072 }
1073
1074 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1075 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1076 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001077 }
1078
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001081 le->tx.tso.size = cpu_to_le16(mss);
1082 le->tx.tso.rsvd = 0;
1083 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001085 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086 }
1087
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001089#ifdef SKY2_VLAN_TAG_USED
1090 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1091 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1092 if (!le) {
1093 le = get_tx_le(sky2);
1094 le->tx.addr = 0;
1095 le->opcode = OP_VLAN|HW_OWNER;
1096 le->ctrl = 0;
1097 } else
1098 le->opcode |= OP_VLAN;
1099 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1100 ctrl |= INS_VLAN;
1101 }
1102#endif
1103
1104 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001106 u16 hdr = skb->h.raw - skb->data;
1107 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108
1109 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1110 if (skb->nh.iph->protocol == IPPROTO_UDP)
1111 ctrl |= UDPTCP;
1112
1113 le = get_tx_le(sky2);
1114 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115 le->tx.csum.offset = cpu_to_le16(offset);
1116 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119 }
1120
1121 le = get_tx_le(sky2);
1122 le->tx.addr = cpu_to_le32((u32) mapping);
1123 le->length = cpu_to_le16(len);
1124 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001125 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126
Stephen Hemminger793b8832005-09-14 16:06:14 -07001127 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001128 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001129 re->mapaddr = mapping;
1130 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001131
1132 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1133 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001134 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001135
1136 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1137 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138 addr64 = (mapping >> 16) >> 16;
1139 if (addr64 != sky2->tx_addr64) {
1140 le = get_tx_le(sky2);
1141 le->tx.addr = cpu_to_le32(addr64);
1142 le->ctrl = 0;
1143 le->opcode = OP_ADDR64 | HW_OWNER;
1144 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145 }
1146
1147 le = get_tx_le(sky2);
1148 le->tx.addr = cpu_to_le32((u32) mapping);
1149 le->length = cpu_to_le16(frag->size);
1150 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152
Stephen Hemminger793b8832005-09-14 16:06:14 -07001153 fre = sky2->tx_ring
1154 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1155 fre->skb = NULL;
1156 fre->mapaddr = mapping;
1157 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001159 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001160 le->ctrl |= EOP;
1161
1162 sky2_put_idx(sky2->hw, txqaddr[sky2->port], sky2->tx_prod,
1163 &sky2->tx_last_put, TX_RING_SIZE);
1164
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001167
1168out_unlock:
1169 mmiowb();
1170 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171
1172 dev->trans_start = jiffies;
1173 return NETDEV_TX_OK;
1174}
1175
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177 * Free ring elements from starting at tx_cons until "done"
1178 *
1179 * NB: the hardware will tell us about partial completion of multi-part
1180 * buffers; these are defered until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001182static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001184 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001187 if (unlikely(netif_msg_tx_done(sky2)))
1188 printk(KERN_DEBUG "%s: tx done, upto %u\n",
1189 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190
1191 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192
Stephen Hemminger793b8832005-09-14 16:06:14 -07001193 while (sky2->tx_cons != done) {
1194 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1195 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196
Stephen Hemminger793b8832005-09-14 16:06:14 -07001197 /* Check for partial status */
1198 if (tx_dist(sky2->tx_cons, done)
1199 < tx_dist(sky2->tx_cons, re->idx))
1200 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201
Stephen Hemminger793b8832005-09-14 16:06:14 -07001202 skb = re->skb;
1203 pci_unmap_single(sky2->hw->pdev,
1204 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205
Stephen Hemminger793b8832005-09-14 16:06:14 -07001206 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1207 struct ring_info *fre;
1208 fre =
1209 sky2->tx_ring + (sky2->tx_cons + i +
1210 1) % TX_RING_SIZE;
1211 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1212 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213 }
1214
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 sky2->tx_cons = re->idx;
1218 }
1219out:
1220
1221 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222 netif_wake_queue(dev);
1223 spin_unlock(&sky2->tx_lock);
1224}
1225
1226/* Cleanup all untransmitted buffers, assume transmitter not running */
1227static inline void sky2_tx_clean(struct sky2_port *sky2)
1228{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001229 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001230}
1231
1232/* Network shutdown */
1233static int sky2_down(struct net_device *dev)
1234{
1235 struct sky2_port *sky2 = netdev_priv(dev);
1236 struct sky2_hw *hw = sky2->hw;
1237 unsigned port = sky2->port;
1238 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239
1240 if (netif_msg_ifdown(sky2))
1241 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1242
1243 netif_stop_queue(dev);
1244
Stephen Hemminger793b8832005-09-14 16:06:14 -07001245 sky2_phy_reset(hw, port);
1246
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001247 /* Stop transmitter */
1248 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1249 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1250
1251 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001252 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001253
1254 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001255 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1257
1258 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1259
1260 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001261 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1262 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1264
1265 /* Disable Force Sync bit and Enable Alloc bit */
1266 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1267 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1268
1269 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1270 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1271 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1272
1273 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001274 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1275 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276
1277 /* Reset the Tx prefetch units */
1278 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1279 PREF_UNIT_RST_SET);
1280
1281 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1282
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001283 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284
1285 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1286 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1287
1288 /* turn off led's */
1289 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1290
1291 sky2_tx_clean(sky2);
1292 sky2_rx_clean(sky2);
1293
1294 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1295 sky2->rx_le, sky2->rx_le_map);
1296 kfree(sky2->rx_ring);
1297
1298 pci_free_consistent(hw->pdev,
1299 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1300 sky2->tx_le, sky2->tx_le_map);
1301 kfree(sky2->tx_ring);
1302
1303 return 0;
1304}
1305
1306static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1307{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001308 if (!hw->copper)
1309 return SPEED_1000;
1310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311 if (hw->chip_id == CHIP_ID_YUKON_FE)
1312 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1313
1314 switch (aux & PHY_M_PS_SPEED_MSK) {
1315 case PHY_M_PS_SPEED_1000:
1316 return SPEED_1000;
1317 case PHY_M_PS_SPEED_100:
1318 return SPEED_100;
1319 default:
1320 return SPEED_10;
1321 }
1322}
1323
1324static void sky2_link_up(struct sky2_port *sky2)
1325{
1326 struct sky2_hw *hw = sky2->hw;
1327 unsigned port = sky2->port;
1328 u16 reg;
1329
Stephen Hemminger793b8832005-09-14 16:06:14 -07001330 /* disable Rx GMAC FIFO flush mode */
1331 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
1332
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001334 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335
1336 reg = gma_read16(hw, port, GM_GP_CTRL);
1337 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1338 reg |= GM_GPCR_DUP_FULL;
1339
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340 /* enable Rx/Tx */
1341 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1342 gma_write16(hw, port, GM_GP_CTRL, reg);
1343 gma_read16(hw, port, GM_GP_CTRL);
1344
1345 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1346
1347 netif_carrier_on(sky2->netdev);
1348 netif_wake_queue(sky2->netdev);
1349
1350 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001351 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001352 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1353
Stephen Hemminger793b8832005-09-14 16:06:14 -07001354 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1355 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1356
1357 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1358 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1359 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1360 SPEED_10 ? 7 : 0) |
1361 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1362 SPEED_100 ? 7 : 0) |
1363 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1364 SPEED_1000 ? 7 : 0));
1365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1366 }
1367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 if (netif_msg_link(sky2))
1369 printk(KERN_INFO PFX
1370 "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
1371 sky2->netdev->name, sky2->speed,
1372 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1373 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001374 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001375}
1376
1377static void sky2_link_down(struct sky2_port *sky2)
1378{
1379 struct sky2_hw *hw = sky2->hw;
1380 unsigned port = sky2->port;
1381 u16 reg;
1382
1383 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1384
1385 reg = gma_read16(hw, port, GM_GP_CTRL);
1386 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1387 gma_write16(hw, port, GM_GP_CTRL, reg);
1388 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1389
1390 if (sky2->rx_pause && !sky2->tx_pause) {
1391 /* restore Asymmetric Pause bit */
1392 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001393 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1394 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395 }
1396
1397 sky2_phy_reset(hw, port);
1398
1399 netif_carrier_off(sky2->netdev);
1400 netif_stop_queue(sky2->netdev);
1401
1402 /* Turn on link LED */
1403 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1404
1405 if (netif_msg_link(sky2))
1406 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1407 sky2_phy_init(hw, port);
1408}
1409
Stephen Hemminger793b8832005-09-14 16:06:14 -07001410static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1411{
1412 struct sky2_hw *hw = sky2->hw;
1413 unsigned port = sky2->port;
1414 u16 lpa;
1415
1416 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1417
1418 if (lpa & PHY_M_AN_RF) {
1419 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1420 return -1;
1421 }
1422
1423 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1424 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1425 printk(KERN_ERR PFX "%s: master/slave fault",
1426 sky2->netdev->name);
1427 return -1;
1428 }
1429
1430 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1431 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1432 sky2->netdev->name);
1433 return -1;
1434 }
1435
1436 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1437
1438 sky2->speed = sky2_phy_speed(hw, aux);
1439
1440 /* Pause bits are offset (9..8) */
1441 if (hw->chip_id == CHIP_ID_YUKON_XL)
1442 aux >>= 6;
1443
1444 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1445 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1446
1447 if ((sky2->tx_pause || sky2->rx_pause)
1448 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1449 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1450 else
1451 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1452
1453 return 0;
1454}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455
1456/*
1457 * Interrrupt from PHY are handled in tasklet (soft irq)
1458 * because accessing phy registers requires spin wait which might
1459 * cause excess interrupt latency.
1460 */
1461static void sky2_phy_task(unsigned long data)
1462{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001463 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465 u16 istatus, phystat;
1466
Stephen Hemminger793b8832005-09-14 16:06:14 -07001467 spin_lock(&hw->phy_lock);
1468 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1469 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001470
1471 if (netif_msg_intr(sky2))
1472 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1473 sky2->netdev->name, istatus, phystat);
1474
1475 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001476 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001478 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001479 }
1480
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481 if (istatus & PHY_M_IS_LSP_CHANGE)
1482 sky2->speed = sky2_phy_speed(hw, phystat);
1483
1484 if (istatus & PHY_M_IS_DUP_CHANGE)
1485 sky2->duplex =
1486 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1487
1488 if (istatus & PHY_M_IS_LST_CHANGE) {
1489 if (phystat & PHY_M_PS_LINK_UP)
1490 sky2_link_up(sky2);
1491 else
1492 sky2_link_down(sky2);
1493 }
1494out:
1495 spin_unlock(&hw->phy_lock);
1496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001498 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1500 local_irq_enable();
1501}
1502
1503static void sky2_tx_timeout(struct net_device *dev)
1504{
1505 struct sky2_port *sky2 = netdev_priv(dev);
1506
1507 if (netif_msg_timer(sky2))
1508 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1509
1510 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1511 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1512
1513 sky2_tx_clean(sky2);
1514}
1515
1516static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1517{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001518 struct sky2_port *sky2 = netdev_priv(dev);
1519 struct sky2_hw *hw = sky2->hw;
1520 int err;
1521 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522
1523 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1524 return -EINVAL;
1525
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001526 if (!netif_running(dev)) {
1527 dev->mtu = new_mtu;
1528 return 0;
1529 }
1530
1531 local_irq_disable();
1532 sky2_write32(hw, B0_IMSK, 0);
1533
1534 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1535 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1536 sky2_rx_stop(sky2);
1537 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
1539 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001540 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1541 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001542
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001543 if (dev->mtu > ETH_DATA_LEN)
1544 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001546 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1547
1548 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1549
1550 err = sky2_rx_start(sky2);
1551 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1552
1553 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1554 sky2_read32(hw, B0_IMSK);
1555 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 return err;
1557}
1558
1559/*
1560 * Receive one packet.
1561 * For small packets or errors, just reuse existing skb.
1562 * For larger pakects, get new buffer.
1563 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001564static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565 u16 length, u32 status)
1566{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001568 struct sk_buff *skb = NULL;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001569 struct net_device *dev;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001570 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571
1572 if (unlikely(netif_msg_rx_status(sky2)))
1573 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001574 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001578 if (!(status & GMR_FS_RX_OK) || (status & GMR_FS_ANY_ERR))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 goto error;
1580
Stephen Hemminger793b8832005-09-14 16:06:14 -07001581 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001582 skb = alloc_skb(length + 2, GFP_ATOMIC);
1583 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001584 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001586 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001587 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1588 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001589 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001590 skb->ip_summed = re->skb->ip_summed;
1591 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1593 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001594 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001595 struct sk_buff *nskb;
1596
1597 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598 if (!nskb)
1599 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001602 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001603 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1604 re->maplen, PCI_DMA_FROMDEVICE);
1605 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606
Stephen Hemminger793b8832005-09-14 16:06:14 -07001607 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001608 bufsize, PCI_DMA_FROMDEVICE);
1609 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001612 skb_put(skb, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001613 dev = sky2->netdev;
1614 skb->dev = dev;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001615 skb->protocol = eth_type_trans(skb, dev);
1616 dev->last_rx = jiffies;
1617
Stephen Hemminger793b8832005-09-14 16:06:14 -07001618resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001619 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001621
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 return skb;
1623
1624error:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001625 if (status & GMR_FS_GOOD_FC)
1626 goto resubmit;
1627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 if (netif_msg_rx_err(sky2))
1629 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1630 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631
1632 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001633 sky2->net_stats.rx_length_errors++;
1634 if (status & GMR_FS_FRAGMENT)
1635 sky2->net_stats.rx_frame_errors++;
1636 if (status & GMR_FS_CRC_ERR)
1637 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001638 if (status & GMR_FS_RX_FF_OV)
1639 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001640
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001642}
1643
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644/* Transmit ring index in reported status block is encoded as:
1645 *
1646 * | TXS2 | TXA2 | TXS1 | TXA1
1647 */
1648static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649{
1650 if (port == 0)
1651 return status & 0xfff;
1652 else
1653 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1654}
1655
1656/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657 * Both ports share the same status interrupt, therefore there is only
1658 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001660static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001662 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1663 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001668 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001669 rmb();
1670 while (hw->st_idx != hwidx && work_done < to_do) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 struct sky2_status_le *le = hw->st_le + hw->st_idx;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001672 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674 u32 status;
1675 u16 length;
1676
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001677 BUG_ON(le->link >= hw->ports);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001678 if (!hw->dev[le->link])
1679 goto skip;
1680
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001681 sky2 = netdev_priv(hw->dev[le->link]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 status = le32_to_cpu(le->status);
1683 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001687 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001688 if (!skb)
1689 break;
1690#ifdef SKY2_VLAN_TAG_USED
1691 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1692 vlan_hwaccel_receive_skb(skb,
1693 sky2->vlgrp,
1694 be16_to_cpu(sky2->rx_tag));
1695 } else
1696#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 netif_receive_skb(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 break;
1699
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001700#ifdef SKY2_VLAN_TAG_USED
1701 case OP_RXVLAN:
1702 sky2->rx_tag = length;
1703 break;
1704
1705 case OP_RXCHKSVLAN:
1706 sky2->rx_tag = length;
1707 /* fall through */
1708#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001710 skb = sky2->rx_ring[sky2->rx_next].skb;
1711 skb->ip_summed = CHECKSUM_HW;
1712 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713 break;
1714
1715 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001716 sky2_tx_complete(sky2,
1717 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 break;
1719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 default:
1721 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001722 printk(KERN_WARNING PFX
1723 "unknown status opcode 0x%x\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001724 le->opcode);
1725 break;
1726 }
1727
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001728 skip:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001729 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
1730 if (hw->st_idx == hwidx) {
1731 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1732 rmb();
1733 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734 }
1735
Stephen Hemminger793b8832005-09-14 16:06:14 -07001736 mmiowb();
1737
1738 if (hw->dev[0])
1739 rx_set_put(hw->dev[0]);
1740
1741 if (hw->dev[1])
1742 rx_set_put(hw->dev[1]);
1743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 *budget -= work_done;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001745 dev0->quota -= work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746 if (work_done < to_do) {
1747 /*
1748 * Another chip workaround, need to restart TX timer if status
1749 * LE was handled. WA_DEV_43_418
1750 */
1751 if (is_ec_a1(hw)) {
1752 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1753 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1754 }
1755
1756 hw->intr_mask |= Y2_IS_STAT_BMU;
1757 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001758 sky2_read32(hw, B0_IMSK);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760 }
1761
1762 return work_done >= to_do;
1763
1764}
1765
1766static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1767{
1768 struct net_device *dev = hw->dev[port];
1769
1770 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1771 dev->name, status);
1772
1773 if (status & Y2_IS_PAR_RD1) {
1774 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1775 dev->name);
1776 /* Clear IRQ */
1777 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1778 }
1779
1780 if (status & Y2_IS_PAR_WR1) {
1781 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1782 dev->name);
1783
1784 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1785 }
1786
1787 if (status & Y2_IS_PAR_MAC1) {
1788 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1789 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1790 }
1791
1792 if (status & Y2_IS_PAR_RX1) {
1793 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1794 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1795 }
1796
1797 if (status & Y2_IS_TCP_TXA1) {
1798 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1799 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1800 }
1801}
1802
1803static void sky2_hw_intr(struct sky2_hw *hw)
1804{
1805 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1806
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
1810 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 u16 pci_err;
1812
1813 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1815 pci_name(hw->pdev), pci_err);
1816
1817 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001818 pci_write_config_word(hw->pdev, PCI_STATUS,
1819 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1821 }
1822
1823 if (status & Y2_IS_PCI_EXP) {
1824 /* PCI-Express uncorrectable Error occured */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemminger793b8832005-09-14 16:06:14 -07001827 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1830 pci_name(hw->pdev), pex_err);
1831
1832 /* clear the interrupt */
1833 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1835 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1837
1838 if (pex_err & PEX_FATAL_ERRORS) {
1839 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1840 hwmsk &= ~Y2_IS_PCI_EXP;
1841 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1842 }
1843 }
1844
1845 if (status & Y2_HWE_L1_MASK)
1846 sky2_hw_error(hw, 0, status);
1847 status >>= 8;
1848 if (status & Y2_HWE_L1_MASK)
1849 sky2_hw_error(hw, 1, status);
1850}
1851
1852static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1853{
1854 struct net_device *dev = hw->dev[port];
1855 struct sky2_port *sky2 = netdev_priv(dev);
1856 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1857
1858 if (netif_msg_intr(sky2))
1859 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1860 dev->name, status);
1861
1862 if (status & GM_IS_RX_FF_OR) {
1863 ++sky2->net_stats.rx_fifo_errors;
1864 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1865 }
1866
1867 if (status & GM_IS_TX_FF_UR) {
1868 ++sky2->net_stats.tx_fifo_errors;
1869 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1870 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871}
1872
1873static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1874{
1875 struct net_device *dev = hw->dev[port];
1876 struct sky2_port *sky2 = netdev_priv(dev);
1877
1878 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1879 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1880 tasklet_schedule(&sky2->phy_task);
1881}
1882
1883static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1884{
1885 struct sky2_hw *hw = dev_id;
1886 u32 status;
1887
1888 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890 return IRQ_NONE;
1891
1892 if (status & Y2_IS_HW_ERR)
1893 sky2_hw_intr(hw);
1894
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895 /* Do NAPI for Rx and Tx status */
1896 if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
1897 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1900 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1901 __netif_rx_schedule(hw->dev[0]);
1902 }
1903
Stephen Hemminger793b8832005-09-14 16:06:14 -07001904 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905 sky2_phy_intr(hw, 0);
1906
1907 if (status & Y2_IS_IRQ_PHY2)
1908 sky2_phy_intr(hw, 1);
1909
1910 if (status & Y2_IS_IRQ_MAC1)
1911 sky2_mac_intr(hw, 0);
1912
1913 if (status & Y2_IS_IRQ_MAC2)
1914 sky2_mac_intr(hw, 1);
1915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001917
1918 sky2_read32(hw, B0_IMSK);
1919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920 return IRQ_HANDLED;
1921}
1922
1923#ifdef CONFIG_NET_POLL_CONTROLLER
1924static void sky2_netpoll(struct net_device *dev)
1925{
1926 struct sky2_port *sky2 = netdev_priv(dev);
1927
Stephen Hemminger793b8832005-09-14 16:06:14 -07001928 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929}
1930#endif
1931
1932/* Chip internal frequency for clock calculations */
1933static inline u32 sky2_khz(const struct sky2_hw *hw)
1934{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001935 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 case CHIP_ID_YUKON_EC:
1937 return 125000; /* 125 Mhz */
1938 case CHIP_ID_YUKON_FE:
1939 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001940 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941 return 156000; /* 156 Mhz */
1942 }
1943}
1944
1945static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1946{
1947 return sky2_khz(hw) * ms;
1948}
1949
1950static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1951{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953}
1954
1955static int sky2_reset(struct sky2_hw *hw)
1956{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07001957 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 u16 status;
1959 u8 t8, pmd_type;
1960 int i;
1961
1962 ctst = sky2_read32(hw, B0_CTST);
1963
1964 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1965 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
1966 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
1967 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
1968 pci_name(hw->pdev), hw->chip_id);
1969 return -EOPNOTSUPP;
1970 }
1971
Stephen Hemminger793b8832005-09-14 16:06:14 -07001972 /* ring for status responses */
1973 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
1974 &hw->st_dma);
1975 if (!hw->st_le)
1976 return -ENOMEM;
1977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978 /* disable ASF */
1979 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
1980 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
1981 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
1982 }
1983
1984 /* do a SW reset */
1985 sky2_write8(hw, B0_CTST, CS_RST_SET);
1986 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1987
1988 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001989 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001991 pci_write_config_word(hw->pdev, PCI_STATUS,
1992 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993
1994 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
1995
1996 /* clear any PEX errors */
1997 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001998 u16 lstat;
1999 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2000 0xffffffffUL);
2001 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002 }
2003
2004 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2005 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2006
2007 hw->ports = 1;
2008 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2009 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2010 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2011 ++hw->ports;
2012 }
2013 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2014
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002015 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016
2017 for (i = 0; i < hw->ports; i++) {
2018 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2019 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2020 }
2021
2022 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2023
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 /* Clear I2C IRQ noise */
2025 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026
2027 /* turn off hardware timer (unused) */
2028 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2029 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002030
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002031 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2032
Stephen Hemminger793b8832005-09-14 16:06:14 -07002033 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002034 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2035 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2036
2037 /* Turn off receive timestamp */
2038 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002039 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040
2041 /* enable the Tx Arbiters */
2042 for (i = 0; i < hw->ports; i++)
2043 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2044
2045 /* Initialize ram interface */
2046 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002047 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048
2049 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2050 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2051 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2052 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2053 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2054 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2055 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2056 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2057 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2058 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2059 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2060 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2061 }
2062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002064 u16 pctrl;
2065
2066 /* change Max. Read Request Size to 2048 bytes */
2067 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2068 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2069 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2070
2071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002073 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002074 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2075 }
2076
2077 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2078
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 spin_lock_bh(&hw->phy_lock);
2080 for (i = 0; i < hw->ports; i++)
2081 sky2_phy_reset(hw, i);
2082 spin_unlock_bh(&hw->phy_lock);
2083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 memset(hw->st_le, 0, STATUS_LE_BYTES);
2085 hw->st_idx = 0;
2086
2087 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2088 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2089
2090 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002091 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092
2093 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095
Stephen Hemminger793b8832005-09-14 16:06:14 -07002096 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2097
2098 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099 if (is_ec_a1(hw)) {
2100 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002101 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102
2103 /* set Status-FIFO watermark */
2104 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2105
2106 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002107 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002110 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2111
2112 /* set Status-FIFO watermark */
2113 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2114
2115 /* set Status-FIFO ISR watermark */
2116 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2117 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2118
Stephen Hemminger793b8832005-09-14 16:06:14 -07002119 else /* WA 4109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2121
2122 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2123 }
2124
Stephen Hemminger793b8832005-09-14 16:06:14 -07002125 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2127
2128 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2129 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2130 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2131
2132 return 0;
2133}
2134
2135static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2136{
2137 u32 modes;
2138 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002139 modes = SUPPORTED_10baseT_Half
2140 | SUPPORTED_10baseT_Full
2141 | SUPPORTED_100baseT_Half
2142 | SUPPORTED_100baseT_Full
2143 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144
2145 if (hw->chip_id != CHIP_ID_YUKON_FE)
2146 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002147 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148 } else
2149 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002150 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151 return modes;
2152}
2153
Stephen Hemminger793b8832005-09-14 16:06:14 -07002154static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155{
2156 struct sky2_port *sky2 = netdev_priv(dev);
2157 struct sky2_hw *hw = sky2->hw;
2158
2159 ecmd->transceiver = XCVR_INTERNAL;
2160 ecmd->supported = sky2_supported_modes(hw);
2161 ecmd->phy_address = PHY_ADDR_MARV;
2162 if (hw->copper) {
2163 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002164 | SUPPORTED_10baseT_Full
2165 | SUPPORTED_100baseT_Half
2166 | SUPPORTED_100baseT_Full
2167 | SUPPORTED_1000baseT_Half
2168 | SUPPORTED_1000baseT_Full
2169 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 ecmd->port = PORT_TP;
2171 } else
2172 ecmd->port = PORT_FIBRE;
2173
2174 ecmd->advertising = sky2->advertising;
2175 ecmd->autoneg = sky2->autoneg;
2176 ecmd->speed = sky2->speed;
2177 ecmd->duplex = sky2->duplex;
2178 return 0;
2179}
2180
2181static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2182{
2183 struct sky2_port *sky2 = netdev_priv(dev);
2184 const struct sky2_hw *hw = sky2->hw;
2185 u32 supported = sky2_supported_modes(hw);
2186
2187 if (ecmd->autoneg == AUTONEG_ENABLE) {
2188 ecmd->advertising = supported;
2189 sky2->duplex = -1;
2190 sky2->speed = -1;
2191 } else {
2192 u32 setting;
2193
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195 case SPEED_1000:
2196 if (ecmd->duplex == DUPLEX_FULL)
2197 setting = SUPPORTED_1000baseT_Full;
2198 else if (ecmd->duplex == DUPLEX_HALF)
2199 setting = SUPPORTED_1000baseT_Half;
2200 else
2201 return -EINVAL;
2202 break;
2203 case SPEED_100:
2204 if (ecmd->duplex == DUPLEX_FULL)
2205 setting = SUPPORTED_100baseT_Full;
2206 else if (ecmd->duplex == DUPLEX_HALF)
2207 setting = SUPPORTED_100baseT_Half;
2208 else
2209 return -EINVAL;
2210 break;
2211
2212 case SPEED_10:
2213 if (ecmd->duplex == DUPLEX_FULL)
2214 setting = SUPPORTED_10baseT_Full;
2215 else if (ecmd->duplex == DUPLEX_HALF)
2216 setting = SUPPORTED_10baseT_Half;
2217 else
2218 return -EINVAL;
2219 break;
2220 default:
2221 return -EINVAL;
2222 }
2223
2224 if ((setting & supported) == 0)
2225 return -EINVAL;
2226
2227 sky2->speed = ecmd->speed;
2228 sky2->duplex = ecmd->duplex;
2229 }
2230
2231 sky2->autoneg = ecmd->autoneg;
2232 sky2->advertising = ecmd->advertising;
2233
2234 if (netif_running(dev)) {
2235 sky2_down(dev);
2236 sky2_up(dev);
2237 }
2238
2239 return 0;
2240}
2241
2242static void sky2_get_drvinfo(struct net_device *dev,
2243 struct ethtool_drvinfo *info)
2244{
2245 struct sky2_port *sky2 = netdev_priv(dev);
2246
2247 strcpy(info->driver, DRV_NAME);
2248 strcpy(info->version, DRV_VERSION);
2249 strcpy(info->fw_version, "N/A");
2250 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2251}
2252
2253static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002254 char name[ETH_GSTRING_LEN];
2255 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256} sky2_stats[] = {
2257 { "tx_bytes", GM_TXO_OK_HI },
2258 { "rx_bytes", GM_RXO_OK_HI },
2259 { "tx_broadcast", GM_TXF_BC_OK },
2260 { "rx_broadcast", GM_RXF_BC_OK },
2261 { "tx_multicast", GM_TXF_MC_OK },
2262 { "rx_multicast", GM_RXF_MC_OK },
2263 { "tx_unicast", GM_TXF_UC_OK },
2264 { "rx_unicast", GM_RXF_UC_OK },
2265 { "tx_mac_pause", GM_TXF_MPAUSE },
2266 { "rx_mac_pause", GM_RXF_MPAUSE },
2267 { "collisions", GM_TXF_SNG_COL },
2268 { "late_collision",GM_TXF_LAT_COL },
2269 { "aborted", GM_TXF_ABO_COL },
2270 { "multi_collisions", GM_TXF_MUL_COL },
2271 { "fifo_underrun", GM_TXE_FIFO_UR },
2272 { "fifo_overflow", GM_RXE_FIFO_OV },
2273 { "rx_toolong", GM_RXF_LNG_ERR },
2274 { "rx_jabber", GM_RXF_JAB_PKT },
2275 { "rx_runt", GM_RXE_FRAG },
2276 { "rx_too_long", GM_RXF_LNG_ERR },
2277 { "rx_fcs_error", GM_RXF_FCS_ERR },
2278};
2279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280static u32 sky2_get_rx_csum(struct net_device *dev)
2281{
2282 struct sky2_port *sky2 = netdev_priv(dev);
2283
2284 return sky2->rx_csum;
2285}
2286
2287static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2288{
2289 struct sky2_port *sky2 = netdev_priv(dev);
2290
2291 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002293 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2294 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2295
2296 return 0;
2297}
2298
2299static u32 sky2_get_msglevel(struct net_device *netdev)
2300{
2301 struct sky2_port *sky2 = netdev_priv(netdev);
2302 return sky2->msg_enable;
2303}
2304
Stephen Hemminger793b8832005-09-14 16:06:14 -07002305static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306{
2307 struct sky2_hw *hw = sky2->hw;
2308 unsigned port = sky2->port;
2309 int i;
2310
2311 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002312 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002314 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315
Stephen Hemminger793b8832005-09-14 16:06:14 -07002316 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2318}
2319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2321{
2322 struct sky2_port *sky2 = netdev_priv(netdev);
2323 sky2->msg_enable = value;
2324}
2325
2326static int sky2_get_stats_count(struct net_device *dev)
2327{
2328 return ARRAY_SIZE(sky2_stats);
2329}
2330
2331static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002332 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333{
2334 struct sky2_port *sky2 = netdev_priv(dev);
2335
Stephen Hemminger793b8832005-09-14 16:06:14 -07002336 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337}
2338
Stephen Hemminger793b8832005-09-14 16:06:14 -07002339static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340{
2341 int i;
2342
2343 switch (stringset) {
2344 case ETH_SS_STATS:
2345 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2346 memcpy(data + i * ETH_GSTRING_LEN,
2347 sky2_stats[i].name, ETH_GSTRING_LEN);
2348 break;
2349 }
2350}
2351
2352/* Use hardware MIB variables for critical path statistics and
2353 * transmit feedback not reported at interrupt.
2354 * Other errors are accounted for in interrupt handler.
2355 */
2356static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2357{
2358 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002359 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362
2363 sky2->net_stats.tx_bytes = data[0];
2364 sky2->net_stats.rx_bytes = data[1];
2365 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2366 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2367 sky2->net_stats.multicast = data[5] + data[7];
2368 sky2->net_stats.collisions = data[10];
2369 sky2->net_stats.tx_aborted_errors = data[12];
2370
2371 return &sky2->net_stats;
2372}
2373
2374static int sky2_set_mac_address(struct net_device *dev, void *p)
2375{
2376 struct sky2_port *sky2 = netdev_priv(dev);
2377 struct sockaddr *addr = p;
2378 int err = 0;
2379
2380 if (!is_valid_ether_addr(addr->sa_data))
2381 return -EADDRNOTAVAIL;
2382
2383 sky2_down(dev);
2384 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002385 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002387 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388 dev->dev_addr, ETH_ALEN);
2389 if (dev->flags & IFF_UP)
2390 err = sky2_up(dev);
2391 return err;
2392}
2393
2394static void sky2_set_multicast(struct net_device *dev)
2395{
2396 struct sky2_port *sky2 = netdev_priv(dev);
2397 struct sky2_hw *hw = sky2->hw;
2398 unsigned port = sky2->port;
2399 struct dev_mc_list *list = dev->mc_list;
2400 u16 reg;
2401 u8 filter[8];
2402
2403 memset(filter, 0, sizeof(filter));
2404
2405 reg = gma_read16(hw, port, GM_RX_CTRL);
2406 reg |= GM_RXCR_UCF_ENA;
2407
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408 if (dev->flags & IFF_PROMISC) /* promiscious */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002410 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002412 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 reg &= ~GM_RXCR_MCF_ENA;
2414 else {
2415 int i;
2416 reg |= GM_RXCR_MCF_ENA;
2417
2418 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2419 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002420 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421 }
2422 }
2423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002425 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002427 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002429 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002431 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432
2433 gma_write16(hw, port, GM_RX_CTRL, reg);
2434}
2435
2436/* Can have one global because blinking is controlled by
2437 * ethtool and that is always under RTNL mutex
2438 */
2439static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2440{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002441 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442
Stephen Hemminger793b8832005-09-14 16:06:14 -07002443 spin_lock_bh(&hw->phy_lock);
2444 switch (hw->chip_id) {
2445 case CHIP_ID_YUKON_XL:
2446 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2447 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2448 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2449 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2450 PHY_M_LEDC_INIT_CTRL(7) |
2451 PHY_M_LEDC_STA1_CTRL(7) |
2452 PHY_M_LEDC_STA0_CTRL(7))
2453 : 0);
2454
2455 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2456 break;
2457
2458 default:
2459 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2460 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2461 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2462 PHY_M_LED_MO_10(MO_LED_ON) |
2463 PHY_M_LED_MO_100(MO_LED_ON) |
2464 PHY_M_LED_MO_1000(MO_LED_ON) |
2465 PHY_M_LED_MO_RX(MO_LED_ON)
2466 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2467 PHY_M_LED_MO_10(MO_LED_OFF) |
2468 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002469 PHY_M_LED_MO_1000(MO_LED_OFF) |
2470 PHY_M_LED_MO_RX(MO_LED_OFF));
2471
Stephen Hemminger793b8832005-09-14 16:06:14 -07002472 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473 spin_unlock_bh(&hw->phy_lock);
2474}
2475
2476/* blink LED's for finding board */
2477static int sky2_phys_id(struct net_device *dev, u32 data)
2478{
2479 struct sky2_port *sky2 = netdev_priv(dev);
2480 struct sky2_hw *hw = sky2->hw;
2481 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002482 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 long ms;
2484 int onoff = 1;
2485
Stephen Hemminger793b8832005-09-14 16:06:14 -07002486 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2488 else
2489 ms = data * 1000;
2490
2491 /* save initial values */
2492 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002493 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2494 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2495 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2496 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2497 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2498 } else {
2499 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2500 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2501 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002502 spin_unlock_bh(&hw->phy_lock);
2503
2504 while (ms > 0) {
2505 sky2_led(hw, port, onoff);
2506 onoff = !onoff;
2507
2508 if (msleep_interruptible(250))
2509 break; /* interrupted */
2510 ms -= 250;
2511 }
2512
2513 /* resume regularly scheduled programming */
2514 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002515 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2516 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2517 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2519 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2520 } else {
2521 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2522 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2523 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 spin_unlock_bh(&hw->phy_lock);
2525
2526 return 0;
2527}
2528
2529static void sky2_get_pauseparam(struct net_device *dev,
2530 struct ethtool_pauseparam *ecmd)
2531{
2532 struct sky2_port *sky2 = netdev_priv(dev);
2533
2534 ecmd->tx_pause = sky2->tx_pause;
2535 ecmd->rx_pause = sky2->rx_pause;
2536 ecmd->autoneg = sky2->autoneg;
2537}
2538
2539static int sky2_set_pauseparam(struct net_device *dev,
2540 struct ethtool_pauseparam *ecmd)
2541{
2542 struct sky2_port *sky2 = netdev_priv(dev);
2543 int err = 0;
2544
2545 sky2->autoneg = ecmd->autoneg;
2546 sky2->tx_pause = ecmd->tx_pause != 0;
2547 sky2->rx_pause = ecmd->rx_pause != 0;
2548
2549 if (netif_running(dev)) {
2550 sky2_down(dev);
2551 err = sky2_up(dev);
2552 }
2553
2554 return err;
2555}
2556
2557#ifdef CONFIG_PM
2558static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2559{
2560 struct sky2_port *sky2 = netdev_priv(dev);
2561
2562 wol->supported = WAKE_MAGIC;
2563 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2564}
2565
2566static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2567{
2568 struct sky2_port *sky2 = netdev_priv(dev);
2569 struct sky2_hw *hw = sky2->hw;
2570
2571 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2572 return -EOPNOTSUPP;
2573
2574 sky2->wol = wol->wolopts == WAKE_MAGIC;
2575
2576 if (sky2->wol) {
2577 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2578
2579 sky2_write16(hw, WOL_CTRL_STAT,
2580 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2581 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2582 } else
2583 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2584
2585 return 0;
2586}
2587#endif
2588
Stephen Hemminger793b8832005-09-14 16:06:14 -07002589static void sky2_get_ringparam(struct net_device *dev,
2590 struct ethtool_ringparam *ering)
2591{
2592 struct sky2_port *sky2 = netdev_priv(dev);
2593
2594 ering->rx_max_pending = RX_MAX_PENDING;
2595 ering->rx_mini_max_pending = 0;
2596 ering->rx_jumbo_max_pending = 0;
2597 ering->tx_max_pending = TX_RING_SIZE - 1;
2598
2599 ering->rx_pending = sky2->rx_pending;
2600 ering->rx_mini_pending = 0;
2601 ering->rx_jumbo_pending = 0;
2602 ering->tx_pending = sky2->tx_pending;
2603}
2604
2605static int sky2_set_ringparam(struct net_device *dev,
2606 struct ethtool_ringparam *ering)
2607{
2608 struct sky2_port *sky2 = netdev_priv(dev);
2609 int err = 0;
2610
2611 if (ering->rx_pending > RX_MAX_PENDING ||
2612 ering->rx_pending < 8 ||
2613 ering->tx_pending < MAX_SKB_TX_LE ||
2614 ering->tx_pending > TX_RING_SIZE - 1)
2615 return -EINVAL;
2616
2617 if (netif_running(dev))
2618 sky2_down(dev);
2619
2620 sky2->rx_pending = ering->rx_pending;
2621 sky2->tx_pending = ering->tx_pending;
2622
2623 if (netif_running(dev))
2624 err = sky2_up(dev);
2625
2626 return err;
2627}
2628
Stephen Hemminger793b8832005-09-14 16:06:14 -07002629static int sky2_get_regs_len(struct net_device *dev)
2630{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002631 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002632}
2633
2634/*
2635 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002636 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002637 */
2638static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2639 void *p)
2640{
2641 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002642 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002643
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002644 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002646 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002647
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002648 memcpy_fromio(p, io, B3_RAM_ADDR);
2649
2650 memcpy_fromio(p + B3_RI_WTO_R1,
2651 io + B3_RI_WTO_R1,
2652 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002653}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654
2655static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656 .get_settings = sky2_get_settings,
2657 .set_settings = sky2_set_settings,
2658 .get_drvinfo = sky2_get_drvinfo,
2659 .get_msglevel = sky2_get_msglevel,
2660 .set_msglevel = sky2_set_msglevel,
2661 .get_regs_len = sky2_get_regs_len,
2662 .get_regs = sky2_get_regs,
2663 .get_link = ethtool_op_get_link,
2664 .get_sg = ethtool_op_get_sg,
2665 .set_sg = ethtool_op_set_sg,
2666 .get_tx_csum = ethtool_op_get_tx_csum,
2667 .set_tx_csum = ethtool_op_set_tx_csum,
2668 .get_tso = ethtool_op_get_tso,
2669 .set_tso = ethtool_op_set_tso,
2670 .get_rx_csum = sky2_get_rx_csum,
2671 .set_rx_csum = sky2_set_rx_csum,
2672 .get_strings = sky2_get_strings,
2673 .get_ringparam = sky2_get_ringparam,
2674 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002675 .get_pauseparam = sky2_get_pauseparam,
2676 .set_pauseparam = sky2_set_pauseparam,
2677#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002678 .get_wol = sky2_get_wol,
2679 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002681 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 .get_stats_count = sky2_get_stats_count,
2683 .get_ethtool_stats = sky2_get_ethtool_stats,
2684};
2685
2686/* Initialize network device */
2687static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2688 unsigned port, int highmem)
2689{
2690 struct sky2_port *sky2;
2691 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2692
2693 if (!dev) {
2694 printk(KERN_ERR "sky2 etherdev alloc failed");
2695 return NULL;
2696 }
2697
2698 SET_MODULE_OWNER(dev);
2699 SET_NETDEV_DEV(dev, &hw->pdev->dev);
2700 dev->open = sky2_up;
2701 dev->stop = sky2_down;
2702 dev->hard_start_xmit = sky2_xmit_frame;
2703 dev->get_stats = sky2_get_stats;
2704 dev->set_multicast_list = sky2_set_multicast;
2705 dev->set_mac_address = sky2_set_mac_address;
2706 dev->change_mtu = sky2_change_mtu;
2707 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2708 dev->tx_timeout = sky2_tx_timeout;
2709 dev->watchdog_timeo = TX_WATCHDOG;
2710 if (port == 0)
2711 dev->poll = sky2_poll;
2712 dev->weight = NAPI_WEIGHT;
2713#ifdef CONFIG_NET_POLL_CONTROLLER
2714 dev->poll_controller = sky2_netpoll;
2715#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
2717 sky2 = netdev_priv(dev);
2718 sky2->netdev = dev;
2719 sky2->hw = hw;
2720 sky2->msg_enable = netif_msg_init(debug, default_msg);
2721
2722 spin_lock_init(&sky2->tx_lock);
2723 /* Auto speed and flow control */
2724 sky2->autoneg = AUTONEG_ENABLE;
2725 sky2->tx_pause = 0;
2726 sky2->rx_pause = 1;
2727 sky2->duplex = -1;
2728 sky2->speed = -1;
2729 sky2->advertising = sky2_supported_modes(hw);
2730 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002731 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2732 sky2->tx_pending = TX_DEF_PENDING;
2733 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734
2735 hw->dev[port] = dev;
2736
2737 sky2->port = port;
2738
Stephen Hemminger793b8832005-09-14 16:06:14 -07002739 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740 if (highmem)
2741 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002742 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002744#ifdef SKY2_VLAN_TAG_USED
2745 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2746 dev->vlan_rx_register = sky2_vlan_rx_register;
2747 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2748#endif
2749
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002750 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002751 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752
2753 /* device is off until link detection */
2754 netif_carrier_off(dev);
2755 netif_stop_queue(dev);
2756
2757 return dev;
2758}
2759
2760static inline void sky2_show_addr(struct net_device *dev)
2761{
2762 const struct sky2_port *sky2 = netdev_priv(dev);
2763
2764 if (netif_msg_probe(sky2))
2765 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2766 dev->name,
2767 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2768 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2769}
2770
2771static int __devinit sky2_probe(struct pci_dev *pdev,
2772 const struct pci_device_id *ent)
2773{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002774 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002775 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002776 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777
Stephen Hemminger793b8832005-09-14 16:06:14 -07002778 err = pci_enable_device(pdev);
2779 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002780 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2781 pci_name(pdev));
2782 goto err_out;
2783 }
2784
Stephen Hemminger793b8832005-09-14 16:06:14 -07002785 err = pci_request_regions(pdev, DRV_NAME);
2786 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2788 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002789 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790 }
2791
2792 pci_set_master(pdev);
2793
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002794 /* Find power-management capability. */
2795 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2796 if (pm_cap == 0) {
2797 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2798 "aborting.\n");
2799 err = -EIO;
2800 goto err_out_free_regions;
2801 }
2802
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803 if (sizeof(dma_addr_t) > sizeof(u32)) {
2804 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2805 if (!err)
2806 using_dac = 1;
2807 }
2808
2809 if (!using_dac) {
2810 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2811 if (err) {
2812 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2813 pci_name(pdev));
2814 goto err_out_free_regions;
2815 }
2816 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817#ifdef __BIG_ENDIAN
2818 /* byte swap decriptors in hardware */
2819 {
2820 u32 reg;
2821
2822 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2823 reg |= PCI_REV_DESC;
2824 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2825 }
2826#endif
2827
2828 err = -ENOMEM;
2829 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2830 if (!hw) {
2831 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2832 pci_name(pdev));
2833 goto err_out_free_regions;
2834 }
2835
2836 memset(hw, 0, sizeof(*hw));
2837 hw->pdev = pdev;
2838 spin_lock_init(&hw->phy_lock);
2839
2840 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2841 if (!hw->regs) {
2842 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2843 pci_name(pdev));
2844 goto err_out_free_hw;
2845 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002846 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848 err = sky2_reset(hw);
2849 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002850 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851
Stephen Hemminger793b8832005-09-14 16:06:14 -07002852 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002854 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2855 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856
Stephen Hemminger793b8832005-09-14 16:06:14 -07002857 dev = sky2_init_netdev(hw, 0, using_dac);
2858 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 goto err_out_free_pci;
2860
Stephen Hemminger793b8832005-09-14 16:06:14 -07002861 err = register_netdev(dev);
2862 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863 printk(KERN_ERR PFX "%s: cannot register net device\n",
2864 pci_name(pdev));
2865 goto err_out_free_netdev;
2866 }
2867
2868 sky2_show_addr(dev);
2869
2870 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2871 if (register_netdev(dev1) == 0)
2872 sky2_show_addr(dev1);
2873 else {
2874 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002875 printk(KERN_WARNING PFX
2876 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877 hw->dev[1] = NULL;
2878 free_netdev(dev1);
2879 }
2880 }
2881
Stephen Hemminger793b8832005-09-14 16:06:14 -07002882 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2883 if (err) {
2884 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2885 pci_name(pdev), pdev->irq);
2886 goto err_out_unregister;
2887 }
2888
2889 hw->intr_mask = Y2_IS_BASE;
2890 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2891
2892 pci_set_drvdata(pdev, hw);
2893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894 return 0;
2895
Stephen Hemminger793b8832005-09-14 16:06:14 -07002896err_out_unregister:
2897 if (dev1) {
2898 unregister_netdev(dev1);
2899 free_netdev(dev1);
2900 }
2901 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902err_out_free_netdev:
2903 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002905 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002906 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2907err_out_iounmap:
2908 iounmap(hw->regs);
2909err_out_free_hw:
2910 kfree(hw);
2911err_out_free_regions:
2912 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914err_out:
2915 return err;
2916}
2917
2918static void __devexit sky2_remove(struct pci_dev *pdev)
2919{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002920 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002921 struct net_device *dev0, *dev1;
2922
Stephen Hemminger793b8832005-09-14 16:06:14 -07002923 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002924 return;
2925
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002927 dev1 = hw->dev[1];
2928 if (dev1)
2929 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930 unregister_netdev(dev0);
2931
Stephen Hemminger793b8832005-09-14 16:06:14 -07002932 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002933 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002935 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002936 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937
2938 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 pci_release_regions(pdev);
2941 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002942
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002943 if (dev1)
2944 free_netdev(dev1);
2945 free_netdev(dev0);
2946 iounmap(hw->regs);
2947 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949 pci_set_drvdata(pdev, NULL);
2950}
2951
2952#ifdef CONFIG_PM
2953static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
2954{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002955 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002956 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957
2958 for (i = 0; i < 2; i++) {
2959 struct net_device *dev = hw->dev[i];
2960
2961 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002962 if (!netif_running(dev))
2963 continue;
2964
2965 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002966 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967 }
2968 }
2969
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002970 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971}
2972
2973static int sky2_resume(struct pci_dev *pdev)
2974{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002975 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 int i;
2977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 pci_restore_state(pdev);
2979 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002980 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002981
2982 sky2_reset(hw);
2983
2984 for (i = 0; i < 2; i++) {
2985 struct net_device *dev = hw->dev[i];
2986 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002987 if (netif_running(dev)) {
2988 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002990 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 }
2992 }
2993 return 0;
2994}
2995#endif
2996
2997static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002998 .name = DRV_NAME,
2999 .id_table = sky2_id_table,
3000 .probe = sky2_probe,
3001 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003003 .suspend = sky2_suspend,
3004 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005#endif
3006};
3007
3008static int __init sky2_init_module(void)
3009{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 return pci_module_init(&sky2_driver);
3011}
3012
3013static void __exit sky2_cleanup_module(void)
3014{
3015 pci_unregister_driver(&sky2_driver);
3016}
3017
3018module_init(sky2_init_module);
3019module_exit(sky2_cleanup_module);
3020
3021MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3022MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3023MODULE_LICENSE("GPL");