blob: 732147c2f992ff60006358e4045c3f38728e9590 [file] [log] [blame]
Brian Swetland2eb44eb2008-09-29 16:00:48 -07001/* arch/arm/mach-msm/smd_private.h
2 *
3 * Copyright (C) 2007 Google, Inc.
4 * Copyright (c) 2007 QUALCOMM Incorporated
5 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16#ifndef _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
17#define _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
18
19struct smem_heap_info
20{
21 unsigned initialized;
22 unsigned free_offset;
23 unsigned heap_remaining;
24 unsigned reserved;
25};
26
27struct smem_heap_entry
28{
29 unsigned allocated;
30 unsigned offset;
31 unsigned size;
32 unsigned reserved;
33};
34
35struct smem_proc_comm
36{
37 unsigned command;
38 unsigned status;
39 unsigned data1;
40 unsigned data2;
41};
42
43#define PC_APPS 0
44#define PC_MODEM 1
45
Brian Swetland5b0f5a32009-04-26 18:38:49 -070046#define VERSION_SMD 0
Brian Swetland2eb44eb2008-09-29 16:00:48 -070047#define VERSION_QDSP6 4
48#define VERSION_APPS_SBL 6
49#define VERSION_MODEM_SBL 7
50#define VERSION_APPS 8
51#define VERSION_MODEM 9
52
53struct smem_shared
54{
55 struct smem_proc_comm proc_comm[4];
56 unsigned version[32];
57 struct smem_heap_info heap_info;
Brian Swetland5b0f5a32009-04-26 18:38:49 -070058 struct smem_heap_entry heap_toc[512];
Brian Swetland2eb44eb2008-09-29 16:00:48 -070059};
60
Brian Swetland5b0f5a32009-04-26 18:38:49 -070061#define SMSM_V1_SIZE (sizeof(unsigned) * 8)
62#define SMSM_V1_STATE_APPS 0x0000
63#define SMSM_V1_STATE_MODEM 0x0004
64#define SMSM_V1_STATE_DSP 0x0008
65
66#define SMSM_V2_SIZE (sizeof(unsigned) * 4)
67#define SMSM_V2_STATE_APPS 0x0004
68#define SMSM_V2_STATE_MODEM 0x000C
Brian Swetland2eb44eb2008-09-29 16:00:48 -070069
70struct smsm_interrupt_info
71{
72 uint32_t aArm_en_mask;
73 uint32_t aArm_interrupts_pending;
74 uint32_t aArm_wakeup_reason;
75};
76
77#define SZ_DIAG_ERR_MSG 0xC8
78#define ID_DIAG_ERR_MSG SMEM_DIAG_ERR_MESSAGE
79#define ID_SMD_CHANNELS SMEM_SMD_BASE_ID
80#define ID_SHARED_STATE SMEM_SMSM_SHARED_STATE
81#define ID_CH_ALLOC_TBL SMEM_CHANNEL_ALLOC_TBL
82
Brian Swetland5b0f5a32009-04-26 18:38:49 -070083#define SMSM_INIT 0x00000001
84#define SMSM_SMDINIT 0x00000008
85#define SMSM_RPCINIT 0x00000020
86#define SMSM_RESET 0x00000040
87#define SMSM_RSA 0x00000080
88#define SMSM_RUN 0x00000100
89#define SMSM_PWRC 0x00000200
90#define SMSM_TIMEWAIT 0x00000400
91#define SMSM_TIMEINIT 0x00000800
92#define SMSM_PWRC_EARLY_EXIT 0x00001000
93#define SMSM_WFPI 0x00002000
94#define SMSM_SLEEP 0x00004000
95#define SMSM_SLEEPEXIT 0x00008000
96#define SMSM_APPS_REBOOT 0x00020000
97#define SMSM_SYSTEM_POWER_DOWN 0x00040000
98#define SMSM_SYSTEM_REBOOT 0x00080000
99#define SMSM_SYSTEM_DOWNLOAD 0x00100000
100#define SMSM_PWRC_SUSPEND 0x00200000
101#define SMSM_APPS_SHUTDOWN 0x00400000
102#define SMSM_SMD_LOOPBACK 0x00800000
103#define SMSM_RUN_QUIET 0x01000000
104#define SMSM_MODEM_WAIT 0x02000000
105#define SMSM_MODEM_BREAK 0x04000000
106#define SMSM_MODEM_CONTINUE 0x08000000
107#define SMSM_UNKNOWN 0x80000000
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700108
109#define SMSM_WKUP_REASON_RPC 0x00000001
110#define SMSM_WKUP_REASON_INT 0x00000002
111#define SMSM_WKUP_REASON_GPIO 0x00000004
112#define SMSM_WKUP_REASON_TIMER 0x00000008
113#define SMSM_WKUP_REASON_ALARM 0x00000010
114#define SMSM_WKUP_REASON_RESET 0x00000020
115
116void *smem_alloc(unsigned id, unsigned size);
117int smsm_change_state(uint32_t clear_mask, uint32_t set_mask);
118uint32_t smsm_get_state(void);
119int smsm_set_sleep_duration(uint32_t delay);
120int smsm_set_interrupt_info(struct smsm_interrupt_info *info);
121void smsm_print_sleep_info(void);
122
123#define SMEM_NUM_SMD_CHANNELS 64
124
125typedef enum
126{
127 /* fixed items */
128 SMEM_PROC_COMM = 0,
129 SMEM_HEAP_INFO,
130 SMEM_ALLOCATION_TABLE,
131 SMEM_VERSION_INFO,
132 SMEM_HW_RESET_DETECT,
133 SMEM_AARM_WARM_BOOT,
134 SMEM_DIAG_ERR_MESSAGE,
135 SMEM_SPINLOCK_ARRAY,
136 SMEM_MEMORY_BARRIER_LOCATION,
137
138 /* dynamic items */
139 SMEM_AARM_PARTITION_TABLE,
140 SMEM_AARM_BAD_BLOCK_TABLE,
141 SMEM_RESERVE_BAD_BLOCKS,
142 SMEM_WM_UUID,
143 SMEM_CHANNEL_ALLOC_TBL,
144 SMEM_SMD_BASE_ID,
145 SMEM_SMEM_LOG_IDX = SMEM_SMD_BASE_ID + SMEM_NUM_SMD_CHANNELS,
146 SMEM_SMEM_LOG_EVENTS,
147 SMEM_SMEM_STATIC_LOG_IDX,
148 SMEM_SMEM_STATIC_LOG_EVENTS,
149 SMEM_SMEM_SLOW_CLOCK_SYNC,
150 SMEM_SMEM_SLOW_CLOCK_VALUE,
151 SMEM_BIO_LED_BUF,
152 SMEM_SMSM_SHARED_STATE,
153 SMEM_SMSM_INT_INFO,
154 SMEM_SMSM_SLEEP_DELAY,
155 SMEM_SMSM_LIMIT_SLEEP,
156 SMEM_SLEEP_POWER_COLLAPSE_DISABLED,
157 SMEM_KEYPAD_KEYS_PRESSED,
158 SMEM_KEYPAD_STATE_UPDATED,
159 SMEM_KEYPAD_STATE_IDX,
160 SMEM_GPIO_INT,
161 SMEM_MDDI_LCD_IDX,
162 SMEM_MDDI_HOST_DRIVER_STATE,
163 SMEM_MDDI_LCD_DISP_STATE,
164 SMEM_LCD_CUR_PANEL,
165 SMEM_MARM_BOOT_SEGMENT_INFO,
166 SMEM_AARM_BOOT_SEGMENT_INFO,
167 SMEM_SLEEP_STATIC,
168 SMEM_SCORPION_FREQUENCY,
169 SMEM_SMD_PROFILES,
170 SMEM_TSSC_BUSY,
171 SMEM_HS_SUSPEND_FILTER_INFO,
172 SMEM_BATT_INFO,
173 SMEM_APPS_BOOT_MODE,
174 SMEM_VERSION_FIRST,
175 SMEM_VERSION_LAST = SMEM_VERSION_FIRST + 24,
176 SMEM_OSS_RRCASN1_BUF1,
177 SMEM_OSS_RRCASN1_BUF2,
178 SMEM_ID_VENDOR0,
179 SMEM_ID_VENDOR1,
180 SMEM_ID_VENDOR2,
181 SMEM_HW_SW_BUILD_ID,
Brian Swetland5b0f5a32009-04-26 18:38:49 -0700182 SMEM_SMD_BLOCK_PORT_BASE_ID,
183 SMEM_SMD_BLOCK_PORT_PROC0_HEAP = SMEM_SMD_BLOCK_PORT_BASE_ID + SMEM_NUM_SMD_CHANNELS,
184 SMEM_SMD_BLOCK_PORT_PROC1_HEAP = SMEM_SMD_BLOCK_PORT_PROC0_HEAP + SMEM_NUM_SMD_CHANNELS,
185 SMEM_I2C_MUTEX = SMEM_SMD_BLOCK_PORT_PROC1_HEAP + SMEM_NUM_SMD_CHANNELS,
186 SMEM_SCLK_CONVERSION,
187 SMEM_SMD_SMSM_INTR_MUX,
188 SMEM_SMSM_CPU_INTR_MASK,
189 SMEM_APPS_DEM_SLAVE_DATA,
190 SMEM_QDSP6_DEM_SLAVE_DATA,
191 SMEM_CLKREGIM_BSP,
192 SMEM_CLKREGIM_SOURCES,
193 SMEM_SMD_FIFO_BASE_ID,
194 SMEM_USABLE_RAM_PARTITION_TABLE = SMEM_SMD_FIFO_BASE_ID + SMEM_NUM_SMD_CHANNELS,
195 SMEM_POWER_ON_STATUS_INFO,
196 SMEM_DAL_AREA,
197 SMEM_SMEM_LOG_POWER_IDX,
198 SMEM_SMEM_LOG_POWER_WRAP,
199 SMEM_SMEM_LOG_POWER_EVENTS,
200 SMEM_ERR_CRASH_LOG,
201 SMEM_ERR_F3_TRACE_LOG,
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700202 SMEM_NUM_ITEMS,
203} smem_mem_type;
204
205#endif