blob: eee13571240386beca4b6d36ce428ad796c54cb2 [file] [log] [blame]
Dave Airlied985c102006-01-02 21:32:48 +11001/* radeon_state.c -- State support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Gareth Hughes <gareth@valinux.com>
27 * Kevin E. Martin <martin@valinux.com>
28 */
29
30#include "drmP.h"
31#include "drm.h"
32#include "drm_sarea.h"
33#include "radeon_drm.h"
34#include "radeon_drv.h"
35
36/* ================================================================
37 * Helper functions for client state checking and fixup
38 */
39
Dave Airlieb5e89ed2005-09-25 14:28:13 +100040static __inline__ int radeon_check_and_fixup_offset(drm_radeon_private_t *
41 dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +100042 struct drm_file * file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +100043 u32 *offset)
Dave Airlieb5e89ed2005-09-25 14:28:13 +100044{
Michel Daenzer214ff132006-09-22 04:12:11 +100045 u64 off = *offset;
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +110046 u32 fb_end = dev_priv->fb_location + dev_priv->fb_size - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 struct drm_radeon_driver_file_fields *radeon_priv;
48
Dave Airlied5ea7022006-03-19 19:37:55 +110049 /* Hrm ... the story of the offset ... So this function converts
50 * the various ideas of what userland clients might have for an
51 * offset in the card address space into an offset into the card
52 * address space :) So with a sane client, it should just keep
53 * the value intact and just do some boundary checking. However,
54 * not all clients are sane. Some older clients pass us 0 based
55 * offsets relative to the start of the framebuffer and some may
56 * assume the AGP aperture it appended to the framebuffer, so we
57 * try to detect those cases and fix them up.
58 *
59 * Note: It might be a good idea here to make sure the offset lands
60 * in some "allowed" area to protect things like the PCIE GART...
61 */
62
63 /* First, the best case, the offset already lands in either the
64 * framebuffer or the GART mapped space
65 */
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +110066 if (radeon_check_offset(dev_priv, off))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 return 0;
68
Dave Airlied5ea7022006-03-19 19:37:55 +110069 /* Ok, that didn't happen... now check if we have a zero based
70 * offset that fits in the framebuffer + gart space, apply the
71 * magic offset we get from SETPARAM or calculated from fb_location
72 */
73 if (off < (dev_priv->fb_size + dev_priv->gart_size)) {
Eric Anholt6c340ea2007-08-25 20:23:09 +100074 radeon_priv = file_priv->driver_priv;
Dave Airlied5ea7022006-03-19 19:37:55 +110075 off += radeon_priv->radeon_fb_delta;
76 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Dave Airlied5ea7022006-03-19 19:37:55 +110078 /* Finally, assume we aimed at a GART offset if beyond the fb */
Michel Daenzer214ff132006-09-22 04:12:11 +100079 if (off > fb_end)
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +110080 off = off - fb_end - 1 + dev_priv->gart_vm_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
Dave Airlied5ea7022006-03-19 19:37:55 +110082 /* Now recheck and fail if out of bounds */
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +110083 if (radeon_check_offset(dev_priv, off)) {
Michel Daenzer214ff132006-09-22 04:12:11 +100084 DRM_DEBUG("offset fixed up to 0x%x\n", (unsigned int)off);
Dave Airlied5ea7022006-03-19 19:37:55 +110085 *offset = off;
86 return 0;
87 }
Eric Anholt20caafa2007-08-25 19:22:43 +100088 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089}
90
Dave Airlieb5e89ed2005-09-25 14:28:13 +100091static __inline__ int radeon_check_and_fixup_packets(drm_radeon_private_t *
92 dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +100093 struct drm_file *file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +100094 int id, u32 *data)
Dave Airlieb5e89ed2005-09-25 14:28:13 +100095{
96 switch (id) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98 case RADEON_EMIT_PP_MISC:
Eric Anholt6c340ea2007-08-25 20:23:09 +100099 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlied985c102006-01-02 21:32:48 +1100100 &data[(RADEON_RB3D_DEPTHOFFSET - RADEON_PP_MISC) / 4])) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000101 DRM_ERROR("Invalid depth buffer offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000102 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104 break;
105
106 case RADEON_EMIT_PP_CNTL:
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlied985c102006-01-02 21:32:48 +1100108 &data[(RADEON_RB3D_COLOROFFSET - RADEON_PP_CNTL) / 4])) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000109 DRM_ERROR("Invalid colour buffer offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000110 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 }
112 break;
113
114 case R200_EMIT_PP_TXOFFSET_0:
115 case R200_EMIT_PP_TXOFFSET_1:
116 case R200_EMIT_PP_TXOFFSET_2:
117 case R200_EMIT_PP_TXOFFSET_3:
118 case R200_EMIT_PP_TXOFFSET_4:
119 case R200_EMIT_PP_TXOFFSET_5:
Eric Anholt6c340ea2007-08-25 20:23:09 +1000120 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000121 &data[0])) {
122 DRM_ERROR("Invalid R200 texture offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000123 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 }
125 break;
126
127 case RADEON_EMIT_PP_TXFILTER_0:
128 case RADEON_EMIT_PP_TXFILTER_1:
129 case RADEON_EMIT_PP_TXFILTER_2:
Eric Anholt6c340ea2007-08-25 20:23:09 +1000130 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlied985c102006-01-02 21:32:48 +1100131 &data[(RADEON_PP_TXOFFSET_0 - RADEON_PP_TXFILTER_0) / 4])) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000132 DRM_ERROR("Invalid R100 texture offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000133 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 }
135 break;
136
137 case R200_EMIT_PP_CUBIC_OFFSETS_0:
138 case R200_EMIT_PP_CUBIC_OFFSETS_1:
139 case R200_EMIT_PP_CUBIC_OFFSETS_2:
140 case R200_EMIT_PP_CUBIC_OFFSETS_3:
141 case R200_EMIT_PP_CUBIC_OFFSETS_4:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000142 case R200_EMIT_PP_CUBIC_OFFSETS_5:{
143 int i;
144 for (i = 0; i < 5; i++) {
Dave Airlied985c102006-01-02 21:32:48 +1100145 if (radeon_check_and_fixup_offset(dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000146 file_priv,
Dave Airlied985c102006-01-02 21:32:48 +1100147 &data[i])) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000148 DRM_ERROR
149 ("Invalid R200 cubic texture offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000150 return -EINVAL;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000153 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156 case RADEON_EMIT_PP_CUBIC_OFFSETS_T0:
157 case RADEON_EMIT_PP_CUBIC_OFFSETS_T1:
158 case RADEON_EMIT_PP_CUBIC_OFFSETS_T2:{
159 int i;
160 for (i = 0; i < 5; i++) {
161 if (radeon_check_and_fixup_offset(dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000162 file_priv,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 &data[i])) {
164 DRM_ERROR
165 ("Invalid R100 cubic texture offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000166 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 }
168 }
169 }
170 break;
171
Roland Scheidegger18f29052006-08-30 23:17:55 +0100172 case R200_EMIT_VAP_CTL:{
173 RING_LOCALS;
174 BEGIN_RING(2);
175 OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
176 ADVANCE_RING();
177 }
178 break;
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 case RADEON_EMIT_RB3D_COLORPITCH:
181 case RADEON_EMIT_RE_LINE_PATTERN:
182 case RADEON_EMIT_SE_LINE_WIDTH:
183 case RADEON_EMIT_PP_LUM_MATRIX:
184 case RADEON_EMIT_PP_ROT_MATRIX_0:
185 case RADEON_EMIT_RB3D_STENCILREFMASK:
186 case RADEON_EMIT_SE_VPORT_XSCALE:
187 case RADEON_EMIT_SE_CNTL:
188 case RADEON_EMIT_SE_CNTL_STATUS:
189 case RADEON_EMIT_RE_MISC:
190 case RADEON_EMIT_PP_BORDER_COLOR_0:
191 case RADEON_EMIT_PP_BORDER_COLOR_1:
192 case RADEON_EMIT_PP_BORDER_COLOR_2:
193 case RADEON_EMIT_SE_ZBIAS_FACTOR:
194 case RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT:
195 case RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED:
196 case R200_EMIT_PP_TXCBLEND_0:
197 case R200_EMIT_PP_TXCBLEND_1:
198 case R200_EMIT_PP_TXCBLEND_2:
199 case R200_EMIT_PP_TXCBLEND_3:
200 case R200_EMIT_PP_TXCBLEND_4:
201 case R200_EMIT_PP_TXCBLEND_5:
202 case R200_EMIT_PP_TXCBLEND_6:
203 case R200_EMIT_PP_TXCBLEND_7:
204 case R200_EMIT_TCL_LIGHT_MODEL_CTL_0:
205 case R200_EMIT_TFACTOR_0:
206 case R200_EMIT_VTX_FMT_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 case R200_EMIT_MATRIX_SELECT_0:
208 case R200_EMIT_TEX_PROC_CTL_2:
209 case R200_EMIT_TCL_UCP_VERT_BLEND_CTL:
210 case R200_EMIT_PP_TXFILTER_0:
211 case R200_EMIT_PP_TXFILTER_1:
212 case R200_EMIT_PP_TXFILTER_2:
213 case R200_EMIT_PP_TXFILTER_3:
214 case R200_EMIT_PP_TXFILTER_4:
215 case R200_EMIT_PP_TXFILTER_5:
216 case R200_EMIT_VTE_CNTL:
217 case R200_EMIT_OUTPUT_VTX_COMP_SEL:
218 case R200_EMIT_PP_TAM_DEBUG3:
219 case R200_EMIT_PP_CNTL_X:
220 case R200_EMIT_RB3D_DEPTHXY_OFFSET:
221 case R200_EMIT_RE_AUX_SCISSOR_CNTL:
222 case R200_EMIT_RE_SCISSOR_TL_0:
223 case R200_EMIT_RE_SCISSOR_TL_1:
224 case R200_EMIT_RE_SCISSOR_TL_2:
225 case R200_EMIT_SE_VAP_CNTL_STATUS:
226 case R200_EMIT_SE_VTX_STATE_CNTL:
227 case R200_EMIT_RE_POINTSIZE:
228 case R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0:
229 case R200_EMIT_PP_CUBIC_FACES_0:
230 case R200_EMIT_PP_CUBIC_FACES_1:
231 case R200_EMIT_PP_CUBIC_FACES_2:
232 case R200_EMIT_PP_CUBIC_FACES_3:
233 case R200_EMIT_PP_CUBIC_FACES_4:
234 case R200_EMIT_PP_CUBIC_FACES_5:
235 case RADEON_EMIT_PP_TEX_SIZE_0:
236 case RADEON_EMIT_PP_TEX_SIZE_1:
237 case RADEON_EMIT_PP_TEX_SIZE_2:
238 case R200_EMIT_RB3D_BLENDCOLOR:
239 case R200_EMIT_TCL_POINT_SPRITE_CNTL:
240 case RADEON_EMIT_PP_CUBIC_FACES_0:
241 case RADEON_EMIT_PP_CUBIC_FACES_1:
242 case RADEON_EMIT_PP_CUBIC_FACES_2:
243 case R200_EMIT_PP_TRI_PERF_CNTL:
Dave Airlie9d176012005-09-11 19:55:53 +1000244 case R200_EMIT_PP_AFS_0:
245 case R200_EMIT_PP_AFS_1:
246 case R200_EMIT_ATF_TFACTOR:
247 case R200_EMIT_PP_TXCTLALL_0:
248 case R200_EMIT_PP_TXCTLALL_1:
249 case R200_EMIT_PP_TXCTLALL_2:
250 case R200_EMIT_PP_TXCTLALL_3:
251 case R200_EMIT_PP_TXCTLALL_4:
252 case R200_EMIT_PP_TXCTLALL_5:
Dave Airlied6fece02006-06-24 17:04:07 +1000253 case R200_EMIT_VAP_PVS_CNTL:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /* These packets don't contain memory offsets */
255 break;
256
257 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000258 DRM_ERROR("Unknown state packet ID %d\n", id);
Eric Anholt20caafa2007-08-25 19:22:43 +1000259 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 }
261
262 return 0;
263}
264
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000265static __inline__ int radeon_check_and_fixup_packet3(drm_radeon_private_t *
266 dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000267 struct drm_file *file_priv,
Dave Airlied985c102006-01-02 21:32:48 +1100268 drm_radeon_kcmd_buffer_t *
269 cmdbuf,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000270 unsigned int *cmdsz)
271{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 u32 *cmd = (u32 *) cmdbuf->buf;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000273 u32 offset, narrays;
274 int count, i, k;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000276 *cmdsz = 2 + ((cmd[0] & RADEON_CP_PACKET_COUNT_MASK) >> 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000278 if ((cmd[0] & 0xc0000000) != RADEON_CP_PACKET3) {
279 DRM_ERROR("Not a type 3 packet\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000280 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000283 if (4 * *cmdsz > cmdbuf->bufsz) {
284 DRM_ERROR("Packet size larger than size of data provided\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000285 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 }
287
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000288 switch(cmd[0] & 0xff00) {
289 /* XXX Are there old drivers needing other packets? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000291 case RADEON_3D_DRAW_IMMD:
292 case RADEON_3D_DRAW_VBUF:
293 case RADEON_3D_DRAW_INDX:
294 case RADEON_WAIT_FOR_IDLE:
295 case RADEON_CP_NOP:
296 case RADEON_3D_CLEAR_ZMASK:
297/* case RADEON_CP_NEXT_CHAR:
298 case RADEON_CP_PLY_NEXTSCAN:
299 case RADEON_CP_SET_SCISSORS: */ /* probably safe but will never need them? */
300 /* these packets are safe */
301 break;
302
303 case RADEON_CP_3D_DRAW_IMMD_2:
304 case RADEON_CP_3D_DRAW_VBUF_2:
305 case RADEON_CP_3D_DRAW_INDX_2:
306 case RADEON_3D_CLEAR_HIZ:
307 /* safe but r200 only */
308 if (dev_priv->microcode_version != UCODE_R200) {
309 DRM_ERROR("Invalid 3d packet for r100-class chip\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000310 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000311 }
312 break;
313
314 case RADEON_3D_LOAD_VBPNTR:
315 count = (cmd[0] >> 16) & 0x3fff;
316
317 if (count > 18) { /* 12 arrays max */
318 DRM_ERROR("Too large payload in 3D_LOAD_VBPNTR (count=%d)\n",
319 count);
Eric Anholt20caafa2007-08-25 19:22:43 +1000320 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000321 }
322
323 /* carefully check packet contents */
324 narrays = cmd[1] & ~0xc000;
325 k = 0;
326 i = 2;
327 while ((k < narrays) && (i < (count + 2))) {
328 i++; /* skip attribute field */
Eric Anholt6c340ea2007-08-25 20:23:09 +1000329 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
330 &cmd[i])) {
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000331 DRM_ERROR
332 ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n",
333 k, i);
Eric Anholt20caafa2007-08-25 19:22:43 +1000334 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000335 }
336 k++;
337 i++;
338 if (k == narrays)
339 break;
340 /* have one more to process, they come in pairs */
Eric Anholt6c340ea2007-08-25 20:23:09 +1000341 if (radeon_check_and_fixup_offset(dev_priv,
342 file_priv, &cmd[i]))
343 {
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000344 DRM_ERROR
345 ("Invalid offset (k=%d i=%d) in 3D_LOAD_VBPNTR packet.\n",
346 k, i);
Eric Anholt20caafa2007-08-25 19:22:43 +1000347 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000348 }
349 k++;
350 i++;
351 }
352 /* do the counts match what we expect ? */
353 if ((k != narrays) || (i != (count + 2))) {
354 DRM_ERROR
355 ("Malformed 3D_LOAD_VBPNTR packet (k=%d i=%d narrays=%d count+1=%d).\n",
356 k, i, narrays, count + 1);
Eric Anholt20caafa2007-08-25 19:22:43 +1000357 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000358 }
359 break;
360
361 case RADEON_3D_RNDR_GEN_INDX_PRIM:
362 if (dev_priv->microcode_version != UCODE_R100) {
363 DRM_ERROR("Invalid 3d packet for r200-class chip\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000364 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000365 }
Eric Anholt6c340ea2007-08-25 20:23:09 +1000366 if (radeon_check_and_fixup_offset(dev_priv, file_priv, &cmd[1])) {
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000367 DRM_ERROR("Invalid rndr_gen_indx offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000368 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000369 }
370 break;
371
372 case RADEON_CP_INDX_BUFFER:
373 if (dev_priv->microcode_version != UCODE_R200) {
374 DRM_ERROR("Invalid 3d packet for r100-class chip\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000375 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000376 }
377 if ((cmd[1] & 0x8000ffff) != 0x80000810) {
378 DRM_ERROR("Invalid indx_buffer reg address %08X\n", cmd[1]);
Eric Anholt20caafa2007-08-25 19:22:43 +1000379 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000380 }
Eric Anholt6c340ea2007-08-25 20:23:09 +1000381 if (radeon_check_and_fixup_offset(dev_priv, file_priv, &cmd[2])) {
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000382 DRM_ERROR("Invalid indx_buffer offset is %08X\n", cmd[2]);
Eric Anholt20caafa2007-08-25 19:22:43 +1000383 return -EINVAL;
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000384 }
385 break;
386
387 case RADEON_CNTL_HOSTDATA_BLT:
388 case RADEON_CNTL_PAINT_MULTI:
389 case RADEON_CNTL_BITBLT_MULTI:
390 /* MSB of opcode: next DWORD GUI_CNTL */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000391 if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL
392 | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 offset = cmd[2] << 10;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000394 if (radeon_check_and_fixup_offset
Eric Anholt6c340ea2007-08-25 20:23:09 +1000395 (dev_priv, file_priv, &offset)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000396 DRM_ERROR("Invalid first packet offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000397 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000399 cmd[2] = (cmd[2] & 0xffc00000) | offset >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 }
401
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000402 if ((cmd[1] & RADEON_GMC_SRC_PITCH_OFFSET_CNTL) &&
403 (cmd[1] & RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 offset = cmd[3] << 10;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000405 if (radeon_check_and_fixup_offset
Eric Anholt6c340ea2007-08-25 20:23:09 +1000406 (dev_priv, file_priv, &offset)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000407 DRM_ERROR("Invalid second packet offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000408 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000410 cmd[3] = (cmd[3] & 0xffc00000) | offset >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Roland Scheideggera1aa28972006-10-24 21:45:00 +1000412 break;
413
414 default:
415 DRM_ERROR("Invalid packet type %x\n", cmd[0] & 0xff00);
Eric Anholt20caafa2007-08-25 19:22:43 +1000416 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418
419 return 0;
420}
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/* ================================================================
423 * CP hardware state programming functions
424 */
425
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000426static __inline__ void radeon_emit_clip_rect(drm_radeon_private_t * dev_priv,
Dave Airliec60ce622007-07-11 15:27:12 +1000427 struct drm_clip_rect * box)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428{
429 RING_LOCALS;
430
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000431 DRM_DEBUG(" box: x1=%d y1=%d x2=%d y2=%d\n",
432 box->x1, box->y1, box->x2, box->y2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000434 BEGIN_RING(4);
435 OUT_RING(CP_PACKET0(RADEON_RE_TOP_LEFT, 0));
436 OUT_RING((box->y1 << 16) | box->x1);
437 OUT_RING(CP_PACKET0(RADEON_RE_WIDTH_HEIGHT, 0));
438 OUT_RING(((box->y2 - 1) << 16) | (box->x2 - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 ADVANCE_RING();
440}
441
442/* Emit 1.1 state
443 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000444static int radeon_emit_state(drm_radeon_private_t * dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000445 struct drm_file *file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000446 drm_radeon_context_regs_t * ctx,
447 drm_radeon_texture_regs_t * tex,
448 unsigned int dirty)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000451 DRM_DEBUG("dirty=0x%08x\n", dirty);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000453 if (dirty & RADEON_UPLOAD_CONTEXT) {
Eric Anholt6c340ea2007-08-25 20:23:09 +1000454 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000455 &ctx->rb3d_depthoffset)) {
456 DRM_ERROR("Invalid depth buffer offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000457 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 }
459
Eric Anholt6c340ea2007-08-25 20:23:09 +1000460 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000461 &ctx->rb3d_coloroffset)) {
462 DRM_ERROR("Invalid depth buffer offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000463 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 }
465
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000466 BEGIN_RING(14);
467 OUT_RING(CP_PACKET0(RADEON_PP_MISC, 6));
468 OUT_RING(ctx->pp_misc);
469 OUT_RING(ctx->pp_fog_color);
470 OUT_RING(ctx->re_solid_color);
471 OUT_RING(ctx->rb3d_blendcntl);
472 OUT_RING(ctx->rb3d_depthoffset);
473 OUT_RING(ctx->rb3d_depthpitch);
474 OUT_RING(ctx->rb3d_zstencilcntl);
475 OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 2));
476 OUT_RING(ctx->pp_cntl);
477 OUT_RING(ctx->rb3d_cntl);
478 OUT_RING(ctx->rb3d_coloroffset);
479 OUT_RING(CP_PACKET0(RADEON_RB3D_COLORPITCH, 0));
480 OUT_RING(ctx->rb3d_colorpitch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 ADVANCE_RING();
482 }
483
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000484 if (dirty & RADEON_UPLOAD_VERTFMT) {
485 BEGIN_RING(2);
486 OUT_RING(CP_PACKET0(RADEON_SE_COORD_FMT, 0));
487 OUT_RING(ctx->se_coord_fmt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 ADVANCE_RING();
489 }
490
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000491 if (dirty & RADEON_UPLOAD_LINE) {
492 BEGIN_RING(5);
493 OUT_RING(CP_PACKET0(RADEON_RE_LINE_PATTERN, 1));
494 OUT_RING(ctx->re_line_pattern);
495 OUT_RING(ctx->re_line_state);
496 OUT_RING(CP_PACKET0(RADEON_SE_LINE_WIDTH, 0));
497 OUT_RING(ctx->se_line_width);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 ADVANCE_RING();
499 }
500
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000501 if (dirty & RADEON_UPLOAD_BUMPMAP) {
502 BEGIN_RING(5);
503 OUT_RING(CP_PACKET0(RADEON_PP_LUM_MATRIX, 0));
504 OUT_RING(ctx->pp_lum_matrix);
505 OUT_RING(CP_PACKET0(RADEON_PP_ROT_MATRIX_0, 1));
506 OUT_RING(ctx->pp_rot_matrix_0);
507 OUT_RING(ctx->pp_rot_matrix_1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 ADVANCE_RING();
509 }
510
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000511 if (dirty & RADEON_UPLOAD_MASKS) {
512 BEGIN_RING(4);
513 OUT_RING(CP_PACKET0(RADEON_RB3D_STENCILREFMASK, 2));
514 OUT_RING(ctx->rb3d_stencilrefmask);
515 OUT_RING(ctx->rb3d_ropcntl);
516 OUT_RING(ctx->rb3d_planemask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 ADVANCE_RING();
518 }
519
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000520 if (dirty & RADEON_UPLOAD_VIEWPORT) {
521 BEGIN_RING(7);
522 OUT_RING(CP_PACKET0(RADEON_SE_VPORT_XSCALE, 5));
523 OUT_RING(ctx->se_vport_xscale);
524 OUT_RING(ctx->se_vport_xoffset);
525 OUT_RING(ctx->se_vport_yscale);
526 OUT_RING(ctx->se_vport_yoffset);
527 OUT_RING(ctx->se_vport_zscale);
528 OUT_RING(ctx->se_vport_zoffset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 ADVANCE_RING();
530 }
531
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000532 if (dirty & RADEON_UPLOAD_SETUP) {
533 BEGIN_RING(4);
534 OUT_RING(CP_PACKET0(RADEON_SE_CNTL, 0));
535 OUT_RING(ctx->se_cntl);
536 OUT_RING(CP_PACKET0(RADEON_SE_CNTL_STATUS, 0));
537 OUT_RING(ctx->se_cntl_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 ADVANCE_RING();
539 }
540
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000541 if (dirty & RADEON_UPLOAD_MISC) {
542 BEGIN_RING(2);
543 OUT_RING(CP_PACKET0(RADEON_RE_MISC, 0));
544 OUT_RING(ctx->re_misc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 ADVANCE_RING();
546 }
547
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000548 if (dirty & RADEON_UPLOAD_TEX0) {
Eric Anholt6c340ea2007-08-25 20:23:09 +1000549 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000550 &tex[0].pp_txoffset)) {
551 DRM_ERROR("Invalid texture offset for unit 0\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000552 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 }
554
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000555 BEGIN_RING(9);
556 OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_0, 5));
557 OUT_RING(tex[0].pp_txfilter);
558 OUT_RING(tex[0].pp_txformat);
559 OUT_RING(tex[0].pp_txoffset);
560 OUT_RING(tex[0].pp_txcblend);
561 OUT_RING(tex[0].pp_txablend);
562 OUT_RING(tex[0].pp_tfactor);
563 OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_0, 0));
564 OUT_RING(tex[0].pp_border_color);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 ADVANCE_RING();
566 }
567
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000568 if (dirty & RADEON_UPLOAD_TEX1) {
Eric Anholt6c340ea2007-08-25 20:23:09 +1000569 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000570 &tex[1].pp_txoffset)) {
571 DRM_ERROR("Invalid texture offset for unit 1\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000572 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 }
574
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000575 BEGIN_RING(9);
576 OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_1, 5));
577 OUT_RING(tex[1].pp_txfilter);
578 OUT_RING(tex[1].pp_txformat);
579 OUT_RING(tex[1].pp_txoffset);
580 OUT_RING(tex[1].pp_txcblend);
581 OUT_RING(tex[1].pp_txablend);
582 OUT_RING(tex[1].pp_tfactor);
583 OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_1, 0));
584 OUT_RING(tex[1].pp_border_color);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 ADVANCE_RING();
586 }
587
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000588 if (dirty & RADEON_UPLOAD_TEX2) {
Eric Anholt6c340ea2007-08-25 20:23:09 +1000589 if (radeon_check_and_fixup_offset(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000590 &tex[2].pp_txoffset)) {
591 DRM_ERROR("Invalid texture offset for unit 2\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000592 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 }
594
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000595 BEGIN_RING(9);
596 OUT_RING(CP_PACKET0(RADEON_PP_TXFILTER_2, 5));
597 OUT_RING(tex[2].pp_txfilter);
598 OUT_RING(tex[2].pp_txformat);
599 OUT_RING(tex[2].pp_txoffset);
600 OUT_RING(tex[2].pp_txcblend);
601 OUT_RING(tex[2].pp_txablend);
602 OUT_RING(tex[2].pp_tfactor);
603 OUT_RING(CP_PACKET0(RADEON_PP_BORDER_COLOR_2, 0));
604 OUT_RING(tex[2].pp_border_color);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 ADVANCE_RING();
606 }
607
608 return 0;
609}
610
611/* Emit 1.2 state
612 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000613static int radeon_emit_state2(drm_radeon_private_t * dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000614 struct drm_file *file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000615 drm_radeon_state_t * state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
617 RING_LOCALS;
618
619 if (state->dirty & RADEON_UPLOAD_ZBIAS) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000620 BEGIN_RING(3);
621 OUT_RING(CP_PACKET0(RADEON_SE_ZBIAS_FACTOR, 1));
622 OUT_RING(state->context2.se_zbias_factor);
623 OUT_RING(state->context2.se_zbias_constant);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 ADVANCE_RING();
625 }
626
Eric Anholt6c340ea2007-08-25 20:23:09 +1000627 return radeon_emit_state(dev_priv, file_priv, &state->context,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000628 state->tex, state->dirty);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629}
630
631/* New (1.3) state mechanism. 3 commands (packet, scalar, vector) in
632 * 1.3 cmdbuffers allow all previous state to be updated as well as
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000633 * the tcl scalar and vector areas.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000635static struct {
636 int start;
637 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 const char *name;
639} packet[RADEON_MAX_STATE_PACKETS] = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000640 {RADEON_PP_MISC, 7, "RADEON_PP_MISC"},
641 {RADEON_PP_CNTL, 3, "RADEON_PP_CNTL"},
642 {RADEON_RB3D_COLORPITCH, 1, "RADEON_RB3D_COLORPITCH"},
643 {RADEON_RE_LINE_PATTERN, 2, "RADEON_RE_LINE_PATTERN"},
644 {RADEON_SE_LINE_WIDTH, 1, "RADEON_SE_LINE_WIDTH"},
645 {RADEON_PP_LUM_MATRIX, 1, "RADEON_PP_LUM_MATRIX"},
646 {RADEON_PP_ROT_MATRIX_0, 2, "RADEON_PP_ROT_MATRIX_0"},
647 {RADEON_RB3D_STENCILREFMASK, 3, "RADEON_RB3D_STENCILREFMASK"},
648 {RADEON_SE_VPORT_XSCALE, 6, "RADEON_SE_VPORT_XSCALE"},
649 {RADEON_SE_CNTL, 2, "RADEON_SE_CNTL"},
650 {RADEON_SE_CNTL_STATUS, 1, "RADEON_SE_CNTL_STATUS"},
651 {RADEON_RE_MISC, 1, "RADEON_RE_MISC"},
652 {RADEON_PP_TXFILTER_0, 6, "RADEON_PP_TXFILTER_0"},
653 {RADEON_PP_BORDER_COLOR_0, 1, "RADEON_PP_BORDER_COLOR_0"},
654 {RADEON_PP_TXFILTER_1, 6, "RADEON_PP_TXFILTER_1"},
655 {RADEON_PP_BORDER_COLOR_1, 1, "RADEON_PP_BORDER_COLOR_1"},
656 {RADEON_PP_TXFILTER_2, 6, "RADEON_PP_TXFILTER_2"},
657 {RADEON_PP_BORDER_COLOR_2, 1, "RADEON_PP_BORDER_COLOR_2"},
658 {RADEON_SE_ZBIAS_FACTOR, 2, "RADEON_SE_ZBIAS_FACTOR"},
659 {RADEON_SE_TCL_OUTPUT_VTX_FMT, 11, "RADEON_SE_TCL_OUTPUT_VTX_FMT"},
660 {RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED, 17,
661 "RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED"},
662 {R200_PP_TXCBLEND_0, 4, "R200_PP_TXCBLEND_0"},
663 {R200_PP_TXCBLEND_1, 4, "R200_PP_TXCBLEND_1"},
664 {R200_PP_TXCBLEND_2, 4, "R200_PP_TXCBLEND_2"},
665 {R200_PP_TXCBLEND_3, 4, "R200_PP_TXCBLEND_3"},
666 {R200_PP_TXCBLEND_4, 4, "R200_PP_TXCBLEND_4"},
667 {R200_PP_TXCBLEND_5, 4, "R200_PP_TXCBLEND_5"},
668 {R200_PP_TXCBLEND_6, 4, "R200_PP_TXCBLEND_6"},
669 {R200_PP_TXCBLEND_7, 4, "R200_PP_TXCBLEND_7"},
670 {R200_SE_TCL_LIGHT_MODEL_CTL_0, 6, "R200_SE_TCL_LIGHT_MODEL_CTL_0"},
671 {R200_PP_TFACTOR_0, 6, "R200_PP_TFACTOR_0"},
672 {R200_SE_VTX_FMT_0, 4, "R200_SE_VTX_FMT_0"},
673 {R200_SE_VAP_CNTL, 1, "R200_SE_VAP_CNTL"},
674 {R200_SE_TCL_MATRIX_SEL_0, 5, "R200_SE_TCL_MATRIX_SEL_0"},
675 {R200_SE_TCL_TEX_PROC_CTL_2, 5, "R200_SE_TCL_TEX_PROC_CTL_2"},
676 {R200_SE_TCL_UCP_VERT_BLEND_CTL, 1, "R200_SE_TCL_UCP_VERT_BLEND_CTL"},
677 {R200_PP_TXFILTER_0, 6, "R200_PP_TXFILTER_0"},
678 {R200_PP_TXFILTER_1, 6, "R200_PP_TXFILTER_1"},
679 {R200_PP_TXFILTER_2, 6, "R200_PP_TXFILTER_2"},
680 {R200_PP_TXFILTER_3, 6, "R200_PP_TXFILTER_3"},
681 {R200_PP_TXFILTER_4, 6, "R200_PP_TXFILTER_4"},
682 {R200_PP_TXFILTER_5, 6, "R200_PP_TXFILTER_5"},
683 {R200_PP_TXOFFSET_0, 1, "R200_PP_TXOFFSET_0"},
684 {R200_PP_TXOFFSET_1, 1, "R200_PP_TXOFFSET_1"},
685 {R200_PP_TXOFFSET_2, 1, "R200_PP_TXOFFSET_2"},
686 {R200_PP_TXOFFSET_3, 1, "R200_PP_TXOFFSET_3"},
687 {R200_PP_TXOFFSET_4, 1, "R200_PP_TXOFFSET_4"},
688 {R200_PP_TXOFFSET_5, 1, "R200_PP_TXOFFSET_5"},
689 {R200_SE_VTE_CNTL, 1, "R200_SE_VTE_CNTL"},
Dave Airlied985c102006-01-02 21:32:48 +1100690 {R200_SE_TCL_OUTPUT_VTX_COMP_SEL, 1,
691 "R200_SE_TCL_OUTPUT_VTX_COMP_SEL"},
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000692 {R200_PP_TAM_DEBUG3, 1, "R200_PP_TAM_DEBUG3"},
693 {R200_PP_CNTL_X, 1, "R200_PP_CNTL_X"},
694 {R200_RB3D_DEPTHXY_OFFSET, 1, "R200_RB3D_DEPTHXY_OFFSET"},
695 {R200_RE_AUX_SCISSOR_CNTL, 1, "R200_RE_AUX_SCISSOR_CNTL"},
696 {R200_RE_SCISSOR_TL_0, 2, "R200_RE_SCISSOR_TL_0"},
697 {R200_RE_SCISSOR_TL_1, 2, "R200_RE_SCISSOR_TL_1"},
698 {R200_RE_SCISSOR_TL_2, 2, "R200_RE_SCISSOR_TL_2"},
699 {R200_SE_VAP_CNTL_STATUS, 1, "R200_SE_VAP_CNTL_STATUS"},
700 {R200_SE_VTX_STATE_CNTL, 1, "R200_SE_VTX_STATE_CNTL"},
701 {R200_RE_POINTSIZE, 1, "R200_RE_POINTSIZE"},
702 {R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0, 4,
703 "R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0"},
704 {R200_PP_CUBIC_FACES_0, 1, "R200_PP_CUBIC_FACES_0"}, /* 61 */
Dave Airlied985c102006-01-02 21:32:48 +1100705 {R200_PP_CUBIC_OFFSET_F1_0, 5, "R200_PP_CUBIC_OFFSET_F1_0"}, /* 62 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000706 {R200_PP_CUBIC_FACES_1, 1, "R200_PP_CUBIC_FACES_1"},
707 {R200_PP_CUBIC_OFFSET_F1_1, 5, "R200_PP_CUBIC_OFFSET_F1_1"},
708 {R200_PP_CUBIC_FACES_2, 1, "R200_PP_CUBIC_FACES_2"},
709 {R200_PP_CUBIC_OFFSET_F1_2, 5, "R200_PP_CUBIC_OFFSET_F1_2"},
710 {R200_PP_CUBIC_FACES_3, 1, "R200_PP_CUBIC_FACES_3"},
711 {R200_PP_CUBIC_OFFSET_F1_3, 5, "R200_PP_CUBIC_OFFSET_F1_3"},
712 {R200_PP_CUBIC_FACES_4, 1, "R200_PP_CUBIC_FACES_4"},
713 {R200_PP_CUBIC_OFFSET_F1_4, 5, "R200_PP_CUBIC_OFFSET_F1_4"},
714 {R200_PP_CUBIC_FACES_5, 1, "R200_PP_CUBIC_FACES_5"},
715 {R200_PP_CUBIC_OFFSET_F1_5, 5, "R200_PP_CUBIC_OFFSET_F1_5"},
716 {RADEON_PP_TEX_SIZE_0, 2, "RADEON_PP_TEX_SIZE_0"},
717 {RADEON_PP_TEX_SIZE_1, 2, "RADEON_PP_TEX_SIZE_1"},
718 {RADEON_PP_TEX_SIZE_2, 2, "RADEON_PP_TEX_SIZE_2"},
719 {R200_RB3D_BLENDCOLOR, 3, "R200_RB3D_BLENDCOLOR"},
720 {R200_SE_TCL_POINT_SPRITE_CNTL, 1, "R200_SE_TCL_POINT_SPRITE_CNTL"},
721 {RADEON_PP_CUBIC_FACES_0, 1, "RADEON_PP_CUBIC_FACES_0"},
722 {RADEON_PP_CUBIC_OFFSET_T0_0, 5, "RADEON_PP_CUBIC_OFFSET_T0_0"},
723 {RADEON_PP_CUBIC_FACES_1, 1, "RADEON_PP_CUBIC_FACES_1"},
724 {RADEON_PP_CUBIC_OFFSET_T1_0, 5, "RADEON_PP_CUBIC_OFFSET_T1_0"},
725 {RADEON_PP_CUBIC_FACES_2, 1, "RADEON_PP_CUBIC_FACES_2"},
726 {RADEON_PP_CUBIC_OFFSET_T2_0, 5, "RADEON_PP_CUBIC_OFFSET_T2_0"},
727 {R200_PP_TRI_PERF, 2, "R200_PP_TRI_PERF"},
Dave Airlied985c102006-01-02 21:32:48 +1100728 {R200_PP_AFS_0, 32, "R200_PP_AFS_0"}, /* 85 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000729 {R200_PP_AFS_1, 32, "R200_PP_AFS_1"},
730 {R200_PP_TFACTOR_0, 8, "R200_ATF_TFACTOR"},
731 {R200_PP_TXFILTER_0, 8, "R200_PP_TXCTLALL_0"},
732 {R200_PP_TXFILTER_1, 8, "R200_PP_TXCTLALL_1"},
733 {R200_PP_TXFILTER_2, 8, "R200_PP_TXCTLALL_2"},
734 {R200_PP_TXFILTER_3, 8, "R200_PP_TXCTLALL_3"},
735 {R200_PP_TXFILTER_4, 8, "R200_PP_TXCTLALL_4"},
736 {R200_PP_TXFILTER_5, 8, "R200_PP_TXCTLALL_5"},
Dave Airlied6fece02006-06-24 17:04:07 +1000737 {R200_VAP_PVS_CNTL_1, 2, "R200_VAP_PVS_CNTL"},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738};
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740/* ================================================================
741 * Performance monitoring functions
742 */
743
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000744static void radeon_clear_box(drm_radeon_private_t * dev_priv,
745 int x, int y, int w, int h, int r, int g, int b)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
747 u32 color;
748 RING_LOCALS;
749
750 x += dev_priv->sarea_priv->boxes[0].x1;
751 y += dev_priv->sarea_priv->boxes[0].y1;
752
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000753 switch (dev_priv->color_fmt) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 case RADEON_COLOR_FORMAT_RGB565:
755 color = (((r & 0xf8) << 8) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000756 ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 break;
758 case RADEON_COLOR_FORMAT_ARGB8888:
759 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000760 color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 break;
762 }
763
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000764 BEGIN_RING(4);
765 RADEON_WAIT_UNTIL_3D_IDLE();
766 OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
767 OUT_RING(0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 ADVANCE_RING();
769
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000770 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000772 OUT_RING(CP_PACKET3(RADEON_CNTL_PAINT_MULTI, 4));
773 OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
774 RADEON_GMC_BRUSH_SOLID_COLOR |
775 (dev_priv->color_fmt << 8) |
776 RADEON_GMC_SRC_DATATYPE_COLOR |
777 RADEON_ROP3_P | RADEON_GMC_CLR_CMP_CNTL_DIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
Michel Dänzer453ff942007-05-08 15:21:14 +1000779 if (dev_priv->sarea_priv->pfCurrentPage == 1) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000780 OUT_RING(dev_priv->front_pitch_offset);
781 } else {
782 OUT_RING(dev_priv->back_pitch_offset);
783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000785 OUT_RING(color);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000787 OUT_RING((x << 16) | y);
788 OUT_RING((w << 16) | h);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
790 ADVANCE_RING();
791}
792
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000793static void radeon_cp_performance_boxes(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 /* Collapse various things into a wait flag -- trying to
796 * guess if userspase slept -- better just to have them tell us.
797 */
798 if (dev_priv->stats.last_frame_reads > 1 ||
799 dev_priv->stats.last_clear_reads > dev_priv->stats.clears) {
800 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
801 }
802
803 if (dev_priv->stats.freelist_loops) {
804 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
805 }
806
807 /* Purple box for page flipping
808 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000809 if (dev_priv->stats.boxes & RADEON_BOX_FLIP)
810 radeon_clear_box(dev_priv, 4, 4, 8, 8, 255, 0, 255);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
812 /* Red box if we have to wait for idle at any point
813 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000814 if (dev_priv->stats.boxes & RADEON_BOX_WAIT_IDLE)
815 radeon_clear_box(dev_priv, 16, 4, 8, 8, 255, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
817 /* Blue box: lost context?
818 */
819
820 /* Yellow box for texture swaps
821 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000822 if (dev_priv->stats.boxes & RADEON_BOX_TEXTURE_LOAD)
823 radeon_clear_box(dev_priv, 40, 4, 8, 8, 255, 255, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 /* Green box if hardware never idles (as far as we can tell)
826 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000827 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE))
828 radeon_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000830 /* Draw bars indicating number of buffers allocated
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 * (not a great measure, easily confused)
832 */
833 if (dev_priv->stats.requested_bufs) {
834 if (dev_priv->stats.requested_bufs > 100)
835 dev_priv->stats.requested_bufs = 100;
836
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000837 radeon_clear_box(dev_priv, 4, 16,
838 dev_priv->stats.requested_bufs, 4,
839 196, 128, 128);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 }
841
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000842 memset(&dev_priv->stats, 0, sizeof(dev_priv->stats));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
844}
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000845
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846/* ================================================================
847 * CP command dispatch functions
848 */
849
Dave Airlie84b1fd12007-07-11 15:53:27 +1000850static void radeon_cp_dispatch_clear(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000851 drm_radeon_clear_t * clear,
852 drm_radeon_clear_rect_t * depth_boxes)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
854 drm_radeon_private_t *dev_priv = dev->dev_private;
855 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
856 drm_radeon_depth_clear_t *depth_clear = &dev_priv->depth_clear;
857 int nbox = sarea_priv->nbox;
Dave Airliec60ce622007-07-11 15:27:12 +1000858 struct drm_clip_rect *pbox = sarea_priv->boxes;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 unsigned int flags = clear->flags;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000860 u32 rb3d_cntl = 0, rb3d_stencilrefmask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 int i;
862 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000863 DRM_DEBUG("flags = 0x%x\n", flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 dev_priv->stats.clears++;
866
Michel Dänzer453ff942007-05-08 15:21:14 +1000867 if (dev_priv->sarea_priv->pfCurrentPage == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 unsigned int tmp = flags;
869
870 flags &= ~(RADEON_FRONT | RADEON_BACK);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000871 if (tmp & RADEON_FRONT)
872 flags |= RADEON_BACK;
873 if (tmp & RADEON_BACK)
874 flags |= RADEON_FRONT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 }
876
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000877 if (flags & (RADEON_FRONT | RADEON_BACK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000879 BEGIN_RING(4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 /* Ensure the 3D stream is idle before doing a
882 * 2D fill to clear the front or back buffer.
883 */
884 RADEON_WAIT_UNTIL_3D_IDLE();
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000885
886 OUT_RING(CP_PACKET0(RADEON_DP_WRITE_MASK, 0));
887 OUT_RING(clear->color_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
889 ADVANCE_RING();
890
891 /* Make sure we restore the 3D state next time.
892 */
893 dev_priv->sarea_priv->ctx_owner = 0;
894
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000895 for (i = 0; i < nbox; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 int x = pbox[i].x1;
897 int y = pbox[i].y1;
898 int w = pbox[i].x2 - x;
899 int h = pbox[i].y2 - y;
900
Márton Németh3e684ea2008-01-24 15:58:57 +1000901 DRM_DEBUG("%d,%d-%d,%d flags 0x%x\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000902 x, y, w, h, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000904 if (flags & RADEON_FRONT) {
905 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000907 OUT_RING(CP_PACKET3
908 (RADEON_CNTL_PAINT_MULTI, 4));
909 OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
910 RADEON_GMC_BRUSH_SOLID_COLOR |
911 (dev_priv->
912 color_fmt << 8) |
913 RADEON_GMC_SRC_DATATYPE_COLOR |
914 RADEON_ROP3_P |
915 RADEON_GMC_CLR_CMP_CNTL_DIS);
916
917 OUT_RING(dev_priv->front_pitch_offset);
918 OUT_RING(clear->clear_color);
919
920 OUT_RING((x << 16) | y);
921 OUT_RING((w << 16) | h);
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 ADVANCE_RING();
924 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000926 if (flags & RADEON_BACK) {
927 BEGIN_RING(6);
928
929 OUT_RING(CP_PACKET3
930 (RADEON_CNTL_PAINT_MULTI, 4));
931 OUT_RING(RADEON_GMC_DST_PITCH_OFFSET_CNTL |
932 RADEON_GMC_BRUSH_SOLID_COLOR |
933 (dev_priv->
934 color_fmt << 8) |
935 RADEON_GMC_SRC_DATATYPE_COLOR |
936 RADEON_ROP3_P |
937 RADEON_GMC_CLR_CMP_CNTL_DIS);
938
939 OUT_RING(dev_priv->back_pitch_offset);
940 OUT_RING(clear->clear_color);
941
942 OUT_RING((x << 16) | y);
943 OUT_RING((w << 16) | h);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945 ADVANCE_RING();
946 }
947 }
948 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 /* hyper z clear */
951 /* no docs available, based on reverse engeneering by Stephane Marchesin */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000952 if ((flags & (RADEON_DEPTH | RADEON_STENCIL))
953 && (flags & RADEON_CLEAR_FASTZ)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000956 int depthpixperline =
957 dev_priv->depth_fmt ==
958 RADEON_DEPTH_FORMAT_16BIT_INT_Z ? (dev_priv->depth_pitch /
959 2) : (dev_priv->
960 depth_pitch / 4);
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 u32 clearmask;
963
964 u32 tempRB3D_DEPTHCLEARVALUE = clear->clear_depth |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000965 ((clear->depth_mask & 0xff) << 24);
966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 /* Make sure we restore the 3D state next time.
968 * we haven't touched any "normal" state - still need this?
969 */
970 dev_priv->sarea_priv->ctx_owner = 0;
971
Dave Airlie54a56ac2006-09-22 04:25:09 +1000972 if ((dev_priv->flags & RADEON_HAS_HIERZ)
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000973 && (flags & RADEON_USE_HIERZ)) {
974 /* FIXME : reverse engineer that for Rx00 cards */
975 /* FIXME : the mask supposedly contains low-res z values. So can't set
976 just to the max (0xff? or actually 0x3fff?), need to take z clear
977 value into account? */
978 /* pattern seems to work for r100, though get slight
979 rendering errors with glxgears. If hierz is not enabled for r100,
980 only 4 bits which indicate clear (15,16,31,32, all zero) matter, the
981 other ones are ignored, and the same clear mask can be used. That's
982 very different behaviour than R200 which needs different clear mask
983 and different number of tiles to clear if hierz is enabled or not !?!
984 */
985 clearmask = (0xff << 22) | (0xff << 6) | 0x003f003f;
986 } else {
987 /* clear mask : chooses the clearing pattern.
988 rv250: could be used to clear only parts of macrotiles
989 (but that would get really complicated...)?
990 bit 0 and 1 (either or both of them ?!?!) are used to
991 not clear tile (or maybe one of the bits indicates if the tile is
992 compressed or not), bit 2 and 3 to not clear tile 1,...,.
993 Pattern is as follows:
994 | 0,1 | 4,5 | 8,9 |12,13|16,17|20,21|24,25|28,29|
995 bits -------------------------------------------------
996 | 2,3 | 6,7 |10,11|14,15|18,19|22,23|26,27|30,31|
997 rv100: clearmask covers 2x8 4x1 tiles, but one clear still
998 covers 256 pixels ?!?
999 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 clearmask = 0x0;
1001 }
1002
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001003 BEGIN_RING(8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 RADEON_WAIT_UNTIL_2D_IDLE();
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001005 OUT_RING_REG(RADEON_RB3D_DEPTHCLEARVALUE,
1006 tempRB3D_DEPTHCLEARVALUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 /* what offset is this exactly ? */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001008 OUT_RING_REG(RADEON_RB3D_ZMASKOFFSET, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 /* need ctlstat, otherwise get some strange black flickering */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001010 OUT_RING_REG(RADEON_RB3D_ZCACHE_CTLSTAT,
1011 RADEON_RB3D_ZC_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 ADVANCE_RING();
1013
1014 for (i = 0; i < nbox; i++) {
1015 int tileoffset, nrtilesx, nrtilesy, j;
1016 /* it looks like r200 needs rv-style clears, at least if hierz is not enabled? */
Dave Airlie54a56ac2006-09-22 04:25:09 +10001017 if ((dev_priv->flags & RADEON_HAS_HIERZ)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001018 && !(dev_priv->microcode_version == UCODE_R200)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* FIXME : figure this out for r200 (when hierz is enabled). Or
1020 maybe r200 actually doesn't need to put the low-res z value into
1021 the tile cache like r100, but just needs to clear the hi-level z-buffer?
1022 Works for R100, both with hierz and without.
1023 R100 seems to operate on 2x1 8x8 tiles, but...
1024 odd: offset/nrtiles need to be 64 pix (4 block) aligned? Potentially
1025 problematic with resolutions which are not 64 pix aligned? */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001026 tileoffset =
1027 ((pbox[i].y1 >> 3) * depthpixperline +
1028 pbox[i].x1) >> 6;
1029 nrtilesx =
1030 ((pbox[i].x2 & ~63) -
1031 (pbox[i].x1 & ~63)) >> 4;
1032 nrtilesy =
1033 (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 for (j = 0; j <= nrtilesy; j++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001035 BEGIN_RING(4);
1036 OUT_RING(CP_PACKET3
1037 (RADEON_3D_CLEAR_ZMASK, 2));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 /* first tile */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001039 OUT_RING(tileoffset * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 /* the number of tiles to clear */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001041 OUT_RING(nrtilesx + 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 /* clear mask : chooses the clearing pattern. */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001043 OUT_RING(clearmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 ADVANCE_RING();
1045 tileoffset += depthpixperline >> 6;
1046 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001047 } else if (dev_priv->microcode_version == UCODE_R200) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 /* works for rv250. */
1049 /* find first macro tile (8x2 4x4 z-pixels on rv250) */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001050 tileoffset =
1051 ((pbox[i].y1 >> 3) * depthpixperline +
1052 pbox[i].x1) >> 5;
1053 nrtilesx =
1054 (pbox[i].x2 >> 5) - (pbox[i].x1 >> 5);
1055 nrtilesy =
1056 (pbox[i].y2 >> 3) - (pbox[i].y1 >> 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 for (j = 0; j <= nrtilesy; j++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001058 BEGIN_RING(4);
1059 OUT_RING(CP_PACKET3
1060 (RADEON_3D_CLEAR_ZMASK, 2));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 /* first tile */
1062 /* judging by the first tile offset needed, could possibly
1063 directly address/clear 4x4 tiles instead of 8x2 * 4x4
1064 macro tiles, though would still need clear mask for
1065 right/bottom if truely 4x4 granularity is desired ? */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001066 OUT_RING(tileoffset * 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 /* the number of tiles to clear */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001068 OUT_RING(nrtilesx + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 /* clear mask : chooses the clearing pattern. */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001070 OUT_RING(clearmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 ADVANCE_RING();
1072 tileoffset += depthpixperline >> 5;
1073 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001074 } else { /* rv 100 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* rv100 might not need 64 pix alignment, who knows */
1076 /* offsets are, hmm, weird */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001077 tileoffset =
1078 ((pbox[i].y1 >> 4) * depthpixperline +
1079 pbox[i].x1) >> 6;
1080 nrtilesx =
1081 ((pbox[i].x2 & ~63) -
1082 (pbox[i].x1 & ~63)) >> 4;
1083 nrtilesy =
1084 (pbox[i].y2 >> 4) - (pbox[i].y1 >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 for (j = 0; j <= nrtilesy; j++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001086 BEGIN_RING(4);
1087 OUT_RING(CP_PACKET3
1088 (RADEON_3D_CLEAR_ZMASK, 2));
1089 OUT_RING(tileoffset * 128);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 /* the number of tiles to clear */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001091 OUT_RING(nrtilesx + 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 /* clear mask : chooses the clearing pattern. */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001093 OUT_RING(clearmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 ADVANCE_RING();
1095 tileoffset += depthpixperline >> 6;
1096 }
1097 }
1098 }
1099
1100 /* TODO don't always clear all hi-level z tiles */
Dave Airlie54a56ac2006-09-22 04:25:09 +10001101 if ((dev_priv->flags & RADEON_HAS_HIERZ)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001102 && (dev_priv->microcode_version == UCODE_R200)
1103 && (flags & RADEON_USE_HIERZ))
1104 /* r100 and cards without hierarchical z-buffer have no high-level z-buffer */
1105 /* FIXME : the mask supposedly contains low-res z values. So can't set
1106 just to the max (0xff? or actually 0x3fff?), need to take z clear
1107 value into account? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001109 BEGIN_RING(4);
1110 OUT_RING(CP_PACKET3(RADEON_3D_CLEAR_HIZ, 2));
1111 OUT_RING(0x0); /* First tile */
1112 OUT_RING(0x3cc0);
1113 OUT_RING((0xff << 22) | (0xff << 6) | 0x003f003f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 ADVANCE_RING();
1115 }
1116 }
1117
1118 /* We have to clear the depth and/or stencil buffers by
1119 * rendering a quad into just those buffers. Thus, we have to
1120 * make sure the 3D engine is configured correctly.
1121 */
Dave Airlied985c102006-01-02 21:32:48 +11001122 else if ((dev_priv->microcode_version == UCODE_R200) &&
1123 (flags & (RADEON_DEPTH | RADEON_STENCIL))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125 int tempPP_CNTL;
1126 int tempRE_CNTL;
1127 int tempRB3D_CNTL;
1128 int tempRB3D_ZSTENCILCNTL;
1129 int tempRB3D_STENCILREFMASK;
1130 int tempRB3D_PLANEMASK;
1131 int tempSE_CNTL;
1132 int tempSE_VTE_CNTL;
1133 int tempSE_VTX_FMT_0;
1134 int tempSE_VTX_FMT_1;
1135 int tempSE_VAP_CNTL;
1136 int tempRE_AUX_SCISSOR_CNTL;
1137
1138 tempPP_CNTL = 0;
1139 tempRE_CNTL = 0;
1140
1141 tempRB3D_CNTL = depth_clear->rb3d_cntl;
1142
1143 tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
1144 tempRB3D_STENCILREFMASK = 0x0;
1145
1146 tempSE_CNTL = depth_clear->se_cntl;
1147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /* Disable TCL */
1149
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001150 tempSE_VAP_CNTL = ( /* SE_VAP_CNTL__FORCE_W_TO_ONE_MASK | */
1151 (0x9 <<
1152 SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 tempRB3D_PLANEMASK = 0x0;
1155
1156 tempRE_AUX_SCISSOR_CNTL = 0x0;
1157
1158 tempSE_VTE_CNTL =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001159 SE_VTE_CNTL__VTX_XY_FMT_MASK | SE_VTE_CNTL__VTX_Z_FMT_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001161 /* Vertex format (X, Y, Z, W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 tempSE_VTX_FMT_0 =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001163 SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK |
1164 SE_VTX_FMT_0__VTX_W0_PRESENT_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 tempSE_VTX_FMT_1 = 0x0;
1166
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001167 /*
1168 * Depth buffer specific enables
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 */
1170 if (flags & RADEON_DEPTH) {
1171 /* Enable depth buffer */
1172 tempRB3D_CNTL |= RADEON_Z_ENABLE;
1173 } else {
1174 /* Disable depth buffer */
1175 tempRB3D_CNTL &= ~RADEON_Z_ENABLE;
1176 }
1177
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001178 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 * Stencil buffer specific enables
1180 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001181 if (flags & RADEON_STENCIL) {
1182 tempRB3D_CNTL |= RADEON_STENCIL_ENABLE;
1183 tempRB3D_STENCILREFMASK = clear->depth_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 } else {
1185 tempRB3D_CNTL &= ~RADEON_STENCIL_ENABLE;
1186 tempRB3D_STENCILREFMASK = 0x00000000;
1187 }
1188
1189 if (flags & RADEON_USE_COMP_ZBUF) {
1190 tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001191 RADEON_Z_DECOMPRESSION_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 }
1193 if (flags & RADEON_USE_HIERZ) {
1194 tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
1195 }
1196
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001197 BEGIN_RING(26);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 RADEON_WAIT_UNTIL_2D_IDLE();
1199
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001200 OUT_RING_REG(RADEON_PP_CNTL, tempPP_CNTL);
1201 OUT_RING_REG(R200_RE_CNTL, tempRE_CNTL);
1202 OUT_RING_REG(RADEON_RB3D_CNTL, tempRB3D_CNTL);
1203 OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
1204 OUT_RING_REG(RADEON_RB3D_STENCILREFMASK,
1205 tempRB3D_STENCILREFMASK);
1206 OUT_RING_REG(RADEON_RB3D_PLANEMASK, tempRB3D_PLANEMASK);
1207 OUT_RING_REG(RADEON_SE_CNTL, tempSE_CNTL);
1208 OUT_RING_REG(R200_SE_VTE_CNTL, tempSE_VTE_CNTL);
1209 OUT_RING_REG(R200_SE_VTX_FMT_0, tempSE_VTX_FMT_0);
1210 OUT_RING_REG(R200_SE_VTX_FMT_1, tempSE_VTX_FMT_1);
1211 OUT_RING_REG(R200_SE_VAP_CNTL, tempSE_VAP_CNTL);
1212 OUT_RING_REG(R200_RE_AUX_SCISSOR_CNTL, tempRE_AUX_SCISSOR_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 ADVANCE_RING();
1214
1215 /* Make sure we restore the 3D state next time.
1216 */
1217 dev_priv->sarea_priv->ctx_owner = 0;
1218
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001219 for (i = 0; i < nbox; i++) {
1220
1221 /* Funny that this should be required --
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 * sets top-left?
1223 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001224 radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001226 BEGIN_RING(14);
1227 OUT_RING(CP_PACKET3(R200_3D_DRAW_IMMD_2, 12));
1228 OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
1229 RADEON_PRIM_WALK_RING |
1230 (3 << RADEON_NUM_VERTICES_SHIFT)));
1231 OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
1232 OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
1233 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1234 OUT_RING(0x3f800000);
1235 OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
1236 OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
1237 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1238 OUT_RING(0x3f800000);
1239 OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
1240 OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
1241 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1242 OUT_RING(0x3f800000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 ADVANCE_RING();
1244 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001245 } else if ((flags & (RADEON_DEPTH | RADEON_STENCIL))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
1247 int tempRB3D_ZSTENCILCNTL = depth_clear->rb3d_zstencilcntl;
1248
1249 rb3d_cntl = depth_clear->rb3d_cntl;
1250
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001251 if (flags & RADEON_DEPTH) {
1252 rb3d_cntl |= RADEON_Z_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 } else {
1254 rb3d_cntl &= ~RADEON_Z_ENABLE;
1255 }
1256
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001257 if (flags & RADEON_STENCIL) {
1258 rb3d_cntl |= RADEON_STENCIL_ENABLE;
1259 rb3d_stencilrefmask = clear->depth_mask; /* misnamed field */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 } else {
1261 rb3d_cntl &= ~RADEON_STENCIL_ENABLE;
1262 rb3d_stencilrefmask = 0x00000000;
1263 }
1264
1265 if (flags & RADEON_USE_COMP_ZBUF) {
1266 tempRB3D_ZSTENCILCNTL |= RADEON_Z_COMPRESSION_ENABLE |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001267 RADEON_Z_DECOMPRESSION_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 }
1269 if (flags & RADEON_USE_HIERZ) {
1270 tempRB3D_ZSTENCILCNTL |= RADEON_Z_HIERARCHY_ENABLE;
1271 }
1272
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001273 BEGIN_RING(13);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 RADEON_WAIT_UNTIL_2D_IDLE();
1275
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001276 OUT_RING(CP_PACKET0(RADEON_PP_CNTL, 1));
1277 OUT_RING(0x00000000);
1278 OUT_RING(rb3d_cntl);
1279
1280 OUT_RING_REG(RADEON_RB3D_ZSTENCILCNTL, tempRB3D_ZSTENCILCNTL);
1281 OUT_RING_REG(RADEON_RB3D_STENCILREFMASK, rb3d_stencilrefmask);
1282 OUT_RING_REG(RADEON_RB3D_PLANEMASK, 0x00000000);
1283 OUT_RING_REG(RADEON_SE_CNTL, depth_clear->se_cntl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 ADVANCE_RING();
1285
1286 /* Make sure we restore the 3D state next time.
1287 */
1288 dev_priv->sarea_priv->ctx_owner = 0;
1289
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001290 for (i = 0; i < nbox; i++) {
1291
1292 /* Funny that this should be required --
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 * sets top-left?
1294 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001295 radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001297 BEGIN_RING(15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001299 OUT_RING(CP_PACKET3(RADEON_3D_DRAW_IMMD, 13));
1300 OUT_RING(RADEON_VTX_Z_PRESENT |
1301 RADEON_VTX_PKCOLOR_PRESENT);
1302 OUT_RING((RADEON_PRIM_TYPE_RECT_LIST |
1303 RADEON_PRIM_WALK_RING |
1304 RADEON_MAOS_ENABLE |
1305 RADEON_VTX_FMT_RADEON_MODE |
1306 (3 << RADEON_NUM_VERTICES_SHIFT)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001308 OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
1309 OUT_RING(depth_boxes[i].ui[CLEAR_Y1]);
1310 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1311 OUT_RING(0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001313 OUT_RING(depth_boxes[i].ui[CLEAR_X1]);
1314 OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
1315 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1316 OUT_RING(0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001318 OUT_RING(depth_boxes[i].ui[CLEAR_X2]);
1319 OUT_RING(depth_boxes[i].ui[CLEAR_Y2]);
1320 OUT_RING(depth_boxes[i].ui[CLEAR_DEPTH]);
1321 OUT_RING(0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
1323 ADVANCE_RING();
1324 }
1325 }
1326
1327 /* Increment the clear counter. The client-side 3D driver must
1328 * wait on this value before performing the clear ioctl. We
1329 * need this because the card's so damned fast...
1330 */
1331 dev_priv->sarea_priv->last_clear++;
1332
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001333 BEGIN_RING(4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001335 RADEON_CLEAR_AGE(dev_priv->sarea_priv->last_clear);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 RADEON_WAIT_UNTIL_IDLE();
1337
1338 ADVANCE_RING();
1339}
1340
Dave Airlie84b1fd12007-07-11 15:53:27 +10001341static void radeon_cp_dispatch_swap(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
1343 drm_radeon_private_t *dev_priv = dev->dev_private;
1344 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
1345 int nbox = sarea_priv->nbox;
Dave Airliec60ce622007-07-11 15:27:12 +10001346 struct drm_clip_rect *pbox = sarea_priv->boxes;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 int i;
1348 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001349 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 /* Do some trivial performance monitoring...
1352 */
1353 if (dev_priv->do_boxes)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001354 radeon_cp_performance_boxes(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 /* Wait for the 3D stream to idle before dispatching the bitblt.
1357 * This will prevent data corruption between the two streams.
1358 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001359 BEGIN_RING(2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
1361 RADEON_WAIT_UNTIL_3D_IDLE();
1362
1363 ADVANCE_RING();
1364
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001365 for (i = 0; i < nbox; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 int x = pbox[i].x1;
1367 int y = pbox[i].y1;
1368 int w = pbox[i].x2 - x;
1369 int h = pbox[i].y2 - y;
1370
Márton Németh3e684ea2008-01-24 15:58:57 +10001371 DRM_DEBUG("%d,%d-%d,%d\n", x, y, w, h);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Michel Daenzer3e14a282006-09-22 04:26:35 +10001373 BEGIN_RING(9);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Michel Daenzer3e14a282006-09-22 04:26:35 +10001375 OUT_RING(CP_PACKET0(RADEON_DP_GUI_MASTER_CNTL, 0));
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001376 OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
1377 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
1378 RADEON_GMC_BRUSH_NONE |
1379 (dev_priv->color_fmt << 8) |
1380 RADEON_GMC_SRC_DATATYPE_COLOR |
1381 RADEON_ROP3_S |
1382 RADEON_DP_SRC_SOURCE_MEMORY |
1383 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 /* Make this work even if front & back are flipped:
1386 */
Michel Daenzer3e14a282006-09-22 04:26:35 +10001387 OUT_RING(CP_PACKET0(RADEON_SRC_PITCH_OFFSET, 1));
Michel Dänzer453ff942007-05-08 15:21:14 +10001388 if (dev_priv->sarea_priv->pfCurrentPage == 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001389 OUT_RING(dev_priv->back_pitch_offset);
1390 OUT_RING(dev_priv->front_pitch_offset);
1391 } else {
1392 OUT_RING(dev_priv->front_pitch_offset);
1393 OUT_RING(dev_priv->back_pitch_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 }
1395
Michel Daenzer3e14a282006-09-22 04:26:35 +10001396 OUT_RING(CP_PACKET0(RADEON_SRC_X_Y, 2));
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001397 OUT_RING((x << 16) | y);
1398 OUT_RING((x << 16) | y);
1399 OUT_RING((w << 16) | h);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
1401 ADVANCE_RING();
1402 }
1403
1404 /* Increment the frame counter. The client-side 3D driver must
1405 * throttle the framerate by waiting for this value before
1406 * performing the swapbuffer ioctl.
1407 */
1408 dev_priv->sarea_priv->last_frame++;
1409
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001410 BEGIN_RING(4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001412 RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 RADEON_WAIT_UNTIL_2D_IDLE();
1414
1415 ADVANCE_RING();
1416}
1417
Dave Airlie84b1fd12007-07-11 15:53:27 +10001418static void radeon_cp_dispatch_flip(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419{
1420 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airliebd63cb52007-07-12 10:35:02 +10001421 struct drm_sarea *sarea = (struct drm_sarea *) dev_priv->sarea->handle;
Michel Dänzer453ff942007-05-08 15:21:14 +10001422 int offset = (dev_priv->sarea_priv->pfCurrentPage == 1)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001423 ? dev_priv->front_offset : dev_priv->back_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 RING_LOCALS;
Márton Németh3e684ea2008-01-24 15:58:57 +10001425 DRM_DEBUG("pfCurrentPage=%d\n",
Michel Dänzer453ff942007-05-08 15:21:14 +10001426 dev_priv->sarea_priv->pfCurrentPage);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
1428 /* Do some trivial performance monitoring...
1429 */
1430 if (dev_priv->do_boxes) {
1431 dev_priv->stats.boxes |= RADEON_BOX_FLIP;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001432 radeon_cp_performance_boxes(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 }
1434
1435 /* Update the frame offsets for both CRTCs
1436 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001437 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
1439 RADEON_WAIT_UNTIL_3D_IDLE();
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001440 OUT_RING_REG(RADEON_CRTC_OFFSET,
1441 ((sarea->frame.y * dev_priv->front_pitch +
1442 sarea->frame.x * (dev_priv->color_fmt - 2)) & ~7)
1443 + offset);
1444 OUT_RING_REG(RADEON_CRTC2_OFFSET, dev_priv->sarea_priv->crtc2_base
1445 + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
1447 ADVANCE_RING();
1448
1449 /* Increment the frame counter. The client-side 3D driver must
1450 * throttle the framerate by waiting for this value before
1451 * performing the swapbuffer ioctl.
1452 */
1453 dev_priv->sarea_priv->last_frame++;
Michel Dänzer453ff942007-05-08 15:21:14 +10001454 dev_priv->sarea_priv->pfCurrentPage =
1455 1 - dev_priv->sarea_priv->pfCurrentPage;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001457 BEGIN_RING(2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001459 RADEON_FRAME_AGE(dev_priv->sarea_priv->last_frame);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
1461 ADVANCE_RING();
1462}
1463
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001464static int bad_prim_vertex_nr(int primitive, int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
1466 switch (primitive & RADEON_PRIM_TYPE_MASK) {
1467 case RADEON_PRIM_TYPE_NONE:
1468 case RADEON_PRIM_TYPE_POINT:
1469 return nr < 1;
1470 case RADEON_PRIM_TYPE_LINE:
1471 return (nr & 1) || nr == 0;
1472 case RADEON_PRIM_TYPE_LINE_STRIP:
1473 return nr < 2;
1474 case RADEON_PRIM_TYPE_TRI_LIST:
1475 case RADEON_PRIM_TYPE_3VRT_POINT_LIST:
1476 case RADEON_PRIM_TYPE_3VRT_LINE_LIST:
1477 case RADEON_PRIM_TYPE_RECT_LIST:
1478 return nr % 3 || nr == 0;
1479 case RADEON_PRIM_TYPE_TRI_FAN:
1480 case RADEON_PRIM_TYPE_TRI_STRIP:
1481 return nr < 3;
1482 default:
1483 return 1;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485}
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487typedef struct {
1488 unsigned int start;
1489 unsigned int finish;
1490 unsigned int prim;
1491 unsigned int numverts;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001492 unsigned int offset;
1493 unsigned int vc_format;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494} drm_radeon_tcl_prim_t;
1495
Dave Airlie84b1fd12007-07-11 15:53:27 +10001496static void radeon_cp_dispatch_vertex(struct drm_device * dev,
Dave Airlie056219e2007-07-11 16:17:42 +10001497 struct drm_buf * buf,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001498 drm_radeon_tcl_prim_t * prim)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
1500 drm_radeon_private_t *dev_priv = dev->dev_private;
1501 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
1502 int offset = dev_priv->gart_buffers_offset + buf->offset + prim->start;
1503 int numverts = (int)prim->numverts;
1504 int nbox = sarea_priv->nbox;
1505 int i = 0;
1506 RING_LOCALS;
1507
1508 DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d %d verts\n",
1509 prim->prim,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001510 prim->vc_format, prim->start, prim->finish, prim->numverts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001512 if (bad_prim_vertex_nr(prim->prim, prim->numverts)) {
1513 DRM_ERROR("bad prim %x numverts %d\n",
1514 prim->prim, prim->numverts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 return;
1516 }
1517
1518 do {
1519 /* Emit the next cliprect */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001520 if (i < nbox) {
1521 radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 }
1523
1524 /* Emit the vertex buffer rendering commands */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001525 BEGIN_RING(5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001527 OUT_RING(CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, 3));
1528 OUT_RING(offset);
1529 OUT_RING(numverts);
1530 OUT_RING(prim->vc_format);
1531 OUT_RING(prim->prim | RADEON_PRIM_WALK_LIST |
1532 RADEON_COLOR_ORDER_RGBA |
1533 RADEON_VTX_FMT_RADEON_MODE |
1534 (numverts << RADEON_NUM_VERTICES_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
1536 ADVANCE_RING();
1537
1538 i++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001539 } while (i < nbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540}
1541
Dave Airlie056219e2007-07-11 16:17:42 +10001542static void radeon_cp_discard_buffer(struct drm_device * dev, struct drm_buf * buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543{
1544 drm_radeon_private_t *dev_priv = dev->dev_private;
1545 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1546 RING_LOCALS;
1547
1548 buf_priv->age = ++dev_priv->sarea_priv->last_dispatch;
1549
1550 /* Emit the vertex buffer age */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001551 BEGIN_RING(2);
1552 RADEON_DISPATCH_AGE(buf_priv->age);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 ADVANCE_RING();
1554
1555 buf->pending = 1;
1556 buf->used = 0;
1557}
1558
Dave Airlie84b1fd12007-07-11 15:53:27 +10001559static void radeon_cp_dispatch_indirect(struct drm_device * dev,
Dave Airlie056219e2007-07-11 16:17:42 +10001560 struct drm_buf * buf, int start, int end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561{
1562 drm_radeon_private_t *dev_priv = dev->dev_private;
1563 RING_LOCALS;
Márton Németh3e684ea2008-01-24 15:58:57 +10001564 DRM_DEBUG("buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001566 if (start != end) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 int offset = (dev_priv->gart_buffers_offset
1568 + buf->offset + start);
1569 int dwords = (end - start + 3) / sizeof(u32);
1570
1571 /* Indirect buffer data must be an even number of
1572 * dwords, so if we've been given an odd number we must
1573 * pad the data with a Type-2 CP packet.
1574 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001575 if (dwords & 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 u32 *data = (u32 *)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001577 ((char *)dev->agp_buffer_map->handle
1578 + buf->offset + start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 data[dwords++] = RADEON_CP_PACKET2;
1580 }
1581
1582 /* Fire off the indirect buffer */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001583 BEGIN_RING(3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001585 OUT_RING(CP_PACKET0(RADEON_CP_IB_BASE, 1));
1586 OUT_RING(offset);
1587 OUT_RING(dwords);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
1589 ADVANCE_RING();
1590 }
1591}
1592
Dave Airlie84b1fd12007-07-11 15:53:27 +10001593static void radeon_cp_dispatch_indices(struct drm_device * dev,
Dave Airlie056219e2007-07-11 16:17:42 +10001594 struct drm_buf * elt_buf,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001595 drm_radeon_tcl_prim_t * prim)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
1597 drm_radeon_private_t *dev_priv = dev->dev_private;
1598 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
1599 int offset = dev_priv->gart_buffers_offset + prim->offset;
1600 u32 *data;
1601 int dwords;
1602 int i = 0;
1603 int start = prim->start + RADEON_INDEX_PRIM_OFFSET;
1604 int count = (prim->finish - start) / sizeof(u16);
1605 int nbox = sarea_priv->nbox;
1606
1607 DRM_DEBUG("hwprim 0x%x vfmt 0x%x %d..%d offset: %x nr %d\n",
1608 prim->prim,
1609 prim->vc_format,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001610 prim->start, prim->finish, prim->offset, prim->numverts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001612 if (bad_prim_vertex_nr(prim->prim, count)) {
1613 DRM_ERROR("bad prim %x count %d\n", prim->prim, count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 return;
1615 }
1616
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001617 if (start >= prim->finish || (prim->start & 0x7)) {
1618 DRM_ERROR("buffer prim %d\n", prim->prim);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 return;
1620 }
1621
1622 dwords = (prim->finish - prim->start + 3) / sizeof(u32);
1623
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001624 data = (u32 *) ((char *)dev->agp_buffer_map->handle +
1625 elt_buf->offset + prim->start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001627 data[0] = CP_PACKET3(RADEON_3D_RNDR_GEN_INDX_PRIM, dwords - 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 data[1] = offset;
1629 data[2] = prim->numverts;
1630 data[3] = prim->vc_format;
1631 data[4] = (prim->prim |
1632 RADEON_PRIM_WALK_IND |
1633 RADEON_COLOR_ORDER_RGBA |
1634 RADEON_VTX_FMT_RADEON_MODE |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001635 (count << RADEON_NUM_VERTICES_SHIFT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 do {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001638 if (i < nbox)
1639 radeon_emit_clip_rect(dev_priv, &sarea_priv->boxes[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001641 radeon_cp_dispatch_indirect(dev, elt_buf,
1642 prim->start, prim->finish);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
1644 i++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001645 } while (i < nbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
1647}
1648
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001649#define RADEON_MAX_TEXTURE_SIZE RADEON_BUFFER_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Eric Anholt6c340ea2007-08-25 20:23:09 +10001651static int radeon_cp_dispatch_texture(struct drm_device * dev,
1652 struct drm_file *file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001653 drm_radeon_texture_t * tex,
1654 drm_radeon_tex_image_t * image)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655{
1656 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie056219e2007-07-11 16:17:42 +10001657 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 u32 format;
1659 u32 *buffer;
1660 const u8 __user *data;
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001661 int size, dwords, tex_width, blit_width, spitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 u32 height;
1663 int i;
1664 u32 texpitch, microtile;
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001665 u32 offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 RING_LOCALS;
1667
Eric Anholt6c340ea2007-08-25 20:23:09 +10001668 if (radeon_check_and_fixup_offset(dev_priv, file_priv, &tex->offset)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001669 DRM_ERROR("Invalid destination offset\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001670 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 }
1672
1673 dev_priv->stats.boxes |= RADEON_BOX_TEXTURE_LOAD;
1674
1675 /* Flush the pixel cache. This ensures no pixel data gets mixed
1676 * up with the texture data from the host data blit, otherwise
1677 * part of the texture image may be corrupted.
1678 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001679 BEGIN_RING(4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 RADEON_FLUSH_CACHE();
1681 RADEON_WAIT_UNTIL_IDLE();
1682 ADVANCE_RING();
1683
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 /* The compiler won't optimize away a division by a variable,
1685 * even if the only legal values are powers of two. Thus, we'll
1686 * use a shift instead.
1687 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001688 switch (tex->format) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 case RADEON_TXFORMAT_ARGB8888:
1690 case RADEON_TXFORMAT_RGBA8888:
1691 format = RADEON_COLOR_FORMAT_ARGB8888;
1692 tex_width = tex->width * 4;
1693 blit_width = image->width * 4;
1694 break;
1695 case RADEON_TXFORMAT_AI88:
1696 case RADEON_TXFORMAT_ARGB1555:
1697 case RADEON_TXFORMAT_RGB565:
1698 case RADEON_TXFORMAT_ARGB4444:
1699 case RADEON_TXFORMAT_VYUY422:
1700 case RADEON_TXFORMAT_YVYU422:
1701 format = RADEON_COLOR_FORMAT_RGB565;
1702 tex_width = tex->width * 2;
1703 blit_width = image->width * 2;
1704 break;
1705 case RADEON_TXFORMAT_I8:
1706 case RADEON_TXFORMAT_RGB332:
1707 format = RADEON_COLOR_FORMAT_CI8;
1708 tex_width = tex->width * 1;
1709 blit_width = image->width * 1;
1710 break;
1711 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001712 DRM_ERROR("invalid texture format %d\n", tex->format);
Eric Anholt20caafa2007-08-25 19:22:43 +10001713 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 }
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001715 spitch = blit_width >> 6;
1716 if (spitch == 0 && image->height > 1)
Eric Anholt20caafa2007-08-25 19:22:43 +10001717 return -EINVAL;
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001718
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 texpitch = tex->pitch;
1720 if ((texpitch << 22) & RADEON_DST_TILE_MICRO) {
1721 microtile = 1;
1722 if (tex_width < 64) {
1723 texpitch &= ~(RADEON_DST_TILE_MICRO >> 22);
1724 /* we got tiled coordinates, untile them */
1725 image->x *= 2;
1726 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001727 } else
1728 microtile = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001730 DRM_DEBUG("tex=%dx%d blit=%d\n", tex_width, tex->height, blit_width);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
1732 do {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001733 DRM_DEBUG("tex: ofs=0x%x p=%d f=%d x=%hd y=%hd w=%hd h=%hd\n",
1734 tex->offset >> 10, tex->pitch, tex->format,
1735 image->x, image->y, image->width, image->height);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
1737 /* Make a copy of some parameters in case we have to
1738 * update them for a multi-pass texture blit.
1739 */
1740 height = image->height;
1741 data = (const u8 __user *)image->data;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001742
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 size = height * blit_width;
1744
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001745 if (size > RADEON_MAX_TEXTURE_SIZE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 height = RADEON_MAX_TEXTURE_SIZE / blit_width;
1747 size = height * blit_width;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001748 } else if (size < 4 && size > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 size = 4;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001750 } else if (size == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return 0;
1752 }
1753
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001754 buf = radeon_freelist_get(dev);
1755 if (0 && !buf) {
1756 radeon_do_cp_idle(dev_priv);
1757 buf = radeon_freelist_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001759 if (!buf) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001760 DRM_DEBUG("EAGAIN\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001761 if (DRM_COPY_TO_USER(tex->image, image, sizeof(*image)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001762 return -EFAULT;
1763 return -EAGAIN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 }
1765
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 /* Dispatch the indirect buffer.
1767 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001768 buffer =
1769 (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 dwords = size / 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
Dave Airlied985c102006-01-02 21:32:48 +11001772#define RADEON_COPY_MT(_buf, _data, _width) \
1773 do { \
1774 if (DRM_COPY_FROM_USER(_buf, _data, (_width))) {\
1775 DRM_ERROR("EFAULT on pad, %d bytes\n", (_width)); \
Eric Anholt20caafa2007-08-25 19:22:43 +10001776 return -EFAULT; \
Dave Airlied985c102006-01-02 21:32:48 +11001777 } \
1778 } while(0)
1779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 if (microtile) {
1781 /* texture micro tiling in use, minimum texture width is thus 16 bytes.
1782 however, we cannot use blitter directly for texture width < 64 bytes,
1783 since minimum tex pitch is 64 bytes and we need this to match
1784 the texture width, otherwise the blitter will tile it wrong.
1785 Thus, tiling manually in this case. Additionally, need to special
1786 case tex height = 1, since our actual image will have height 2
1787 and we need to ensure we don't read beyond the texture size
1788 from user space. */
1789 if (tex->height == 1) {
1790 if (tex_width >= 64 || tex_width <= 16) {
Dave Airlied985c102006-01-02 21:32:48 +11001791 RADEON_COPY_MT(buffer, data,
Dave Airlief8e0f292006-01-10 19:56:17 +11001792 (int)(tex_width * sizeof(u32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 } else if (tex_width == 32) {
Dave Airlied985c102006-01-02 21:32:48 +11001794 RADEON_COPY_MT(buffer, data, 16);
1795 RADEON_COPY_MT(buffer + 8,
1796 data + 16, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 }
1798 } else if (tex_width >= 64 || tex_width == 16) {
Dave Airlied985c102006-01-02 21:32:48 +11001799 RADEON_COPY_MT(buffer, data,
Dave Airlief8e0f292006-01-10 19:56:17 +11001800 (int)(dwords * sizeof(u32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 } else if (tex_width < 16) {
1802 for (i = 0; i < tex->height; i++) {
Dave Airlied985c102006-01-02 21:32:48 +11001803 RADEON_COPY_MT(buffer, data, tex_width);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 buffer += 4;
1805 data += tex_width;
1806 }
1807 } else if (tex_width == 32) {
1808 /* TODO: make sure this works when not fitting in one buffer
1809 (i.e. 32bytes x 2048...) */
1810 for (i = 0; i < tex->height; i += 2) {
Dave Airlied985c102006-01-02 21:32:48 +11001811 RADEON_COPY_MT(buffer, data, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 data += 16;
Dave Airlied985c102006-01-02 21:32:48 +11001813 RADEON_COPY_MT(buffer + 8, data, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 data += 16;
Dave Airlied985c102006-01-02 21:32:48 +11001815 RADEON_COPY_MT(buffer + 4, data, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 data += 16;
Dave Airlied985c102006-01-02 21:32:48 +11001817 RADEON_COPY_MT(buffer + 12, data, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 data += 16;
1819 buffer += 16;
1820 }
1821 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001822 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 if (tex_width >= 32) {
1824 /* Texture image width is larger than the minimum, so we
1825 * can upload it directly.
1826 */
Dave Airlied985c102006-01-02 21:32:48 +11001827 RADEON_COPY_MT(buffer, data,
Dave Airlief8e0f292006-01-10 19:56:17 +11001828 (int)(dwords * sizeof(u32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 } else {
1830 /* Texture image width is less than the minimum, so we
1831 * need to pad out each image scanline to the minimum
1832 * width.
1833 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001834 for (i = 0; i < tex->height; i++) {
Dave Airlied985c102006-01-02 21:32:48 +11001835 RADEON_COPY_MT(buffer, data, tex_width);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 buffer += 8;
1837 data += tex_width;
1838 }
1839 }
1840 }
1841
Dave Airlied985c102006-01-02 21:32:48 +11001842#undef RADEON_COPY_MT
Eric Anholt6c340ea2007-08-25 20:23:09 +10001843 buf->file_priv = file_priv;
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001844 buf->used = size;
1845 offset = dev_priv->gart_buffers_offset + buf->offset;
1846 BEGIN_RING(9);
1847 OUT_RING(CP_PACKET3(RADEON_CNTL_BITBLT_MULTI, 5));
1848 OUT_RING(RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
1849 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
1850 RADEON_GMC_BRUSH_NONE |
1851 (format << 8) |
1852 RADEON_GMC_SRC_DATATYPE_COLOR |
1853 RADEON_ROP3_S |
1854 RADEON_DP_SRC_SOURCE_MEMORY |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001855 RADEON_GMC_CLR_CMP_CNTL_DIS | RADEON_GMC_WR_MSK_DIS);
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001856 OUT_RING((spitch << 22) | (offset >> 10));
1857 OUT_RING((texpitch << 22) | (tex->offset >> 10));
1858 OUT_RING(0);
1859 OUT_RING((image->x << 16) | image->y);
1860 OUT_RING((image->width << 16) | height);
1861 RADEON_WAIT_UNTIL_2D_IDLE();
1862 ADVANCE_RING();
chaohong guoeed0f722007-10-15 10:45:49 +10001863 COMMIT_RING();
Dave Airlieffbbf7a2005-08-20 17:40:04 +10001864
1865 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867 /* Update the input parameters for next time */
1868 image->y += height;
1869 image->height -= height;
1870 image->data = (const u8 __user *)image->data + size;
1871 } while (image->height > 0);
1872
1873 /* Flush the pixel cache after the blit completes. This ensures
1874 * the texture data is written out to memory before rendering
1875 * continues.
1876 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001877 BEGIN_RING(4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 RADEON_FLUSH_CACHE();
1879 RADEON_WAIT_UNTIL_2D_IDLE();
1880 ADVANCE_RING();
chaohong guoeed0f722007-10-15 10:45:49 +10001881 COMMIT_RING();
1882
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 return 0;
1884}
1885
Dave Airlie84b1fd12007-07-11 15:53:27 +10001886static void radeon_cp_dispatch_stipple(struct drm_device * dev, u32 * stipple)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
1888 drm_radeon_private_t *dev_priv = dev->dev_private;
1889 int i;
1890 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001891 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001893 BEGIN_RING(35);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001895 OUT_RING(CP_PACKET0(RADEON_RE_STIPPLE_ADDR, 0));
1896 OUT_RING(0x00000000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001898 OUT_RING(CP_PACKET0_TABLE(RADEON_RE_STIPPLE_DATA, 31));
1899 for (i = 0; i < 32; i++) {
1900 OUT_RING(stipple[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 }
1902
1903 ADVANCE_RING();
1904}
1905
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001906static void radeon_apply_surface_regs(int surf_index,
Dave Airlied985c102006-01-02 21:32:48 +11001907 drm_radeon_private_t *dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
1909 if (!dev_priv->mmio)
1910 return;
1911
1912 radeon_do_cp_idle(dev_priv);
1913
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001914 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * surf_index,
1915 dev_priv->surfaces[surf_index].flags);
1916 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * surf_index,
1917 dev_priv->surfaces[surf_index].lower);
1918 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * surf_index,
1919 dev_priv->surfaces[surf_index].upper);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922/* Allocates a virtual surface
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001923 * doesn't always allocate a real surface, will stretch an existing
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 * surface when possible.
1925 *
1926 * Note that refcount can be at most 2, since during a free refcount=3
1927 * might mean we have to allocate a new surface which might not always
1928 * be available.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001929 * For example : we allocate three contigous surfaces ABC. If B is
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 * freed, we suddenly need two surfaces to store A and C, which might
1931 * not always be available.
1932 */
Dave Airlied985c102006-01-02 21:32:48 +11001933static int alloc_surface(drm_radeon_surface_alloc_t *new,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001934 drm_radeon_private_t *dev_priv,
1935 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
1937 struct radeon_virt_surface *s;
1938 int i;
1939 int virt_surface_index;
1940 uint32_t new_upper, new_lower;
1941
1942 new_lower = new->address;
1943 new_upper = new_lower + new->size - 1;
1944
1945 /* sanity check */
1946 if ((new_lower >= new_upper) || (new->flags == 0) || (new->size == 0) ||
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001947 ((new_upper & RADEON_SURF_ADDRESS_FIXED_MASK) !=
1948 RADEON_SURF_ADDRESS_FIXED_MASK)
1949 || ((new_lower & RADEON_SURF_ADDRESS_FIXED_MASK) != 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 return -1;
1951
1952 /* make sure there is no overlap with existing surfaces */
1953 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
1954 if ((dev_priv->surfaces[i].refcount != 0) &&
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001955 (((new_lower >= dev_priv->surfaces[i].lower) &&
1956 (new_lower < dev_priv->surfaces[i].upper)) ||
1957 ((new_lower < dev_priv->surfaces[i].lower) &&
1958 (new_upper > dev_priv->surfaces[i].lower)))) {
1959 return -1;
1960 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 }
1962
1963 /* find a virtual surface */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001964 for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++)
Eric Anholt6c340ea2007-08-25 20:23:09 +10001965 if (dev_priv->virt_surfaces[i].file_priv == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001967 if (i == 2 * RADEON_MAX_SURFACES) {
1968 return -1;
1969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 virt_surface_index = i;
1971
1972 /* try to reuse an existing surface */
1973 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
1974 /* extend before */
1975 if ((dev_priv->surfaces[i].refcount == 1) &&
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001976 (new->flags == dev_priv->surfaces[i].flags) &&
1977 (new_upper + 1 == dev_priv->surfaces[i].lower)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 s = &(dev_priv->virt_surfaces[virt_surface_index]);
1979 s->surface_index = i;
1980 s->lower = new_lower;
1981 s->upper = new_upper;
1982 s->flags = new->flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001983 s->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 dev_priv->surfaces[i].refcount++;
1985 dev_priv->surfaces[i].lower = s->lower;
1986 radeon_apply_surface_regs(s->surface_index, dev_priv);
1987 return virt_surface_index;
1988 }
1989
1990 /* extend after */
1991 if ((dev_priv->surfaces[i].refcount == 1) &&
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001992 (new->flags == dev_priv->surfaces[i].flags) &&
1993 (new_lower == dev_priv->surfaces[i].upper + 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 s = &(dev_priv->virt_surfaces[virt_surface_index]);
1995 s->surface_index = i;
1996 s->lower = new_lower;
1997 s->upper = new_upper;
1998 s->flags = new->flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001999 s->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 dev_priv->surfaces[i].refcount++;
2001 dev_priv->surfaces[i].upper = s->upper;
2002 radeon_apply_surface_regs(s->surface_index, dev_priv);
2003 return virt_surface_index;
2004 }
2005 }
2006
2007 /* okay, we need a new one */
2008 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
2009 if (dev_priv->surfaces[i].refcount == 0) {
2010 s = &(dev_priv->virt_surfaces[virt_surface_index]);
2011 s->surface_index = i;
2012 s->lower = new_lower;
2013 s->upper = new_upper;
2014 s->flags = new->flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +10002015 s->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 dev_priv->surfaces[i].refcount = 1;
2017 dev_priv->surfaces[i].lower = s->lower;
2018 dev_priv->surfaces[i].upper = s->upper;
2019 dev_priv->surfaces[i].flags = s->flags;
2020 radeon_apply_surface_regs(s->surface_index, dev_priv);
2021 return virt_surface_index;
2022 }
2023 }
2024
2025 /* we didn't find anything */
2026 return -1;
2027}
2028
Eric Anholt6c340ea2007-08-25 20:23:09 +10002029static int free_surface(struct drm_file *file_priv,
2030 drm_radeon_private_t * dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002031 int lower)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032{
2033 struct radeon_virt_surface *s;
2034 int i;
2035 /* find the virtual surface */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002036 for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 s = &(dev_priv->virt_surfaces[i]);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002038 if (s->file_priv) {
2039 if ((lower == s->lower) && (file_priv == s->file_priv))
2040 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002041 if (dev_priv->surfaces[s->surface_index].
2042 lower == s->lower)
2043 dev_priv->surfaces[s->surface_index].
2044 lower = s->upper;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002046 if (dev_priv->surfaces[s->surface_index].
2047 upper == s->upper)
2048 dev_priv->surfaces[s->surface_index].
2049 upper = s->lower;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
2051 dev_priv->surfaces[s->surface_index].refcount--;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002052 if (dev_priv->surfaces[s->surface_index].
2053 refcount == 0)
2054 dev_priv->surfaces[s->surface_index].
2055 flags = 0;
Eric Anholt6c340ea2007-08-25 20:23:09 +10002056 s->file_priv = NULL;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002057 radeon_apply_surface_regs(s->surface_index,
2058 dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 return 0;
2060 }
2061 }
2062 }
2063 return 1;
2064}
2065
Eric Anholt6c340ea2007-08-25 20:23:09 +10002066static void radeon_surfaces_release(struct drm_file *file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002067 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068{
2069 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002070 for (i = 0; i < 2 * RADEON_MAX_SURFACES; i++) {
Eric Anholt6c340ea2007-08-25 20:23:09 +10002071 if (dev_priv->virt_surfaces[i].file_priv == file_priv)
2072 free_surface(file_priv, dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002073 dev_priv->virt_surfaces[i].lower);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 }
2075}
2076
2077/* ================================================================
2078 * IOCTL functions
2079 */
Eric Anholtc153f452007-09-03 12:06:45 +10002080static int radeon_surface_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10002083 drm_radeon_surface_alloc_t *alloc = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Eric Anholtc153f452007-09-03 12:06:45 +10002085 if (alloc_surface(alloc, dev_priv, file_priv) == -1)
Eric Anholt20caafa2007-08-25 19:22:43 +10002086 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 else
2088 return 0;
2089}
2090
Eric Anholtc153f452007-09-03 12:06:45 +10002091static int radeon_surface_free(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10002094 drm_radeon_surface_free_t *memfree = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095
Eric Anholtc153f452007-09-03 12:06:45 +10002096 if (free_surface(file_priv, dev_priv, memfree->address))
Eric Anholt20caafa2007-08-25 19:22:43 +10002097 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 else
2099 return 0;
2100}
2101
Eric Anholtc153f452007-09-03 12:06:45 +10002102static int radeon_cp_clear(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 drm_radeon_private_t *dev_priv = dev->dev_private;
2105 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +10002106 drm_radeon_clear_t *clear = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 drm_radeon_clear_rect_t depth_boxes[RADEON_NR_SAREA_CLIPRECTS];
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002108 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
Eric Anholt6c340ea2007-08-25 20:23:09 +10002110 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002112 RING_SPACE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002114 if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;
2116
Eric Anholtc153f452007-09-03 12:06:45 +10002117 if (DRM_COPY_FROM_USER(&depth_boxes, clear->depth_boxes,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002118 sarea_priv->nbox * sizeof(depth_boxes[0])))
Eric Anholt20caafa2007-08-25 19:22:43 +10002119 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120
Eric Anholtc153f452007-09-03 12:06:45 +10002121 radeon_cp_dispatch_clear(dev, clear, depth_boxes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122
2123 COMMIT_RING();
2124 return 0;
2125}
2126
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127/* Not sure why this isn't set all the time:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002128 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002129static int radeon_do_init_pageflip(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130{
2131 drm_radeon_private_t *dev_priv = dev->dev_private;
2132 RING_LOCALS;
2133
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002134 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002136 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 RADEON_WAIT_UNTIL_3D_IDLE();
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002138 OUT_RING(CP_PACKET0(RADEON_CRTC_OFFSET_CNTL, 0));
2139 OUT_RING(RADEON_READ(RADEON_CRTC_OFFSET_CNTL) |
2140 RADEON_CRTC_OFFSET_FLIP_CNTL);
2141 OUT_RING(CP_PACKET0(RADEON_CRTC2_OFFSET_CNTL, 0));
2142 OUT_RING(RADEON_READ(RADEON_CRTC2_OFFSET_CNTL) |
2143 RADEON_CRTC_OFFSET_FLIP_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 ADVANCE_RING();
2145
2146 dev_priv->page_flipping = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147
Michel Dänzer453ff942007-05-08 15:21:14 +10002148 if (dev_priv->sarea_priv->pfCurrentPage != 1)
2149 dev_priv->sarea_priv->pfCurrentPage = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 return 0;
2152}
2153
2154/* Swapping and flipping are different operations, need different ioctls.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002155 * They can & should be intermixed to support multiple 3d windows.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 */
Eric Anholtc153f452007-09-03 12:06:45 +10002157static int radeon_cp_flip(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002160 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161
Eric Anholt6c340ea2007-08-25 20:23:09 +10002162 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002164 RING_SPACE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002166 if (!dev_priv->page_flipping)
2167 radeon_do_init_pageflip(dev);
2168
2169 radeon_cp_dispatch_flip(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
2171 COMMIT_RING();
2172 return 0;
2173}
2174
Eric Anholtc153f452007-09-03 12:06:45 +10002175static int radeon_cp_swap(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177 drm_radeon_private_t *dev_priv = dev->dev_private;
2178 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002179 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180
Eric Anholt6c340ea2007-08-25 20:23:09 +10002181 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002183 RING_SPACE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002185 if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 sarea_priv->nbox = RADEON_NR_SAREA_CLIPRECTS;
2187
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002188 radeon_cp_dispatch_swap(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 dev_priv->sarea_priv->ctx_owner = 0;
2190
2191 COMMIT_RING();
2192 return 0;
2193}
2194
Eric Anholtc153f452007-09-03 12:06:45 +10002195static int radeon_cp_vertex(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 drm_radeon_private_t *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
Dave Airliecdd55a22007-07-11 16:32:08 +10002199 struct drm_device_dma *dma = dev->dma;
Dave Airlie056219e2007-07-11 16:17:42 +10002200 struct drm_buf *buf;
Eric Anholtc153f452007-09-03 12:06:45 +10002201 drm_radeon_vertex_t *vertex = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 drm_radeon_tcl_prim_t prim;
2203
Eric Anholt6c340ea2007-08-25 20:23:09 +10002204 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002206 DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002207 DRM_CURRENTPID, vertex->idx, vertex->count, vertex->discard);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208
Eric Anholtc153f452007-09-03 12:06:45 +10002209 if (vertex->idx < 0 || vertex->idx >= dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002210 DRM_ERROR("buffer index %d (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002211 vertex->idx, dma->buf_count - 1);
Eric Anholt20caafa2007-08-25 19:22:43 +10002212 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 }
Eric Anholtc153f452007-09-03 12:06:45 +10002214 if (vertex->prim < 0 || vertex->prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
2215 DRM_ERROR("buffer prim %d\n", vertex->prim);
Eric Anholt20caafa2007-08-25 19:22:43 +10002216 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 }
2218
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002219 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2220 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
Eric Anholtc153f452007-09-03 12:06:45 +10002222 buf = dma->buflist[vertex->idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
Eric Anholt6c340ea2007-08-25 20:23:09 +10002224 if (buf->file_priv != file_priv) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002225 DRM_ERROR("process %d using buffer owned by %p\n",
Eric Anholt6c340ea2007-08-25 20:23:09 +10002226 DRM_CURRENTPID, buf->file_priv);
Eric Anholt20caafa2007-08-25 19:22:43 +10002227 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002229 if (buf->pending) {
Eric Anholtc153f452007-09-03 12:06:45 +10002230 DRM_ERROR("sending pending buffer %d\n", vertex->idx);
Eric Anholt20caafa2007-08-25 19:22:43 +10002231 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 }
2233
2234 /* Build up a prim_t record:
2235 */
Eric Anholtc153f452007-09-03 12:06:45 +10002236 if (vertex->count) {
2237 buf->used = vertex->count; /* not used? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002239 if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
Eric Anholt6c340ea2007-08-25 20:23:09 +10002240 if (radeon_emit_state(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002241 &sarea_priv->context_state,
2242 sarea_priv->tex_state,
2243 sarea_priv->dirty)) {
2244 DRM_ERROR("radeon_emit_state failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002245 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 }
2247
2248 sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
2249 RADEON_UPLOAD_TEX1IMAGES |
2250 RADEON_UPLOAD_TEX2IMAGES |
2251 RADEON_REQUIRE_QUIESCENCE);
2252 }
2253
2254 prim.start = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10002255 prim.finish = vertex->count; /* unused */
2256 prim.prim = vertex->prim;
2257 prim.numverts = vertex->count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 prim.vc_format = dev_priv->sarea_priv->vc_format;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002259
2260 radeon_cp_dispatch_vertex(dev, buf, &prim);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 }
2262
Eric Anholtc153f452007-09-03 12:06:45 +10002263 if (vertex->discard) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002264 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 }
2266
2267 COMMIT_RING();
2268 return 0;
2269}
2270
Eric Anholtc153f452007-09-03 12:06:45 +10002271static int radeon_cp_indices(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273 drm_radeon_private_t *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
Dave Airliecdd55a22007-07-11 16:32:08 +10002275 struct drm_device_dma *dma = dev->dma;
Dave Airlie056219e2007-07-11 16:17:42 +10002276 struct drm_buf *buf;
Eric Anholtc153f452007-09-03 12:06:45 +10002277 drm_radeon_indices_t *elts = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 drm_radeon_tcl_prim_t prim;
2279 int count;
2280
Eric Anholt6c340ea2007-08-25 20:23:09 +10002281 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002283 DRM_DEBUG("pid=%d index=%d start=%d end=%d discard=%d\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002284 DRM_CURRENTPID, elts->idx, elts->start, elts->end,
2285 elts->discard);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286
Eric Anholtc153f452007-09-03 12:06:45 +10002287 if (elts->idx < 0 || elts->idx >= dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002288 DRM_ERROR("buffer index %d (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002289 elts->idx, dma->buf_count - 1);
Eric Anholt20caafa2007-08-25 19:22:43 +10002290 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 }
Eric Anholtc153f452007-09-03 12:06:45 +10002292 if (elts->prim < 0 || elts->prim > RADEON_PRIM_TYPE_3VRT_LINE_LIST) {
2293 DRM_ERROR("buffer prim %d\n", elts->prim);
Eric Anholt20caafa2007-08-25 19:22:43 +10002294 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 }
2296
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002297 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2298 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299
Eric Anholtc153f452007-09-03 12:06:45 +10002300 buf = dma->buflist[elts->idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301
Eric Anholt6c340ea2007-08-25 20:23:09 +10002302 if (buf->file_priv != file_priv) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002303 DRM_ERROR("process %d using buffer owned by %p\n",
Eric Anholt6c340ea2007-08-25 20:23:09 +10002304 DRM_CURRENTPID, buf->file_priv);
Eric Anholt20caafa2007-08-25 19:22:43 +10002305 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002307 if (buf->pending) {
Eric Anholtc153f452007-09-03 12:06:45 +10002308 DRM_ERROR("sending pending buffer %d\n", elts->idx);
Eric Anholt20caafa2007-08-25 19:22:43 +10002309 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 }
2311
Eric Anholtc153f452007-09-03 12:06:45 +10002312 count = (elts->end - elts->start) / sizeof(u16);
2313 elts->start -= RADEON_INDEX_PRIM_OFFSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
Eric Anholtc153f452007-09-03 12:06:45 +10002315 if (elts->start & 0x7) {
2316 DRM_ERROR("misaligned buffer 0x%x\n", elts->start);
Eric Anholt20caafa2007-08-25 19:22:43 +10002317 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 }
Eric Anholtc153f452007-09-03 12:06:45 +10002319 if (elts->start < buf->used) {
2320 DRM_ERROR("no header 0x%x - 0x%x\n", elts->start, buf->used);
Eric Anholt20caafa2007-08-25 19:22:43 +10002321 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 }
2323
Eric Anholtc153f452007-09-03 12:06:45 +10002324 buf->used = elts->end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002326 if (sarea_priv->dirty & ~RADEON_UPLOAD_CLIPRECTS) {
Eric Anholt6c340ea2007-08-25 20:23:09 +10002327 if (radeon_emit_state(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002328 &sarea_priv->context_state,
2329 sarea_priv->tex_state,
2330 sarea_priv->dirty)) {
2331 DRM_ERROR("radeon_emit_state failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002332 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 }
2334
2335 sarea_priv->dirty &= ~(RADEON_UPLOAD_TEX0IMAGES |
2336 RADEON_UPLOAD_TEX1IMAGES |
2337 RADEON_UPLOAD_TEX2IMAGES |
2338 RADEON_REQUIRE_QUIESCENCE);
2339 }
2340
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 /* Build up a prim_t record:
2342 */
Eric Anholtc153f452007-09-03 12:06:45 +10002343 prim.start = elts->start;
2344 prim.finish = elts->end;
2345 prim.prim = elts->prim;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 prim.offset = 0; /* offset from start of dma buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002347 prim.numverts = RADEON_MAX_VB_VERTS; /* duh */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348 prim.vc_format = dev_priv->sarea_priv->vc_format;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002349
2350 radeon_cp_dispatch_indices(dev, buf, &prim);
Eric Anholtc153f452007-09-03 12:06:45 +10002351 if (elts->discard) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002352 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 }
2354
2355 COMMIT_RING();
2356 return 0;
2357}
2358
Eric Anholtc153f452007-09-03 12:06:45 +10002359static int radeon_cp_texture(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10002362 drm_radeon_texture_t *tex = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 drm_radeon_tex_image_t image;
2364 int ret;
2365
Eric Anholt6c340ea2007-08-25 20:23:09 +10002366 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Eric Anholtc153f452007-09-03 12:06:45 +10002368 if (tex->image == NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002369 DRM_ERROR("null texture image!\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002370 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 }
2372
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002373 if (DRM_COPY_FROM_USER(&image,
Eric Anholtc153f452007-09-03 12:06:45 +10002374 (drm_radeon_tex_image_t __user *) tex->image,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002375 sizeof(image)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002376 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002378 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2379 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380
Eric Anholtc153f452007-09-03 12:06:45 +10002381 ret = radeon_cp_dispatch_texture(dev, file_priv, tex, &image);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 return ret;
2384}
2385
Eric Anholtc153f452007-09-03 12:06:45 +10002386static int radeon_cp_stipple(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10002389 drm_radeon_stipple_t *stipple = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 u32 mask[32];
2391
Eric Anholt6c340ea2007-08-25 20:23:09 +10002392 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393
Eric Anholtc153f452007-09-03 12:06:45 +10002394 if (DRM_COPY_FROM_USER(&mask, stipple->mask, 32 * sizeof(u32)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002395 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002397 RING_SPACE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002399 radeon_cp_dispatch_stipple(dev, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400
2401 COMMIT_RING();
2402 return 0;
2403}
2404
Eric Anholtc153f452007-09-03 12:06:45 +10002405static int radeon_cp_indirect(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airliecdd55a22007-07-11 16:32:08 +10002408 struct drm_device_dma *dma = dev->dma;
Dave Airlie056219e2007-07-11 16:17:42 +10002409 struct drm_buf *buf;
Eric Anholtc153f452007-09-03 12:06:45 +10002410 drm_radeon_indirect_t *indirect = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 RING_LOCALS;
2412
Eric Anholt6c340ea2007-08-25 20:23:09 +10002413 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Márton Németh3e684ea2008-01-24 15:58:57 +10002415 DRM_DEBUG("idx=%d s=%d e=%d d=%d\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002416 indirect->idx, indirect->start, indirect->end,
2417 indirect->discard);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Eric Anholtc153f452007-09-03 12:06:45 +10002419 if (indirect->idx < 0 || indirect->idx >= dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002420 DRM_ERROR("buffer index %d (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002421 indirect->idx, dma->buf_count - 1);
Eric Anholt20caafa2007-08-25 19:22:43 +10002422 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 }
2424
Eric Anholtc153f452007-09-03 12:06:45 +10002425 buf = dma->buflist[indirect->idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426
Eric Anholt6c340ea2007-08-25 20:23:09 +10002427 if (buf->file_priv != file_priv) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002428 DRM_ERROR("process %d using buffer owned by %p\n",
Eric Anholt6c340ea2007-08-25 20:23:09 +10002429 DRM_CURRENTPID, buf->file_priv);
Eric Anholt20caafa2007-08-25 19:22:43 +10002430 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002432 if (buf->pending) {
Eric Anholtc153f452007-09-03 12:06:45 +10002433 DRM_ERROR("sending pending buffer %d\n", indirect->idx);
Eric Anholt20caafa2007-08-25 19:22:43 +10002434 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 }
2436
Eric Anholtc153f452007-09-03 12:06:45 +10002437 if (indirect->start < buf->used) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002438 DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002439 indirect->start, buf->used);
Eric Anholt20caafa2007-08-25 19:22:43 +10002440 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 }
2442
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002443 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2444 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445
Eric Anholtc153f452007-09-03 12:06:45 +10002446 buf->used = indirect->end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
2448 /* Wait for the 3D stream to idle before the indirect buffer
2449 * containing 2D acceleration commands is processed.
2450 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002451 BEGIN_RING(2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452
2453 RADEON_WAIT_UNTIL_3D_IDLE();
2454
2455 ADVANCE_RING();
2456
2457 /* Dispatch the indirect buffer full of commands from the
2458 * X server. This is insecure and is thus only available to
2459 * privileged clients.
2460 */
Eric Anholtc153f452007-09-03 12:06:45 +10002461 radeon_cp_dispatch_indirect(dev, buf, indirect->start, indirect->end);
2462 if (indirect->discard) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002463 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 }
2465
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 COMMIT_RING();
2467 return 0;
2468}
2469
Eric Anholtc153f452007-09-03 12:06:45 +10002470static int radeon_cp_vertex2(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 drm_radeon_private_t *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv;
Dave Airliecdd55a22007-07-11 16:32:08 +10002474 struct drm_device_dma *dma = dev->dma;
Dave Airlie056219e2007-07-11 16:17:42 +10002475 struct drm_buf *buf;
Eric Anholtc153f452007-09-03 12:06:45 +10002476 drm_radeon_vertex2_t *vertex = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477 int i;
2478 unsigned char laststate;
2479
Eric Anholt6c340ea2007-08-25 20:23:09 +10002480 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002482 DRM_DEBUG("pid=%d index=%d discard=%d\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002483 DRM_CURRENTPID, vertex->idx, vertex->discard);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484
Eric Anholtc153f452007-09-03 12:06:45 +10002485 if (vertex->idx < 0 || vertex->idx >= dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002486 DRM_ERROR("buffer index %d (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002487 vertex->idx, dma->buf_count - 1);
Eric Anholt20caafa2007-08-25 19:22:43 +10002488 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 }
2490
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002491 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2492 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493
Eric Anholtc153f452007-09-03 12:06:45 +10002494 buf = dma->buflist[vertex->idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495
Eric Anholt6c340ea2007-08-25 20:23:09 +10002496 if (buf->file_priv != file_priv) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002497 DRM_ERROR("process %d using buffer owned by %p\n",
Eric Anholt6c340ea2007-08-25 20:23:09 +10002498 DRM_CURRENTPID, buf->file_priv);
Eric Anholt20caafa2007-08-25 19:22:43 +10002499 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 }
2501
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002502 if (buf->pending) {
Eric Anholtc153f452007-09-03 12:06:45 +10002503 DRM_ERROR("sending pending buffer %d\n", vertex->idx);
Eric Anholt20caafa2007-08-25 19:22:43 +10002504 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002506
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 if (sarea_priv->nbox > RADEON_NR_SAREA_CLIPRECTS)
Eric Anholt20caafa2007-08-25 19:22:43 +10002508 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
Eric Anholtc153f452007-09-03 12:06:45 +10002510 for (laststate = 0xff, i = 0; i < vertex->nr_prims; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 drm_radeon_prim_t prim;
2512 drm_radeon_tcl_prim_t tclprim;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002513
Eric Anholtc153f452007-09-03 12:06:45 +10002514 if (DRM_COPY_FROM_USER(&prim, &vertex->prim[i], sizeof(prim)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002515 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002516
2517 if (prim.stateidx != laststate) {
2518 drm_radeon_state_t state;
2519
2520 if (DRM_COPY_FROM_USER(&state,
Eric Anholtc153f452007-09-03 12:06:45 +10002521 &vertex->state[prim.stateidx],
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002522 sizeof(state)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002523 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Eric Anholt6c340ea2007-08-25 20:23:09 +10002525 if (radeon_emit_state2(dev_priv, file_priv, &state)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002526 DRM_ERROR("radeon_emit_state2 failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002527 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 }
2529
2530 laststate = prim.stateidx;
2531 }
2532
2533 tclprim.start = prim.start;
2534 tclprim.finish = prim.finish;
2535 tclprim.prim = prim.prim;
2536 tclprim.vc_format = prim.vc_format;
2537
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002538 if (prim.prim & RADEON_PRIM_WALK_IND) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 tclprim.offset = prim.numverts * 64;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002540 tclprim.numverts = RADEON_MAX_VB_VERTS; /* duh */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002542 radeon_cp_dispatch_indices(dev, buf, &tclprim);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 } else {
2544 tclprim.numverts = prim.numverts;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002545 tclprim.offset = 0; /* not used */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002547 radeon_cp_dispatch_vertex(dev, buf, &tclprim);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002549
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 if (sarea_priv->nbox == 1)
2551 sarea_priv->nbox = 0;
2552 }
2553
Eric Anholtc153f452007-09-03 12:06:45 +10002554 if (vertex->discard) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002555 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 }
2557
2558 COMMIT_RING();
2559 return 0;
2560}
2561
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002562static int radeon_emit_packets(drm_radeon_private_t * dev_priv,
Eric Anholt6c340ea2007-08-25 20:23:09 +10002563 struct drm_file *file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002564 drm_radeon_cmd_header_t header,
Dave Airlieb3a83632005-09-30 18:37:36 +10002565 drm_radeon_kcmd_buffer_t *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566{
2567 int id = (int)header.packet.packet_id;
2568 int sz, reg;
2569 int *data = (int *)cmdbuf->buf;
2570 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002571
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 if (id >= RADEON_MAX_STATE_PACKETS)
Eric Anholt20caafa2007-08-25 19:22:43 +10002573 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574
2575 sz = packet[id].len;
2576 reg = packet[id].start;
2577
2578 if (sz * sizeof(int) > cmdbuf->bufsz) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002579 DRM_ERROR("Packet size provided larger than data provided\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002580 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 }
2582
Eric Anholt6c340ea2007-08-25 20:23:09 +10002583 if (radeon_check_and_fixup_packets(dev_priv, file_priv, id, data)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002584 DRM_ERROR("Packet verification failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10002585 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 }
2587
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002588 BEGIN_RING(sz + 1);
2589 OUT_RING(CP_PACKET0(reg, (sz - 1)));
2590 OUT_RING_TABLE(data, sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 ADVANCE_RING();
2592
2593 cmdbuf->buf += sz * sizeof(int);
2594 cmdbuf->bufsz -= sz * sizeof(int);
2595 return 0;
2596}
2597
Dave Airlied985c102006-01-02 21:32:48 +11002598static __inline__ int radeon_emit_scalars(drm_radeon_private_t *dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002599 drm_radeon_cmd_header_t header,
Dave Airlied985c102006-01-02 21:32:48 +11002600 drm_radeon_kcmd_buffer_t *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601{
2602 int sz = header.scalars.count;
2603 int start = header.scalars.offset;
2604 int stride = header.scalars.stride;
2605 RING_LOCALS;
2606
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002607 BEGIN_RING(3 + sz);
2608 OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
2609 OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
2610 OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
2611 OUT_RING_TABLE(cmdbuf->buf, sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 ADVANCE_RING();
2613 cmdbuf->buf += sz * sizeof(int);
2614 cmdbuf->bufsz -= sz * sizeof(int);
2615 return 0;
2616}
2617
2618/* God this is ugly
2619 */
Dave Airlied985c102006-01-02 21:32:48 +11002620static __inline__ int radeon_emit_scalars2(drm_radeon_private_t *dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002621 drm_radeon_cmd_header_t header,
Dave Airlied985c102006-01-02 21:32:48 +11002622 drm_radeon_kcmd_buffer_t *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623{
2624 int sz = header.scalars.count;
2625 int start = ((unsigned int)header.scalars.offset) + 0x100;
2626 int stride = header.scalars.stride;
2627 RING_LOCALS;
2628
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002629 BEGIN_RING(3 + sz);
2630 OUT_RING(CP_PACKET0(RADEON_SE_TCL_SCALAR_INDX_REG, 0));
2631 OUT_RING(start | (stride << RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT));
2632 OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_SCALAR_DATA_REG, sz - 1));
2633 OUT_RING_TABLE(cmdbuf->buf, sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634 ADVANCE_RING();
2635 cmdbuf->buf += sz * sizeof(int);
2636 cmdbuf->bufsz -= sz * sizeof(int);
2637 return 0;
2638}
2639
Dave Airlied985c102006-01-02 21:32:48 +11002640static __inline__ int radeon_emit_vectors(drm_radeon_private_t *dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002641 drm_radeon_cmd_header_t header,
Dave Airlied985c102006-01-02 21:32:48 +11002642 drm_radeon_kcmd_buffer_t *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643{
2644 int sz = header.vectors.count;
2645 int start = header.vectors.offset;
2646 int stride = header.vectors.stride;
2647 RING_LOCALS;
2648
Dave Airlief2a22792006-06-24 16:55:34 +10002649 BEGIN_RING(5 + sz);
2650 OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002651 OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
2652 OUT_RING(start | (stride << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
2653 OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
2654 OUT_RING_TABLE(cmdbuf->buf, sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 ADVANCE_RING();
2656
2657 cmdbuf->buf += sz * sizeof(int);
2658 cmdbuf->bufsz -= sz * sizeof(int);
2659 return 0;
2660}
2661
Dave Airlied6fece02006-06-24 17:04:07 +10002662static __inline__ int radeon_emit_veclinear(drm_radeon_private_t *dev_priv,
2663 drm_radeon_cmd_header_t header,
2664 drm_radeon_kcmd_buffer_t *cmdbuf)
2665{
2666 int sz = header.veclinear.count * 4;
2667 int start = header.veclinear.addr_lo | (header.veclinear.addr_hi << 8);
2668 RING_LOCALS;
2669
2670 if (!sz)
2671 return 0;
2672 if (sz * 4 > cmdbuf->bufsz)
Eric Anholt20caafa2007-08-25 19:22:43 +10002673 return -EINVAL;
Dave Airlied6fece02006-06-24 17:04:07 +10002674
2675 BEGIN_RING(5 + sz);
2676 OUT_RING_REG(RADEON_SE_TCL_STATE_FLUSH, 0);
2677 OUT_RING(CP_PACKET0(RADEON_SE_TCL_VECTOR_INDX_REG, 0));
2678 OUT_RING(start | (1 << RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT));
2679 OUT_RING(CP_PACKET0_TABLE(RADEON_SE_TCL_VECTOR_DATA_REG, (sz - 1)));
2680 OUT_RING_TABLE(cmdbuf->buf, sz);
2681 ADVANCE_RING();
2682
2683 cmdbuf->buf += sz * sizeof(int);
2684 cmdbuf->bufsz -= sz * sizeof(int);
2685 return 0;
2686}
2687
Dave Airlie84b1fd12007-07-11 15:53:27 +10002688static int radeon_emit_packet3(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10002689 struct drm_file *file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +10002690 drm_radeon_kcmd_buffer_t *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691{
2692 drm_radeon_private_t *dev_priv = dev->dev_private;
2693 unsigned int cmdsz;
2694 int ret;
2695 RING_LOCALS;
2696
2697 DRM_DEBUG("\n");
2698
Eric Anholt6c340ea2007-08-25 20:23:09 +10002699 if ((ret = radeon_check_and_fixup_packet3(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002700 cmdbuf, &cmdsz))) {
2701 DRM_ERROR("Packet verification failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702 return ret;
2703 }
2704
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002705 BEGIN_RING(cmdsz);
2706 OUT_RING_TABLE(cmdbuf->buf, cmdsz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 ADVANCE_RING();
2708
2709 cmdbuf->buf += cmdsz * 4;
2710 cmdbuf->bufsz -= cmdsz * 4;
2711 return 0;
2712}
2713
Dave Airlie84b1fd12007-07-11 15:53:27 +10002714static int radeon_emit_packet3_cliprect(struct drm_device *dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10002715 struct drm_file *file_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +10002716 drm_radeon_kcmd_buffer_t *cmdbuf,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002717 int orig_nbox)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718{
2719 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airliec60ce622007-07-11 15:27:12 +10002720 struct drm_clip_rect box;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 unsigned int cmdsz;
2722 int ret;
Dave Airliec60ce622007-07-11 15:27:12 +10002723 struct drm_clip_rect __user *boxes = cmdbuf->boxes;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 int i = 0;
2725 RING_LOCALS;
2726
2727 DRM_DEBUG("\n");
2728
Eric Anholt6c340ea2007-08-25 20:23:09 +10002729 if ((ret = radeon_check_and_fixup_packet3(dev_priv, file_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002730 cmdbuf, &cmdsz))) {
2731 DRM_ERROR("Packet verification failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 return ret;
2733 }
2734
2735 if (!orig_nbox)
2736 goto out;
2737
2738 do {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002739 if (i < cmdbuf->nbox) {
2740 if (DRM_COPY_FROM_USER(&box, &boxes[i], sizeof(box)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002741 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 /* FIXME The second and subsequent times round
2743 * this loop, send a WAIT_UNTIL_3D_IDLE before
2744 * calling emit_clip_rect(). This fixes a
2745 * lockup on fast machines when sending
2746 * several cliprects with a cmdbuf, as when
2747 * waving a 2D window over a 3D
2748 * window. Something in the commands from user
2749 * space seems to hang the card when they're
2750 * sent several times in a row. That would be
2751 * the correct place to fix it but this works
2752 * around it until I can figure that out - Tim
2753 * Smith */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002754 if (i) {
2755 BEGIN_RING(2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756 RADEON_WAIT_UNTIL_3D_IDLE();
2757 ADVANCE_RING();
2758 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002759 radeon_emit_clip_rect(dev_priv, &box);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002761
2762 BEGIN_RING(cmdsz);
2763 OUT_RING_TABLE(cmdbuf->buf, cmdsz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 ADVANCE_RING();
2765
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002766 } while (++i < cmdbuf->nbox);
2767 if (cmdbuf->nbox == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 cmdbuf->nbox = 0;
2769
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002770 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 cmdbuf->buf += cmdsz * 4;
2772 cmdbuf->bufsz -= cmdsz * 4;
2773 return 0;
2774}
2775
Dave Airlie84b1fd12007-07-11 15:53:27 +10002776static int radeon_emit_wait(struct drm_device * dev, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777{
2778 drm_radeon_private_t *dev_priv = dev->dev_private;
2779 RING_LOCALS;
2780
Márton Németh3e684ea2008-01-24 15:58:57 +10002781 DRM_DEBUG("%x\n", flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 switch (flags) {
2783 case RADEON_WAIT_2D:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002784 BEGIN_RING(2);
2785 RADEON_WAIT_UNTIL_2D_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 ADVANCE_RING();
2787 break;
2788 case RADEON_WAIT_3D:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002789 BEGIN_RING(2);
2790 RADEON_WAIT_UNTIL_3D_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 ADVANCE_RING();
2792 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002793 case RADEON_WAIT_2D | RADEON_WAIT_3D:
2794 BEGIN_RING(2);
2795 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 ADVANCE_RING();
2797 break;
2798 default:
Eric Anholt20caafa2007-08-25 19:22:43 +10002799 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800 }
2801
2802 return 0;
2803}
2804
Eric Anholtc153f452007-09-03 12:06:45 +10002805static int radeon_cp_cmdbuf(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airliecdd55a22007-07-11 16:32:08 +10002808 struct drm_device_dma *dma = dev->dma;
Dave Airlie056219e2007-07-11 16:17:42 +10002809 struct drm_buf *buf = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 int idx;
Eric Anholtc153f452007-09-03 12:06:45 +10002811 drm_radeon_kcmd_buffer_t *cmdbuf = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 drm_radeon_cmd_header_t header;
2813 int orig_nbox, orig_bufsz;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002814 char *kbuf = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815
Eric Anholt6c340ea2007-08-25 20:23:09 +10002816 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002818 RING_SPACE_TEST_WITH_RETURN(dev_priv);
2819 VB_AGE_TEST_WITH_RETURN(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820
Eric Anholtc153f452007-09-03 12:06:45 +10002821 if (cmdbuf->bufsz > 64 * 1024 || cmdbuf->bufsz < 0) {
Eric Anholt20caafa2007-08-25 19:22:43 +10002822 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 }
2824
2825 /* Allocate an in-kernel area and copy in the cmdbuf. Do this to avoid
2826 * races between checking values and using those values in other code,
2827 * and simply to avoid a lot of function calls to copy in data.
2828 */
Eric Anholtc153f452007-09-03 12:06:45 +10002829 orig_bufsz = cmdbuf->bufsz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830 if (orig_bufsz != 0) {
Eric Anholtc153f452007-09-03 12:06:45 +10002831 kbuf = drm_alloc(cmdbuf->bufsz, DRM_MEM_DRIVER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832 if (kbuf == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10002833 return -ENOMEM;
Eric Anholtc153f452007-09-03 12:06:45 +10002834 if (DRM_COPY_FROM_USER(kbuf, (void __user *)cmdbuf->buf,
2835 cmdbuf->bufsz)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
Eric Anholt20caafa2007-08-25 19:22:43 +10002837 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 }
Eric Anholtc153f452007-09-03 12:06:45 +10002839 cmdbuf->buf = kbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 }
2841
Eric Anholtc153f452007-09-03 12:06:45 +10002842 orig_nbox = cmdbuf->nbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002844 if (dev_priv->microcode_version == UCODE_R300) {
Dave Airlie414ed532005-08-16 20:43:16 +10002845 int temp;
Eric Anholtc153f452007-09-03 12:06:45 +10002846 temp = r300_do_cp_cmdbuf(dev, file_priv, cmdbuf);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002847
Dave Airlie414ed532005-08-16 20:43:16 +10002848 if (orig_bufsz != 0)
2849 drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002850
Dave Airlie414ed532005-08-16 20:43:16 +10002851 return temp;
2852 }
2853
2854 /* microcode_version != r300 */
Eric Anholtc153f452007-09-03 12:06:45 +10002855 while (cmdbuf->bufsz >= sizeof(header)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856
Eric Anholtc153f452007-09-03 12:06:45 +10002857 header.i = *(int *)cmdbuf->buf;
2858 cmdbuf->buf += sizeof(header);
2859 cmdbuf->bufsz -= sizeof(header);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860
2861 switch (header.header.cmd_type) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002862 case RADEON_CMD_PACKET:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 DRM_DEBUG("RADEON_CMD_PACKET\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002864 if (radeon_emit_packets
Eric Anholtc153f452007-09-03 12:06:45 +10002865 (dev_priv, file_priv, header, cmdbuf)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 DRM_ERROR("radeon_emit_packets failed\n");
2867 goto err;
2868 }
2869 break;
2870
2871 case RADEON_CMD_SCALARS:
2872 DRM_DEBUG("RADEON_CMD_SCALARS\n");
Eric Anholtc153f452007-09-03 12:06:45 +10002873 if (radeon_emit_scalars(dev_priv, header, cmdbuf)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874 DRM_ERROR("radeon_emit_scalars failed\n");
2875 goto err;
2876 }
2877 break;
2878
2879 case RADEON_CMD_VECTORS:
2880 DRM_DEBUG("RADEON_CMD_VECTORS\n");
Eric Anholtc153f452007-09-03 12:06:45 +10002881 if (radeon_emit_vectors(dev_priv, header, cmdbuf)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 DRM_ERROR("radeon_emit_vectors failed\n");
2883 goto err;
2884 }
2885 break;
2886
2887 case RADEON_CMD_DMA_DISCARD:
2888 DRM_DEBUG("RADEON_CMD_DMA_DISCARD\n");
2889 idx = header.dma.buf_idx;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002890 if (idx < 0 || idx >= dma->buf_count) {
2891 DRM_ERROR("buffer index %d (of %d max)\n",
2892 idx, dma->buf_count - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 goto err;
2894 }
2895
2896 buf = dma->buflist[idx];
Eric Anholt6c340ea2007-08-25 20:23:09 +10002897 if (buf->file_priv != file_priv || buf->pending) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002898 DRM_ERROR("bad buffer %p %p %d\n",
Eric Anholt6c340ea2007-08-25 20:23:09 +10002899 buf->file_priv, file_priv,
2900 buf->pending);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901 goto err;
2902 }
2903
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002904 radeon_cp_discard_buffer(dev, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 break;
2906
2907 case RADEON_CMD_PACKET3:
2908 DRM_DEBUG("RADEON_CMD_PACKET3\n");
Eric Anholtc153f452007-09-03 12:06:45 +10002909 if (radeon_emit_packet3(dev, file_priv, cmdbuf)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 DRM_ERROR("radeon_emit_packet3 failed\n");
2911 goto err;
2912 }
2913 break;
2914
2915 case RADEON_CMD_PACKET3_CLIP:
2916 DRM_DEBUG("RADEON_CMD_PACKET3_CLIP\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002917 if (radeon_emit_packet3_cliprect
Eric Anholtc153f452007-09-03 12:06:45 +10002918 (dev, file_priv, cmdbuf, orig_nbox)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 DRM_ERROR("radeon_emit_packet3_clip failed\n");
2920 goto err;
2921 }
2922 break;
2923
2924 case RADEON_CMD_SCALARS2:
2925 DRM_DEBUG("RADEON_CMD_SCALARS2\n");
Eric Anholtc153f452007-09-03 12:06:45 +10002926 if (radeon_emit_scalars2(dev_priv, header, cmdbuf)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 DRM_ERROR("radeon_emit_scalars2 failed\n");
2928 goto err;
2929 }
2930 break;
2931
2932 case RADEON_CMD_WAIT:
2933 DRM_DEBUG("RADEON_CMD_WAIT\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002934 if (radeon_emit_wait(dev, header.wait.flags)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 DRM_ERROR("radeon_emit_wait failed\n");
2936 goto err;
2937 }
2938 break;
Dave Airlied6fece02006-06-24 17:04:07 +10002939 case RADEON_CMD_VECLINEAR:
2940 DRM_DEBUG("RADEON_CMD_VECLINEAR\n");
Eric Anholtc153f452007-09-03 12:06:45 +10002941 if (radeon_emit_veclinear(dev_priv, header, cmdbuf)) {
Dave Airlied6fece02006-06-24 17:04:07 +10002942 DRM_ERROR("radeon_emit_veclinear failed\n");
2943 goto err;
2944 }
2945 break;
2946
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002948 DRM_ERROR("bad cmd_type %d at %p\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 header.header.cmd_type,
Eric Anholtc153f452007-09-03 12:06:45 +10002950 cmdbuf->buf - sizeof(header));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 goto err;
2952 }
2953 }
2954
2955 if (orig_bufsz != 0)
2956 drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
2957
2958 DRM_DEBUG("DONE\n");
2959 COMMIT_RING();
2960 return 0;
2961
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002962 err:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 if (orig_bufsz != 0)
2964 drm_free(kbuf, orig_bufsz, DRM_MEM_DRIVER);
Eric Anholt20caafa2007-08-25 19:22:43 +10002965 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002966}
2967
Eric Anholtc153f452007-09-03 12:06:45 +10002968static int radeon_cp_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10002971 drm_radeon_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972 int value;
2973
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002974 DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975
Eric Anholtc153f452007-09-03 12:06:45 +10002976 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 case RADEON_PARAM_GART_BUFFER_OFFSET:
2978 value = dev_priv->gart_buffers_offset;
2979 break;
2980 case RADEON_PARAM_LAST_FRAME:
2981 dev_priv->stats.last_frame_reads++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002982 value = GET_SCRATCH(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 break;
2984 case RADEON_PARAM_LAST_DISPATCH:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002985 value = GET_SCRATCH(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 break;
2987 case RADEON_PARAM_LAST_CLEAR:
2988 dev_priv->stats.last_clear_reads++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002989 value = GET_SCRATCH(2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 break;
2991 case RADEON_PARAM_IRQ_NR:
2992 value = dev->irq;
2993 break;
2994 case RADEON_PARAM_GART_BASE:
2995 value = dev_priv->gart_vm_start;
2996 break;
2997 case RADEON_PARAM_REGISTER_HANDLE:
Dave Airlied985c102006-01-02 21:32:48 +11002998 value = dev_priv->mmio->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999 break;
3000 case RADEON_PARAM_STATUS_HANDLE:
3001 value = dev_priv->ring_rptr_offset;
3002 break;
3003#if BITS_PER_LONG == 32
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003004 /*
3005 * This ioctl() doesn't work on 64-bit platforms because hw_lock is a
3006 * pointer which can't fit into an int-sized variable. According to
Jan Engelhardt96de0e22007-10-19 23:21:04 +02003007 * Michel Dänzer, the ioctl() is only used on embedded platforms, so
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003008 * not supporting it shouldn't be a problem. If the same functionality
3009 * is needed on 64-bit platforms, a new ioctl() would have to be added,
3010 * so backwards-compatibility for the embedded platforms can be
3011 * maintained. --davidm 4-Feb-2004.
3012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013 case RADEON_PARAM_SAREA_HANDLE:
3014 /* The lock is the first dword in the sarea. */
3015 value = (long)dev->lock.hw_lock;
3016 break;
3017#endif
3018 case RADEON_PARAM_GART_TEX_HANDLE:
3019 value = dev_priv->gart_textures_offset;
3020 break;
Michel Dänzer8624ecb2006-08-07 20:33:57 +10003021 case RADEON_PARAM_SCRATCH_OFFSET:
3022 if (!dev_priv->writeback_works)
Eric Anholt20caafa2007-08-25 19:22:43 +10003023 return -EINVAL;
Michel Dänzer8624ecb2006-08-07 20:33:57 +10003024 value = RADEON_SCRATCH_REG_OFFSET;
3025 break;
Dave Airlied985c102006-01-02 21:32:48 +11003026 case RADEON_PARAM_CARD_TYPE:
Dave Airlie54a56ac2006-09-22 04:25:09 +10003027 if (dev_priv->flags & RADEON_IS_PCIE)
Dave Airlied985c102006-01-02 21:32:48 +11003028 value = RADEON_CARD_PCIE;
Dave Airlie54a56ac2006-09-22 04:25:09 +10003029 else if (dev_priv->flags & RADEON_IS_AGP)
Dave Airlied985c102006-01-02 21:32:48 +11003030 value = RADEON_CARD_AGP;
3031 else
3032 value = RADEON_CARD_PCI;
3033 break;
Dave Airlieddbee332007-07-11 12:16:01 +10003034 case RADEON_PARAM_VBLANK_CRTC:
3035 value = radeon_vblank_crtc_get(dev);
3036 break;
Dave Airlie3d5e2c12008-02-07 15:01:05 +10003037 case RADEON_PARAM_FB_LOCATION:
3038 value = radeon_read_fb_location(dev_priv);
3039 break;
Alex Deucher5b92c402008-05-28 11:57:40 +10003040 case RADEON_PARAM_NUM_GB_PIPES:
3041 value = dev_priv->num_gb_pipes;
3042 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 default:
Eric Anholtc153f452007-09-03 12:06:45 +10003044 DRM_DEBUG("Invalid parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +10003045 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 }
3047
Eric Anholtc153f452007-09-03 12:06:45 +10003048 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003049 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10003050 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003052
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 return 0;
3054}
3055
Eric Anholtc153f452007-09-03 12:06:45 +10003056static int radeon_cp_setparam(struct drm_device *dev, void *data, struct drm_file *file_priv)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003057{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10003059 drm_radeon_setparam_t *sp = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060 struct drm_radeon_driver_file_fields *radeon_priv;
3061
Eric Anholtc153f452007-09-03 12:06:45 +10003062 switch (sp->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063 case RADEON_SETPARAM_FB_LOCATION:
Eric Anholt6c340ea2007-08-25 20:23:09 +10003064 radeon_priv = file_priv->driver_priv;
Eric Anholtc153f452007-09-03 12:06:45 +10003065 radeon_priv->radeon_fb_delta = dev_priv->fb_location -
3066 sp->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003067 break;
3068 case RADEON_SETPARAM_SWITCH_TILING:
Eric Anholtc153f452007-09-03 12:06:45 +10003069 if (sp->value == 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003070 DRM_DEBUG("color tiling disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003071 dev_priv->front_pitch_offset &= ~RADEON_DST_TILE_MACRO;
3072 dev_priv->back_pitch_offset &= ~RADEON_DST_TILE_MACRO;
3073 dev_priv->sarea_priv->tiling_enabled = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10003074 } else if (sp->value == 1) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003075 DRM_DEBUG("color tiling enabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 dev_priv->front_pitch_offset |= RADEON_DST_TILE_MACRO;
3077 dev_priv->back_pitch_offset |= RADEON_DST_TILE_MACRO;
3078 dev_priv->sarea_priv->tiling_enabled = 1;
3079 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003080 break;
Dave Airlieea98a922005-09-11 20:28:11 +10003081 case RADEON_SETPARAM_PCIGART_LOCATION:
Eric Anholtc153f452007-09-03 12:06:45 +10003082 dev_priv->pcigart_offset = sp->value;
Dave Airlief2b04cd2007-05-08 15:19:23 +10003083 dev_priv->pcigart_offset_set = 1;
Dave Airlieea98a922005-09-11 20:28:11 +10003084 break;
Dave Airlied5ea7022006-03-19 19:37:55 +11003085 case RADEON_SETPARAM_NEW_MEMMAP:
Eric Anholtc153f452007-09-03 12:06:45 +10003086 dev_priv->new_memmap = sp->value;
Dave Airlied5ea7022006-03-19 19:37:55 +11003087 break;
Dave Airlief2b04cd2007-05-08 15:19:23 +10003088 case RADEON_SETPARAM_PCIGART_TABLE_SIZE:
Eric Anholtc153f452007-09-03 12:06:45 +10003089 dev_priv->gart_info.table_size = sp->value;
Dave Airlief2b04cd2007-05-08 15:19:23 +10003090 if (dev_priv->gart_info.table_size < RADEON_PCIGART_TABLE_SIZE)
3091 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
3092 break;
Dave Airlieddbee332007-07-11 12:16:01 +10003093 case RADEON_SETPARAM_VBLANK_CRTC:
Eric Anholtc153f452007-09-03 12:06:45 +10003094 return radeon_vblank_crtc_set(dev, sp->value);
Dave Airlieddbee332007-07-11 12:16:01 +10003095 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 default:
Eric Anholtc153f452007-09-03 12:06:45 +10003097 DRM_DEBUG("Invalid parameter %d\n", sp->param);
Eric Anholt20caafa2007-08-25 19:22:43 +10003098 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099 }
3100
3101 return 0;
3102}
3103
3104/* When a client dies:
3105 * - Check for and clean up flipped page state
3106 * - Free any alloced GART memory.
Dave Airlied985c102006-01-02 21:32:48 +11003107 * - Free any alloced radeon surfaces.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108 *
3109 * DRM infrastructure takes care of reclaiming dma buffers.
3110 */
Eric Anholt6c340ea2007-08-25 20:23:09 +10003111void radeon_driver_preclose(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003113 if (dev->dev_private) {
3114 drm_radeon_private_t *dev_priv = dev->dev_private;
Michel Dänzer453ff942007-05-08 15:21:14 +10003115 dev_priv->page_flipping = 0;
Eric Anholt6c340ea2007-08-25 20:23:09 +10003116 radeon_mem_release(file_priv, dev_priv->gart_heap);
3117 radeon_mem_release(file_priv, dev_priv->fb_heap);
3118 radeon_surfaces_release(file_priv, dev_priv);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120}
3121
Dave Airlie84b1fd12007-07-11 15:53:27 +10003122void radeon_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123{
Michel Dänzer453ff942007-05-08 15:21:14 +10003124 if (dev->dev_private) {
3125 drm_radeon_private_t *dev_priv = dev->dev_private;
3126
3127 if (dev_priv->sarea_priv &&
3128 dev_priv->sarea_priv->pfCurrentPage != 0)
3129 radeon_cp_dispatch_flip(dev);
3130 }
3131
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 radeon_do_release(dev);
3133}
3134
Eric Anholt6c340ea2007-08-25 20:23:09 +10003135int radeon_driver_open(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136{
3137 drm_radeon_private_t *dev_priv = dev->dev_private;
3138 struct drm_radeon_driver_file_fields *radeon_priv;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003139
Dave Airlied985c102006-01-02 21:32:48 +11003140 DRM_DEBUG("\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003141 radeon_priv =
3142 (struct drm_radeon_driver_file_fields *)
3143 drm_alloc(sizeof(*radeon_priv), DRM_MEM_FILES);
3144
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145 if (!radeon_priv)
3146 return -ENOMEM;
3147
Eric Anholt6c340ea2007-08-25 20:23:09 +10003148 file_priv->driver_priv = radeon_priv;
Dave Airlied985c102006-01-02 21:32:48 +11003149
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003150 if (dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 radeon_priv->radeon_fb_delta = dev_priv->fb_location;
3152 else
3153 radeon_priv->radeon_fb_delta = 0;
3154 return 0;
3155}
3156
Eric Anholt6c340ea2007-08-25 20:23:09 +10003157void radeon_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003159 struct drm_radeon_driver_file_fields *radeon_priv =
Eric Anholt6c340ea2007-08-25 20:23:09 +10003160 file_priv->driver_priv;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10003161
3162 drm_free(radeon_priv, sizeof(*radeon_priv), DRM_MEM_FILES);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003163}
3164
Eric Anholtc153f452007-09-03 12:06:45 +10003165struct drm_ioctl_desc radeon_ioctls[] = {
3166 DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3167 DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3168 DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3169 DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3170 DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle, DRM_AUTH),
3171 DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume, DRM_AUTH),
3172 DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset, DRM_AUTH),
3173 DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen, DRM_AUTH),
3174 DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap, DRM_AUTH),
3175 DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear, DRM_AUTH),
3176 DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex, DRM_AUTH),
3177 DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices, DRM_AUTH),
3178 DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture, DRM_AUTH),
3179 DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple, DRM_AUTH),
3180 DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3181 DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2, DRM_AUTH),
3182 DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf, DRM_AUTH),
3183 DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam, DRM_AUTH),
3184 DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip, DRM_AUTH),
3185 DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc, DRM_AUTH),
3186 DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free, DRM_AUTH),
3187 DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3188 DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit, DRM_AUTH),
3189 DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait, DRM_AUTH),
3190 DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam, DRM_AUTH),
3191 DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc, DRM_AUTH),
3192 DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free, DRM_AUTH)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193};
3194
3195int radeon_max_ioctl = DRM_ARRAY_SIZE(radeon_ioctls);