blob: 7e8906d6ab7a93721a1271486599a1b27101d8d6 [file] [log] [blame]
Thierry Reding0134b932011-12-21 07:47:07 +01001/*
2 * drivers/pwm/pwm-tegra.c
3 *
4 * Tegra pulse-width-modulation controller driver
5 *
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
22 */
23
24#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/io.h>
27#include <linux/module.h>
28#include <linux/of.h>
Laxman Dewangane9be88a2016-06-22 17:17:23 +053029#include <linux/of_device.h>
Thierry Reding0134b932011-12-21 07:47:07 +010030#include <linux/pwm.h>
31#include <linux/platform_device.h>
32#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053033#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010034
35#define PWM_ENABLE (1 << 31)
36#define PWM_DUTY_WIDTH 8
37#define PWM_DUTY_SHIFT 16
38#define PWM_SCALE_WIDTH 13
39#define PWM_SCALE_SHIFT 0
40
Laxman Dewangane9be88a2016-06-22 17:17:23 +053041struct tegra_pwm_soc {
42 unsigned int num_channels;
43};
44
Thierry Reding0134b932011-12-21 07:47:07 +010045struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020046 struct pwm_chip chip;
47 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010048
Thierry Redinge17c0b22016-07-11 11:26:52 +020049 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053050 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010051
Thierry Reding4f57f5a2016-07-11 11:27:29 +020052 void __iomem *regs;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053053
54 const struct tegra_pwm_soc *soc;
Thierry Reding0134b932011-12-21 07:47:07 +010055};
56
57static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
58{
59 return container_of(chip, struct tegra_pwm_chip, chip);
60}
61
62static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
63{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020064 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010065}
66
67static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
68 unsigned long val)
69{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020070 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010071}
72
73static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
74 int duty_ns, int period_ns)
75{
76 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053077 unsigned long long c = duty_ns;
Thierry Reding0134b932011-12-21 07:47:07 +010078 unsigned long rate, hz;
Laxman Dewangan99f3e3b2017-04-07 15:04:00 +053079 unsigned long long ns100 = NSEC_PER_SEC;
Thierry Reding0134b932011-12-21 07:47:07 +010080 u32 val = 0;
81 int err;
82
83 /*
84 * Convert from duty_ns / period_ns to a fixed number of duty ticks
85 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
86 * nearest integer during division.
87 */
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053088 c *= (1 << PWM_DUTY_WIDTH);
89 c += period_ns / 2;
Thierry Reding0134b932011-12-21 07:47:07 +010090 do_div(c, period_ns);
91
92 val = (u32)c << PWM_DUTY_SHIFT;
93
94 /*
95 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
96 * cycles at the PWM clock rate will take period_ns nanoseconds.
97 */
98 rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
Thierry Reding0134b932011-12-21 07:47:07 +010099
Laxman Dewangan99f3e3b2017-04-07 15:04:00 +0530100 /* Consider precision in PWM_SCALE_WIDTH rate calculation */
101 ns100 *= 100;
102 hz = DIV_ROUND_CLOSEST_ULL(ns100, period_ns);
103 rate = DIV_ROUND_CLOSEST(rate * 100, hz);
Thierry Reding0134b932011-12-21 07:47:07 +0100104
105 /*
106 * Since the actual PWM divider is the register's frequency divider
107 * field minus 1, we need to decrement to get the correct value to
108 * write to the register.
109 */
110 if (rate > 0)
111 rate--;
112
113 /*
114 * Make sure that the rate will fit in the register's frequency
115 * divider field.
116 */
117 if (rate >> PWM_SCALE_WIDTH)
118 return -EINVAL;
119
120 val |= rate << PWM_SCALE_SHIFT;
121
122 /*
123 * If the PWM channel is disabled, make sure to turn on the clock
124 * before writing the register. Otherwise, keep it enabled.
125 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200126 if (!pwm_is_enabled(pwm)) {
Thierry Reding0134b932011-12-21 07:47:07 +0100127 err = clk_prepare_enable(pc->clk);
128 if (err < 0)
129 return err;
130 } else
131 val |= PWM_ENABLE;
132
133 pwm_writel(pc, pwm->hwpwm, val);
134
135 /*
136 * If the PWM is not enabled, turn the clock off again to save power.
137 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200138 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100139 clk_disable_unprepare(pc->clk);
140
141 return 0;
142}
143
144static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
145{
146 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
147 int rc = 0;
148 u32 val;
149
150 rc = clk_prepare_enable(pc->clk);
151 if (rc < 0)
152 return rc;
153
154 val = pwm_readl(pc, pwm->hwpwm);
155 val |= PWM_ENABLE;
156 pwm_writel(pc, pwm->hwpwm, val);
157
158 return 0;
159}
160
161static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
162{
163 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
164 u32 val;
165
166 val = pwm_readl(pc, pwm->hwpwm);
167 val &= ~PWM_ENABLE;
168 pwm_writel(pc, pwm->hwpwm, val);
169
170 clk_disable_unprepare(pc->clk);
171}
172
173static const struct pwm_ops tegra_pwm_ops = {
174 .config = tegra_pwm_config,
175 .enable = tegra_pwm_enable,
176 .disable = tegra_pwm_disable,
177 .owner = THIS_MODULE,
178};
179
180static int tegra_pwm_probe(struct platform_device *pdev)
181{
182 struct tegra_pwm_chip *pwm;
183 struct resource *r;
184 int ret;
185
186 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900187 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100188 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100189
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530190 pwm->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100191 pwm->dev = &pdev->dev;
192
193 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200194 pwm->regs = devm_ioremap_resource(&pdev->dev, r);
195 if (IS_ERR(pwm->regs))
196 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100197
198 platform_set_drvdata(pdev, pwm);
199
Axel Lin0c8f5272012-07-01 13:00:51 +0800200 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100201 if (IS_ERR(pwm->clk))
202 return PTR_ERR(pwm->clk);
203
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530204 pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
205 if (IS_ERR(pwm->rst)) {
206 ret = PTR_ERR(pwm->rst);
207 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
208 return ret;
209 }
210
211 reset_control_deassert(pwm->rst);
212
Thierry Reding0134b932011-12-21 07:47:07 +0100213 pwm->chip.dev = &pdev->dev;
214 pwm->chip.ops = &tegra_pwm_ops;
215 pwm->chip.base = -1;
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530216 pwm->chip.npwm = pwm->soc->num_channels;
Thierry Reding0134b932011-12-21 07:47:07 +0100217
218 ret = pwmchip_add(&pwm->chip);
219 if (ret < 0) {
220 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530221 reset_control_assert(pwm->rst);
Thierry Reding0134b932011-12-21 07:47:07 +0100222 return ret;
223 }
224
225 return 0;
226}
227
Bill Pemberton77f37912012-11-19 13:26:09 -0500228static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100229{
230 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Thierry Redingc009c562016-07-11 11:08:29 +0200231 unsigned int i;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530232 int err;
Thierry Reding0134b932011-12-21 07:47:07 +0100233
234 if (WARN_ON(!pc))
235 return -ENODEV;
236
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530237 err = clk_prepare_enable(pc->clk);
238 if (err < 0)
239 return err;
240
Thierry Redingc009c562016-07-11 11:08:29 +0200241 for (i = 0; i < pc->chip.npwm; i++) {
Thierry Reding0134b932011-12-21 07:47:07 +0100242 struct pwm_device *pwm = &pc->chip.pwms[i];
243
Boris Brezillon5c312522015-07-01 10:21:47 +0200244 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100245 if (clk_prepare_enable(pc->clk) < 0)
246 continue;
247
248 pwm_writel(pc, i, 0);
249
250 clk_disable_unprepare(pc->clk);
251 }
252
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530253 reset_control_assert(pc->rst);
254 clk_disable_unprepare(pc->clk);
255
Axel Lin0c8f5272012-07-01 13:00:51 +0800256 return pwmchip_remove(&pc->chip);
Thierry Reding0134b932011-12-21 07:47:07 +0100257}
258
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530259static const struct tegra_pwm_soc tegra20_pwm_soc = {
260 .num_channels = 4,
261};
262
263static const struct tegra_pwm_soc tegra186_pwm_soc = {
264 .num_channels = 1,
265};
266
Thierry Redingf1a88702013-04-18 10:04:14 +0200267static const struct of_device_id tegra_pwm_of_match[] = {
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530268 { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
269 { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
Thierry Reding140fd972011-12-21 08:04:13 +0100270 { }
271};
272
273MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100274
Thierry Reding0134b932011-12-21 07:47:07 +0100275static struct platform_driver tegra_pwm_driver = {
276 .driver = {
277 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700278 .of_match_table = tegra_pwm_of_match,
Thierry Reding0134b932011-12-21 07:47:07 +0100279 },
280 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500281 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100282};
283
284module_platform_driver(tegra_pwm_driver);
285
286MODULE_LICENSE("GPL");
287MODULE_AUTHOR("NVIDIA Corporation");
288MODULE_ALIAS("platform:tegra-pwm");