blob: 0d9bbd595ff873aee77e99e8e274e30bd0d16be6 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Ben Gamari20172632009-02-17 20:08:50 -050032#include "drmP.h"
33#include "drm.h"
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010034#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050035#include "i915_drm.h"
36#include "i915_drv.h"
37
38#define DRM_I915_RING_DEBUG 1
39
40
41#if defined(CONFIG_DEBUG_FS)
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
44 RENDER_LIST,
45 BSD_LIST,
46 FLUSHING_LIST,
47 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
49 DEFERRED_FREE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010050};
Ben Gamari433e12f2009-02-17 20:08:51 -050051
Chris Wilson70d39fe2010-08-25 16:03:34 +010052static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
64#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65 B(is_mobile);
Chris Wilson70d39fe2010-08-25 16:03:34 +010066 B(is_i85x);
67 B(is_i915g);
Chris Wilson70d39fe2010-08-25 16:03:34 +010068 B(is_i945gm);
Chris Wilson70d39fe2010-08-25 16:03:34 +010069 B(is_g33);
70 B(need_gfx_hws);
71 B(is_g4x);
72 B(is_pineview);
73 B(is_broadwater);
74 B(is_crestline);
75 B(is_ironlake);
76 B(has_fbc);
77 B(has_rc6);
78 B(has_pipe_cxsr);
79 B(has_hotplug);
80 B(cursor_needs_physical);
81 B(has_overlay);
82 B(overlay_needs_physical);
Chris Wilsona6c45cf2010-09-17 00:32:17 +010083 B(supports_tv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010084#undef B
85
86 return 0;
87}
88
Chris Wilsona6172a82009-02-11 14:26:38 +000089static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
90{
91 if (obj_priv->user_pin_count > 0)
92 return "P";
93 else if (obj_priv->pin_count > 0)
94 return "p";
95 else
96 return " ";
97}
98
99static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
100{
101 switch (obj_priv->tiling_mode) {
102 default:
103 case I915_TILING_NONE: return " ";
104 case I915_TILING_X: return "X";
105 case I915_TILING_Y: return "Y";
106 }
107}
108
Chris Wilson37811fc2010-08-25 22:45:57 +0100109static void
110describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
111{
112 seq_printf(m, "%p: %s%s %8zd %08x %08x %d%s%s",
113 &obj->base,
114 get_pin_flag(obj),
115 get_tiling_flag(obj),
116 obj->base.size,
117 obj->base.read_domains,
118 obj->base.write_domain,
119 obj->last_rendering_seqno,
120 obj->dirty ? " dirty" : "",
121 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
122 if (obj->base.name)
123 seq_printf(m, " (name: %d)", obj->base.name);
124 if (obj->fence_reg != I915_FENCE_REG_NONE)
125 seq_printf(m, " (fence: %d)", obj->fence_reg);
126 if (obj->gtt_space != NULL)
127 seq_printf(m, " (gtt_offset: %08x)", obj->gtt_offset);
128}
129
Ben Gamari433e12f2009-02-17 20:08:51 -0500130static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500131{
132 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500133 uintptr_t list = (uintptr_t) node->info_ent->data;
134 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500135 struct drm_device *dev = node->minor->dev;
136 drm_i915_private_t *dev_priv = dev->dev_private;
137 struct drm_i915_gem_object *obj_priv;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100138 size_t total_obj_size, total_gtt_size;
139 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100140
141 ret = mutex_lock_interruptible(&dev->struct_mutex);
142 if (ret)
143 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500144
Ben Gamari433e12f2009-02-17 20:08:51 -0500145 switch (list) {
Chris Wilson82690bb2010-09-18 01:37:30 +0100146 case RENDER_LIST:
147 seq_printf(m, "Render:\n");
Zou Nan hai852835f2010-05-21 09:08:56 +0800148 head = &dev_priv->render_ring.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500149 break;
Chris Wilson82690bb2010-09-18 01:37:30 +0100150 case BSD_LIST:
151 seq_printf(m, "BSD:\n");
152 head = &dev_priv->bsd_ring.active_list;
153 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500154 case INACTIVE_LIST:
Ben Gamaria17458f2009-07-01 15:01:36 -0400155 seq_printf(m, "Inactive:\n");
Ben Gamari433e12f2009-02-17 20:08:51 -0500156 head = &dev_priv->mm.inactive_list;
157 break;
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100158 case PINNED_LIST:
159 seq_printf(m, "Pinned:\n");
160 head = &dev_priv->mm.pinned_list;
161 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500162 case FLUSHING_LIST:
163 seq_printf(m, "Flushing:\n");
164 head = &dev_priv->mm.flushing_list;
165 break;
Chris Wilsond21d5972010-09-26 11:19:33 +0100166 case DEFERRED_FREE_LIST:
167 seq_printf(m, "Deferred free:\n");
168 head = &dev_priv->mm.deferred_free_list;
169 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500170 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100171 mutex_unlock(&dev->struct_mutex);
172 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500173 }
174
Chris Wilson8f2480f2010-09-26 11:44:19 +0100175 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100176 list_for_each_entry(obj_priv, head, list) {
Chris Wilson37811fc2010-08-25 22:45:57 +0100177 seq_printf(m, " ");
178 describe_obj(m, obj_priv);
Eric Anholtf4ceda82009-02-17 23:53:41 -0800179 seq_printf(m, "\n");
Chris Wilson8f2480f2010-09-26 11:44:19 +0100180 total_obj_size += obj_priv->base.size;
181 total_gtt_size += obj_priv->gtt_space->size;
182 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500183 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100184 mutex_unlock(&dev->struct_mutex);
Chris Wilson8f2480f2010-09-26 11:44:19 +0100185
186 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
187 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500188 return 0;
189}
190
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100191static int i915_gem_pageflip_info(struct seq_file *m, void *data)
192{
193 struct drm_info_node *node = (struct drm_info_node *) m->private;
194 struct drm_device *dev = node->minor->dev;
195 unsigned long flags;
196 struct intel_crtc *crtc;
197
198 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
199 const char *pipe = crtc->pipe ? "B" : "A";
200 const char *plane = crtc->plane ? "B" : "A";
201 struct intel_unpin_work *work;
202
203 spin_lock_irqsave(&dev->event_lock, flags);
204 work = crtc->unpin_work;
205 if (work == NULL) {
206 seq_printf(m, "No flip due on pipe %s (plane %s)\n",
207 pipe, plane);
208 } else {
209 if (!work->pending) {
210 seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
211 pipe, plane);
212 } else {
213 seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
214 pipe, plane);
215 }
216 if (work->enable_stall_check)
217 seq_printf(m, "Stall check enabled, ");
218 else
219 seq_printf(m, "Stall check waiting for page flip ioctl, ");
220 seq_printf(m, "%d prepares\n", work->pending);
221
222 if (work->old_fb_obj) {
223 struct drm_i915_gem_object *obj_priv = to_intel_bo(work->old_fb_obj);
224 if(obj_priv)
225 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
226 }
227 if (work->pending_flip_obj) {
228 struct drm_i915_gem_object *obj_priv = to_intel_bo(work->pending_flip_obj);
229 if(obj_priv)
230 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
231 }
232 }
233 spin_unlock_irqrestore(&dev->event_lock, flags);
234 }
235
236 return 0;
237}
238
Ben Gamari20172632009-02-17 20:08:50 -0500239static int i915_gem_request_info(struct seq_file *m, void *data)
240{
241 struct drm_info_node *node = (struct drm_info_node *) m->private;
242 struct drm_device *dev = node->minor->dev;
243 drm_i915_private_t *dev_priv = dev->dev_private;
244 struct drm_i915_gem_request *gem_request;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100245 int ret;
246
247 ret = mutex_lock_interruptible(&dev->struct_mutex);
248 if (ret)
249 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500250
251 seq_printf(m, "Request:\n");
Zou Nan hai852835f2010-05-21 09:08:56 +0800252 list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
253 list) {
Ben Gamari20172632009-02-17 20:08:50 -0500254 seq_printf(m, " %d @ %d\n",
255 gem_request->seqno,
256 (int) (jiffies - gem_request->emitted_jiffies));
257 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100258 mutex_unlock(&dev->struct_mutex);
259
Ben Gamari20172632009-02-17 20:08:50 -0500260 return 0;
261}
262
263static int i915_gem_seqno_info(struct seq_file *m, void *data)
264{
265 struct drm_info_node *node = (struct drm_info_node *) m->private;
266 struct drm_device *dev = node->minor->dev;
267 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100268 int ret;
269
270 ret = mutex_lock_interruptible(&dev->struct_mutex);
271 if (ret)
272 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500273
Eric Anholte20f9c62010-05-26 14:51:06 -0700274 if (dev_priv->render_ring.status_page.page_addr != NULL) {
Ben Gamari20172632009-02-17 20:08:50 -0500275 seq_printf(m, "Current sequence: %d\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100276 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
Ben Gamari20172632009-02-17 20:08:50 -0500277 } else {
278 seq_printf(m, "Current sequence: hws uninitialized\n");
279 }
280 seq_printf(m, "Waiter sequence: %d\n",
281 dev_priv->mm.waiting_gem_seqno);
282 seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100283
284 mutex_unlock(&dev->struct_mutex);
285
Ben Gamari20172632009-02-17 20:08:50 -0500286 return 0;
287}
288
289
290static int i915_interrupt_info(struct seq_file *m, void *data)
291{
292 struct drm_info_node *node = (struct drm_info_node *) m->private;
293 struct drm_device *dev = node->minor->dev;
294 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100295 int ret;
296
297 ret = mutex_lock_interruptible(&dev->struct_mutex);
298 if (ret)
299 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500300
Eric Anholtbad720f2009-10-22 16:11:14 -0700301 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800302 seq_printf(m, "Interrupt enable: %08x\n",
303 I915_READ(IER));
304 seq_printf(m, "Interrupt identity: %08x\n",
305 I915_READ(IIR));
306 seq_printf(m, "Interrupt mask: %08x\n",
307 I915_READ(IMR));
308 seq_printf(m, "Pipe A stat: %08x\n",
309 I915_READ(PIPEASTAT));
310 seq_printf(m, "Pipe B stat: %08x\n",
311 I915_READ(PIPEBSTAT));
312 } else {
313 seq_printf(m, "North Display Interrupt enable: %08x\n",
314 I915_READ(DEIER));
315 seq_printf(m, "North Display Interrupt identity: %08x\n",
316 I915_READ(DEIIR));
317 seq_printf(m, "North Display Interrupt mask: %08x\n",
318 I915_READ(DEIMR));
319 seq_printf(m, "South Display Interrupt enable: %08x\n",
320 I915_READ(SDEIER));
321 seq_printf(m, "South Display Interrupt identity: %08x\n",
322 I915_READ(SDEIIR));
323 seq_printf(m, "South Display Interrupt mask: %08x\n",
324 I915_READ(SDEIMR));
325 seq_printf(m, "Graphics Interrupt enable: %08x\n",
326 I915_READ(GTIER));
327 seq_printf(m, "Graphics Interrupt identity: %08x\n",
328 I915_READ(GTIIR));
329 seq_printf(m, "Graphics Interrupt mask: %08x\n",
330 I915_READ(GTIMR));
331 }
Ben Gamari20172632009-02-17 20:08:50 -0500332 seq_printf(m, "Interrupts received: %d\n",
333 atomic_read(&dev_priv->irq_received));
Eric Anholte20f9c62010-05-26 14:51:06 -0700334 if (dev_priv->render_ring.status_page.page_addr != NULL) {
Ben Gamari20172632009-02-17 20:08:50 -0500335 seq_printf(m, "Current sequence: %d\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100336 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
Ben Gamari20172632009-02-17 20:08:50 -0500337 } else {
338 seq_printf(m, "Current sequence: hws uninitialized\n");
339 }
340 seq_printf(m, "Waiter sequence: %d\n",
341 dev_priv->mm.waiting_gem_seqno);
342 seq_printf(m, "IRQ sequence: %d\n",
343 dev_priv->mm.irq_gem_seqno);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100344 mutex_unlock(&dev->struct_mutex);
345
Ben Gamari20172632009-02-17 20:08:50 -0500346 return 0;
347}
348
Chris Wilsona6172a82009-02-11 14:26:38 +0000349static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
350{
351 struct drm_info_node *node = (struct drm_info_node *) m->private;
352 struct drm_device *dev = node->minor->dev;
353 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100354 int i, ret;
355
356 ret = mutex_lock_interruptible(&dev->struct_mutex);
357 if (ret)
358 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000359
360 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
361 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
362 for (i = 0; i < dev_priv->num_fence_regs; i++) {
363 struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
364
365 if (obj == NULL) {
366 seq_printf(m, "Fenced object[%2d] = unused\n", i);
367 } else {
368 struct drm_i915_gem_object *obj_priv;
369
Daniel Vetter23010e42010-03-08 13:35:02 +0100370 obj_priv = to_intel_bo(obj);
Chris Wilsona6172a82009-02-11 14:26:38 +0000371 seq_printf(m, "Fenced object[%2d] = %p: %s "
Linus Torvalds0b4d5692009-03-27 17:02:09 -0700372 "%08x %08zx %08x %s %08x %08x %d",
Chris Wilsona6172a82009-02-11 14:26:38 +0000373 i, obj, get_pin_flag(obj_priv),
374 obj_priv->gtt_offset,
375 obj->size, obj_priv->stride,
376 get_tiling_flag(obj_priv),
377 obj->read_domains, obj->write_domain,
378 obj_priv->last_rendering_seqno);
379 if (obj->name)
380 seq_printf(m, " (name: %d)", obj->name);
381 seq_printf(m, "\n");
382 }
383 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100384 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000385
386 return 0;
387}
388
Ben Gamari20172632009-02-17 20:08:50 -0500389static int i915_hws_info(struct seq_file *m, void *data)
390{
391 struct drm_info_node *node = (struct drm_info_node *) m->private;
392 struct drm_device *dev = node->minor->dev;
393 drm_i915_private_t *dev_priv = dev->dev_private;
394 int i;
395 volatile u32 *hws;
396
Eric Anholte20f9c62010-05-26 14:51:06 -0700397 hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500398 if (hws == NULL)
399 return 0;
400
401 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
402 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
403 i * 4,
404 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
405 }
406 return 0;
407}
408
Chris Wilson5cdf5882010-09-27 15:51:07 +0100409static void i915_dump_object(struct seq_file *m,
410 struct io_mapping *mapping,
411 struct drm_i915_gem_object *obj_priv)
Ben Gamari6911a9b2009-04-02 11:24:54 -0700412{
Chris Wilson5cdf5882010-09-27 15:51:07 +0100413 int page, page_count, i;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700414
Chris Wilson5cdf5882010-09-27 15:51:07 +0100415 page_count = obj_priv->base.size / PAGE_SIZE;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700416 for (page = 0; page < page_count; page++) {
Chris Wilson5cdf5882010-09-27 15:51:07 +0100417 u32 *mem = io_mapping_map_wc(mapping,
418 obj_priv->gtt_offset + page * PAGE_SIZE);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700419 for (i = 0; i < PAGE_SIZE; i += 4)
420 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
Chris Wilson5cdf5882010-09-27 15:51:07 +0100421 io_mapping_unmap(mem);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700422 }
423}
424
425static int i915_batchbuffer_info(struct seq_file *m, void *data)
426{
427 struct drm_info_node *node = (struct drm_info_node *) m->private;
428 struct drm_device *dev = node->minor->dev;
429 drm_i915_private_t *dev_priv = dev->dev_private;
430 struct drm_gem_object *obj;
431 struct drm_i915_gem_object *obj_priv;
432 int ret;
433
Chris Wilsonde227ef2010-07-03 07:58:38 +0100434 ret = mutex_lock_interruptible(&dev->struct_mutex);
435 if (ret)
436 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700437
Zou Nan hai852835f2010-05-21 09:08:56 +0800438 list_for_each_entry(obj_priv, &dev_priv->render_ring.active_list,
439 list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000440 obj = &obj_priv->base;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700441 if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
Chris Wilson5cdf5882010-09-27 15:51:07 +0100442 seq_printf(m, "--- gtt_offset = 0x%08x\n",
443 obj_priv->gtt_offset);
444 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj_priv);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700445 }
446 }
447
Chris Wilsonde227ef2010-07-03 07:58:38 +0100448 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700449
450 return 0;
451}
452
453static int i915_ringbuffer_data(struct seq_file *m, void *data)
454{
455 struct drm_info_node *node = (struct drm_info_node *) m->private;
456 struct drm_device *dev = node->minor->dev;
457 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100458 int ret;
459
460 ret = mutex_lock_interruptible(&dev->struct_mutex);
461 if (ret)
462 return ret;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700463
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464 if (!dev_priv->render_ring.gem_object) {
Ben Gamari6911a9b2009-04-02 11:24:54 -0700465 seq_printf(m, "No ringbuffer setup\n");
Chris Wilsonde227ef2010-07-03 07:58:38 +0100466 } else {
467 u8 *virt = dev_priv->render_ring.virtual_start;
468 uint32_t off;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700469
Chris Wilsonde227ef2010-07-03 07:58:38 +0100470 for (off = 0; off < dev_priv->render_ring.size; off += 4) {
471 uint32_t *ptr = (uint32_t *)(virt + off);
472 seq_printf(m, "%08x : %08x\n", off, *ptr);
473 }
Ben Gamari6911a9b2009-04-02 11:24:54 -0700474 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100475 mutex_unlock(&dev->struct_mutex);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700476
477 return 0;
478}
479
480static int i915_ringbuffer_info(struct seq_file *m, void *data)
481{
482 struct drm_info_node *node = (struct drm_info_node *) m->private;
483 struct drm_device *dev = node->minor->dev;
484 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson0ef82af2009-09-05 18:07:06 +0100485 unsigned int head, tail;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700486
487 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
488 tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
Ben Gamari6911a9b2009-04-02 11:24:54 -0700489
490 seq_printf(m, "RingHead : %08x\n", head);
491 seq_printf(m, "RingTail : %08x\n", tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800492 seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100493 seq_printf(m, "Acthd : %08x\n", I915_READ(INTEL_INFO(dev)->gen >= 4 ? ACTHD_I965 : ACTHD));
Ben Gamari6911a9b2009-04-02 11:24:54 -0700494
495 return 0;
496}
497
Chris Wilson9df30792010-02-18 10:24:56 +0000498static const char *pin_flag(int pinned)
499{
500 if (pinned > 0)
501 return " P";
502 else if (pinned < 0)
503 return " p";
504 else
505 return "";
506}
507
508static const char *tiling_flag(int tiling)
509{
510 switch (tiling) {
511 default:
512 case I915_TILING_NONE: return "";
513 case I915_TILING_X: return " X";
514 case I915_TILING_Y: return " Y";
515 }
516}
517
518static const char *dirty_flag(int dirty)
519{
520 return dirty ? " dirty" : "";
521}
522
523static const char *purgeable_flag(int purgeable)
524{
525 return purgeable ? " purgeable" : "";
526}
527
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700528static int i915_error_state(struct seq_file *m, void *unused)
529{
530 struct drm_info_node *node = (struct drm_info_node *) m->private;
531 struct drm_device *dev = node->minor->dev;
532 drm_i915_private_t *dev_priv = dev->dev_private;
533 struct drm_i915_error_state *error;
534 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000535 int i, page, offset, elt;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700536
537 spin_lock_irqsave(&dev_priv->error_lock, flags);
538 if (!dev_priv->first_error) {
539 seq_printf(m, "no error state collected\n");
540 goto out;
541 }
542
543 error = dev_priv->first_error;
544
Jesse Barnes8a905232009-07-11 16:48:03 -0400545 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
546 error->time.tv_usec);
Chris Wilson9df30792010-02-18 10:24:56 +0000547 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700548 seq_printf(m, "EIR: 0x%08x\n", error->eir);
549 seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
550 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
551 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
552 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
553 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
554 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100555 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700556 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
557 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
558 }
Chris Wilson9df30792010-02-18 10:24:56 +0000559 seq_printf(m, "seqno: 0x%08x\n", error->seqno);
560
561 if (error->active_bo_count) {
562 seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
563
564 for (i = 0; i < error->active_bo_count; i++) {
565 seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
566 error->active_bo[i].gtt_offset,
567 error->active_bo[i].size,
568 error->active_bo[i].read_domains,
569 error->active_bo[i].write_domain,
570 error->active_bo[i].seqno,
571 pin_flag(error->active_bo[i].pinned),
572 tiling_flag(error->active_bo[i].tiling),
573 dirty_flag(error->active_bo[i].dirty),
574 purgeable_flag(error->active_bo[i].purgeable));
575
576 if (error->active_bo[i].name)
577 seq_printf(m, " (name: %d)", error->active_bo[i].name);
578 if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
579 seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
580
581 seq_printf(m, "\n");
582 }
583 }
584
585 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
586 if (error->batchbuffer[i]) {
587 struct drm_i915_error_object *obj = error->batchbuffer[i];
588
589 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
590 offset = 0;
591 for (page = 0; page < obj->page_count; page++) {
592 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
593 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
594 offset += 4;
595 }
596 }
597 }
598 }
599
600 if (error->ringbuffer) {
601 struct drm_i915_error_object *obj = error->ringbuffer;
602
603 seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
604 offset = 0;
605 for (page = 0; page < obj->page_count; page++) {
606 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
607 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
608 offset += 4;
609 }
610 }
611 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700612
Chris Wilson6ef3d422010-08-04 20:26:07 +0100613 if (error->overlay)
614 intel_overlay_print_error_state(m, error->overlay);
615
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700616out:
617 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
618
619 return 0;
620}
Ben Gamari6911a9b2009-04-02 11:24:54 -0700621
Jesse Barnesf97108d2010-01-29 11:27:07 -0800622static int i915_rstdby_delays(struct seq_file *m, void *unused)
623{
624 struct drm_info_node *node = (struct drm_info_node *) m->private;
625 struct drm_device *dev = node->minor->dev;
626 drm_i915_private_t *dev_priv = dev->dev_private;
627 u16 crstanddelay = I915_READ16(CRSTANDVID);
628
629 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
630
631 return 0;
632}
633
634static int i915_cur_delayinfo(struct seq_file *m, void *unused)
635{
636 struct drm_info_node *node = (struct drm_info_node *) m->private;
637 struct drm_device *dev = node->minor->dev;
638 drm_i915_private_t *dev_priv = dev->dev_private;
639 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700640 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800641
Jesse Barnes7648fa92010-05-20 14:28:11 -0700642 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
643 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
644 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
645 MEMSTAT_VID_SHIFT);
646 seq_printf(m, "Current P-state: %d\n",
647 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800648
649 return 0;
650}
651
652static int i915_delayfreq_table(struct seq_file *m, void *unused)
653{
654 struct drm_info_node *node = (struct drm_info_node *) m->private;
655 struct drm_device *dev = node->minor->dev;
656 drm_i915_private_t *dev_priv = dev->dev_private;
657 u32 delayfreq;
658 int i;
659
660 for (i = 0; i < 16; i++) {
661 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700662 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
663 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800664 }
665
666 return 0;
667}
668
669static inline int MAP_TO_MV(int map)
670{
671 return 1250 - (map * 25);
672}
673
674static int i915_inttoext_table(struct seq_file *m, void *unused)
675{
676 struct drm_info_node *node = (struct drm_info_node *) m->private;
677 struct drm_device *dev = node->minor->dev;
678 drm_i915_private_t *dev_priv = dev->dev_private;
679 u32 inttoext;
680 int i;
681
682 for (i = 1; i <= 32; i++) {
683 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
684 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
685 }
686
687 return 0;
688}
689
690static int i915_drpc_info(struct seq_file *m, void *unused)
691{
692 struct drm_info_node *node = (struct drm_info_node *) m->private;
693 struct drm_device *dev = node->minor->dev;
694 drm_i915_private_t *dev_priv = dev->dev_private;
695 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700696 u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
697 u16 crstandvid = I915_READ16(CRSTANDVID);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800698
699 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
700 "yes" : "no");
701 seq_printf(m, "Boost freq: %d\n",
702 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
703 MEMMODE_BOOST_FREQ_SHIFT);
704 seq_printf(m, "HW control enabled: %s\n",
705 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
706 seq_printf(m, "SW control enabled: %s\n",
707 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
708 seq_printf(m, "Gated voltage change: %s\n",
709 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
710 seq_printf(m, "Starting frequency: P%d\n",
711 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700712 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -0800713 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700714 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
715 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
716 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
717 seq_printf(m, "Render standby enabled: %s\n",
718 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Jesse Barnesf97108d2010-01-29 11:27:07 -0800719
720 return 0;
721}
722
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800723static int i915_fbc_status(struct seq_file *m, void *unused)
724{
725 struct drm_info_node *node = (struct drm_info_node *) m->private;
726 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800727 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800728
Adam Jacksonee5382a2010-04-23 11:17:39 -0400729 if (!I915_HAS_FBC(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800730 seq_printf(m, "FBC unsupported on this chipset\n");
731 return 0;
732 }
733
Adam Jacksonee5382a2010-04-23 11:17:39 -0400734 if (intel_fbc_enabled(dev)) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800735 seq_printf(m, "FBC enabled\n");
736 } else {
737 seq_printf(m, "FBC disabled: ");
738 switch (dev_priv->no_fbc_reason) {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100739 case FBC_NO_OUTPUT:
740 seq_printf(m, "no outputs");
741 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800742 case FBC_STOLEN_TOO_SMALL:
743 seq_printf(m, "not enough stolen memory");
744 break;
745 case FBC_UNSUPPORTED_MODE:
746 seq_printf(m, "mode not supported");
747 break;
748 case FBC_MODE_TOO_LARGE:
749 seq_printf(m, "mode too large");
750 break;
751 case FBC_BAD_PLANE:
752 seq_printf(m, "FBC unsupported on plane");
753 break;
754 case FBC_NOT_TILED:
755 seq_printf(m, "scanout buffer not tiled");
756 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -0700757 case FBC_MULTIPLE_PIPES:
758 seq_printf(m, "multiple pipes are enabled");
759 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800760 default:
761 seq_printf(m, "unknown reason");
762 }
763 seq_printf(m, "\n");
764 }
765 return 0;
766}
767
Jesse Barnes4a9bef32010-02-05 12:47:35 -0800768static int i915_sr_status(struct seq_file *m, void *unused)
769{
770 struct drm_info_node *node = (struct drm_info_node *) m->private;
771 struct drm_device *dev = node->minor->dev;
772 drm_i915_private_t *dev_priv = dev->dev_private;
773 bool sr_enabled = false;
774
Chris Wilson5ba2aaa2010-08-19 18:04:08 +0100775 if (IS_IRONLAKE(dev))
776 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100777 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -0800778 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
779 else if (IS_I915GM(dev))
780 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
781 else if (IS_PINEVIEW(dev))
782 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
783
Chris Wilson5ba2aaa2010-08-19 18:04:08 +0100784 seq_printf(m, "self-refresh: %s\n",
785 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -0800786
787 return 0;
788}
789
Jesse Barnes7648fa92010-05-20 14:28:11 -0700790static int i915_emon_status(struct seq_file *m, void *unused)
791{
792 struct drm_info_node *node = (struct drm_info_node *) m->private;
793 struct drm_device *dev = node->minor->dev;
794 drm_i915_private_t *dev_priv = dev->dev_private;
795 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100796 int ret;
797
798 ret = mutex_lock_interruptible(&dev->struct_mutex);
799 if (ret)
800 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700801
802 temp = i915_mch_val(dev_priv);
803 chipset = i915_chipset_val(dev_priv);
804 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100805 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700806
807 seq_printf(m, "GMCH temp: %ld\n", temp);
808 seq_printf(m, "Chipset power: %ld\n", chipset);
809 seq_printf(m, "GFX power: %ld\n", gfx);
810 seq_printf(m, "Total power: %ld\n", chipset + gfx);
811
812 return 0;
813}
814
815static int i915_gfxec(struct seq_file *m, void *unused)
816{
817 struct drm_info_node *node = (struct drm_info_node *) m->private;
818 struct drm_device *dev = node->minor->dev;
819 drm_i915_private_t *dev_priv = dev->dev_private;
820
821 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
822
823 return 0;
824}
825
Chris Wilson44834a62010-08-19 16:09:23 +0100826static int i915_opregion(struct seq_file *m, void *unused)
827{
828 struct drm_info_node *node = (struct drm_info_node *) m->private;
829 struct drm_device *dev = node->minor->dev;
830 drm_i915_private_t *dev_priv = dev->dev_private;
831 struct intel_opregion *opregion = &dev_priv->opregion;
832 int ret;
833
834 ret = mutex_lock_interruptible(&dev->struct_mutex);
835 if (ret)
836 return ret;
837
838 if (opregion->header)
839 seq_write(m, opregion->header, OPREGION_SIZE);
840
841 mutex_unlock(&dev->struct_mutex);
842
843 return 0;
844}
845
Chris Wilson37811fc2010-08-25 22:45:57 +0100846static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
847{
848 struct drm_info_node *node = (struct drm_info_node *) m->private;
849 struct drm_device *dev = node->minor->dev;
850 drm_i915_private_t *dev_priv = dev->dev_private;
851 struct intel_fbdev *ifbdev;
852 struct intel_framebuffer *fb;
853 int ret;
854
855 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
856 if (ret)
857 return ret;
858
859 ifbdev = dev_priv->fbdev;
860 fb = to_intel_framebuffer(ifbdev->helper.fb);
861
862 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
863 fb->base.width,
864 fb->base.height,
865 fb->base.depth,
866 fb->base.bits_per_pixel);
867 describe_obj(m, to_intel_bo(fb->obj));
868 seq_printf(m, "\n");
869
870 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
871 if (&fb->base == ifbdev->helper.fb)
872 continue;
873
874 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
875 fb->base.width,
876 fb->base.height,
877 fb->base.depth,
878 fb->base.bits_per_pixel);
879 describe_obj(m, to_intel_bo(fb->obj));
880 seq_printf(m, "\n");
881 }
882
883 mutex_unlock(&dev->mode_config.mutex);
884
885 return 0;
886}
887
Chris Wilsonf3cd4742009-10-13 22:20:20 +0100888static int
889i915_wedged_open(struct inode *inode,
890 struct file *filp)
891{
892 filp->private_data = inode->i_private;
893 return 0;
894}
895
896static ssize_t
897i915_wedged_read(struct file *filp,
898 char __user *ubuf,
899 size_t max,
900 loff_t *ppos)
901{
902 struct drm_device *dev = filp->private_data;
903 drm_i915_private_t *dev_priv = dev->dev_private;
904 char buf[80];
905 int len;
906
907 len = snprintf(buf, sizeof (buf),
908 "wedged : %d\n",
909 atomic_read(&dev_priv->mm.wedged));
910
Dan Carpenterf4433a82010-09-08 21:44:47 +0200911 if (len > sizeof (buf))
912 len = sizeof (buf);
913
Chris Wilsonf3cd4742009-10-13 22:20:20 +0100914 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
915}
916
917static ssize_t
918i915_wedged_write(struct file *filp,
919 const char __user *ubuf,
920 size_t cnt,
921 loff_t *ppos)
922{
923 struct drm_device *dev = filp->private_data;
924 drm_i915_private_t *dev_priv = dev->dev_private;
925 char buf[20];
926 int val = 1;
927
928 if (cnt > 0) {
929 if (cnt > sizeof (buf) - 1)
930 return -EINVAL;
931
932 if (copy_from_user(buf, ubuf, cnt))
933 return -EFAULT;
934 buf[cnt] = 0;
935
936 val = simple_strtoul(buf, NULL, 0);
937 }
938
939 DRM_INFO("Manually setting wedged to %d\n", val);
940
941 atomic_set(&dev_priv->mm.wedged, val);
942 if (val) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100943 wake_up_all(&dev_priv->irq_queue);
Chris Wilsonf3cd4742009-10-13 22:20:20 +0100944 queue_work(dev_priv->wq, &dev_priv->error_work);
945 }
946
947 return cnt;
948}
949
950static const struct file_operations i915_wedged_fops = {
951 .owner = THIS_MODULE,
952 .open = i915_wedged_open,
953 .read = i915_wedged_read,
954 .write = i915_wedged_write,
955};
956
957/* As the drm_debugfs_init() routines are called before dev->dev_private is
958 * allocated we need to hook into the minor for release. */
959static int
960drm_add_fake_info_node(struct drm_minor *minor,
961 struct dentry *ent,
962 const void *key)
963{
964 struct drm_info_node *node;
965
966 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
967 if (node == NULL) {
968 debugfs_remove(ent);
969 return -ENOMEM;
970 }
971
972 node->minor = minor;
973 node->dent = ent;
974 node->info_ent = (void *) key;
975 list_add(&node->list, &minor->debugfs_nodes.list);
976
977 return 0;
978}
979
980static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
981{
982 struct drm_device *dev = minor->dev;
983 struct dentry *ent;
984
985 ent = debugfs_create_file("i915_wedged",
986 S_IRUGO | S_IWUSR,
987 root, dev,
988 &i915_wedged_fops);
989 if (IS_ERR(ent))
990 return PTR_ERR(ent);
991
992 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
993}
Ben Gamari9e3a6d12009-07-01 22:26:53 -0400994
Ben Gamari27c202a2009-07-01 22:26:52 -0400995static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson70d39fe2010-08-25 16:03:34 +0100996 {"i915_capabilities", i915_capabilities, 0, 0},
Chris Wilson82690bb2010-09-18 01:37:30 +0100997 {"i915_gem_render_active", i915_gem_object_list_info, 0, (void *) RENDER_LIST},
998 {"i915_gem_bsd_active", i915_gem_object_list_info, 0, (void *) BSD_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -0500999 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1000 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001001 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
Chris Wilsond21d5972010-09-26 11:19:33 +01001002 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001003 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001004 {"i915_gem_request", i915_gem_request_info, 0},
1005 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00001006 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001007 {"i915_gem_interrupt", i915_interrupt_info, 0},
1008 {"i915_gem_hws", i915_hws_info, 0},
Ben Gamari6911a9b2009-04-02 11:24:54 -07001009 {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
1010 {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
1011 {"i915_batchbuffers", i915_batchbuffer_info, 0},
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001012 {"i915_error_state", i915_error_state, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08001013 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1014 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1015 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1016 {"i915_inttoext_table", i915_inttoext_table, 0},
1017 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07001018 {"i915_emon_status", i915_emon_status, 0},
1019 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001020 {"i915_fbc_status", i915_fbc_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001021 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01001022 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01001023 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05001024};
Ben Gamari27c202a2009-07-01 22:26:52 -04001025#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05001026
Ben Gamari27c202a2009-07-01 22:26:52 -04001027int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001028{
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001029 int ret;
1030
1031 ret = i915_wedged_create(minor->debugfs_root, minor);
1032 if (ret)
1033 return ret;
1034
Ben Gamari27c202a2009-07-01 22:26:52 -04001035 return drm_debugfs_create_files(i915_debugfs_list,
1036 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05001037 minor->debugfs_root, minor);
1038}
1039
Ben Gamari27c202a2009-07-01 22:26:52 -04001040void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05001041{
Ben Gamari27c202a2009-07-01 22:26:52 -04001042 drm_debugfs_remove_files(i915_debugfs_list,
1043 I915_DEBUGFS_ENTRIES, minor);
Kristian Høgsberg33db6792009-11-11 12:19:16 -05001044 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1045 1, minor);
Ben Gamari20172632009-02-17 20:08:50 -05001046}
1047
1048#endif /* CONFIG_DEBUG_FS */