blob: 0fb8cefc9114b299fd5ed3b73ef3da86abf4da8e [file] [log] [blame]
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001/*
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002 * This program is free software; you can distribute it and/or modify it
3 * under the terms of the GNU General Public License (Version 2) as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope it will be useful, but WITHOUT
7 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
8 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
9 * for more details.
10 *
11 * You should have received a copy of the GNU General Public License along
12 * with this program; if not, write to the Free Software Foundation, Inc.,
13 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
14 *
Ralf Baechle41c594a2006-04-05 09:45:45 +010015 * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
16 * Elizabeth Clarke (beth@mips.com)
17 * Ralf Baechle (ralf@linux-mips.org)
18 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
Ralf Baechle340ee4b2005-08-17 17:44:08 +000019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/cpumask.h>
23#include <linux/interrupt.h>
24#include <linux/compiler.h>
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000025#include <linux/smp.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000026
Arun Sharma600634972011-07-26 16:09:06 -070027#include <linux/atomic.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010028#include <asm/cacheflush.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000029#include <asm/cpu.h>
30#include <asm/processor.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000031#include <asm/hardirq.h>
32#include <asm/mmu_context.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000033#include <asm/time.h>
34#include <asm/mipsregs.h>
35#include <asm/mipsmtregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010036#include <asm/mips_mt.h>
Steven J. Hillff867142013-04-10 16:27:04 -050037#include <asm/gic.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000038
Ralf Baechle39b8d522008-04-28 17:14:26 +010039static void __init smvp_copy_vpe_config(void)
Ralf Baechle781b0f82006-10-31 18:25:10 +000040{
41 write_vpe_c0_status(
42 (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
43
44 /* set config to be the same as vpe0, particularly kseg0 coherency alg */
45 write_vpe_c0_config( read_c0_config());
46
47 /* make sure there are no software interrupts pending */
48 write_vpe_c0_cause(0);
49
50 /* Propagate Config7 */
51 write_vpe_c0_config7(read_c0_config7());
Ralf Baechle70e46f42006-10-31 18:33:09 +000052
53 write_vpe_c0_count(read_c0_count());
Ralf Baechle781b0f82006-10-31 18:25:10 +000054}
55
Ralf Baechle39b8d522008-04-28 17:14:26 +010056static unsigned int __init smvp_vpe_init(unsigned int tc, unsigned int mvpconf0,
Ralf Baechle781b0f82006-10-31 18:25:10 +000057 unsigned int ncpu)
58{
59 if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
60 return ncpu;
61
62 /* Deactivate all but VPE 0 */
63 if (tc != 0) {
64 unsigned long tmp = read_vpe_c0_vpeconf0();
65
66 tmp &= ~VPECONF0_VPA;
67
68 /* master VPE */
69 tmp |= VPECONF0_MVP;
70 write_vpe_c0_vpeconf0(tmp);
71
72 /* Record this as available CPU */
Rusty Russell4037ac62009-09-24 09:34:47 -060073 set_cpu_possible(tc, true);
Markos Chandrasc2c2a642013-10-09 16:16:25 +010074 set_cpu_present(tc, true);
Ralf Baechle781b0f82006-10-31 18:25:10 +000075 __cpu_number_map[tc] = ++ncpu;
Ralf Baechle70342282013-01-22 12:59:30 +010076 __cpu_logical_map[ncpu] = tc;
Ralf Baechle781b0f82006-10-31 18:25:10 +000077 }
78
79 /* Disable multi-threading with TC's */
80 write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
81
82 if (tc != 0)
Ralf Baechle39b8d522008-04-28 17:14:26 +010083 smvp_copy_vpe_config();
Ralf Baechle781b0f82006-10-31 18:25:10 +000084
85 return ncpu;
86}
87
Ralf Baechle39b8d522008-04-28 17:14:26 +010088static void __init smvp_tc_init(unsigned int tc, unsigned int mvpconf0)
Ralf Baechle781b0f82006-10-31 18:25:10 +000089{
90 unsigned long tmp;
91
92 if (!tc)
93 return;
94
95 /* bind a TC to each VPE, May as well put all excess TC's
96 on the last VPE */
97 if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
98 write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
99 else {
100 write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
101
102 /* and set XTC */
103 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
104 }
105
106 tmp = read_tc_c0_tcstatus();
107
108 /* mark not allocated and not dynamically allocatable */
109 tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
110 tmp |= TCSTATUS_IXMT; /* interrupt exempt */
111 write_tc_c0_tcstatus(tmp);
112
113 write_tc_c0_tchalt(TCHALT_H);
114}
115
Steven J. Hill5cf8b242013-10-09 16:47:23 +0100116#ifdef CONFIG_IRQ_GIC
117static void mp_send_ipi_single(int cpu, unsigned int action)
118{
119 unsigned long flags;
120
121 local_irq_save(flags);
122
123 switch (action) {
124 case SMP_CALL_FUNCTION:
125 gic_send_ipi(plat_ipi_call_int_xlate(cpu));
126 break;
127
128 case SMP_RESCHEDULE_YOURSELF:
129 gic_send_ipi(plat_ipi_resched_int_xlate(cpu));
130 break;
131 }
132
133 local_irq_restore(flags);
134}
135#endif
136
Ralf Baechle87353d82007-11-19 12:23:51 +0000137static void vsmp_send_ipi_single(int cpu, unsigned int action)
138{
139 int i;
140 unsigned long flags;
141 int vpflags;
142
Steven J. Hill5cf8b242013-10-09 16:47:23 +0100143#ifdef CONFIG_IRQ_GIC
144 if (gic_present) {
145 mp_send_ipi_single(cpu, action);
146 return;
147 }
148#endif
Ralf Baechle87353d82007-11-19 12:23:51 +0000149 local_irq_save(flags);
150
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300151 vpflags = dvpe(); /* can't access the other CPU's registers whilst MVPE enabled */
Ralf Baechle87353d82007-11-19 12:23:51 +0000152
153 switch (action) {
154 case SMP_CALL_FUNCTION:
155 i = C_SW1;
156 break;
157
158 case SMP_RESCHEDULE_YOURSELF:
159 default:
160 i = C_SW0;
161 break;
162 }
163
164 /* 1:1 mapping of vpe and tc... */
165 settc(cpu);
166 write_vpe_c0_cause(read_vpe_c0_cause() | i);
167 evpe(vpflags);
168
169 local_irq_restore(flags);
170}
171
Rusty Russell48a048f2009-09-24 09:34:44 -0600172static void vsmp_send_ipi_mask(const struct cpumask *mask, unsigned int action)
Ralf Baechle87353d82007-11-19 12:23:51 +0000173{
174 unsigned int i;
175
Rusty Russell48a048f2009-09-24 09:34:44 -0600176 for_each_cpu(i, mask)
Ralf Baechle87353d82007-11-19 12:23:51 +0000177 vsmp_send_ipi_single(i, action);
178}
179
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000180static void vsmp_init_secondary(void)
Ralf Baechle87353d82007-11-19 12:23:51 +0000181{
Anoop P A1c599242011-01-25 19:27:26 +0530182#ifdef CONFIG_IRQ_GIC
Ralf Baechled002aaa2010-12-01 17:33:17 +0000183 /* This is Malta specific: IPI,performance and timer interrupts */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100184 if (gic_present)
185 change_c0_status(ST0_IM, STATUSF_IP3 | STATUSF_IP4 |
186 STATUSF_IP6 | STATUSF_IP7);
187 else
Anoop P A1c599242011-01-25 19:27:26 +0530188#endif
Ralf Baechle39b8d522008-04-28 17:14:26 +0100189 change_c0_status(ST0_IM, STATUSF_IP0 | STATUSF_IP1 |
190 STATUSF_IP6 | STATUSF_IP7);
Ralf Baechle87353d82007-11-19 12:23:51 +0000191}
192
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000193static void vsmp_smp_finish(void)
Ralf Baechle87353d82007-11-19 12:23:51 +0000194{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100195 /* CDFIXME: remove this? */
Ralf Baechle87353d82007-11-19 12:23:51 +0000196 write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
197
198#ifdef CONFIG_MIPS_MT_FPAFF
199 /* If we have an FPU, enroll ourselves in the FPU-full mask */
200 if (cpu_has_fpu)
201 cpu_set(smp_processor_id(), mt_fpu_cpumask);
202#endif /* CONFIG_MIPS_MT_FPAFF */
203
204 local_irq_enable();
205}
206
207static void vsmp_cpus_done(void)
208{
209}
210
211/*
212 * Setup the PC, SP, and GP of a secondary processor and start it
213 * running!
214 * smp_bootstrap is the place to resume from
215 * __KSTK_TOS(idle) is apparently the stack pointer
216 * (unsigned long)idle->thread_info the gp
217 * assumes a 1:1 mapping of TC => VPE
218 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000219static void vsmp_boot_secondary(int cpu, struct task_struct *idle)
Ralf Baechle87353d82007-11-19 12:23:51 +0000220{
221 struct thread_info *gp = task_thread_info(idle);
222 dvpe();
223 set_c0_mvpcontrol(MVPCONTROL_VPC);
224
225 settc(cpu);
226
227 /* restart */
228 write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
229
230 /* enable the tc this vpe/cpu will be running */
231 write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
232
233 write_tc_c0_tchalt(0);
234
235 /* enable the VPE */
236 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
237
238 /* stack pointer */
239 write_tc_gpr_sp( __KSTK_TOS(idle));
240
241 /* global pointer */
242 write_tc_gpr_gp((unsigned long)gp);
243
244 flush_icache_range((unsigned long)gp,
Ralf Baechle70342282013-01-22 12:59:30 +0100245 (unsigned long)(gp + sizeof(struct thread_info)));
Ralf Baechle87353d82007-11-19 12:23:51 +0000246
247 /* finally out of configuration and into chaos */
248 clear_c0_mvpcontrol(MVPCONTROL_VPC);
249
250 evpe(EVPE_ENABLE);
251}
252
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000253/*
254 * Common setup before any secondaries are started
255 * Make sure all CPU's are in a sensible state before we boot any of the
Ralf Baechle39b8d522008-04-28 17:14:26 +0100256 * secondaries
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000257 */
Ralf Baechle87353d82007-11-19 12:23:51 +0000258static void __init vsmp_smp_setup(void)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000259{
Ralf Baechle781b0f82006-10-31 18:25:10 +0000260 unsigned int mvpconf0, ntc, tc, ncpu = 0;
Ralf Baechle0ab7aef2007-03-02 20:42:04 +0000261 unsigned int nvpe;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000262
Ralf Baechlef088fc82006-04-05 09:45:47 +0100263#ifdef CONFIG_MIPS_MT_FPAFF
264 /* If we have an FPU, enroll ourselves in the FPU-full mask */
265 if (cpu_has_fpu)
266 cpu_set(0, mt_fpu_cpumask);
267#endif /* CONFIG_MIPS_MT_FPAFF */
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000268 if (!cpu_has_mipsmt)
269 return;
270
271 /* disable MT so we can configure */
272 dvpe();
273 dmt();
274
275 /* Put MVPE's into 'configuration state' */
276 set_c0_mvpcontrol(MVPCONTROL_VPC);
277
Ralf Baechle781b0f82006-10-31 18:25:10 +0000278 mvpconf0 = read_c0_mvpconf0();
279 ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000280
Ralf Baechle0ab7aef2007-03-02 20:42:04 +0000281 nvpe = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
282 smp_num_siblings = nvpe;
283
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000284 /* we'll always have more TC's than VPE's, so loop setting everything
285 to a sensible state */
Ralf Baechle781b0f82006-10-31 18:25:10 +0000286 for (tc = 0; tc <= ntc; tc++) {
287 settc(tc);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000288
Ralf Baechle39b8d522008-04-28 17:14:26 +0100289 smvp_tc_init(tc, mvpconf0);
290 ncpu = smvp_vpe_init(tc, mvpconf0, ncpu);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000291 }
292
293 /* Release config state */
294 clear_c0_mvpcontrol(MVPCONTROL_VPC);
295
296 /* We'll wait until starting the secondaries before starting MVPE */
297
Ralf Baechle781b0f82006-10-31 18:25:10 +0000298 printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100299}
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000300
Ralf Baechle87353d82007-11-19 12:23:51 +0000301static void __init vsmp_prepare_cpus(unsigned int max_cpus)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100302{
Ralf Baechle8c976e32007-07-03 18:25:58 +0200303 mips_mt_set_cpuoptions();
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000304}
305
Ralf Baechle87353d82007-11-19 12:23:51 +0000306struct plat_smp_ops vsmp_smp_ops = {
307 .send_ipi_single = vsmp_send_ipi_single,
308 .send_ipi_mask = vsmp_send_ipi_mask,
309 .init_secondary = vsmp_init_secondary,
310 .smp_finish = vsmp_smp_finish,
311 .cpus_done = vsmp_cpus_done,
312 .boot_secondary = vsmp_boot_secondary,
313 .smp_setup = vsmp_smp_setup,
314 .prepare_cpus = vsmp_prepare_cpus,
315};