blob: 34f7a29d9366755c12d9d270ce4c170c67219180 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000028#include "radeon_asic.h"
Slava Grigorevbfc1f972014-12-22 17:26:51 -050029#include "radeon_audio.h"
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/radeon_drm.h>
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050036#include "radeon_ucode.h"
Alex Deucherfe251e22010-03-24 13:36:43 -040037
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +020038/*
39 * Indirect registers accessor
40 */
41u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
42{
43 unsigned long flags;
44 u32 r;
45
46 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
47 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
48 r = RREG32(EVERGREEN_CG_IND_DATA);
49 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
50 return r;
51}
52
53void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
54{
55 unsigned long flags;
56
57 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
58 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
59 WREG32(EVERGREEN_CG_IND_DATA, (v));
60 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
61}
62
63u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
64{
65 unsigned long flags;
66 u32 r;
67
68 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
69 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
70 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
71 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
72 return r;
73}
74
75void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
76{
77 unsigned long flags;
78
79 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
80 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
81 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
82 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
83}
84
85u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
86{
87 unsigned long flags;
88 u32 r;
89
90 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
91 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
92 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
93 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
94 return r;
95}
96
97void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
98{
99 unsigned long flags;
100
101 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
102 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
103 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
104 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
105}
106
Alex Deucher4a159032012-08-15 17:13:53 -0400107static const u32 crtc_offsets[6] =
108{
109 EVERGREEN_CRTC0_REGISTER_OFFSET,
110 EVERGREEN_CRTC1_REGISTER_OFFSET,
111 EVERGREEN_CRTC2_REGISTER_OFFSET,
112 EVERGREEN_CRTC3_REGISTER_OFFSET,
113 EVERGREEN_CRTC4_REGISTER_OFFSET,
114 EVERGREEN_CRTC5_REGISTER_OFFSET
115};
116
Alex Deucher2948f5e2013-04-12 13:52:52 -0400117#include "clearstate_evergreen.h"
118
Alex Deucher1fd11772013-04-17 17:53:50 -0400119static const u32 sumo_rlc_save_restore_register_list[] =
Alex Deucher2948f5e2013-04-12 13:52:52 -0400120{
121 0x98fc,
122 0x9830,
123 0x9834,
124 0x9838,
125 0x9870,
126 0x9874,
127 0x8a14,
128 0x8b24,
129 0x8bcc,
130 0x8b10,
131 0x8d00,
132 0x8d04,
133 0x8c00,
134 0x8c04,
135 0x8c08,
136 0x8c0c,
137 0x8d8c,
138 0x8c20,
139 0x8c24,
140 0x8c28,
141 0x8c18,
142 0x8c1c,
143 0x8cf0,
144 0x8e2c,
145 0x8e38,
146 0x8c30,
147 0x9508,
148 0x9688,
149 0x9608,
150 0x960c,
151 0x9610,
152 0x9614,
153 0x88c4,
154 0x88d4,
155 0xa008,
156 0x900c,
157 0x9100,
158 0x913c,
159 0x98f8,
160 0x98f4,
161 0x9b7c,
162 0x3f8c,
163 0x8950,
164 0x8954,
165 0x8a18,
166 0x8b28,
167 0x9144,
168 0x9148,
169 0x914c,
170 0x3f90,
171 0x3f94,
172 0x915c,
173 0x9160,
174 0x9178,
175 0x917c,
176 0x9180,
177 0x918c,
178 0x9190,
179 0x9194,
180 0x9198,
181 0x919c,
182 0x91a8,
183 0x91ac,
184 0x91b0,
185 0x91b4,
186 0x91b8,
187 0x91c4,
188 0x91c8,
189 0x91cc,
190 0x91d0,
191 0x91d4,
192 0x91e0,
193 0x91e4,
194 0x91ec,
195 0x91f0,
196 0x91f4,
197 0x9200,
198 0x9204,
199 0x929c,
200 0x9150,
201 0x802c,
202};
Alex Deucher2948f5e2013-04-12 13:52:52 -0400203
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500204static void evergreen_gpu_init(struct radeon_device *rdev);
205void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -0400206void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -0500207void evergreen_program_aspm(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500208extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
209 int ring, u32 cp_int_cntl);
Alex Deucher54e2e492013-06-13 18:26:25 -0400210extern void cayman_vm_decode_fault(struct radeon_device *rdev,
211 u32 status, u32 addr);
Alex Deucher22c775c2013-07-23 09:41:05 -0400212void cik_init_cp_pg_table(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500213
Alex Deucher59a82d02013-08-13 12:48:06 -0400214extern u32 si_get_csb_size(struct radeon_device *rdev);
215extern void si_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deuchera0f38602013-08-22 11:57:46 -0400216extern u32 cik_get_csb_size(struct radeon_device *rdev);
217extern void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer);
Alex Deucherb5470b02013-11-01 16:25:10 -0400218extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500219
Alex Deucherd4788db2013-02-28 14:40:09 -0500220static const u32 evergreen_golden_registers[] =
221{
222 0x3f90, 0xffff0000, 0xff000000,
223 0x9148, 0xffff0000, 0xff000000,
224 0x3f94, 0xffff0000, 0xff000000,
225 0x914c, 0xffff0000, 0xff000000,
226 0x9b7c, 0xffffffff, 0x00000000,
227 0x8a14, 0xffffffff, 0x00000007,
228 0x8b10, 0xffffffff, 0x00000000,
229 0x960c, 0xffffffff, 0x54763210,
230 0x88c4, 0xffffffff, 0x000000c2,
231 0x88d4, 0xffffffff, 0x00000010,
232 0x8974, 0xffffffff, 0x00000000,
233 0xc78, 0x00000080, 0x00000080,
234 0x5eb4, 0xffffffff, 0x00000002,
235 0x5e78, 0xffffffff, 0x001000f0,
236 0x6104, 0x01000300, 0x00000000,
237 0x5bc0, 0x00300000, 0x00000000,
238 0x7030, 0xffffffff, 0x00000011,
239 0x7c30, 0xffffffff, 0x00000011,
240 0x10830, 0xffffffff, 0x00000011,
241 0x11430, 0xffffffff, 0x00000011,
242 0x12030, 0xffffffff, 0x00000011,
243 0x12c30, 0xffffffff, 0x00000011,
244 0xd02c, 0xffffffff, 0x08421000,
245 0x240c, 0xffffffff, 0x00000380,
246 0x8b24, 0xffffffff, 0x00ff0fff,
247 0x28a4c, 0x06000000, 0x06000000,
248 0x10c, 0x00000001, 0x00000001,
249 0x8d00, 0xffffffff, 0x100e4848,
250 0x8d04, 0xffffffff, 0x00164745,
251 0x8c00, 0xffffffff, 0xe4000003,
252 0x8c04, 0xffffffff, 0x40600060,
253 0x8c08, 0xffffffff, 0x001c001c,
254 0x8cf0, 0xffffffff, 0x08e00620,
255 0x8c20, 0xffffffff, 0x00800080,
256 0x8c24, 0xffffffff, 0x00800080,
257 0x8c18, 0xffffffff, 0x20202078,
258 0x8c1c, 0xffffffff, 0x00001010,
259 0x28350, 0xffffffff, 0x00000000,
260 0xa008, 0xffffffff, 0x00010000,
Alex Deucher6abafb72014-07-07 17:59:37 -0400261 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500262 0x9508, 0xffffffff, 0x00000002,
263 0x913c, 0x0000000f, 0x0000000a
264};
265
266static const u32 evergreen_golden_registers2[] =
267{
268 0x2f4c, 0xffffffff, 0x00000000,
269 0x54f4, 0xffffffff, 0x00000000,
270 0x54f0, 0xffffffff, 0x00000000,
271 0x5498, 0xffffffff, 0x00000000,
272 0x549c, 0xffffffff, 0x00000000,
273 0x5494, 0xffffffff, 0x00000000,
274 0x53cc, 0xffffffff, 0x00000000,
275 0x53c8, 0xffffffff, 0x00000000,
276 0x53c4, 0xffffffff, 0x00000000,
277 0x53c0, 0xffffffff, 0x00000000,
278 0x53bc, 0xffffffff, 0x00000000,
279 0x53b8, 0xffffffff, 0x00000000,
280 0x53b4, 0xffffffff, 0x00000000,
281 0x53b0, 0xffffffff, 0x00000000
282};
283
284static const u32 cypress_mgcg_init[] =
285{
286 0x802c, 0xffffffff, 0xc0000000,
287 0x5448, 0xffffffff, 0x00000100,
288 0x55e4, 0xffffffff, 0x00000100,
289 0x160c, 0xffffffff, 0x00000100,
290 0x5644, 0xffffffff, 0x00000100,
291 0xc164, 0xffffffff, 0x00000100,
292 0x8a18, 0xffffffff, 0x00000100,
293 0x897c, 0xffffffff, 0x06000100,
294 0x8b28, 0xffffffff, 0x00000100,
295 0x9144, 0xffffffff, 0x00000100,
296 0x9a60, 0xffffffff, 0x00000100,
297 0x9868, 0xffffffff, 0x00000100,
298 0x8d58, 0xffffffff, 0x00000100,
299 0x9510, 0xffffffff, 0x00000100,
300 0x949c, 0xffffffff, 0x00000100,
301 0x9654, 0xffffffff, 0x00000100,
302 0x9030, 0xffffffff, 0x00000100,
303 0x9034, 0xffffffff, 0x00000100,
304 0x9038, 0xffffffff, 0x00000100,
305 0x903c, 0xffffffff, 0x00000100,
306 0x9040, 0xffffffff, 0x00000100,
307 0xa200, 0xffffffff, 0x00000100,
308 0xa204, 0xffffffff, 0x00000100,
309 0xa208, 0xffffffff, 0x00000100,
310 0xa20c, 0xffffffff, 0x00000100,
311 0x971c, 0xffffffff, 0x00000100,
312 0x977c, 0xffffffff, 0x00000100,
313 0x3f80, 0xffffffff, 0x00000100,
314 0xa210, 0xffffffff, 0x00000100,
315 0xa214, 0xffffffff, 0x00000100,
316 0x4d8, 0xffffffff, 0x00000100,
317 0x9784, 0xffffffff, 0x00000100,
318 0x9698, 0xffffffff, 0x00000100,
319 0x4d4, 0xffffffff, 0x00000200,
320 0x30cc, 0xffffffff, 0x00000100,
321 0xd0c0, 0xffffffff, 0xff000100,
322 0x802c, 0xffffffff, 0x40000000,
323 0x915c, 0xffffffff, 0x00010000,
324 0x9160, 0xffffffff, 0x00030002,
325 0x9178, 0xffffffff, 0x00070000,
326 0x917c, 0xffffffff, 0x00030002,
327 0x9180, 0xffffffff, 0x00050004,
328 0x918c, 0xffffffff, 0x00010006,
329 0x9190, 0xffffffff, 0x00090008,
330 0x9194, 0xffffffff, 0x00070000,
331 0x9198, 0xffffffff, 0x00030002,
332 0x919c, 0xffffffff, 0x00050004,
333 0x91a8, 0xffffffff, 0x00010006,
334 0x91ac, 0xffffffff, 0x00090008,
335 0x91b0, 0xffffffff, 0x00070000,
336 0x91b4, 0xffffffff, 0x00030002,
337 0x91b8, 0xffffffff, 0x00050004,
338 0x91c4, 0xffffffff, 0x00010006,
339 0x91c8, 0xffffffff, 0x00090008,
340 0x91cc, 0xffffffff, 0x00070000,
341 0x91d0, 0xffffffff, 0x00030002,
342 0x91d4, 0xffffffff, 0x00050004,
343 0x91e0, 0xffffffff, 0x00010006,
344 0x91e4, 0xffffffff, 0x00090008,
345 0x91e8, 0xffffffff, 0x00000000,
346 0x91ec, 0xffffffff, 0x00070000,
347 0x91f0, 0xffffffff, 0x00030002,
348 0x91f4, 0xffffffff, 0x00050004,
349 0x9200, 0xffffffff, 0x00010006,
350 0x9204, 0xffffffff, 0x00090008,
351 0x9208, 0xffffffff, 0x00070000,
352 0x920c, 0xffffffff, 0x00030002,
353 0x9210, 0xffffffff, 0x00050004,
354 0x921c, 0xffffffff, 0x00010006,
355 0x9220, 0xffffffff, 0x00090008,
356 0x9224, 0xffffffff, 0x00070000,
357 0x9228, 0xffffffff, 0x00030002,
358 0x922c, 0xffffffff, 0x00050004,
359 0x9238, 0xffffffff, 0x00010006,
360 0x923c, 0xffffffff, 0x00090008,
361 0x9240, 0xffffffff, 0x00070000,
362 0x9244, 0xffffffff, 0x00030002,
363 0x9248, 0xffffffff, 0x00050004,
364 0x9254, 0xffffffff, 0x00010006,
365 0x9258, 0xffffffff, 0x00090008,
366 0x925c, 0xffffffff, 0x00070000,
367 0x9260, 0xffffffff, 0x00030002,
368 0x9264, 0xffffffff, 0x00050004,
369 0x9270, 0xffffffff, 0x00010006,
370 0x9274, 0xffffffff, 0x00090008,
371 0x9278, 0xffffffff, 0x00070000,
372 0x927c, 0xffffffff, 0x00030002,
373 0x9280, 0xffffffff, 0x00050004,
374 0x928c, 0xffffffff, 0x00010006,
375 0x9290, 0xffffffff, 0x00090008,
376 0x9294, 0xffffffff, 0x00000000,
377 0x929c, 0xffffffff, 0x00000001,
378 0x802c, 0xffffffff, 0x40010000,
379 0x915c, 0xffffffff, 0x00010000,
380 0x9160, 0xffffffff, 0x00030002,
381 0x9178, 0xffffffff, 0x00070000,
382 0x917c, 0xffffffff, 0x00030002,
383 0x9180, 0xffffffff, 0x00050004,
384 0x918c, 0xffffffff, 0x00010006,
385 0x9190, 0xffffffff, 0x00090008,
386 0x9194, 0xffffffff, 0x00070000,
387 0x9198, 0xffffffff, 0x00030002,
388 0x919c, 0xffffffff, 0x00050004,
389 0x91a8, 0xffffffff, 0x00010006,
390 0x91ac, 0xffffffff, 0x00090008,
391 0x91b0, 0xffffffff, 0x00070000,
392 0x91b4, 0xffffffff, 0x00030002,
393 0x91b8, 0xffffffff, 0x00050004,
394 0x91c4, 0xffffffff, 0x00010006,
395 0x91c8, 0xffffffff, 0x00090008,
396 0x91cc, 0xffffffff, 0x00070000,
397 0x91d0, 0xffffffff, 0x00030002,
398 0x91d4, 0xffffffff, 0x00050004,
399 0x91e0, 0xffffffff, 0x00010006,
400 0x91e4, 0xffffffff, 0x00090008,
401 0x91e8, 0xffffffff, 0x00000000,
402 0x91ec, 0xffffffff, 0x00070000,
403 0x91f0, 0xffffffff, 0x00030002,
404 0x91f4, 0xffffffff, 0x00050004,
405 0x9200, 0xffffffff, 0x00010006,
406 0x9204, 0xffffffff, 0x00090008,
407 0x9208, 0xffffffff, 0x00070000,
408 0x920c, 0xffffffff, 0x00030002,
409 0x9210, 0xffffffff, 0x00050004,
410 0x921c, 0xffffffff, 0x00010006,
411 0x9220, 0xffffffff, 0x00090008,
412 0x9224, 0xffffffff, 0x00070000,
413 0x9228, 0xffffffff, 0x00030002,
414 0x922c, 0xffffffff, 0x00050004,
415 0x9238, 0xffffffff, 0x00010006,
416 0x923c, 0xffffffff, 0x00090008,
417 0x9240, 0xffffffff, 0x00070000,
418 0x9244, 0xffffffff, 0x00030002,
419 0x9248, 0xffffffff, 0x00050004,
420 0x9254, 0xffffffff, 0x00010006,
421 0x9258, 0xffffffff, 0x00090008,
422 0x925c, 0xffffffff, 0x00070000,
423 0x9260, 0xffffffff, 0x00030002,
424 0x9264, 0xffffffff, 0x00050004,
425 0x9270, 0xffffffff, 0x00010006,
426 0x9274, 0xffffffff, 0x00090008,
427 0x9278, 0xffffffff, 0x00070000,
428 0x927c, 0xffffffff, 0x00030002,
429 0x9280, 0xffffffff, 0x00050004,
430 0x928c, 0xffffffff, 0x00010006,
431 0x9290, 0xffffffff, 0x00090008,
432 0x9294, 0xffffffff, 0x00000000,
433 0x929c, 0xffffffff, 0x00000001,
434 0x802c, 0xffffffff, 0xc0000000
435};
436
437static const u32 redwood_mgcg_init[] =
438{
439 0x802c, 0xffffffff, 0xc0000000,
440 0x5448, 0xffffffff, 0x00000100,
441 0x55e4, 0xffffffff, 0x00000100,
442 0x160c, 0xffffffff, 0x00000100,
443 0x5644, 0xffffffff, 0x00000100,
444 0xc164, 0xffffffff, 0x00000100,
445 0x8a18, 0xffffffff, 0x00000100,
446 0x897c, 0xffffffff, 0x06000100,
447 0x8b28, 0xffffffff, 0x00000100,
448 0x9144, 0xffffffff, 0x00000100,
449 0x9a60, 0xffffffff, 0x00000100,
450 0x9868, 0xffffffff, 0x00000100,
451 0x8d58, 0xffffffff, 0x00000100,
452 0x9510, 0xffffffff, 0x00000100,
453 0x949c, 0xffffffff, 0x00000100,
454 0x9654, 0xffffffff, 0x00000100,
455 0x9030, 0xffffffff, 0x00000100,
456 0x9034, 0xffffffff, 0x00000100,
457 0x9038, 0xffffffff, 0x00000100,
458 0x903c, 0xffffffff, 0x00000100,
459 0x9040, 0xffffffff, 0x00000100,
460 0xa200, 0xffffffff, 0x00000100,
461 0xa204, 0xffffffff, 0x00000100,
462 0xa208, 0xffffffff, 0x00000100,
463 0xa20c, 0xffffffff, 0x00000100,
464 0x971c, 0xffffffff, 0x00000100,
465 0x977c, 0xffffffff, 0x00000100,
466 0x3f80, 0xffffffff, 0x00000100,
467 0xa210, 0xffffffff, 0x00000100,
468 0xa214, 0xffffffff, 0x00000100,
469 0x4d8, 0xffffffff, 0x00000100,
470 0x9784, 0xffffffff, 0x00000100,
471 0x9698, 0xffffffff, 0x00000100,
472 0x4d4, 0xffffffff, 0x00000200,
473 0x30cc, 0xffffffff, 0x00000100,
474 0xd0c0, 0xffffffff, 0xff000100,
475 0x802c, 0xffffffff, 0x40000000,
476 0x915c, 0xffffffff, 0x00010000,
477 0x9160, 0xffffffff, 0x00030002,
478 0x9178, 0xffffffff, 0x00070000,
479 0x917c, 0xffffffff, 0x00030002,
480 0x9180, 0xffffffff, 0x00050004,
481 0x918c, 0xffffffff, 0x00010006,
482 0x9190, 0xffffffff, 0x00090008,
483 0x9194, 0xffffffff, 0x00070000,
484 0x9198, 0xffffffff, 0x00030002,
485 0x919c, 0xffffffff, 0x00050004,
486 0x91a8, 0xffffffff, 0x00010006,
487 0x91ac, 0xffffffff, 0x00090008,
488 0x91b0, 0xffffffff, 0x00070000,
489 0x91b4, 0xffffffff, 0x00030002,
490 0x91b8, 0xffffffff, 0x00050004,
491 0x91c4, 0xffffffff, 0x00010006,
492 0x91c8, 0xffffffff, 0x00090008,
493 0x91cc, 0xffffffff, 0x00070000,
494 0x91d0, 0xffffffff, 0x00030002,
495 0x91d4, 0xffffffff, 0x00050004,
496 0x91e0, 0xffffffff, 0x00010006,
497 0x91e4, 0xffffffff, 0x00090008,
498 0x91e8, 0xffffffff, 0x00000000,
499 0x91ec, 0xffffffff, 0x00070000,
500 0x91f0, 0xffffffff, 0x00030002,
501 0x91f4, 0xffffffff, 0x00050004,
502 0x9200, 0xffffffff, 0x00010006,
503 0x9204, 0xffffffff, 0x00090008,
504 0x9294, 0xffffffff, 0x00000000,
505 0x929c, 0xffffffff, 0x00000001,
506 0x802c, 0xffffffff, 0xc0000000
507};
508
509static const u32 cedar_golden_registers[] =
510{
511 0x3f90, 0xffff0000, 0xff000000,
512 0x9148, 0xffff0000, 0xff000000,
513 0x3f94, 0xffff0000, 0xff000000,
514 0x914c, 0xffff0000, 0xff000000,
515 0x9b7c, 0xffffffff, 0x00000000,
516 0x8a14, 0xffffffff, 0x00000007,
517 0x8b10, 0xffffffff, 0x00000000,
518 0x960c, 0xffffffff, 0x54763210,
519 0x88c4, 0xffffffff, 0x000000c2,
520 0x88d4, 0xffffffff, 0x00000000,
521 0x8974, 0xffffffff, 0x00000000,
522 0xc78, 0x00000080, 0x00000080,
523 0x5eb4, 0xffffffff, 0x00000002,
524 0x5e78, 0xffffffff, 0x001000f0,
525 0x6104, 0x01000300, 0x00000000,
526 0x5bc0, 0x00300000, 0x00000000,
527 0x7030, 0xffffffff, 0x00000011,
528 0x7c30, 0xffffffff, 0x00000011,
529 0x10830, 0xffffffff, 0x00000011,
530 0x11430, 0xffffffff, 0x00000011,
531 0xd02c, 0xffffffff, 0x08421000,
532 0x240c, 0xffffffff, 0x00000380,
533 0x8b24, 0xffffffff, 0x00ff0fff,
534 0x28a4c, 0x06000000, 0x06000000,
535 0x10c, 0x00000001, 0x00000001,
536 0x8d00, 0xffffffff, 0x100e4848,
537 0x8d04, 0xffffffff, 0x00164745,
538 0x8c00, 0xffffffff, 0xe4000003,
539 0x8c04, 0xffffffff, 0x40600060,
540 0x8c08, 0xffffffff, 0x001c001c,
541 0x8cf0, 0xffffffff, 0x08e00410,
542 0x8c20, 0xffffffff, 0x00800080,
543 0x8c24, 0xffffffff, 0x00800080,
544 0x8c18, 0xffffffff, 0x20202078,
545 0x8c1c, 0xffffffff, 0x00001010,
546 0x28350, 0xffffffff, 0x00000000,
547 0xa008, 0xffffffff, 0x00010000,
Alex Deucher6abafb72014-07-07 17:59:37 -0400548 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500549 0x9508, 0xffffffff, 0x00000002
550};
551
552static const u32 cedar_mgcg_init[] =
553{
554 0x802c, 0xffffffff, 0xc0000000,
555 0x5448, 0xffffffff, 0x00000100,
556 0x55e4, 0xffffffff, 0x00000100,
557 0x160c, 0xffffffff, 0x00000100,
558 0x5644, 0xffffffff, 0x00000100,
559 0xc164, 0xffffffff, 0x00000100,
560 0x8a18, 0xffffffff, 0x00000100,
561 0x897c, 0xffffffff, 0x06000100,
562 0x8b28, 0xffffffff, 0x00000100,
563 0x9144, 0xffffffff, 0x00000100,
564 0x9a60, 0xffffffff, 0x00000100,
565 0x9868, 0xffffffff, 0x00000100,
566 0x8d58, 0xffffffff, 0x00000100,
567 0x9510, 0xffffffff, 0x00000100,
568 0x949c, 0xffffffff, 0x00000100,
569 0x9654, 0xffffffff, 0x00000100,
570 0x9030, 0xffffffff, 0x00000100,
571 0x9034, 0xffffffff, 0x00000100,
572 0x9038, 0xffffffff, 0x00000100,
573 0x903c, 0xffffffff, 0x00000100,
574 0x9040, 0xffffffff, 0x00000100,
575 0xa200, 0xffffffff, 0x00000100,
576 0xa204, 0xffffffff, 0x00000100,
577 0xa208, 0xffffffff, 0x00000100,
578 0xa20c, 0xffffffff, 0x00000100,
579 0x971c, 0xffffffff, 0x00000100,
580 0x977c, 0xffffffff, 0x00000100,
581 0x3f80, 0xffffffff, 0x00000100,
582 0xa210, 0xffffffff, 0x00000100,
583 0xa214, 0xffffffff, 0x00000100,
584 0x4d8, 0xffffffff, 0x00000100,
585 0x9784, 0xffffffff, 0x00000100,
586 0x9698, 0xffffffff, 0x00000100,
587 0x4d4, 0xffffffff, 0x00000200,
588 0x30cc, 0xffffffff, 0x00000100,
589 0xd0c0, 0xffffffff, 0xff000100,
590 0x802c, 0xffffffff, 0x40000000,
591 0x915c, 0xffffffff, 0x00010000,
592 0x9178, 0xffffffff, 0x00050000,
593 0x917c, 0xffffffff, 0x00030002,
594 0x918c, 0xffffffff, 0x00010004,
595 0x9190, 0xffffffff, 0x00070006,
596 0x9194, 0xffffffff, 0x00050000,
597 0x9198, 0xffffffff, 0x00030002,
598 0x91a8, 0xffffffff, 0x00010004,
599 0x91ac, 0xffffffff, 0x00070006,
600 0x91e8, 0xffffffff, 0x00000000,
601 0x9294, 0xffffffff, 0x00000000,
602 0x929c, 0xffffffff, 0x00000001,
603 0x802c, 0xffffffff, 0xc0000000
604};
605
606static const u32 juniper_mgcg_init[] =
607{
608 0x802c, 0xffffffff, 0xc0000000,
609 0x5448, 0xffffffff, 0x00000100,
610 0x55e4, 0xffffffff, 0x00000100,
611 0x160c, 0xffffffff, 0x00000100,
612 0x5644, 0xffffffff, 0x00000100,
613 0xc164, 0xffffffff, 0x00000100,
614 0x8a18, 0xffffffff, 0x00000100,
615 0x897c, 0xffffffff, 0x06000100,
616 0x8b28, 0xffffffff, 0x00000100,
617 0x9144, 0xffffffff, 0x00000100,
618 0x9a60, 0xffffffff, 0x00000100,
619 0x9868, 0xffffffff, 0x00000100,
620 0x8d58, 0xffffffff, 0x00000100,
621 0x9510, 0xffffffff, 0x00000100,
622 0x949c, 0xffffffff, 0x00000100,
623 0x9654, 0xffffffff, 0x00000100,
624 0x9030, 0xffffffff, 0x00000100,
625 0x9034, 0xffffffff, 0x00000100,
626 0x9038, 0xffffffff, 0x00000100,
627 0x903c, 0xffffffff, 0x00000100,
628 0x9040, 0xffffffff, 0x00000100,
629 0xa200, 0xffffffff, 0x00000100,
630 0xa204, 0xffffffff, 0x00000100,
631 0xa208, 0xffffffff, 0x00000100,
632 0xa20c, 0xffffffff, 0x00000100,
633 0x971c, 0xffffffff, 0x00000100,
634 0xd0c0, 0xffffffff, 0xff000100,
635 0x802c, 0xffffffff, 0x40000000,
636 0x915c, 0xffffffff, 0x00010000,
637 0x9160, 0xffffffff, 0x00030002,
638 0x9178, 0xffffffff, 0x00070000,
639 0x917c, 0xffffffff, 0x00030002,
640 0x9180, 0xffffffff, 0x00050004,
641 0x918c, 0xffffffff, 0x00010006,
642 0x9190, 0xffffffff, 0x00090008,
643 0x9194, 0xffffffff, 0x00070000,
644 0x9198, 0xffffffff, 0x00030002,
645 0x919c, 0xffffffff, 0x00050004,
646 0x91a8, 0xffffffff, 0x00010006,
647 0x91ac, 0xffffffff, 0x00090008,
648 0x91b0, 0xffffffff, 0x00070000,
649 0x91b4, 0xffffffff, 0x00030002,
650 0x91b8, 0xffffffff, 0x00050004,
651 0x91c4, 0xffffffff, 0x00010006,
652 0x91c8, 0xffffffff, 0x00090008,
653 0x91cc, 0xffffffff, 0x00070000,
654 0x91d0, 0xffffffff, 0x00030002,
655 0x91d4, 0xffffffff, 0x00050004,
656 0x91e0, 0xffffffff, 0x00010006,
657 0x91e4, 0xffffffff, 0x00090008,
658 0x91e8, 0xffffffff, 0x00000000,
659 0x91ec, 0xffffffff, 0x00070000,
660 0x91f0, 0xffffffff, 0x00030002,
661 0x91f4, 0xffffffff, 0x00050004,
662 0x9200, 0xffffffff, 0x00010006,
663 0x9204, 0xffffffff, 0x00090008,
664 0x9208, 0xffffffff, 0x00070000,
665 0x920c, 0xffffffff, 0x00030002,
666 0x9210, 0xffffffff, 0x00050004,
667 0x921c, 0xffffffff, 0x00010006,
668 0x9220, 0xffffffff, 0x00090008,
669 0x9224, 0xffffffff, 0x00070000,
670 0x9228, 0xffffffff, 0x00030002,
671 0x922c, 0xffffffff, 0x00050004,
672 0x9238, 0xffffffff, 0x00010006,
673 0x923c, 0xffffffff, 0x00090008,
674 0x9240, 0xffffffff, 0x00070000,
675 0x9244, 0xffffffff, 0x00030002,
676 0x9248, 0xffffffff, 0x00050004,
677 0x9254, 0xffffffff, 0x00010006,
678 0x9258, 0xffffffff, 0x00090008,
679 0x925c, 0xffffffff, 0x00070000,
680 0x9260, 0xffffffff, 0x00030002,
681 0x9264, 0xffffffff, 0x00050004,
682 0x9270, 0xffffffff, 0x00010006,
683 0x9274, 0xffffffff, 0x00090008,
684 0x9278, 0xffffffff, 0x00070000,
685 0x927c, 0xffffffff, 0x00030002,
686 0x9280, 0xffffffff, 0x00050004,
687 0x928c, 0xffffffff, 0x00010006,
688 0x9290, 0xffffffff, 0x00090008,
689 0x9294, 0xffffffff, 0x00000000,
690 0x929c, 0xffffffff, 0x00000001,
691 0x802c, 0xffffffff, 0xc0000000,
692 0x977c, 0xffffffff, 0x00000100,
693 0x3f80, 0xffffffff, 0x00000100,
694 0xa210, 0xffffffff, 0x00000100,
695 0xa214, 0xffffffff, 0x00000100,
696 0x4d8, 0xffffffff, 0x00000100,
697 0x9784, 0xffffffff, 0x00000100,
698 0x9698, 0xffffffff, 0x00000100,
699 0x4d4, 0xffffffff, 0x00000200,
700 0x30cc, 0xffffffff, 0x00000100,
701 0x802c, 0xffffffff, 0xc0000000
702};
703
704static const u32 supersumo_golden_registers[] =
705{
706 0x5eb4, 0xffffffff, 0x00000002,
Alex Deucher6abafb72014-07-07 17:59:37 -0400707 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500708 0x7030, 0xffffffff, 0x00000011,
709 0x7c30, 0xffffffff, 0x00000011,
710 0x6104, 0x01000300, 0x00000000,
711 0x5bc0, 0x00300000, 0x00000000,
712 0x8c04, 0xffffffff, 0x40600060,
713 0x8c08, 0xffffffff, 0x001c001c,
714 0x8c20, 0xffffffff, 0x00800080,
715 0x8c24, 0xffffffff, 0x00800080,
716 0x8c18, 0xffffffff, 0x20202078,
717 0x8c1c, 0xffffffff, 0x00001010,
718 0x918c, 0xffffffff, 0x00010006,
719 0x91a8, 0xffffffff, 0x00010006,
720 0x91c4, 0xffffffff, 0x00010006,
721 0x91e0, 0xffffffff, 0x00010006,
722 0x9200, 0xffffffff, 0x00010006,
723 0x9150, 0xffffffff, 0x6e944040,
724 0x917c, 0xffffffff, 0x00030002,
725 0x9180, 0xffffffff, 0x00050004,
726 0x9198, 0xffffffff, 0x00030002,
727 0x919c, 0xffffffff, 0x00050004,
728 0x91b4, 0xffffffff, 0x00030002,
729 0x91b8, 0xffffffff, 0x00050004,
730 0x91d0, 0xffffffff, 0x00030002,
731 0x91d4, 0xffffffff, 0x00050004,
732 0x91f0, 0xffffffff, 0x00030002,
733 0x91f4, 0xffffffff, 0x00050004,
734 0x915c, 0xffffffff, 0x00010000,
735 0x9160, 0xffffffff, 0x00030002,
736 0x3f90, 0xffff0000, 0xff000000,
737 0x9178, 0xffffffff, 0x00070000,
738 0x9194, 0xffffffff, 0x00070000,
739 0x91b0, 0xffffffff, 0x00070000,
740 0x91cc, 0xffffffff, 0x00070000,
741 0x91ec, 0xffffffff, 0x00070000,
742 0x9148, 0xffff0000, 0xff000000,
743 0x9190, 0xffffffff, 0x00090008,
744 0x91ac, 0xffffffff, 0x00090008,
745 0x91c8, 0xffffffff, 0x00090008,
746 0x91e4, 0xffffffff, 0x00090008,
747 0x9204, 0xffffffff, 0x00090008,
748 0x3f94, 0xffff0000, 0xff000000,
749 0x914c, 0xffff0000, 0xff000000,
750 0x929c, 0xffffffff, 0x00000001,
751 0x8a18, 0xffffffff, 0x00000100,
752 0x8b28, 0xffffffff, 0x00000100,
753 0x9144, 0xffffffff, 0x00000100,
754 0x5644, 0xffffffff, 0x00000100,
755 0x9b7c, 0xffffffff, 0x00000000,
756 0x8030, 0xffffffff, 0x0000100a,
757 0x8a14, 0xffffffff, 0x00000007,
758 0x8b24, 0xffffffff, 0x00ff0fff,
759 0x8b10, 0xffffffff, 0x00000000,
760 0x28a4c, 0x06000000, 0x06000000,
761 0x4d8, 0xffffffff, 0x00000100,
762 0x913c, 0xffff000f, 0x0100000a,
763 0x960c, 0xffffffff, 0x54763210,
764 0x88c4, 0xffffffff, 0x000000c2,
765 0x88d4, 0xffffffff, 0x00000010,
766 0x8974, 0xffffffff, 0x00000000,
767 0xc78, 0x00000080, 0x00000080,
768 0x5e78, 0xffffffff, 0x001000f0,
769 0xd02c, 0xffffffff, 0x08421000,
770 0xa008, 0xffffffff, 0x00010000,
771 0x8d00, 0xffffffff, 0x100e4848,
772 0x8d04, 0xffffffff, 0x00164745,
773 0x8c00, 0xffffffff, 0xe4000003,
774 0x8cf0, 0x1fffffff, 0x08e00620,
775 0x28350, 0xffffffff, 0x00000000,
776 0x9508, 0xffffffff, 0x00000002
777};
778
779static const u32 sumo_golden_registers[] =
780{
781 0x900c, 0x00ffffff, 0x0017071f,
782 0x8c18, 0xffffffff, 0x10101060,
783 0x8c1c, 0xffffffff, 0x00001010,
784 0x8c30, 0x0000000f, 0x00000005,
785 0x9688, 0x0000000f, 0x00000007
786};
787
788static const u32 wrestler_golden_registers[] =
789{
790 0x5eb4, 0xffffffff, 0x00000002,
Alex Deucher6abafb72014-07-07 17:59:37 -0400791 0x5c4, 0xffffffff, 0x00000001,
Alex Deucherd4788db2013-02-28 14:40:09 -0500792 0x7030, 0xffffffff, 0x00000011,
793 0x7c30, 0xffffffff, 0x00000011,
794 0x6104, 0x01000300, 0x00000000,
795 0x5bc0, 0x00300000, 0x00000000,
796 0x918c, 0xffffffff, 0x00010006,
797 0x91a8, 0xffffffff, 0x00010006,
798 0x9150, 0xffffffff, 0x6e944040,
799 0x917c, 0xffffffff, 0x00030002,
800 0x9198, 0xffffffff, 0x00030002,
801 0x915c, 0xffffffff, 0x00010000,
802 0x3f90, 0xffff0000, 0xff000000,
803 0x9178, 0xffffffff, 0x00070000,
804 0x9194, 0xffffffff, 0x00070000,
805 0x9148, 0xffff0000, 0xff000000,
806 0x9190, 0xffffffff, 0x00090008,
807 0x91ac, 0xffffffff, 0x00090008,
808 0x3f94, 0xffff0000, 0xff000000,
809 0x914c, 0xffff0000, 0xff000000,
810 0x929c, 0xffffffff, 0x00000001,
811 0x8a18, 0xffffffff, 0x00000100,
812 0x8b28, 0xffffffff, 0x00000100,
813 0x9144, 0xffffffff, 0x00000100,
814 0x9b7c, 0xffffffff, 0x00000000,
815 0x8030, 0xffffffff, 0x0000100a,
816 0x8a14, 0xffffffff, 0x00000001,
817 0x8b24, 0xffffffff, 0x00ff0fff,
818 0x8b10, 0xffffffff, 0x00000000,
819 0x28a4c, 0x06000000, 0x06000000,
820 0x4d8, 0xffffffff, 0x00000100,
821 0x913c, 0xffff000f, 0x0100000a,
822 0x960c, 0xffffffff, 0x54763210,
823 0x88c4, 0xffffffff, 0x000000c2,
824 0x88d4, 0xffffffff, 0x00000010,
825 0x8974, 0xffffffff, 0x00000000,
826 0xc78, 0x00000080, 0x00000080,
827 0x5e78, 0xffffffff, 0x001000f0,
828 0xd02c, 0xffffffff, 0x08421000,
829 0xa008, 0xffffffff, 0x00010000,
830 0x8d00, 0xffffffff, 0x100e4848,
831 0x8d04, 0xffffffff, 0x00164745,
832 0x8c00, 0xffffffff, 0xe4000003,
833 0x8cf0, 0x1fffffff, 0x08e00410,
834 0x28350, 0xffffffff, 0x00000000,
835 0x9508, 0xffffffff, 0x00000002,
836 0x900c, 0xffffffff, 0x0017071f,
837 0x8c18, 0xffffffff, 0x10101060,
838 0x8c1c, 0xffffffff, 0x00001010
839};
840
841static const u32 barts_golden_registers[] =
842{
843 0x5eb4, 0xffffffff, 0x00000002,
844 0x5e78, 0x8f311ff1, 0x001000f0,
845 0x3f90, 0xffff0000, 0xff000000,
846 0x9148, 0xffff0000, 0xff000000,
847 0x3f94, 0xffff0000, 0xff000000,
848 0x914c, 0xffff0000, 0xff000000,
849 0xc78, 0x00000080, 0x00000080,
850 0xbd4, 0x70073777, 0x00010001,
851 0xd02c, 0xbfffff1f, 0x08421000,
852 0xd0b8, 0x03773777, 0x02011003,
853 0x5bc0, 0x00200000, 0x50100000,
854 0x98f8, 0x33773777, 0x02011003,
855 0x98fc, 0xffffffff, 0x76543210,
856 0x7030, 0x31000311, 0x00000011,
857 0x2f48, 0x00000007, 0x02011003,
858 0x6b28, 0x00000010, 0x00000012,
859 0x7728, 0x00000010, 0x00000012,
860 0x10328, 0x00000010, 0x00000012,
861 0x10f28, 0x00000010, 0x00000012,
862 0x11b28, 0x00000010, 0x00000012,
863 0x12728, 0x00000010, 0x00000012,
864 0x240c, 0x000007ff, 0x00000380,
865 0x8a14, 0xf000001f, 0x00000007,
866 0x8b24, 0x3fff3fff, 0x00ff0fff,
867 0x8b10, 0x0000ff0f, 0x00000000,
868 0x28a4c, 0x07ffffff, 0x06000000,
869 0x10c, 0x00000001, 0x00010003,
870 0xa02c, 0xffffffff, 0x0000009b,
871 0x913c, 0x0000000f, 0x0100000a,
872 0x8d00, 0xffff7f7f, 0x100e4848,
873 0x8d04, 0x00ffffff, 0x00164745,
874 0x8c00, 0xfffc0003, 0xe4000003,
875 0x8c04, 0xf8ff00ff, 0x40600060,
876 0x8c08, 0x00ff00ff, 0x001c001c,
877 0x8cf0, 0x1fff1fff, 0x08e00620,
878 0x8c20, 0x0fff0fff, 0x00800080,
879 0x8c24, 0x0fff0fff, 0x00800080,
880 0x8c18, 0xffffffff, 0x20202078,
881 0x8c1c, 0x0000ffff, 0x00001010,
882 0x28350, 0x00000f01, 0x00000000,
883 0x9508, 0x3700001f, 0x00000002,
884 0x960c, 0xffffffff, 0x54763210,
885 0x88c4, 0x001f3ae3, 0x000000c2,
886 0x88d4, 0x0000001f, 0x00000010,
887 0x8974, 0xffffffff, 0x00000000
888};
889
890static const u32 turks_golden_registers[] =
891{
892 0x5eb4, 0xffffffff, 0x00000002,
893 0x5e78, 0x8f311ff1, 0x001000f0,
894 0x8c8, 0x00003000, 0x00001070,
895 0x8cc, 0x000fffff, 0x00040035,
896 0x3f90, 0xffff0000, 0xfff00000,
897 0x9148, 0xffff0000, 0xfff00000,
898 0x3f94, 0xffff0000, 0xfff00000,
899 0x914c, 0xffff0000, 0xfff00000,
900 0xc78, 0x00000080, 0x00000080,
901 0xbd4, 0x00073007, 0x00010002,
902 0xd02c, 0xbfffff1f, 0x08421000,
903 0xd0b8, 0x03773777, 0x02010002,
904 0x5bc0, 0x00200000, 0x50100000,
905 0x98f8, 0x33773777, 0x00010002,
906 0x98fc, 0xffffffff, 0x33221100,
907 0x7030, 0x31000311, 0x00000011,
908 0x2f48, 0x33773777, 0x00010002,
909 0x6b28, 0x00000010, 0x00000012,
910 0x7728, 0x00000010, 0x00000012,
911 0x10328, 0x00000010, 0x00000012,
912 0x10f28, 0x00000010, 0x00000012,
913 0x11b28, 0x00000010, 0x00000012,
914 0x12728, 0x00000010, 0x00000012,
915 0x240c, 0x000007ff, 0x00000380,
916 0x8a14, 0xf000001f, 0x00000007,
917 0x8b24, 0x3fff3fff, 0x00ff0fff,
918 0x8b10, 0x0000ff0f, 0x00000000,
919 0x28a4c, 0x07ffffff, 0x06000000,
920 0x10c, 0x00000001, 0x00010003,
921 0xa02c, 0xffffffff, 0x0000009b,
922 0x913c, 0x0000000f, 0x0100000a,
923 0x8d00, 0xffff7f7f, 0x100e4848,
924 0x8d04, 0x00ffffff, 0x00164745,
925 0x8c00, 0xfffc0003, 0xe4000003,
926 0x8c04, 0xf8ff00ff, 0x40600060,
927 0x8c08, 0x00ff00ff, 0x001c001c,
928 0x8cf0, 0x1fff1fff, 0x08e00410,
929 0x8c20, 0x0fff0fff, 0x00800080,
930 0x8c24, 0x0fff0fff, 0x00800080,
931 0x8c18, 0xffffffff, 0x20202078,
932 0x8c1c, 0x0000ffff, 0x00001010,
933 0x28350, 0x00000f01, 0x00000000,
934 0x9508, 0x3700001f, 0x00000002,
935 0x960c, 0xffffffff, 0x54763210,
936 0x88c4, 0x001f3ae3, 0x000000c2,
937 0x88d4, 0x0000001f, 0x00000010,
938 0x8974, 0xffffffff, 0x00000000
939};
940
941static const u32 caicos_golden_registers[] =
942{
943 0x5eb4, 0xffffffff, 0x00000002,
944 0x5e78, 0x8f311ff1, 0x001000f0,
945 0x8c8, 0x00003420, 0x00001450,
946 0x8cc, 0x000fffff, 0x00040035,
947 0x3f90, 0xffff0000, 0xfffc0000,
948 0x9148, 0xffff0000, 0xfffc0000,
949 0x3f94, 0xffff0000, 0xfffc0000,
950 0x914c, 0xffff0000, 0xfffc0000,
951 0xc78, 0x00000080, 0x00000080,
952 0xbd4, 0x00073007, 0x00010001,
953 0xd02c, 0xbfffff1f, 0x08421000,
954 0xd0b8, 0x03773777, 0x02010001,
955 0x5bc0, 0x00200000, 0x50100000,
956 0x98f8, 0x33773777, 0x02010001,
957 0x98fc, 0xffffffff, 0x33221100,
958 0x7030, 0x31000311, 0x00000011,
959 0x2f48, 0x33773777, 0x02010001,
960 0x6b28, 0x00000010, 0x00000012,
961 0x7728, 0x00000010, 0x00000012,
962 0x10328, 0x00000010, 0x00000012,
963 0x10f28, 0x00000010, 0x00000012,
964 0x11b28, 0x00000010, 0x00000012,
965 0x12728, 0x00000010, 0x00000012,
966 0x240c, 0x000007ff, 0x00000380,
967 0x8a14, 0xf000001f, 0x00000001,
968 0x8b24, 0x3fff3fff, 0x00ff0fff,
969 0x8b10, 0x0000ff0f, 0x00000000,
970 0x28a4c, 0x07ffffff, 0x06000000,
971 0x10c, 0x00000001, 0x00010003,
972 0xa02c, 0xffffffff, 0x0000009b,
973 0x913c, 0x0000000f, 0x0100000a,
974 0x8d00, 0xffff7f7f, 0x100e4848,
975 0x8d04, 0x00ffffff, 0x00164745,
976 0x8c00, 0xfffc0003, 0xe4000003,
977 0x8c04, 0xf8ff00ff, 0x40600060,
978 0x8c08, 0x00ff00ff, 0x001c001c,
979 0x8cf0, 0x1fff1fff, 0x08e00410,
980 0x8c20, 0x0fff0fff, 0x00800080,
981 0x8c24, 0x0fff0fff, 0x00800080,
982 0x8c18, 0xffffffff, 0x20202078,
983 0x8c1c, 0x0000ffff, 0x00001010,
984 0x28350, 0x00000f01, 0x00000000,
985 0x9508, 0x3700001f, 0x00000002,
986 0x960c, 0xffffffff, 0x54763210,
987 0x88c4, 0x001f3ae3, 0x000000c2,
988 0x88d4, 0x0000001f, 0x00000010,
989 0x8974, 0xffffffff, 0x00000000
990};
991
992static void evergreen_init_golden_registers(struct radeon_device *rdev)
993{
994 switch (rdev->family) {
995 case CHIP_CYPRESS:
996 case CHIP_HEMLOCK:
997 radeon_program_register_sequence(rdev,
998 evergreen_golden_registers,
999 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1000 radeon_program_register_sequence(rdev,
1001 evergreen_golden_registers2,
1002 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1003 radeon_program_register_sequence(rdev,
1004 cypress_mgcg_init,
1005 (const u32)ARRAY_SIZE(cypress_mgcg_init));
1006 break;
1007 case CHIP_JUNIPER:
1008 radeon_program_register_sequence(rdev,
1009 evergreen_golden_registers,
1010 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1011 radeon_program_register_sequence(rdev,
1012 evergreen_golden_registers2,
1013 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1014 radeon_program_register_sequence(rdev,
1015 juniper_mgcg_init,
1016 (const u32)ARRAY_SIZE(juniper_mgcg_init));
1017 break;
1018 case CHIP_REDWOOD:
1019 radeon_program_register_sequence(rdev,
1020 evergreen_golden_registers,
1021 (const u32)ARRAY_SIZE(evergreen_golden_registers));
1022 radeon_program_register_sequence(rdev,
1023 evergreen_golden_registers2,
1024 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1025 radeon_program_register_sequence(rdev,
1026 redwood_mgcg_init,
1027 (const u32)ARRAY_SIZE(redwood_mgcg_init));
1028 break;
1029 case CHIP_CEDAR:
1030 radeon_program_register_sequence(rdev,
1031 cedar_golden_registers,
1032 (const u32)ARRAY_SIZE(cedar_golden_registers));
1033 radeon_program_register_sequence(rdev,
1034 evergreen_golden_registers2,
1035 (const u32)ARRAY_SIZE(evergreen_golden_registers2));
1036 radeon_program_register_sequence(rdev,
1037 cedar_mgcg_init,
1038 (const u32)ARRAY_SIZE(cedar_mgcg_init));
1039 break;
1040 case CHIP_PALM:
1041 radeon_program_register_sequence(rdev,
1042 wrestler_golden_registers,
1043 (const u32)ARRAY_SIZE(wrestler_golden_registers));
1044 break;
1045 case CHIP_SUMO:
1046 radeon_program_register_sequence(rdev,
1047 supersumo_golden_registers,
1048 (const u32)ARRAY_SIZE(supersumo_golden_registers));
1049 break;
1050 case CHIP_SUMO2:
1051 radeon_program_register_sequence(rdev,
1052 supersumo_golden_registers,
1053 (const u32)ARRAY_SIZE(supersumo_golden_registers));
1054 radeon_program_register_sequence(rdev,
1055 sumo_golden_registers,
1056 (const u32)ARRAY_SIZE(sumo_golden_registers));
1057 break;
1058 case CHIP_BARTS:
1059 radeon_program_register_sequence(rdev,
1060 barts_golden_registers,
1061 (const u32)ARRAY_SIZE(barts_golden_registers));
1062 break;
1063 case CHIP_TURKS:
1064 radeon_program_register_sequence(rdev,
1065 turks_golden_registers,
1066 (const u32)ARRAY_SIZE(turks_golden_registers));
1067 break;
1068 case CHIP_CAICOS:
1069 radeon_program_register_sequence(rdev,
1070 caicos_golden_registers,
1071 (const u32)ARRAY_SIZE(caicos_golden_registers));
1072 break;
1073 default:
1074 break;
1075 }
1076}
1077
Alex Deucherff609972014-10-01 09:43:38 -04001078/**
1079 * evergreen_get_allowed_info_register - fetch the register for the info ioctl
1080 *
1081 * @rdev: radeon_device pointer
1082 * @reg: register offset in bytes
1083 * @val: register value
1084 *
1085 * Returns 0 for success or -EINVAL for an invalid register
1086 *
1087 */
1088int evergreen_get_allowed_info_register(struct radeon_device *rdev,
1089 u32 reg, u32 *val)
1090{
1091 switch (reg) {
1092 case GRBM_STATUS:
1093 case GRBM_STATUS_SE0:
1094 case GRBM_STATUS_SE1:
1095 case SRBM_STATUS:
1096 case SRBM_STATUS2:
1097 case DMA_STATUS_REG:
1098 case UVD_STATUS:
1099 *val = RREG32(reg);
1100 return 0;
1101 default:
1102 return -EINVAL;
1103 }
1104}
1105
Jerome Glisse285484e2011-12-16 17:03:42 -05001106void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
1107 unsigned *bankh, unsigned *mtaspect,
1108 unsigned *tile_split)
1109{
1110 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
1111 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
1112 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
1113 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
1114 switch (*bankw) {
1115 default:
1116 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
1117 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
1118 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
1119 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
1120 }
1121 switch (*bankh) {
1122 default:
1123 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
1124 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
1125 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
1126 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
1127 }
1128 switch (*mtaspect) {
1129 default:
1130 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
1131 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
1132 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
1133 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
1134 }
1135}
1136
Alex Deucher23d33ba2013-04-08 12:41:32 +02001137static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
1138 u32 cntl_reg, u32 status_reg)
1139{
1140 int r, i;
1141 struct atom_clock_dividers dividers;
1142
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001143 r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001144 clock, false, &dividers);
1145 if (r)
1146 return r;
1147
1148 WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
1149
1150 for (i = 0; i < 100; i++) {
1151 if (RREG32(status_reg) & DCLK_STATUS)
1152 break;
1153 mdelay(10);
1154 }
1155 if (i == 100)
1156 return -ETIMEDOUT;
1157
1158 return 0;
1159}
1160
1161int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1162{
1163 int r = 0;
1164 u32 cg_scratch = RREG32(CG_SCRATCH1);
1165
1166 r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
1167 if (r)
1168 goto done;
1169 cg_scratch &= 0xffff0000;
1170 cg_scratch |= vclk / 100; /* Mhz */
1171
1172 r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
1173 if (r)
1174 goto done;
1175 cg_scratch &= 0x0000ffff;
1176 cg_scratch |= (dclk / 100) << 16; /* Mhz */
1177
1178done:
1179 WREG32(CG_SCRATCH1, cg_scratch);
1180
1181 return r;
1182}
1183
Alex Deuchera8b49252013-04-08 12:41:33 +02001184int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
1185{
1186 /* start off with something large */
Christian Königfacd1122013-04-29 11:55:02 +02001187 unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
Alex Deuchera8b49252013-04-08 12:41:33 +02001188 int r;
1189
Christian König4ed10832013-04-18 15:25:58 +02001190 /* bypass vclk and dclk with bclk */
1191 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1192 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
1193 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1194
1195 /* put PLL in bypass mode */
1196 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
1197
1198 if (!vclk || !dclk) {
1199 /* keep the Bypass mode, put PLL to sleep */
1200 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1201 return 0;
1202 }
1203
Christian Königfacd1122013-04-29 11:55:02 +02001204 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 125000, 250000,
1205 16384, 0x03FFFFFF, 0, 128, 5,
1206 &fb_div, &vclk_div, &dclk_div);
1207 if (r)
1208 return r;
Alex Deuchera8b49252013-04-08 12:41:33 +02001209
1210 /* set VCO_MODE to 1 */
1211 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
1212
1213 /* toggle UPLL_SLEEP to 1 then back to 0 */
1214 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
1215 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
1216
1217 /* deassert UPLL_RESET */
1218 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1219
1220 mdelay(1);
1221
Christian Königfacd1122013-04-29 11:55:02 +02001222 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001223 if (r)
1224 return r;
1225
1226 /* assert UPLL_RESET again */
1227 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
1228
1229 /* disable spread spectrum. */
1230 WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
1231
1232 /* set feedback divider */
Christian Königfacd1122013-04-29 11:55:02 +02001233 WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div), ~UPLL_FB_DIV_MASK);
Alex Deuchera8b49252013-04-08 12:41:33 +02001234
1235 /* set ref divider to 0 */
1236 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
1237
Christian Königfacd1122013-04-29 11:55:02 +02001238 if (fb_div < 307200)
Alex Deuchera8b49252013-04-08 12:41:33 +02001239 WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
1240 else
1241 WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
1242
1243 /* set PDIV_A and PDIV_B */
1244 WREG32_P(CG_UPLL_FUNC_CNTL_2,
Christian Königfacd1122013-04-29 11:55:02 +02001245 UPLL_PDIV_A(vclk_div) | UPLL_PDIV_B(dclk_div),
Alex Deuchera8b49252013-04-08 12:41:33 +02001246 ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
1247
1248 /* give the PLL some time to settle */
1249 mdelay(15);
1250
1251 /* deassert PLL_RESET */
1252 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
1253
1254 mdelay(15);
1255
1256 /* switch from bypass mode to normal mode */
1257 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
1258
Christian Königfacd1122013-04-29 11:55:02 +02001259 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Alex Deuchera8b49252013-04-08 12:41:33 +02001260 if (r)
1261 return r;
1262
1263 /* switch VCLK and DCLK selection */
1264 WREG32_P(CG_UPLL_FUNC_CNTL_2,
1265 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
1266 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
1267
1268 mdelay(100);
1269
1270 return 0;
1271}
1272
Alex Deucherd054ac12011-09-01 17:46:15 +00001273void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
1274{
Yijing Wangc11592f2013-09-09 21:13:08 +08001275 int readrq;
1276 u16 v;
Alex Deucherd054ac12011-09-01 17:46:15 +00001277
Yijing Wangc11592f2013-09-09 21:13:08 +08001278 readrq = pcie_get_readrq(rdev->pdev);
1279 v = ffs(readrq) - 8;
Alex Deucherd054ac12011-09-01 17:46:15 +00001280 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
1281 * to avoid hangs or perfomance issues
1282 */
Yijing Wangc11592f2013-09-09 21:13:08 +08001283 if ((v == 0) || (v == 6) || (v == 7))
1284 pcie_set_readrq(rdev->pdev, 512);
Alex Deucherd054ac12011-09-01 17:46:15 +00001285}
1286
Alex Deucher134b4802013-09-23 12:22:11 -04001287void dce4_program_fmt(struct drm_encoder *encoder)
1288{
1289 struct drm_device *dev = encoder->dev;
1290 struct radeon_device *rdev = dev->dev_private;
1291 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1292 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1293 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1294 int bpc = 0;
1295 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -04001296 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -04001297
Alex Deucher6214bb72013-09-24 17:26:26 -04001298 if (connector) {
1299 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -04001300 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -04001301 dither = radeon_connector->dither;
1302 }
Alex Deucher134b4802013-09-23 12:22:11 -04001303
1304 /* LVDS/eDP FMT is set up by atom */
1305 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
1306 return;
1307
1308 /* not needed for analog */
1309 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
1310 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
1311 return;
1312
1313 if (bpc == 0)
1314 return;
1315
1316 switch (bpc) {
1317 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -04001318 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001319 /* XXX sort out optimal dither settings */
1320 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1321 FMT_SPATIAL_DITHER_EN);
1322 else
1323 tmp |= FMT_TRUNCATE_EN;
1324 break;
1325 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -04001326 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -04001327 /* XXX sort out optimal dither settings */
1328 tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
1329 FMT_RGB_RANDOM_ENABLE |
1330 FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
1331 else
1332 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
1333 break;
1334 case 10:
1335 default:
1336 /* not needed */
1337 break;
1338 }
1339
1340 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
1341}
1342
Alex Deucher10257a62013-04-09 18:49:59 -04001343static bool dce4_is_in_vblank(struct radeon_device *rdev, int crtc)
1344{
1345 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
1346 return true;
1347 else
1348 return false;
1349}
1350
1351static bool dce4_is_counter_moving(struct radeon_device *rdev, int crtc)
1352{
1353 u32 pos1, pos2;
1354
1355 pos1 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1356 pos2 = RREG32(EVERGREEN_CRTC_STATUS_POSITION + crtc_offsets[crtc]);
1357
1358 if (pos1 != pos2)
1359 return true;
1360 else
1361 return false;
1362}
1363
Alex Deucher377edc82012-07-17 14:02:42 -04001364/**
1365 * dce4_wait_for_vblank - vblank wait asic callback.
1366 *
1367 * @rdev: radeon_device pointer
1368 * @crtc: crtc to wait for vblank on
1369 *
1370 * Wait for vblank on the requested crtc (evergreen+).
1371 */
Alex Deucher3ae19b72012-02-23 17:53:37 -05001372void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
1373{
Alex Deucher10257a62013-04-09 18:49:59 -04001374 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001375
Alex Deucher4a159032012-08-15 17:13:53 -04001376 if (crtc >= rdev->num_crtc)
1377 return;
1378
Alex Deucher10257a62013-04-09 18:49:59 -04001379 if (!(RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN))
1380 return;
1381
1382 /* depending on when we hit vblank, we may be close to active; if so,
1383 * wait for another frame.
1384 */
1385 while (dce4_is_in_vblank(rdev, crtc)) {
1386 if (i++ % 100 == 0) {
1387 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001388 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001389 }
Alex Deucher10257a62013-04-09 18:49:59 -04001390 }
1391
1392 while (!dce4_is_in_vblank(rdev, crtc)) {
1393 if (i++ % 100 == 0) {
1394 if (!dce4_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -05001395 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -05001396 }
1397 }
1398}
1399
Alex Deucher377edc82012-07-17 14:02:42 -04001400/**
Alex Deucher377edc82012-07-17 14:02:42 -04001401 * evergreen_page_flip - pageflip callback.
1402 *
1403 * @rdev: radeon_device pointer
1404 * @crtc_id: crtc to cleanup pageflip on
1405 * @crtc_base: new address of the crtc (GPU MC address)
1406 *
Alex Deuchercbd3e242015-10-23 12:56:51 -04001407 * Triggers the actual pageflip by updating the primary
1408 * surface base address (evergreen+).
Alex Deucher377edc82012-07-17 14:02:42 -04001409 */
Christian König157fa142014-05-27 16:49:20 +02001410void evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -05001411{
1412 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -05001413
1414 /* update the scanout addresses */
Alex Deucher6f34be52010-11-21 10:59:01 -05001415 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1416 upper_32_bits(crtc_base));
1417 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1418 (u32)crtc_base);
Alex Deuchercbd3e242015-10-23 12:56:51 -04001419 /* post the write */
1420 RREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset);
Christian König157fa142014-05-27 16:49:20 +02001421}
1422
1423/**
1424 * evergreen_page_flip_pending - check if page flip is still pending
1425 *
1426 * @rdev: radeon_device pointer
1427 * @crtc_id: crtc to check
1428 *
1429 * Returns the current update pending status.
1430 */
1431bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc_id)
1432{
1433 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -05001434
1435 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +02001436 return !!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) &
1437 EVERGREEN_GRPH_SURFACE_UPDATE_PENDING);
Alex Deucher6f34be52010-11-21 10:59:01 -05001438}
1439
Alex Deucher21a81222010-07-02 12:58:16 -04001440/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -05001441int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -04001442{
Alex Deucher1c88d742011-06-14 19:15:53 +00001443 u32 temp, toffset;
1444 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -04001445
Alex Deucher67b3f822011-05-25 18:45:37 -04001446 if (rdev->family == CHIP_JUNIPER) {
1447 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
1448 TOFFSET_SHIFT;
1449 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
1450 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -04001451
Alex Deucher67b3f822011-05-25 18:45:37 -04001452 if (toffset & 0x100)
1453 actual_temp = temp / 2 - (0x200 - toffset);
1454 else
1455 actual_temp = temp / 2 + toffset;
1456
1457 actual_temp = actual_temp * 1000;
1458
1459 } else {
1460 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
1461 ASIC_T_SHIFT;
1462
1463 if (temp & 0x400)
1464 actual_temp = -256;
1465 else if (temp & 0x200)
1466 actual_temp = 255;
1467 else if (temp & 0x100) {
1468 actual_temp = temp & 0x1ff;
1469 actual_temp |= ~0x1ff;
1470 } else
1471 actual_temp = temp & 0xff;
1472
1473 actual_temp = (actual_temp * 1000) / 2;
1474 }
1475
1476 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -04001477}
1478
Alex Deucher20d391d2011-02-01 16:12:34 -05001479int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -05001480{
1481 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -05001482 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -05001483
1484 return actual_temp * 1000;
1485}
1486
Alex Deucher377edc82012-07-17 14:02:42 -04001487/**
1488 * sumo_pm_init_profile - Initialize power profiles callback.
1489 *
1490 * @rdev: radeon_device pointer
1491 *
1492 * Initialize the power states used in profile mode
1493 * (sumo, trinity, SI).
1494 * Used for profile mode only.
1495 */
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001496void sumo_pm_init_profile(struct radeon_device *rdev)
1497{
1498 int idx;
1499
1500 /* default */
1501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1502 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1503 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
1505
1506 /* low,mid sh/mh */
1507 if (rdev->flags & RADEON_IS_MOBILITY)
1508 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1509 else
1510 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1511
1512 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1514 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1515 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1516
1517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1518 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1519 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1520 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1521
1522 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1524 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1525 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
1526
1527 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1528 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1529 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1530 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
1531
1532 /* high sh/mh */
1533 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1534 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1535 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1536 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1537 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
1538 rdev->pm.power_state[idx].num_clock_modes - 1;
1539
1540 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1541 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1542 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1543 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
1544 rdev->pm.power_state[idx].num_clock_modes - 1;
1545}
1546
Alex Deucher377edc82012-07-17 14:02:42 -04001547/**
Alex Deucher27810fb2012-10-01 19:25:11 -04001548 * btc_pm_init_profile - Initialize power profiles callback.
1549 *
1550 * @rdev: radeon_device pointer
1551 *
1552 * Initialize the power states used in profile mode
1553 * (BTC, cayman).
1554 * Used for profile mode only.
1555 */
1556void btc_pm_init_profile(struct radeon_device *rdev)
1557{
1558 int idx;
1559
1560 /* default */
1561 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
1562 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
1563 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
1564 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
1565 /* starting with BTC, there is one state that is used for both
1566 * MH and SH. Difference is that we always use the high clock index for
1567 * mclk.
1568 */
1569 if (rdev->flags & RADEON_IS_MOBILITY)
1570 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
1571 else
1572 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
1573 /* low sh */
1574 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
1575 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
1576 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
1577 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
1578 /* mid sh */
1579 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
1580 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
1581 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
1582 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
1583 /* high sh */
1584 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
1585 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
1586 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
1587 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
1588 /* low mh */
1589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
1590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
1591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
1592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
1593 /* mid mh */
1594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
1595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
1596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
1597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
1598 /* high mh */
1599 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
1600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
1601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
1602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
1603}
1604
1605/**
Alex Deucher377edc82012-07-17 14:02:42 -04001606 * evergreen_pm_misc - set additional pm hw parameters callback.
1607 *
1608 * @rdev: radeon_device pointer
1609 *
1610 * Set non-clock parameters associated with a power state
1611 * (voltage, etc.) (evergreen+).
1612 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001613void evergreen_pm_misc(struct radeon_device *rdev)
1614{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -04001615 int req_ps_idx = rdev->pm.requested_power_state_index;
1616 int req_cm_idx = rdev->pm.requested_clock_mode_index;
1617 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
1618 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -04001619
Alex Deucher2feea492011-04-12 14:49:24 -04001620 if (voltage->type == VOLTAGE_SW) {
Alex Deucherc6cf7772013-07-05 13:14:30 -04001621 /* 0xff0x are flags rather then an actual voltage */
1622 if ((voltage->voltage & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001623 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001624 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -04001625 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -04001626 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001627 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
1628 }
Alex Deucher7ae764b2013-02-11 08:44:48 -05001629
1630 /* starting with BTC, there is one state that is used for both
1631 * MH and SH. Difference is that we always use the high clock index for
1632 * mclk and vddci.
1633 */
1634 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
1635 (rdev->family >= CHIP_BARTS) &&
1636 rdev->pm.active_crtc_count &&
1637 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
1638 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
1639 voltage = &rdev->pm.power_state[req_ps_idx].
1640 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
1641
Alex Deucherc6cf7772013-07-05 13:14:30 -04001642 /* 0xff0x are flags rather then an actual voltage */
1643 if ((voltage->vddci & 0xff00) == 0xff00)
Alex Deuchera377e182011-06-20 13:00:31 -04001644 return;
Alex Deucher2feea492011-04-12 14:49:24 -04001645 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
1646 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
1647 rdev->pm.current_vddci = voltage->vddci;
1648 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -04001649 }
1650 }
Alex Deucher49e02b72010-04-23 17:57:27 -04001651}
1652
Alex Deucher377edc82012-07-17 14:02:42 -04001653/**
1654 * evergreen_pm_prepare - pre-power state change callback.
1655 *
1656 * @rdev: radeon_device pointer
1657 *
1658 * Prepare for a power state change (evergreen+).
1659 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001660void evergreen_pm_prepare(struct radeon_device *rdev)
1661{
1662 struct drm_device *ddev = rdev->ddev;
1663 struct drm_crtc *crtc;
1664 struct radeon_crtc *radeon_crtc;
1665 u32 tmp;
1666
1667 /* disable any active CRTCs */
1668 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1669 radeon_crtc = to_radeon_crtc(crtc);
1670 if (radeon_crtc->enabled) {
1671 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1672 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1673 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1674 }
1675 }
1676}
1677
Alex Deucher377edc82012-07-17 14:02:42 -04001678/**
1679 * evergreen_pm_finish - post-power state change callback.
1680 *
1681 * @rdev: radeon_device pointer
1682 *
1683 * Clean up after a power state change (evergreen+).
1684 */
Alex Deucher49e02b72010-04-23 17:57:27 -04001685void evergreen_pm_finish(struct radeon_device *rdev)
1686{
1687 struct drm_device *ddev = rdev->ddev;
1688 struct drm_crtc *crtc;
1689 struct radeon_crtc *radeon_crtc;
1690 u32 tmp;
1691
1692 /* enable any active CRTCs */
1693 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
1694 radeon_crtc = to_radeon_crtc(crtc);
1695 if (radeon_crtc->enabled) {
1696 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
1697 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1698 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
1699 }
1700 }
1701}
1702
Alex Deucher377edc82012-07-17 14:02:42 -04001703/**
1704 * evergreen_hpd_sense - hpd sense callback.
1705 *
1706 * @rdev: radeon_device pointer
1707 * @hpd: hpd (hotplug detect) pin
1708 *
1709 * Checks if a digital monitor is connected (evergreen+).
1710 * Returns true if connected, false if not connected.
1711 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001712bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
1713{
1714 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001715
1716 switch (hpd) {
1717 case RADEON_HPD_1:
1718 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
1719 connected = true;
1720 break;
1721 case RADEON_HPD_2:
1722 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
1723 connected = true;
1724 break;
1725 case RADEON_HPD_3:
1726 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
1727 connected = true;
1728 break;
1729 case RADEON_HPD_4:
1730 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
1731 connected = true;
1732 break;
1733 case RADEON_HPD_5:
1734 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
1735 connected = true;
1736 break;
1737 case RADEON_HPD_6:
1738 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
1739 connected = true;
Dan Carpenterebc54ff2014-02-17 23:01:30 +03001740 break;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001741 default:
1742 break;
1743 }
1744
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001745 return connected;
1746}
1747
Alex Deucher377edc82012-07-17 14:02:42 -04001748/**
1749 * evergreen_hpd_set_polarity - hpd set polarity callback.
1750 *
1751 * @rdev: radeon_device pointer
1752 * @hpd: hpd (hotplug detect) pin
1753 *
1754 * Set the polarity of the hpd pin (evergreen+).
1755 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001756void evergreen_hpd_set_polarity(struct radeon_device *rdev,
1757 enum radeon_hpd_id hpd)
1758{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001759 u32 tmp;
1760 bool connected = evergreen_hpd_sense(rdev, hpd);
1761
1762 switch (hpd) {
1763 case RADEON_HPD_1:
1764 tmp = RREG32(DC_HPD1_INT_CONTROL);
1765 if (connected)
1766 tmp &= ~DC_HPDx_INT_POLARITY;
1767 else
1768 tmp |= DC_HPDx_INT_POLARITY;
1769 WREG32(DC_HPD1_INT_CONTROL, tmp);
1770 break;
1771 case RADEON_HPD_2:
1772 tmp = RREG32(DC_HPD2_INT_CONTROL);
1773 if (connected)
1774 tmp &= ~DC_HPDx_INT_POLARITY;
1775 else
1776 tmp |= DC_HPDx_INT_POLARITY;
1777 WREG32(DC_HPD2_INT_CONTROL, tmp);
1778 break;
1779 case RADEON_HPD_3:
1780 tmp = RREG32(DC_HPD3_INT_CONTROL);
1781 if (connected)
1782 tmp &= ~DC_HPDx_INT_POLARITY;
1783 else
1784 tmp |= DC_HPDx_INT_POLARITY;
1785 WREG32(DC_HPD3_INT_CONTROL, tmp);
1786 break;
1787 case RADEON_HPD_4:
1788 tmp = RREG32(DC_HPD4_INT_CONTROL);
1789 if (connected)
1790 tmp &= ~DC_HPDx_INT_POLARITY;
1791 else
1792 tmp |= DC_HPDx_INT_POLARITY;
1793 WREG32(DC_HPD4_INT_CONTROL, tmp);
1794 break;
1795 case RADEON_HPD_5:
1796 tmp = RREG32(DC_HPD5_INT_CONTROL);
1797 if (connected)
1798 tmp &= ~DC_HPDx_INT_POLARITY;
1799 else
1800 tmp |= DC_HPDx_INT_POLARITY;
1801 WREG32(DC_HPD5_INT_CONTROL, tmp);
1802 break;
1803 case RADEON_HPD_6:
1804 tmp = RREG32(DC_HPD6_INT_CONTROL);
1805 if (connected)
1806 tmp &= ~DC_HPDx_INT_POLARITY;
1807 else
1808 tmp |= DC_HPDx_INT_POLARITY;
1809 WREG32(DC_HPD6_INT_CONTROL, tmp);
1810 break;
1811 default:
1812 break;
1813 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001814}
1815
Alex Deucher377edc82012-07-17 14:02:42 -04001816/**
1817 * evergreen_hpd_init - hpd setup callback.
1818 *
1819 * @rdev: radeon_device pointer
1820 *
1821 * Setup the hpd pins used by the card (evergreen+).
1822 * Enable the pin, set the polarity, and enable the hpd interrupts.
1823 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001824void evergreen_hpd_init(struct radeon_device *rdev)
1825{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001826 struct drm_device *dev = rdev->ddev;
1827 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001828 unsigned enabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001829 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
1830 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001831
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001832 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1833 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher2e97be72013-04-11 12:45:34 -04001834
1835 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
1836 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
1837 /* don't try to enable hpd on eDP or LVDS avoid breaking the
1838 * aux dp channel on imac and help (but not completely fix)
1839 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
1840 * also avoid interrupt storms during dpms.
1841 */
1842 continue;
1843 }
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001844 switch (radeon_connector->hpd.hpd) {
1845 case RADEON_HPD_1:
1846 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001847 break;
1848 case RADEON_HPD_2:
1849 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001850 break;
1851 case RADEON_HPD_3:
1852 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001853 break;
1854 case RADEON_HPD_4:
1855 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001856 break;
1857 case RADEON_HPD_5:
1858 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001859 break;
1860 case RADEON_HPD_6:
1861 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001862 break;
1863 default:
1864 break;
1865 }
Alex Deucher64912e92011-11-03 11:21:39 -04001866 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Christian Koenigfb982572012-05-17 01:33:30 +02001867 enabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001868 }
Christian Koenigfb982572012-05-17 01:33:30 +02001869 radeon_irq_kms_enable_hpd(rdev, enabled);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001870}
1871
Alex Deucher377edc82012-07-17 14:02:42 -04001872/**
1873 * evergreen_hpd_fini - hpd tear down callback.
1874 *
1875 * @rdev: radeon_device pointer
1876 *
1877 * Tear down the hpd pins used by the card (evergreen+).
1878 * Disable the hpd interrupts.
1879 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001880void evergreen_hpd_fini(struct radeon_device *rdev)
1881{
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001882 struct drm_device *dev = rdev->ddev;
1883 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001884 unsigned disabled = 0;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001885
1886 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1887 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1888 switch (radeon_connector->hpd.hpd) {
1889 case RADEON_HPD_1:
1890 WREG32(DC_HPD1_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001891 break;
1892 case RADEON_HPD_2:
1893 WREG32(DC_HPD2_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001894 break;
1895 case RADEON_HPD_3:
1896 WREG32(DC_HPD3_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001897 break;
1898 case RADEON_HPD_4:
1899 WREG32(DC_HPD4_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001900 break;
1901 case RADEON_HPD_5:
1902 WREG32(DC_HPD5_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001903 break;
1904 case RADEON_HPD_6:
1905 WREG32(DC_HPD6_CONTROL, 0);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001906 break;
1907 default:
1908 break;
1909 }
Christian Koenigfb982572012-05-17 01:33:30 +02001910 disabled |= 1 << radeon_connector->hpd.hpd;
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001911 }
Christian Koenigfb982572012-05-17 01:33:30 +02001912 radeon_irq_kms_disable_hpd(rdev, disabled);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001913}
1914
Alex Deucherf9d9c362010-10-22 02:51:05 -04001915/* watermark setup */
1916
1917static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
1918 struct radeon_crtc *radeon_crtc,
1919 struct drm_display_mode *mode,
1920 struct drm_display_mode *other_mode)
1921{
Alex Deucher0b31e022013-08-19 11:06:50 -04001922 u32 tmp, buffer_alloc, i;
1923 u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
Alex Deucherf9d9c362010-10-22 02:51:05 -04001924 /*
1925 * Line Buffer Setup
1926 * There are 3 line buffers, each one shared by 2 display controllers.
1927 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
1928 * the display controllers. The paritioning is done via one of four
1929 * preset allocations specified in bits 2:0:
1930 * first display controller
1931 * 0 - first half of lb (3840 * 2)
1932 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001933 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001934 * 3 - first 1/4 of lb (1920 * 2)
1935 * second display controller
1936 * 4 - second half of lb (3840 * 2)
1937 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -04001938 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -04001939 * 7 - last 1/4 of lb (1920 * 2)
1940 */
Alex Deucher12dfc842011-04-14 19:07:34 -04001941 /* this can get tricky if we have two large displays on a paired group
1942 * of crtcs. Ideally for multiple large displays we'd assign them to
1943 * non-linked crtcs for maximum line buffer allocation.
1944 */
1945 if (radeon_crtc->base.enabled && mode) {
Alex Deucher0b31e022013-08-19 11:06:50 -04001946 if (other_mode) {
Alex Deucherf9d9c362010-10-22 02:51:05 -04001947 tmp = 0; /* 1/2 */
Alex Deucher0b31e022013-08-19 11:06:50 -04001948 buffer_alloc = 1;
1949 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001950 tmp = 2; /* whole */
Alex Deucher0b31e022013-08-19 11:06:50 -04001951 buffer_alloc = 2;
1952 }
1953 } else {
Alex Deucher12dfc842011-04-14 19:07:34 -04001954 tmp = 0;
Alex Deucher0b31e022013-08-19 11:06:50 -04001955 buffer_alloc = 0;
1956 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04001957
1958 /* second controller of the pair uses second half of the lb */
1959 if (radeon_crtc->crtc_id % 2)
1960 tmp += 4;
1961 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
1962
Alex Deucher0b31e022013-08-19 11:06:50 -04001963 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1964 WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
1965 DMIF_BUFFERS_ALLOCATED(buffer_alloc));
1966 for (i = 0; i < rdev->usec_timeout; i++) {
1967 if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
1968 DMIF_BUFFERS_ALLOCATED_COMPLETED)
1969 break;
1970 udelay(1);
1971 }
1972 }
1973
Alex Deucher12dfc842011-04-14 19:07:34 -04001974 if (radeon_crtc->base.enabled && mode) {
1975 switch (tmp) {
1976 case 0:
1977 case 4:
1978 default:
1979 if (ASIC_IS_DCE5(rdev))
1980 return 4096 * 2;
1981 else
1982 return 3840 * 2;
1983 case 1:
1984 case 5:
1985 if (ASIC_IS_DCE5(rdev))
1986 return 6144 * 2;
1987 else
1988 return 5760 * 2;
1989 case 2:
1990 case 6:
1991 if (ASIC_IS_DCE5(rdev))
1992 return 8192 * 2;
1993 else
1994 return 7680 * 2;
1995 case 3:
1996 case 7:
1997 if (ASIC_IS_DCE5(rdev))
1998 return 2048 * 2;
1999 else
2000 return 1920 * 2;
2001 }
Alex Deucherf9d9c362010-10-22 02:51:05 -04002002 }
Alex Deucher12dfc842011-04-14 19:07:34 -04002003
2004 /* controller not enabled, so no lb used */
2005 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002006}
2007
Alex Deucherca7db222012-03-20 17:18:30 -04002008u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -04002009{
2010 u32 tmp = RREG32(MC_SHARED_CHMAP);
2011
2012 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2013 case 0:
2014 default:
2015 return 1;
2016 case 1:
2017 return 2;
2018 case 2:
2019 return 4;
2020 case 3:
2021 return 8;
2022 }
2023}
2024
2025struct evergreen_wm_params {
2026 u32 dram_channels; /* number of dram channels */
2027 u32 yclk; /* bandwidth per dram data pin in kHz */
2028 u32 sclk; /* engine clock in kHz */
2029 u32 disp_clk; /* display clock in kHz */
2030 u32 src_width; /* viewport width */
2031 u32 active_time; /* active display time in ns */
2032 u32 blank_time; /* blank time in ns */
2033 bool interlaced; /* mode is interlaced */
2034 fixed20_12 vsc; /* vertical scale ratio */
2035 u32 num_heads; /* number of active crtcs */
2036 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
2037 u32 lb_size; /* line buffer allocated to pipe */
2038 u32 vtaps; /* vertical scaler taps */
2039};
2040
2041static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
2042{
2043 /* Calculate DRAM Bandwidth and the part allocated to display. */
2044 fixed20_12 dram_efficiency; /* 0.7 */
2045 fixed20_12 yclk, dram_channels, bandwidth;
2046 fixed20_12 a;
2047
2048 a.full = dfixed_const(1000);
2049 yclk.full = dfixed_const(wm->yclk);
2050 yclk.full = dfixed_div(yclk, a);
2051 dram_channels.full = dfixed_const(wm->dram_channels * 4);
2052 a.full = dfixed_const(10);
2053 dram_efficiency.full = dfixed_const(7);
2054 dram_efficiency.full = dfixed_div(dram_efficiency, a);
2055 bandwidth.full = dfixed_mul(dram_channels, yclk);
2056 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
2057
2058 return dfixed_trunc(bandwidth);
2059}
2060
2061static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2062{
2063 /* Calculate DRAM Bandwidth and the part allocated to display. */
2064 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
2065 fixed20_12 yclk, dram_channels, bandwidth;
2066 fixed20_12 a;
2067
2068 a.full = dfixed_const(1000);
2069 yclk.full = dfixed_const(wm->yclk);
2070 yclk.full = dfixed_div(yclk, a);
2071 dram_channels.full = dfixed_const(wm->dram_channels * 4);
2072 a.full = dfixed_const(10);
2073 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
2074 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
2075 bandwidth.full = dfixed_mul(dram_channels, yclk);
2076 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
2077
2078 return dfixed_trunc(bandwidth);
2079}
2080
2081static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
2082{
2083 /* Calculate the display Data return Bandwidth */
2084 fixed20_12 return_efficiency; /* 0.8 */
2085 fixed20_12 sclk, bandwidth;
2086 fixed20_12 a;
2087
2088 a.full = dfixed_const(1000);
2089 sclk.full = dfixed_const(wm->sclk);
2090 sclk.full = dfixed_div(sclk, a);
2091 a.full = dfixed_const(10);
2092 return_efficiency.full = dfixed_const(8);
2093 return_efficiency.full = dfixed_div(return_efficiency, a);
2094 a.full = dfixed_const(32);
2095 bandwidth.full = dfixed_mul(a, sclk);
2096 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
2097
2098 return dfixed_trunc(bandwidth);
2099}
2100
2101static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
2102{
2103 /* Calculate the DMIF Request Bandwidth */
2104 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
2105 fixed20_12 disp_clk, bandwidth;
2106 fixed20_12 a;
2107
2108 a.full = dfixed_const(1000);
2109 disp_clk.full = dfixed_const(wm->disp_clk);
2110 disp_clk.full = dfixed_div(disp_clk, a);
2111 a.full = dfixed_const(10);
2112 disp_clk_request_efficiency.full = dfixed_const(8);
2113 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
2114 a.full = dfixed_const(32);
2115 bandwidth.full = dfixed_mul(a, disp_clk);
2116 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
2117
2118 return dfixed_trunc(bandwidth);
2119}
2120
2121static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
2122{
2123 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
2124 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
2125 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
2126 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
2127
2128 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
2129}
2130
2131static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
2132{
2133 /* Calculate the display mode Average Bandwidth
2134 * DisplayMode should contain the source and destination dimensions,
2135 * timing, etc.
2136 */
2137 fixed20_12 bpp;
2138 fixed20_12 line_time;
2139 fixed20_12 src_width;
2140 fixed20_12 bandwidth;
2141 fixed20_12 a;
2142
2143 a.full = dfixed_const(1000);
2144 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
2145 line_time.full = dfixed_div(line_time, a);
2146 bpp.full = dfixed_const(wm->bytes_per_pixel);
2147 src_width.full = dfixed_const(wm->src_width);
2148 bandwidth.full = dfixed_mul(src_width, bpp);
2149 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
2150 bandwidth.full = dfixed_div(bandwidth, line_time);
2151
2152 return dfixed_trunc(bandwidth);
2153}
2154
2155static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
2156{
2157 /* First calcualte the latency in ns */
2158 u32 mc_latency = 2000; /* 2000 ns. */
2159 u32 available_bandwidth = evergreen_available_bandwidth(wm);
2160 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
2161 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
2162 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
2163 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
2164 (wm->num_heads * cursor_line_pair_return_time);
2165 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
2166 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
2167 fixed20_12 a, b, c;
2168
2169 if (wm->num_heads == 0)
2170 return 0;
2171
2172 a.full = dfixed_const(2);
2173 b.full = dfixed_const(1);
2174 if ((wm->vsc.full > a.full) ||
2175 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
2176 (wm->vtaps >= 5) ||
2177 ((wm->vsc.full >= a.full) && wm->interlaced))
2178 max_src_lines_per_dst_line = 4;
2179 else
2180 max_src_lines_per_dst_line = 2;
2181
2182 a.full = dfixed_const(available_bandwidth);
2183 b.full = dfixed_const(wm->num_heads);
2184 a.full = dfixed_div(a, b);
2185
2186 b.full = dfixed_const(1000);
2187 c.full = dfixed_const(wm->disp_clk);
2188 b.full = dfixed_div(c, b);
2189 c.full = dfixed_const(wm->bytes_per_pixel);
2190 b.full = dfixed_mul(b, c);
2191
2192 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
2193
2194 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
2195 b.full = dfixed_const(1000);
2196 c.full = dfixed_const(lb_fill_bw);
2197 b.full = dfixed_div(c, b);
2198 a.full = dfixed_div(a, b);
2199 line_fill_time = dfixed_trunc(a);
2200
2201 if (line_fill_time < wm->active_time)
2202 return latency;
2203 else
2204 return latency + (line_fill_time - wm->active_time);
2205
2206}
2207
2208static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
2209{
2210 if (evergreen_average_bandwidth(wm) <=
2211 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
2212 return true;
2213 else
2214 return false;
2215};
2216
2217static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
2218{
2219 if (evergreen_average_bandwidth(wm) <=
2220 (evergreen_available_bandwidth(wm) / wm->num_heads))
2221 return true;
2222 else
2223 return false;
2224};
2225
2226static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
2227{
2228 u32 lb_partitions = wm->lb_size / wm->src_width;
2229 u32 line_time = wm->active_time + wm->blank_time;
2230 u32 latency_tolerant_lines;
2231 u32 latency_hiding;
2232 fixed20_12 a;
2233
2234 a.full = dfixed_const(1);
2235 if (wm->vsc.full > a.full)
2236 latency_tolerant_lines = 1;
2237 else {
2238 if (lb_partitions <= (wm->vtaps + 1))
2239 latency_tolerant_lines = 1;
2240 else
2241 latency_tolerant_lines = 2;
2242 }
2243
2244 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
2245
2246 if (evergreen_latency_watermark(wm) <= latency_hiding)
2247 return true;
2248 else
2249 return false;
2250}
2251
2252static void evergreen_program_watermarks(struct radeon_device *rdev,
2253 struct radeon_crtc *radeon_crtc,
2254 u32 lb_size, u32 num_heads)
2255{
2256 struct drm_display_mode *mode = &radeon_crtc->base.mode;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002257 struct evergreen_wm_params wm_low, wm_high;
2258 u32 dram_channels;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002259 u32 pixel_period;
2260 u32 line_time = 0;
2261 u32 latency_watermark_a = 0, latency_watermark_b = 0;
2262 u32 priority_a_mark = 0, priority_b_mark = 0;
2263 u32 priority_a_cnt = PRIORITY_OFF;
2264 u32 priority_b_cnt = PRIORITY_OFF;
2265 u32 pipe_offset = radeon_crtc->crtc_id * 16;
2266 u32 tmp, arb_control3;
2267 fixed20_12 a, b, c;
2268
2269 if (radeon_crtc->base.enabled && num_heads && mode) {
2270 pixel_period = 1000000 / (u32)mode->clock;
2271 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
2272 priority_a_cnt = 0;
2273 priority_b_cnt = 0;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002274 dram_channels = evergreen_get_number_of_dram_channels(rdev);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002275
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002276 /* watermark for high clocks */
2277 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2278 wm_high.yclk =
2279 radeon_dpm_get_mclk(rdev, false) * 10;
2280 wm_high.sclk =
2281 radeon_dpm_get_sclk(rdev, false) * 10;
2282 } else {
2283 wm_high.yclk = rdev->pm.current_mclk * 10;
2284 wm_high.sclk = rdev->pm.current_sclk * 10;
2285 }
2286
2287 wm_high.disp_clk = mode->clock;
2288 wm_high.src_width = mode->crtc_hdisplay;
2289 wm_high.active_time = mode->crtc_hdisplay * pixel_period;
2290 wm_high.blank_time = line_time - wm_high.active_time;
2291 wm_high.interlaced = false;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002292 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002293 wm_high.interlaced = true;
2294 wm_high.vsc = radeon_crtc->vsc;
2295 wm_high.vtaps = 1;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002296 if (radeon_crtc->rmx_type != RMX_OFF)
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002297 wm_high.vtaps = 2;
2298 wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
2299 wm_high.lb_size = lb_size;
2300 wm_high.dram_channels = dram_channels;
2301 wm_high.num_heads = num_heads;
2302
2303 /* watermark for low clocks */
2304 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
2305 wm_low.yclk =
2306 radeon_dpm_get_mclk(rdev, true) * 10;
2307 wm_low.sclk =
2308 radeon_dpm_get_sclk(rdev, true) * 10;
2309 } else {
2310 wm_low.yclk = rdev->pm.current_mclk * 10;
2311 wm_low.sclk = rdev->pm.current_sclk * 10;
2312 }
2313
2314 wm_low.disp_clk = mode->clock;
2315 wm_low.src_width = mode->crtc_hdisplay;
2316 wm_low.active_time = mode->crtc_hdisplay * pixel_period;
2317 wm_low.blank_time = line_time - wm_low.active_time;
2318 wm_low.interlaced = false;
2319 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2320 wm_low.interlaced = true;
2321 wm_low.vsc = radeon_crtc->vsc;
2322 wm_low.vtaps = 1;
2323 if (radeon_crtc->rmx_type != RMX_OFF)
2324 wm_low.vtaps = 2;
2325 wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
2326 wm_low.lb_size = lb_size;
2327 wm_low.dram_channels = dram_channels;
2328 wm_low.num_heads = num_heads;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002329
2330 /* set for high clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002331 latency_watermark_a = min(evergreen_latency_watermark(&wm_high), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002332 /* set for low clocks */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002333 latency_watermark_b = min(evergreen_latency_watermark(&wm_low), (u32)65535);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002334
2335 /* possibly force display priority to high */
2336 /* should really do this at mode validation time... */
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002337 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
2338 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_high) ||
2339 !evergreen_check_latency_hiding(&wm_high) ||
Alex Deucherf9d9c362010-10-22 02:51:05 -04002340 (rdev->disp_priority == 2)) {
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002341 DRM_DEBUG_KMS("force priority a to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002342 priority_a_cnt |= PRIORITY_ALWAYS_ON;
Alex Deuchercf0cfdd2012-03-13 16:25:11 -04002343 }
2344 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
2345 !evergreen_average_bandwidth_vs_available_bandwidth(&wm_low) ||
2346 !evergreen_check_latency_hiding(&wm_low) ||
2347 (rdev->disp_priority == 2)) {
2348 DRM_DEBUG_KMS("force priority b to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -04002349 priority_b_cnt |= PRIORITY_ALWAYS_ON;
2350 }
2351
2352 a.full = dfixed_const(1000);
2353 b.full = dfixed_const(mode->clock);
2354 b.full = dfixed_div(b, a);
2355 c.full = dfixed_const(latency_watermark_a);
2356 c.full = dfixed_mul(c, b);
2357 c.full = dfixed_mul(c, radeon_crtc->hsc);
2358 c.full = dfixed_div(c, a);
2359 a.full = dfixed_const(16);
2360 c.full = dfixed_div(c, a);
2361 priority_a_mark = dfixed_trunc(c);
2362 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
2363
2364 a.full = dfixed_const(1000);
2365 b.full = dfixed_const(mode->clock);
2366 b.full = dfixed_div(b, a);
2367 c.full = dfixed_const(latency_watermark_b);
2368 c.full = dfixed_mul(c, b);
2369 c.full = dfixed_mul(c, radeon_crtc->hsc);
2370 c.full = dfixed_div(c, a);
2371 a.full = dfixed_const(16);
2372 c.full = dfixed_div(c, a);
2373 priority_b_mark = dfixed_trunc(c);
2374 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
Mario Kleiner5b5561b2015-11-25 20:14:31 +01002375
2376 /* Save number of lines the linebuffer leads before the scanout */
2377 radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
Alex Deucherf9d9c362010-10-22 02:51:05 -04002378 }
2379
2380 /* select wm A */
2381 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2382 tmp = arb_control3;
2383 tmp &= ~LATENCY_WATERMARK_MASK(3);
2384 tmp |= LATENCY_WATERMARK_MASK(1);
2385 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2386 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2387 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
2388 LATENCY_HIGH_WATERMARK(line_time)));
2389 /* select wm B */
2390 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
2391 tmp &= ~LATENCY_WATERMARK_MASK(3);
2392 tmp |= LATENCY_WATERMARK_MASK(2);
2393 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
2394 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
2395 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
2396 LATENCY_HIGH_WATERMARK(line_time)));
2397 /* restore original selection */
2398 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
2399
2400 /* write the priority marks */
2401 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
2402 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
2403
Alex Deucher7178d2a2013-03-21 10:38:49 -04002404 /* save values for DPM */
2405 radeon_crtc->line_time = line_time;
2406 radeon_crtc->wm_high = latency_watermark_a;
2407 radeon_crtc->wm_low = latency_watermark_b;
Alex Deucherf9d9c362010-10-22 02:51:05 -04002408}
2409
Alex Deucher377edc82012-07-17 14:02:42 -04002410/**
2411 * evergreen_bandwidth_update - update display watermarks callback.
2412 *
2413 * @rdev: radeon_device pointer
2414 *
2415 * Update the display watermarks based on the requested mode(s)
2416 * (evergreen+).
2417 */
Alex Deucher0ca2ab52010-02-26 13:57:45 -05002418void evergreen_bandwidth_update(struct radeon_device *rdev)
2419{
Alex Deucherf9d9c362010-10-22 02:51:05 -04002420 struct drm_display_mode *mode0 = NULL;
2421 struct drm_display_mode *mode1 = NULL;
2422 u32 num_heads = 0, lb_size;
2423 int i;
2424
Alex Deucher8efe82c2014-11-03 09:57:46 -05002425 if (!rdev->mode_info.mode_config_initialized)
2426 return;
2427
Alex Deucherf9d9c362010-10-22 02:51:05 -04002428 radeon_update_display_priority(rdev);
2429
2430 for (i = 0; i < rdev->num_crtc; i++) {
2431 if (rdev->mode_info.crtcs[i]->base.enabled)
2432 num_heads++;
2433 }
2434 for (i = 0; i < rdev->num_crtc; i += 2) {
2435 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
2436 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
2437 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
2438 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
2439 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
2440 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
2441 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002442}
2443
Alex Deucher377edc82012-07-17 14:02:42 -04002444/**
2445 * evergreen_mc_wait_for_idle - wait for MC idle callback.
2446 *
2447 * @rdev: radeon_device pointer
2448 *
2449 * Wait for the MC (memory controller) to be idle.
2450 * (evergreen+).
2451 * Returns 0 if the MC is idle, -1 if not.
2452 */
Alex Deucherb9952a82011-03-02 20:07:33 -05002453int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002454{
2455 unsigned i;
2456 u32 tmp;
2457
2458 for (i = 0; i < rdev->usec_timeout; i++) {
2459 /* read MC_STATUS */
2460 tmp = RREG32(SRBM_STATUS) & 0x1F00;
2461 if (!tmp)
2462 return 0;
2463 udelay(1);
2464 }
2465 return -1;
2466}
2467
2468/*
2469 * GART
2470 */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002471void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
2472{
2473 unsigned i;
2474 u32 tmp;
2475
Alex Deucher6f2f48a2010-12-15 11:01:56 -05002476 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
2477
Alex Deucher0fcdb612010-03-24 13:20:41 -04002478 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
2479 for (i = 0; i < rdev->usec_timeout; i++) {
2480 /* read MC_STATUS */
2481 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
2482 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
2483 if (tmp == 2) {
2484 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
2485 return;
2486 }
2487 if (tmp) {
2488 return;
2489 }
2490 udelay(1);
2491 }
2492}
2493
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002494static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002495{
2496 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04002497 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002498
Jerome Glissec9a1be92011-11-03 11:16:49 -04002499 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002500 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
2501 return -EINVAL;
2502 }
2503 r = radeon_gart_table_vram_pin(rdev);
2504 if (r)
2505 return r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002506 /* Setup L2 cache */
2507 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2508 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2509 EFFECTIVE_L2_QUEUE_SIZE(7));
2510 WREG32(VM_L2_CNTL2, 0);
2511 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2512 /* Setup TLB control */
2513 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2514 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2515 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2516 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002517 if (rdev->flags & RADEON_IS_IGP) {
2518 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
2519 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
2520 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
2521 } else {
2522 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2523 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2524 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucher0b8c30b2012-05-31 18:54:43 -04002525 if ((rdev->family == CHIP_JUNIPER) ||
2526 (rdev->family == CHIP_CYPRESS) ||
2527 (rdev->family == CHIP_HEMLOCK) ||
2528 (rdev->family == CHIP_BARTS))
2529 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04002530 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002531 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2532 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2533 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2534 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
2535 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Christian König7c0411d2015-05-28 15:51:59 +02002536 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002537 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
2538 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
2539 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
2540 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
2541 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04002542 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002543
Alex Deucher0fcdb612010-03-24 13:20:41 -04002544 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00002545 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
2546 (unsigned)(rdev->mc.gtt_size >> 20),
2547 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002548 rdev->gart.ready = true;
2549 return 0;
2550}
2551
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002552static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002553{
2554 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002555
2556 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04002557 WREG32(VM_CONTEXT0_CNTL, 0);
2558 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002559
2560 /* Setup L2 cache */
2561 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
2562 EFFECTIVE_L2_QUEUE_SIZE(7));
2563 WREG32(VM_L2_CNTL2, 0);
2564 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2565 /* Setup TLB control */
2566 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2567 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2568 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2569 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2570 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2571 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2572 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2573 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04002574 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002575}
2576
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002577static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002578{
2579 evergreen_pcie_gart_disable(rdev);
2580 radeon_gart_table_vram_free(rdev);
2581 radeon_gart_fini(rdev);
2582}
2583
2584
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002585static void evergreen_agp_enable(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002586{
2587 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002588
2589 /* Setup L2 cache */
2590 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
2591 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
2592 EFFECTIVE_L2_QUEUE_SIZE(7));
2593 WREG32(VM_L2_CNTL2, 0);
2594 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
2595 /* Setup TLB control */
2596 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
2597 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
2598 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
2599 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
2600 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
2601 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
2602 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
2603 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
2604 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
2605 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
2606 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04002607 WREG32(VM_CONTEXT0_CNTL, 0);
2608 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002609}
2610
Vitaly Prosyak5d5b7802016-04-14 13:34:03 -04002611static const unsigned ni_dig_offsets[] =
2612{
2613 NI_DIG0_REGISTER_OFFSET,
2614 NI_DIG1_REGISTER_OFFSET,
2615 NI_DIG2_REGISTER_OFFSET,
2616 NI_DIG3_REGISTER_OFFSET,
2617 NI_DIG4_REGISTER_OFFSET,
2618 NI_DIG5_REGISTER_OFFSET
2619};
2620
2621static const unsigned ni_tx_offsets[] =
2622{
2623 NI_DCIO_UNIPHY0_UNIPHY_TX_CONTROL1,
2624 NI_DCIO_UNIPHY1_UNIPHY_TX_CONTROL1,
2625 NI_DCIO_UNIPHY2_UNIPHY_TX_CONTROL1,
2626 NI_DCIO_UNIPHY3_UNIPHY_TX_CONTROL1,
2627 NI_DCIO_UNIPHY4_UNIPHY_TX_CONTROL1,
2628 NI_DCIO_UNIPHY5_UNIPHY_TX_CONTROL1
2629};
2630
2631static const unsigned evergreen_dp_offsets[] =
2632{
2633 EVERGREEN_DP0_REGISTER_OFFSET,
2634 EVERGREEN_DP1_REGISTER_OFFSET,
2635 EVERGREEN_DP2_REGISTER_OFFSET,
2636 EVERGREEN_DP3_REGISTER_OFFSET,
2637 EVERGREEN_DP4_REGISTER_OFFSET,
2638 EVERGREEN_DP5_REGISTER_OFFSET
2639};
2640
2641
2642/*
2643 * Assumption is that EVERGREEN_CRTC_MASTER_EN enable for requested crtc
2644 * We go from crtc to connector and it is not relible since it
2645 * should be an opposite direction .If crtc is enable then
2646 * find the dig_fe which selects this crtc and insure that it enable.
2647 * if such dig_fe is found then find dig_be which selects found dig_be and
2648 * insure that it enable and in DP_SST mode.
2649 * if UNIPHY_PLL_CONTROL1.enable then we should disconnect timing
2650 * from dp symbols clocks .
2651 */
2652static bool evergreen_is_dp_sst_stream_enabled(struct radeon_device *rdev,
2653 unsigned crtc_id, unsigned *ret_dig_fe)
2654{
2655 unsigned i;
2656 unsigned dig_fe;
2657 unsigned dig_be;
2658 unsigned dig_en_be;
2659 unsigned uniphy_pll;
2660 unsigned digs_fe_selected;
2661 unsigned dig_be_mode;
2662 unsigned dig_fe_mask;
2663 bool is_enabled = false;
2664 bool found_crtc = false;
2665
2666 /* loop through all running dig_fe to find selected crtc */
2667 for (i = 0; i < ARRAY_SIZE(ni_dig_offsets); i++) {
2668 dig_fe = RREG32(NI_DIG_FE_CNTL + ni_dig_offsets[i]);
2669 if (dig_fe & NI_DIG_FE_CNTL_SYMCLK_FE_ON &&
2670 crtc_id == NI_DIG_FE_CNTL_SOURCE_SELECT(dig_fe)) {
2671 /* found running pipe */
2672 found_crtc = true;
2673 dig_fe_mask = 1 << i;
2674 dig_fe = i;
2675 break;
2676 }
2677 }
2678
2679 if (found_crtc) {
2680 /* loop through all running dig_be to find selected dig_fe */
2681 for (i = 0; i < ARRAY_SIZE(ni_dig_offsets); i++) {
2682 dig_be = RREG32(NI_DIG_BE_CNTL + ni_dig_offsets[i]);
2683 /* if dig_fe_selected by dig_be? */
2684 digs_fe_selected = NI_DIG_BE_CNTL_FE_SOURCE_SELECT(dig_be);
2685 dig_be_mode = NI_DIG_FE_CNTL_MODE(dig_be);
2686 if (dig_fe_mask & digs_fe_selected &&
2687 /* if dig_be in sst mode? */
2688 dig_be_mode == NI_DIG_BE_DPSST) {
2689 dig_en_be = RREG32(NI_DIG_BE_EN_CNTL +
2690 ni_dig_offsets[i]);
2691 uniphy_pll = RREG32(NI_DCIO_UNIPHY0_PLL_CONTROL1 +
2692 ni_tx_offsets[i]);
2693 /* dig_be enable and tx is running */
2694 if (dig_en_be & NI_DIG_BE_EN_CNTL_ENABLE &&
2695 dig_en_be & NI_DIG_BE_EN_CNTL_SYMBCLK_ON &&
2696 uniphy_pll & NI_DCIO_UNIPHY0_PLL_CONTROL1_ENABLE) {
2697 is_enabled = true;
2698 *ret_dig_fe = dig_fe;
2699 break;
2700 }
2701 }
2702 }
2703 }
2704
2705 return is_enabled;
2706}
2707
2708/*
2709 * Blank dig when in dp sst mode
2710 * Dig ignores crtc timing
2711 */
2712static void evergreen_blank_dp_output(struct radeon_device *rdev,
2713 unsigned dig_fe)
2714{
2715 unsigned stream_ctrl;
2716 unsigned fifo_ctrl;
2717 unsigned counter = 0;
2718
2719 if (dig_fe >= ARRAY_SIZE(evergreen_dp_offsets)) {
2720 DRM_ERROR("invalid dig_fe %d\n", dig_fe);
2721 return;
2722 }
2723
2724 stream_ctrl = RREG32(EVERGREEN_DP_VID_STREAM_CNTL +
2725 evergreen_dp_offsets[dig_fe]);
2726 if (!(stream_ctrl & EVERGREEN_DP_VID_STREAM_CNTL_ENABLE)) {
2727 DRM_ERROR("dig %d , should be enable\n", dig_fe);
2728 return;
2729 }
2730
2731 stream_ctrl &=~EVERGREEN_DP_VID_STREAM_CNTL_ENABLE;
2732 WREG32(EVERGREEN_DP_VID_STREAM_CNTL +
2733 evergreen_dp_offsets[dig_fe], stream_ctrl);
2734
2735 stream_ctrl = RREG32(EVERGREEN_DP_VID_STREAM_CNTL +
2736 evergreen_dp_offsets[dig_fe]);
2737 while (counter < 32 && stream_ctrl & EVERGREEN_DP_VID_STREAM_STATUS) {
2738 msleep(1);
2739 counter++;
2740 stream_ctrl = RREG32(EVERGREEN_DP_VID_STREAM_CNTL +
2741 evergreen_dp_offsets[dig_fe]);
2742 }
2743 if (counter >= 32 )
2744 DRM_ERROR("counter exceeds %d\n", counter);
2745
2746 fifo_ctrl = RREG32(EVERGREEN_DP_STEER_FIFO + evergreen_dp_offsets[dig_fe]);
2747 fifo_ctrl |= EVERGREEN_DP_STEER_FIFO_RESET;
2748 WREG32(EVERGREEN_DP_STEER_FIFO + evergreen_dp_offsets[dig_fe], fifo_ctrl);
2749
2750}
2751
Alex Deucherb9952a82011-03-02 20:07:33 -05002752void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002753{
Alex Deucher62444b72012-08-15 17:18:42 -04002754 u32 crtc_enabled, tmp, frame_count, blackout;
2755 int i, j;
Vitaly Prosyak5d5b7802016-04-14 13:34:03 -04002756 unsigned dig_fe;
Alex Deucher62444b72012-08-15 17:18:42 -04002757
Alex Deucher51535502012-08-30 14:34:30 -04002758 if (!ASIC_IS_NODCE(rdev)) {
2759 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
2760 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002761
Alex Deucher51535502012-08-30 14:34:30 -04002762 /* disable VGA render */
2763 WREG32(VGA_RENDER_CONTROL, 0);
2764 }
Alex Deucher62444b72012-08-15 17:18:42 -04002765 /* blank the display controllers */
2766 for (i = 0; i < rdev->num_crtc; i++) {
2767 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
2768 if (crtc_enabled) {
2769 save->crtc_enabled[i] = true;
2770 if (ASIC_IS_DCE6(rdev)) {
2771 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
2772 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
2773 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002774 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002775 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
2776 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Alex Deucherf0d7bfb2014-11-05 17:14:32 -05002777 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002778 }
2779 } else {
2780 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2781 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
2782 radeon_wait_for_vblank(rdev, i);
Alex Deucherabf14572013-04-10 19:08:14 -04002783 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002784 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
2785 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Alex Deucherabf14572013-04-10 19:08:14 -04002786 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002787 }
2788 }
2789 /* wait for the next frame */
2790 frame_count = radeon_get_vblank_counter(rdev, i);
2791 for (j = 0; j < rdev->usec_timeout; j++) {
2792 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2793 break;
2794 udelay(1);
2795 }
Vitaly Prosyak5d5b7802016-04-14 13:34:03 -04002796 /*we should disable dig if it drives dp sst*/
2797 /*but we are in radeon_device_init and the topology is unknown*/
2798 /*and it is available after radeon_modeset_init*/
2799 /*the following method radeon_atom_encoder_dpms_dig*/
2800 /*does the job if we initialize it properly*/
2801 /*for now we do it this manually*/
2802 /**/
2803 if (ASIC_IS_DCE5(rdev) &&
2804 evergreen_is_dp_sst_stream_enabled(rdev, i ,&dig_fe))
2805 evergreen_blank_dp_output(rdev, dig_fe);
2806 /*we could remove 6 lines below*/
Alex Deucherabf14572013-04-10 19:08:14 -04002807 /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
2808 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
2809 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2810 tmp &= ~EVERGREEN_CRTC_MASTER_EN;
2811 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
2812 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
2813 save->crtc_enabled[i] = false;
2814 /* ***** */
Alex Deucher804cc4a02012-11-19 09:11:27 -05002815 } else {
2816 save->crtc_enabled[i] = false;
Alex Deucher62444b72012-08-15 17:18:42 -04002817 }
Alex Deucher18007402010-11-22 17:56:28 -05002818 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002819
Alex Deucher62444b72012-08-15 17:18:42 -04002820 radeon_mc_wait_for_idle(rdev);
2821
2822 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
2823 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
2824 /* Block CPU access */
2825 WREG32(BIF_FB_EN, 0);
2826 /* blackout the MC */
2827 blackout &= ~BLACKOUT_MODE_MASK;
2828 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04002829 }
Alex Deuchered39fad2013-01-31 09:00:52 -05002830 /* wait for the MC to settle */
2831 udelay(100);
Alex Deucher968c0162013-04-10 09:58:42 -04002832
2833 /* lock double buffered regs */
2834 for (i = 0; i < rdev->num_crtc; i++) {
2835 if (save->crtc_enabled[i]) {
2836 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2837 if (!(tmp & EVERGREEN_GRPH_UPDATE_LOCK)) {
2838 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
2839 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2840 }
2841 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2842 if (!(tmp & 1)) {
2843 tmp |= 1;
2844 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2845 }
2846 }
2847 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002848}
2849
Alex Deucherb9952a82011-03-02 20:07:33 -05002850void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002851{
Alex Deucher62444b72012-08-15 17:18:42 -04002852 u32 tmp, frame_count;
2853 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002854
Alex Deucher62444b72012-08-15 17:18:42 -04002855 /* update crtc base addresses */
2856 for (i = 0; i < rdev->num_crtc; i++) {
2857 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002858 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002859 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002860 upper_32_bits(rdev->mc.vram_start));
Alex Deucher62444b72012-08-15 17:18:42 -04002861 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002862 (u32)rdev->mc.vram_start);
Alex Deucher62444b72012-08-15 17:18:42 -04002863 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05002864 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04002865 }
Alex Deucher51535502012-08-30 14:34:30 -04002866
2867 if (!ASIC_IS_NODCE(rdev)) {
2868 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
2869 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
2870 }
Alex Deucher62444b72012-08-15 17:18:42 -04002871
Alex Deucher968c0162013-04-10 09:58:42 -04002872 /* unlock regs and wait for update */
2873 for (i = 0; i < rdev->num_crtc; i++) {
2874 if (save->crtc_enabled[i]) {
2875 tmp = RREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i]);
Mario Kleinerf53f81b2014-07-03 03:45:02 +02002876 if ((tmp & 0x7) != 3) {
2877 tmp &= ~0x7;
2878 tmp |= 0x3;
Alex Deucher968c0162013-04-10 09:58:42 -04002879 WREG32(EVERGREEN_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
2880 }
2881 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2882 if (tmp & EVERGREEN_GRPH_UPDATE_LOCK) {
2883 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
2884 WREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i], tmp);
2885 }
2886 tmp = RREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i]);
2887 if (tmp & 1) {
2888 tmp &= ~1;
2889 WREG32(EVERGREEN_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
2890 }
2891 for (j = 0; j < rdev->usec_timeout; j++) {
2892 tmp = RREG32(EVERGREEN_GRPH_UPDATE + crtc_offsets[i]);
2893 if ((tmp & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING) == 0)
2894 break;
2895 udelay(1);
2896 }
2897 }
2898 }
2899
Alex Deucher62444b72012-08-15 17:18:42 -04002900 /* unblackout the MC */
2901 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
2902 tmp &= ~BLACKOUT_MODE_MASK;
2903 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
2904 /* allow CPU access */
2905 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
2906
2907 for (i = 0; i < rdev->num_crtc; i++) {
Alex Deucher695ddeb2012-11-05 16:34:58 +00002908 if (save->crtc_enabled[i]) {
Alex Deucher62444b72012-08-15 17:18:42 -04002909 if (ASIC_IS_DCE6(rdev)) {
2910 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
Alex Deucher3157c582014-07-30 17:57:28 -04002911 tmp &= ~EVERGREEN_CRTC_BLANK_DATA_EN;
Christopher Staitebb5888202013-01-26 11:10:58 -05002912 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002913 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002914 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002915 } else {
2916 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
2917 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
Christopher Staitebb5888202013-01-26 11:10:58 -05002918 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
Alex Deucher62444b72012-08-15 17:18:42 -04002919 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
Christopher Staitebb5888202013-01-26 11:10:58 -05002920 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
Alex Deucher62444b72012-08-15 17:18:42 -04002921 }
2922 /* wait for the next frame */
2923 frame_count = radeon_get_vblank_counter(rdev, i);
2924 for (j = 0; j < rdev->usec_timeout; j++) {
2925 if (radeon_get_vblank_counter(rdev, i) != frame_count)
2926 break;
2927 udelay(1);
2928 }
2929 }
2930 }
Alex Deucher51535502012-08-30 14:34:30 -04002931 if (!ASIC_IS_NODCE(rdev)) {
2932 /* Unlock vga access */
2933 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
2934 mdelay(1);
2935 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
2936 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002937}
2938
Alex Deucher755d8192011-03-02 20:07:34 -05002939void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002940{
2941 struct evergreen_mc_save save;
2942 u32 tmp;
2943 int i, j;
2944
2945 /* Initialize HDP */
2946 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2947 WREG32((0x2c14 + j), 0x00000000);
2948 WREG32((0x2c18 + j), 0x00000000);
2949 WREG32((0x2c1c + j), 0x00000000);
2950 WREG32((0x2c20 + j), 0x00000000);
2951 WREG32((0x2c24 + j), 0x00000000);
2952 }
2953 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
2954
2955 evergreen_mc_stop(rdev, &save);
2956 if (evergreen_mc_wait_for_idle(rdev)) {
2957 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2958 }
2959 /* Lockout access through VGA aperture*/
2960 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
2961 /* Update configuration */
2962 if (rdev->flags & RADEON_IS_AGP) {
2963 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
2964 /* VRAM before AGP */
2965 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2966 rdev->mc.vram_start >> 12);
2967 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2968 rdev->mc.gtt_end >> 12);
2969 } else {
2970 /* VRAM after AGP */
2971 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2972 rdev->mc.gtt_start >> 12);
2973 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2974 rdev->mc.vram_end >> 12);
2975 }
2976 } else {
2977 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
2978 rdev->mc.vram_start >> 12);
2979 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
2980 rdev->mc.vram_end >> 12);
2981 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05002982 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04002983 /* llano/ontario only */
2984 if ((rdev->family == CHIP_PALM) ||
2985 (rdev->family == CHIP_SUMO) ||
2986 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05002987 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
2988 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
2989 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
2990 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
2991 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002992 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
2993 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
2994 WREG32(MC_VM_FB_LOCATION, tmp);
2995 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05002996 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02002997 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002998 if (rdev->flags & RADEON_IS_AGP) {
2999 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
3000 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
3001 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
3002 } else {
3003 WREG32(MC_VM_AGP_BASE, 0);
3004 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
3005 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
3006 }
3007 if (evergreen_mc_wait_for_idle(rdev)) {
3008 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
3009 }
3010 evergreen_mc_resume(rdev, &save);
3011 /* we need to own VRAM, so turn off the VGA renderer here
3012 * to stop it overwriting our objects */
3013 rv515_vga_render_disable(rdev);
3014}
3015
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003016/*
3017 * CP.
3018 */
Alex Deucher12920592011-02-02 12:37:40 -05003019void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3020{
Christian König876dc9f2012-05-08 14:24:01 +02003021 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003022 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003023
Alex Deucher12920592011-02-02 12:37:40 -05003024 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02003025 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
3026 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02003027
3028 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003029 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003030 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3031 radeon_ring_write(ring, ((ring->rptr_save_reg -
3032 PACKET3_SET_CONFIG_REG_START) >> 2));
3033 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003034 } else if (rdev->wb.enabled) {
3035 next_rptr = ring->wptr + 5 + 4;
3036 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3037 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3038 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3039 radeon_ring_write(ring, next_rptr);
3040 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003041 }
3042
Christian Könige32eb502011-10-23 12:56:27 +02003043 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3044 radeon_ring_write(ring,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003045#ifdef __BIG_ENDIAN
3046 (2 << 0) |
3047#endif
3048 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003049 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3050 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05003051}
3052
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003053
3054static int evergreen_cp_load_microcode(struct radeon_device *rdev)
3055{
Alex Deucherfe251e22010-03-24 13:36:43 -04003056 const __be32 *fw_data;
3057 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003058
Alex Deucherfe251e22010-03-24 13:36:43 -04003059 if (!rdev->me_fw || !rdev->pfp_fw)
3060 return -EINVAL;
3061
3062 r700_cp_stop(rdev);
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003063 WREG32(CP_RB_CNTL,
3064#ifdef __BIG_ENDIAN
3065 BUF_SWAP_32BIT |
3066#endif
3067 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04003068
3069 fw_data = (const __be32 *)rdev->pfp_fw->data;
3070 WREG32(CP_PFP_UCODE_ADDR, 0);
3071 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
3072 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
3073 WREG32(CP_PFP_UCODE_ADDR, 0);
3074
3075 fw_data = (const __be32 *)rdev->me_fw->data;
3076 WREG32(CP_ME_RAM_WADDR, 0);
3077 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
3078 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
3079
3080 WREG32(CP_PFP_UCODE_ADDR, 0);
3081 WREG32(CP_ME_RAM_WADDR, 0);
3082 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003083 return 0;
3084}
3085
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003086static int evergreen_cp_start(struct radeon_device *rdev)
3087{
Christian Könige32eb502011-10-23 12:56:27 +02003088 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04003089 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003090 uint32_t cp_me;
3091
Christian Könige32eb502011-10-23 12:56:27 +02003092 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003093 if (r) {
3094 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3095 return r;
3096 }
Christian Könige32eb502011-10-23 12:56:27 +02003097 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
3098 radeon_ring_write(ring, 0x1);
3099 radeon_ring_write(ring, 0x0);
3100 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
3101 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
3102 radeon_ring_write(ring, 0);
3103 radeon_ring_write(ring, 0);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003104 radeon_ring_unlock_commit(rdev, ring, false);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003105
3106 cp_me = 0xff;
3107 WREG32(CP_ME_CNTL, cp_me);
3108
Christian Könige32eb502011-10-23 12:56:27 +02003109 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003110 if (r) {
3111 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3112 return r;
3113 }
Alex Deucher2281a372010-10-21 13:31:38 -04003114
3115 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02003116 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
3117 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04003118
3119 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02003120 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04003121
Christian Könige32eb502011-10-23 12:56:27 +02003122 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
3123 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04003124
3125 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02003126 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
3127 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04003128
3129 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02003130 radeon_ring_write(ring, 0xc0026f00);
3131 radeon_ring_write(ring, 0x00000000);
3132 radeon_ring_write(ring, 0x00000000);
3133 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04003134
3135 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02003136 radeon_ring_write(ring, 0xc0036f00);
3137 radeon_ring_write(ring, 0x00000bc4);
3138 radeon_ring_write(ring, 0xffffffff);
3139 radeon_ring_write(ring, 0xffffffff);
3140 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04003141
Christian Könige32eb502011-10-23 12:56:27 +02003142 radeon_ring_write(ring, 0xc0026900);
3143 radeon_ring_write(ring, 0x00000316);
3144 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
3145 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05003146
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003147 radeon_ring_unlock_commit(rdev, ring, false);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003148
3149 return 0;
3150}
3151
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003152static int evergreen_cp_resume(struct radeon_device *rdev)
Alex Deucherfe251e22010-03-24 13:36:43 -04003153{
Christian Könige32eb502011-10-23 12:56:27 +02003154 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04003155 u32 tmp;
3156 u32 rb_bufsz;
3157 int r;
3158
3159 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
3160 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
3161 SOFT_RESET_PA |
3162 SOFT_RESET_SH |
3163 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00003164 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04003165 SOFT_RESET_SX));
3166 RREG32(GRBM_SOFT_RESET);
3167 mdelay(15);
3168 WREG32(GRBM_SOFT_RESET, 0);
3169 RREG32(GRBM_SOFT_RESET);
3170
3171 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003172 rb_bufsz = order_base_2(ring->ring_size / 8);
3173 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04003174#ifdef __BIG_ENDIAN
3175 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003176#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04003177 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02003178 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05003179 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04003180
3181 /* Set the write pointer delay */
3182 WREG32(CP_RB_WPTR_DELAY, 0);
3183
3184 /* Initialize the ring buffer's read and write pointers */
3185 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
3186 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02003187 ring->wptr = 0;
3188 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04003189
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04003190 /* set the wb address whether it's enabled or not */
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003191 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f5f2011-02-13 19:06:33 -05003192 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04003193 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
3194 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
3195
3196 if (rdev->wb.enabled)
3197 WREG32(SCRATCH_UMSK, 0xff);
3198 else {
3199 tmp |= RB_NO_UPDATE;
3200 WREG32(SCRATCH_UMSK, 0);
3201 }
3202
Alex Deucherfe251e22010-03-24 13:36:43 -04003203 mdelay(1);
3204 WREG32(CP_RB_CNTL, tmp);
3205
Christian Könige32eb502011-10-23 12:56:27 +02003206 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04003207 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
3208
Alex Deucher7e7b41d2010-09-02 21:32:32 -04003209 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003210 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05003211 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04003212 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02003213 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04003214 return r;
3215 }
3216 return 0;
3217}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003218
3219/*
3220 * Core functions
3221 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003222static void evergreen_gpu_init(struct radeon_device *rdev)
3223{
Alex Deucher416a2bd2012-05-31 19:00:25 -04003224 u32 gb_addr_config;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003225 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003226 u32 sx_debug_1;
3227 u32 smx_dc_ctl0;
3228 u32 sq_config;
3229 u32 sq_lds_resource_mgmt;
3230 u32 sq_gpr_resource_mgmt_1;
3231 u32 sq_gpr_resource_mgmt_2;
3232 u32 sq_gpr_resource_mgmt_3;
3233 u32 sq_thread_resource_mgmt;
3234 u32 sq_thread_resource_mgmt_2;
3235 u32 sq_stack_resource_mgmt_1;
3236 u32 sq_stack_resource_mgmt_2;
3237 u32 sq_stack_resource_mgmt_3;
3238 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04003239 u32 hdp_host_path_cntl, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003240 u32 disabled_rb_mask;
Dan Carpenter072c44b2014-10-29 18:47:07 +03003241 int i, j, ps_thread_count;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003242
3243 switch (rdev->family) {
3244 case CHIP_CYPRESS:
3245 case CHIP_HEMLOCK:
3246 rdev->config.evergreen.num_ses = 2;
3247 rdev->config.evergreen.max_pipes = 4;
3248 rdev->config.evergreen.max_tile_pipes = 8;
3249 rdev->config.evergreen.max_simds = 10;
3250 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3251 rdev->config.evergreen.max_gprs = 256;
3252 rdev->config.evergreen.max_threads = 248;
3253 rdev->config.evergreen.max_gs_threads = 32;
3254 rdev->config.evergreen.max_stack_entries = 512;
3255 rdev->config.evergreen.sx_num_of_sets = 4;
3256 rdev->config.evergreen.sx_max_export_size = 256;
3257 rdev->config.evergreen.sx_max_export_pos_size = 64;
3258 rdev->config.evergreen.sx_max_export_smx_size = 192;
3259 rdev->config.evergreen.max_hw_contexts = 8;
3260 rdev->config.evergreen.sq_num_cf_insts = 2;
3261
3262 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3263 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3264 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003265 gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003266 break;
3267 case CHIP_JUNIPER:
3268 rdev->config.evergreen.num_ses = 1;
3269 rdev->config.evergreen.max_pipes = 4;
3270 rdev->config.evergreen.max_tile_pipes = 4;
3271 rdev->config.evergreen.max_simds = 10;
3272 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3273 rdev->config.evergreen.max_gprs = 256;
3274 rdev->config.evergreen.max_threads = 248;
3275 rdev->config.evergreen.max_gs_threads = 32;
3276 rdev->config.evergreen.max_stack_entries = 512;
3277 rdev->config.evergreen.sx_num_of_sets = 4;
3278 rdev->config.evergreen.sx_max_export_size = 256;
3279 rdev->config.evergreen.sx_max_export_pos_size = 64;
3280 rdev->config.evergreen.sx_max_export_smx_size = 192;
3281 rdev->config.evergreen.max_hw_contexts = 8;
3282 rdev->config.evergreen.sq_num_cf_insts = 2;
3283
3284 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3285 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3286 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003287 gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003288 break;
3289 case CHIP_REDWOOD:
3290 rdev->config.evergreen.num_ses = 1;
3291 rdev->config.evergreen.max_pipes = 4;
3292 rdev->config.evergreen.max_tile_pipes = 4;
3293 rdev->config.evergreen.max_simds = 5;
3294 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3295 rdev->config.evergreen.max_gprs = 256;
3296 rdev->config.evergreen.max_threads = 248;
3297 rdev->config.evergreen.max_gs_threads = 32;
3298 rdev->config.evergreen.max_stack_entries = 256;
3299 rdev->config.evergreen.sx_num_of_sets = 4;
3300 rdev->config.evergreen.sx_max_export_size = 256;
3301 rdev->config.evergreen.sx_max_export_pos_size = 64;
3302 rdev->config.evergreen.sx_max_export_smx_size = 192;
3303 rdev->config.evergreen.max_hw_contexts = 8;
3304 rdev->config.evergreen.sq_num_cf_insts = 2;
3305
3306 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3307 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3308 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003309 gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003310 break;
3311 case CHIP_CEDAR:
3312 default:
3313 rdev->config.evergreen.num_ses = 1;
3314 rdev->config.evergreen.max_pipes = 2;
3315 rdev->config.evergreen.max_tile_pipes = 2;
3316 rdev->config.evergreen.max_simds = 2;
3317 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3318 rdev->config.evergreen.max_gprs = 256;
3319 rdev->config.evergreen.max_threads = 192;
3320 rdev->config.evergreen.max_gs_threads = 16;
3321 rdev->config.evergreen.max_stack_entries = 256;
3322 rdev->config.evergreen.sx_num_of_sets = 4;
3323 rdev->config.evergreen.sx_max_export_size = 128;
3324 rdev->config.evergreen.sx_max_export_pos_size = 32;
3325 rdev->config.evergreen.sx_max_export_smx_size = 96;
3326 rdev->config.evergreen.max_hw_contexts = 4;
3327 rdev->config.evergreen.sq_num_cf_insts = 1;
3328
3329 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3330 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3331 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003332 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003333 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003334 case CHIP_PALM:
3335 rdev->config.evergreen.num_ses = 1;
3336 rdev->config.evergreen.max_pipes = 2;
3337 rdev->config.evergreen.max_tile_pipes = 2;
3338 rdev->config.evergreen.max_simds = 2;
3339 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3340 rdev->config.evergreen.max_gprs = 256;
3341 rdev->config.evergreen.max_threads = 192;
3342 rdev->config.evergreen.max_gs_threads = 16;
3343 rdev->config.evergreen.max_stack_entries = 256;
3344 rdev->config.evergreen.sx_num_of_sets = 4;
3345 rdev->config.evergreen.sx_max_export_size = 128;
3346 rdev->config.evergreen.sx_max_export_pos_size = 32;
3347 rdev->config.evergreen.sx_max_export_smx_size = 96;
3348 rdev->config.evergreen.max_hw_contexts = 4;
3349 rdev->config.evergreen.sq_num_cf_insts = 1;
3350
3351 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3352 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3353 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003354 gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003355 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003356 case CHIP_SUMO:
3357 rdev->config.evergreen.num_ses = 1;
3358 rdev->config.evergreen.max_pipes = 4;
Jerome Glissebd25f072012-12-11 11:56:52 -05003359 rdev->config.evergreen.max_tile_pipes = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003360 if (rdev->pdev->device == 0x9648)
3361 rdev->config.evergreen.max_simds = 3;
3362 else if ((rdev->pdev->device == 0x9647) ||
3363 (rdev->pdev->device == 0x964a))
3364 rdev->config.evergreen.max_simds = 4;
3365 else
3366 rdev->config.evergreen.max_simds = 5;
3367 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3368 rdev->config.evergreen.max_gprs = 256;
3369 rdev->config.evergreen.max_threads = 248;
3370 rdev->config.evergreen.max_gs_threads = 32;
3371 rdev->config.evergreen.max_stack_entries = 256;
3372 rdev->config.evergreen.sx_num_of_sets = 4;
3373 rdev->config.evergreen.sx_max_export_size = 256;
3374 rdev->config.evergreen.sx_max_export_pos_size = 64;
3375 rdev->config.evergreen.sx_max_export_smx_size = 192;
3376 rdev->config.evergreen.max_hw_contexts = 8;
3377 rdev->config.evergreen.sq_num_cf_insts = 2;
3378
3379 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3380 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3381 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003382 gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003383 break;
3384 case CHIP_SUMO2:
3385 rdev->config.evergreen.num_ses = 1;
3386 rdev->config.evergreen.max_pipes = 4;
3387 rdev->config.evergreen.max_tile_pipes = 4;
3388 rdev->config.evergreen.max_simds = 2;
3389 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3390 rdev->config.evergreen.max_gprs = 256;
3391 rdev->config.evergreen.max_threads = 248;
3392 rdev->config.evergreen.max_gs_threads = 32;
3393 rdev->config.evergreen.max_stack_entries = 512;
3394 rdev->config.evergreen.sx_num_of_sets = 4;
3395 rdev->config.evergreen.sx_max_export_size = 256;
3396 rdev->config.evergreen.sx_max_export_pos_size = 64;
3397 rdev->config.evergreen.sx_max_export_smx_size = 192;
wojciech kapuscinski50b8f5a2013-10-01 19:54:33 -04003398 rdev->config.evergreen.max_hw_contexts = 4;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003399 rdev->config.evergreen.sq_num_cf_insts = 2;
3400
3401 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3402 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3403 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Jerome Glissebd25f072012-12-11 11:56:52 -05003404 gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherd5c5a722011-05-31 15:42:48 -04003405 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003406 case CHIP_BARTS:
3407 rdev->config.evergreen.num_ses = 2;
3408 rdev->config.evergreen.max_pipes = 4;
3409 rdev->config.evergreen.max_tile_pipes = 8;
3410 rdev->config.evergreen.max_simds = 7;
3411 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
3412 rdev->config.evergreen.max_gprs = 256;
3413 rdev->config.evergreen.max_threads = 248;
3414 rdev->config.evergreen.max_gs_threads = 32;
3415 rdev->config.evergreen.max_stack_entries = 512;
3416 rdev->config.evergreen.sx_num_of_sets = 4;
3417 rdev->config.evergreen.sx_max_export_size = 256;
3418 rdev->config.evergreen.sx_max_export_pos_size = 64;
3419 rdev->config.evergreen.sx_max_export_smx_size = 192;
3420 rdev->config.evergreen.max_hw_contexts = 8;
3421 rdev->config.evergreen.sq_num_cf_insts = 2;
3422
3423 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3424 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3425 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003426 gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003427 break;
3428 case CHIP_TURKS:
3429 rdev->config.evergreen.num_ses = 1;
3430 rdev->config.evergreen.max_pipes = 4;
3431 rdev->config.evergreen.max_tile_pipes = 4;
3432 rdev->config.evergreen.max_simds = 6;
3433 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
3434 rdev->config.evergreen.max_gprs = 256;
3435 rdev->config.evergreen.max_threads = 248;
3436 rdev->config.evergreen.max_gs_threads = 32;
3437 rdev->config.evergreen.max_stack_entries = 256;
3438 rdev->config.evergreen.sx_num_of_sets = 4;
3439 rdev->config.evergreen.sx_max_export_size = 256;
3440 rdev->config.evergreen.sx_max_export_pos_size = 64;
3441 rdev->config.evergreen.sx_max_export_smx_size = 192;
3442 rdev->config.evergreen.max_hw_contexts = 8;
3443 rdev->config.evergreen.sq_num_cf_insts = 2;
3444
3445 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
3446 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3447 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003448 gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003449 break;
3450 case CHIP_CAICOS:
3451 rdev->config.evergreen.num_ses = 1;
Jerome Glissebd25f072012-12-11 11:56:52 -05003452 rdev->config.evergreen.max_pipes = 2;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003453 rdev->config.evergreen.max_tile_pipes = 2;
3454 rdev->config.evergreen.max_simds = 2;
3455 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
3456 rdev->config.evergreen.max_gprs = 256;
3457 rdev->config.evergreen.max_threads = 192;
3458 rdev->config.evergreen.max_gs_threads = 16;
3459 rdev->config.evergreen.max_stack_entries = 256;
3460 rdev->config.evergreen.sx_num_of_sets = 4;
3461 rdev->config.evergreen.sx_max_export_size = 128;
3462 rdev->config.evergreen.sx_max_export_pos_size = 32;
3463 rdev->config.evergreen.sx_max_export_smx_size = 96;
3464 rdev->config.evergreen.max_hw_contexts = 4;
3465 rdev->config.evergreen.sq_num_cf_insts = 1;
3466
3467 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
3468 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
3469 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -04003470 gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
Alex Deucheradb68fa2011-01-06 21:19:24 -05003471 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003472 }
3473
3474 /* Initialize HDP */
3475 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
3476 WREG32((0x2c14 + j), 0x00000000);
3477 WREG32((0x2c18 + j), 0x00000000);
3478 WREG32((0x2c1c + j), 0x00000000);
3479 WREG32((0x2c20 + j), 0x00000000);
3480 WREG32((0x2c24 + j), 0x00000000);
3481 }
3482
3483 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
Christian Königacc15222015-02-18 13:19:28 +01003484 WREG32(SRBM_INT_CNTL, 0x1);
3485 WREG32(SRBM_INT_ACK, 0x1);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003486
Alex Deucherd054ac12011-09-01 17:46:15 +00003487 evergreen_fix_pci_max_read_req_size(rdev);
3488
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003489 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04003490 if ((rdev->family == CHIP_PALM) ||
3491 (rdev->family == CHIP_SUMO) ||
3492 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04003493 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
3494 else
3495 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003496
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003497 /* setup tiling info dword. gb_addr_config is not adequate since it does
3498 * not have bank info, so create a custom tiling dword.
3499 * bits 3:0 num_pipes
3500 * bits 7:4 num_banks
3501 * bits 11:8 group_size
3502 * bits 15:12 row_size
3503 */
3504 rdev->config.evergreen.tile_config = 0;
3505 switch (rdev->config.evergreen.max_tile_pipes) {
3506 case 1:
3507 default:
3508 rdev->config.evergreen.tile_config |= (0 << 0);
3509 break;
3510 case 2:
3511 rdev->config.evergreen.tile_config |= (1 << 0);
3512 break;
3513 case 4:
3514 rdev->config.evergreen.tile_config |= (2 << 0);
3515 break;
3516 case 8:
3517 rdev->config.evergreen.tile_config |= (3 << 0);
3518 break;
3519 }
Alex Deucherd698a342011-06-23 00:49:29 -04003520 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04003521 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04003522 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04003523 else {
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003524 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
3525 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04003526 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucherc8d15ed2012-07-31 11:01:10 -04003527 break;
3528 case 1: /* eight banks */
3529 rdev->config.evergreen.tile_config |= 1 << 4;
3530 break;
3531 case 2: /* sixteen banks */
3532 default:
3533 rdev->config.evergreen.tile_config |= 2 << 4;
3534 break;
3535 }
Alex Deucher29d65402012-05-31 18:53:36 -04003536 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003537 rdev->config.evergreen.tile_config |= 0 << 8;
Alex Deucher1aa52bd2010-11-17 12:11:03 -05003538 rdev->config.evergreen.tile_config |=
3539 ((gb_addr_config & 0x30000000) >> 28) << 12;
3540
Alex Deucher416a2bd2012-05-31 19:00:25 -04003541 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
3542 u32 efuse_straps_4;
3543 u32 efuse_straps_3;
3544
Alex Deucherff82bbc2013-04-12 11:27:20 -04003545 efuse_straps_4 = RREG32_RCU(0x204);
3546 efuse_straps_3 = RREG32_RCU(0x203);
Alex Deucher416a2bd2012-05-31 19:00:25 -04003547 tmp = (((efuse_straps_4 & 0xf) << 4) |
3548 ((efuse_straps_3 & 0xf0000000) >> 28));
3549 } else {
3550 tmp = 0;
3551 for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
3552 u32 rb_disable_bitmap;
3553
3554 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3555 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3556 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
3557 tmp <<= 4;
3558 tmp |= rb_disable_bitmap;
3559 }
3560 }
3561 /* enabled rb are just the one not disabled :) */
3562 disabled_rb_mask = tmp;
Alex Deuchercedb6552013-04-09 10:13:22 -04003563 tmp = 0;
3564 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3565 tmp |= (1 << i);
3566 /* if all the backends are disabled, fix it up here */
3567 if ((disabled_rb_mask & tmp) == tmp) {
3568 for (i = 0; i < rdev->config.evergreen.max_backends; i++)
3569 disabled_rb_mask &= ~(1 << i);
3570 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003571
Alex Deucher65fcf662014-06-02 16:13:21 -04003572 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
3573 u32 simd_disable_bitmap;
3574
3575 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3576 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
3577 simd_disable_bitmap = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
3578 simd_disable_bitmap |= 0xffffffff << rdev->config.evergreen.max_simds;
3579 tmp <<= 16;
3580 tmp |= simd_disable_bitmap;
3581 }
3582 rdev->config.evergreen.active_simds = hweight32(~tmp);
3583
Alex Deucher416a2bd2012-05-31 19:00:25 -04003584 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3585 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
3586
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003587 WREG32(GB_ADDR_CONFIG, gb_addr_config);
3588 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
3589 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
Alex Deucher233d1ad2012-12-04 15:25:59 -05003590 WREG32(DMA_TILING_CONFIG, gb_addr_config);
Christian König9a210592013-04-08 12:41:37 +02003591 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
3592 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
3593 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003594
Alex Deucherf7eb9732013-01-30 13:57:40 -05003595 if ((rdev->config.evergreen.max_backends == 1) &&
3596 (rdev->flags & RADEON_IS_IGP)) {
3597 if ((disabled_rb_mask & 3) == 1) {
3598 /* RB0 disabled, RB1 enabled */
3599 tmp = 0x11111111;
3600 } else {
3601 /* RB1 disabled, RB0 enabled */
3602 tmp = 0x00000000;
3603 }
3604 } else {
3605 tmp = gb_addr_config & NUM_PIPES_MASK;
3606 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
3607 EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
3608 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04003609 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003610
3611 WREG32(CGTS_SYS_TCC_DISABLE, 0);
3612 WREG32(CGTS_TCC_DISABLE, 0);
3613 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
3614 WREG32(CGTS_USER_TCC_DISABLE, 0);
3615
3616 /* set HW defaults for 3D engine */
3617 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
3618 ROQ_IB2_START(0x2b)));
3619
3620 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
3621
3622 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
3623 SYNC_GRADIENT |
3624 SYNC_WALKER |
3625 SYNC_ALIGNER));
3626
3627 sx_debug_1 = RREG32(SX_DEBUG_1);
3628 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
3629 WREG32(SX_DEBUG_1, sx_debug_1);
3630
3631
3632 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
3633 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
3634 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
3635 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
3636
Alex Deucherb866d132012-06-14 22:06:36 +02003637 if (rdev->family <= CHIP_SUMO2)
3638 WREG32(SMX_SAR_CTL0, 0x00010000);
3639
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003640 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
3641 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
3642 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
3643
3644 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
3645 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
3646 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
3647
3648 WREG32(VGT_NUM_INSTANCES, 1);
3649 WREG32(SPI_CONFIG_CNTL, 0);
3650 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
3651 WREG32(CP_PERFMON_CNTL, 0);
3652
3653 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
3654 FETCH_FIFO_HIWATER(0x4) |
3655 DONE_FIFO_HIWATER(0xe0) |
3656 ALU_UPDATE_FIFO_HIWATER(0x8)));
3657
3658 sq_config = RREG32(SQ_CONFIG);
3659 sq_config &= ~(PS_PRIO(3) |
3660 VS_PRIO(3) |
3661 GS_PRIO(3) |
3662 ES_PRIO(3));
3663 sq_config |= (VC_ENABLE |
3664 EXPORT_SRC_C |
3665 PS_PRIO(0) |
3666 VS_PRIO(1) |
3667 GS_PRIO(2) |
3668 ES_PRIO(3));
3669
Alex Deucherd5e455e2010-11-22 17:56:29 -05003670 switch (rdev->family) {
3671 case CHIP_CEDAR:
3672 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003673 case CHIP_SUMO:
3674 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003675 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003676 /* no vertex cache */
3677 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003678 break;
3679 default:
3680 break;
3681 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003682
3683 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
3684
3685 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
3686 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
3687 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
3688 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3689 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
3690 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3691 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
3692
Alex Deucherd5e455e2010-11-22 17:56:29 -05003693 switch (rdev->family) {
3694 case CHIP_CEDAR:
3695 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003696 case CHIP_SUMO:
3697 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003698 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003699 break;
3700 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003701 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05003702 break;
3703 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003704
3705 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04003706 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3707 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3708 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3709 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
3710 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003711
3712 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3713 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3714 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3715 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3716 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3717 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
3718
3719 WREG32(SQ_CONFIG, sq_config);
3720 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
3721 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
3722 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
3723 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
3724 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
3725 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
3726 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
3727 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
3728 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
3729 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
3730
3731 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
3732 FORCE_EOV_MAX_REZ_CNT(255)));
3733
Alex Deucherd5e455e2010-11-22 17:56:29 -05003734 switch (rdev->family) {
3735 case CHIP_CEDAR:
3736 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04003737 case CHIP_SUMO:
3738 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05003739 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003740 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003741 break;
3742 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003743 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05003744 break;
3745 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003746 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
3747 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
3748
3749 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05003750 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003751 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
3752
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003753 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
3754 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
3755
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003756 WREG32(CB_PERF_CTR0_SEL_0, 0);
3757 WREG32(CB_PERF_CTR0_SEL_1, 0);
3758 WREG32(CB_PERF_CTR1_SEL_0, 0);
3759 WREG32(CB_PERF_CTR1_SEL_1, 0);
3760 WREG32(CB_PERF_CTR2_SEL_0, 0);
3761 WREG32(CB_PERF_CTR2_SEL_1, 0);
3762 WREG32(CB_PERF_CTR3_SEL_0, 0);
3763 WREG32(CB_PERF_CTR3_SEL_1, 0);
3764
Alex Deucher60a4a3e2010-06-29 17:03:35 -04003765 /* clear render buffer base addresses */
3766 WREG32(CB_COLOR0_BASE, 0);
3767 WREG32(CB_COLOR1_BASE, 0);
3768 WREG32(CB_COLOR2_BASE, 0);
3769 WREG32(CB_COLOR3_BASE, 0);
3770 WREG32(CB_COLOR4_BASE, 0);
3771 WREG32(CB_COLOR5_BASE, 0);
3772 WREG32(CB_COLOR6_BASE, 0);
3773 WREG32(CB_COLOR7_BASE, 0);
3774 WREG32(CB_COLOR8_BASE, 0);
3775 WREG32(CB_COLOR9_BASE, 0);
3776 WREG32(CB_COLOR10_BASE, 0);
3777 WREG32(CB_COLOR11_BASE, 0);
3778
3779 /* set the shader const cache sizes to 0 */
3780 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
3781 WREG32(i, 0);
3782 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
3783 WREG32(i, 0);
3784
Alex Deucherf25a5c62011-05-19 11:07:57 -04003785 tmp = RREG32(HDP_MISC_CNTL);
3786 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
3787 WREG32(HDP_MISC_CNTL, tmp);
3788
Alex Deucher32fcdbf2010-03-24 13:33:47 -04003789 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
3790 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
3791
3792 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
3793
3794 udelay(50);
3795
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003796}
3797
3798int evergreen_mc_init(struct radeon_device *rdev)
3799{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003800 u32 tmp;
3801 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003802
3803 /* Get VRAM informations */
3804 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04003805 if ((rdev->family == CHIP_PALM) ||
3806 (rdev->family == CHIP_SUMO) ||
3807 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04003808 tmp = RREG32(FUS_MC_ARB_RAMCFG);
3809 else
3810 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003811 if (tmp & CHANSIZE_OVERRIDE) {
3812 chansize = 16;
3813 } else if (tmp & CHANSIZE_MASK) {
3814 chansize = 64;
3815 } else {
3816 chansize = 32;
3817 }
3818 tmp = RREG32(MC_SHARED_CHMAP);
3819 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
3820 case 0:
3821 default:
3822 numchan = 1;
3823 break;
3824 case 1:
3825 numchan = 2;
3826 break;
3827 case 2:
3828 numchan = 4;
3829 break;
3830 case 3:
3831 numchan = 8;
3832 break;
3833 }
3834 rdev->mc.vram_width = numchan * chansize;
3835 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06003836 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
3837 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003838 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04003839 if ((rdev->family == CHIP_PALM) ||
3840 (rdev->family == CHIP_SUMO) ||
3841 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05003842 /* size in bytes on fusion */
3843 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
3844 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
3845 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04003846 /* size in MB on evergreen/cayman/tn */
Niels Ole Salscheiderfc986032013-05-18 21:19:23 +02003847 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
3848 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
Alex Deucher6eb18f82010-11-22 17:56:27 -05003849 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00003850 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05003851 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04003852 radeon_update_bandwidth_info(rdev);
3853
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003854 return 0;
3855}
Jerome Glissed594e462010-02-17 21:54:29 +00003856
Alex Deucher187e3592013-01-18 14:51:38 -05003857void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
Alex Deucher747943e2010-03-24 13:26:36 -04003858{
Jerome Glisse64c56e82013-01-02 17:30:35 -05003859 dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003860 RREG32(GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003861 dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003862 RREG32(GRBM_STATUS_SE0));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003863 dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003864 RREG32(GRBM_STATUS_SE1));
Jerome Glisse64c56e82013-01-02 17:30:35 -05003865 dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
Alex Deucher747943e2010-03-24 13:26:36 -04003866 RREG32(SRBM_STATUS));
Alex Deuchera65a4362013-01-18 18:55:54 -05003867 dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
3868 RREG32(SRBM_STATUS2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04003869 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
3870 RREG32(CP_STALLED_STAT1));
3871 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
3872 RREG32(CP_STALLED_STAT2));
3873 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
3874 RREG32(CP_BUSY_STAT));
3875 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
3876 RREG32(CP_STAT));
Alex Deucher0ecebb92013-01-03 12:40:13 -05003877 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
3878 RREG32(DMA_STATUS_REG));
Alex Deucher168757e2013-01-18 19:17:22 -05003879 if (rdev->family >= CHIP_CAYMAN) {
3880 dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
3881 RREG32(DMA_STATUS_REG + 0x800));
3882 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05003883}
3884
Alex Deucher168757e2013-01-18 19:17:22 -05003885bool evergreen_is_display_hung(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003886{
3887 u32 crtc_hung = 0;
3888 u32 crtc_status[6];
3889 u32 i, j, tmp;
3890
3891 for (i = 0; i < rdev->num_crtc; i++) {
3892 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
3893 crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3894 crtc_hung |= (1 << i);
3895 }
3896 }
3897
3898 for (j = 0; j < 10; j++) {
3899 for (i = 0; i < rdev->num_crtc; i++) {
3900 if (crtc_hung & (1 << i)) {
3901 tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
3902 if (tmp != crtc_status[i])
3903 crtc_hung &= ~(1 << i);
3904 }
3905 }
3906 if (crtc_hung == 0)
3907 return false;
3908 udelay(100);
3909 }
3910
3911 return true;
3912}
3913
Christian König2483b4e2013-08-13 11:56:54 +02003914u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deuchera65a4362013-01-18 18:55:54 -05003915{
3916 u32 reset_mask = 0;
3917 u32 tmp;
3918
3919 /* GRBM_STATUS */
3920 tmp = RREG32(GRBM_STATUS);
3921 if (tmp & (PA_BUSY | SC_BUSY |
3922 SH_BUSY | SX_BUSY |
3923 TA_BUSY | VGT_BUSY |
3924 DB_BUSY | CB_BUSY |
3925 SPI_BUSY | VGT_BUSY_NO_DMA))
3926 reset_mask |= RADEON_RESET_GFX;
3927
3928 if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
3929 CP_BUSY | CP_COHERENCY_BUSY))
3930 reset_mask |= RADEON_RESET_CP;
3931
3932 if (tmp & GRBM_EE_BUSY)
3933 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
3934
3935 /* DMA_STATUS_REG */
3936 tmp = RREG32(DMA_STATUS_REG);
3937 if (!(tmp & DMA_IDLE))
3938 reset_mask |= RADEON_RESET_DMA;
3939
3940 /* SRBM_STATUS2 */
3941 tmp = RREG32(SRBM_STATUS2);
3942 if (tmp & DMA_BUSY)
3943 reset_mask |= RADEON_RESET_DMA;
3944
3945 /* SRBM_STATUS */
3946 tmp = RREG32(SRBM_STATUS);
3947 if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
3948 reset_mask |= RADEON_RESET_RLC;
3949
3950 if (tmp & IH_BUSY)
3951 reset_mask |= RADEON_RESET_IH;
3952
3953 if (tmp & SEM_BUSY)
3954 reset_mask |= RADEON_RESET_SEM;
3955
3956 if (tmp & GRBM_RQ_PENDING)
3957 reset_mask |= RADEON_RESET_GRBM;
3958
3959 if (tmp & VMC_BUSY)
3960 reset_mask |= RADEON_RESET_VMC;
3961
3962 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
3963 MCC_BUSY | MCD_BUSY))
3964 reset_mask |= RADEON_RESET_MC;
3965
3966 if (evergreen_is_display_hung(rdev))
3967 reset_mask |= RADEON_RESET_DISPLAY;
3968
3969 /* VM_L2_STATUS */
3970 tmp = RREG32(VM_L2_STATUS);
3971 if (tmp & L2_BUSY)
3972 reset_mask |= RADEON_RESET_VMC;
3973
Alex Deucherd808fc82013-02-28 10:03:08 -05003974 /* Skip MC reset as it's mostly likely not hung, just busy */
3975 if (reset_mask & RADEON_RESET_MC) {
3976 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
3977 reset_mask &= ~RADEON_RESET_MC;
3978 }
3979
Alex Deuchera65a4362013-01-18 18:55:54 -05003980 return reset_mask;
3981}
3982
3983static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher0ecebb92013-01-03 12:40:13 -05003984{
3985 struct evergreen_mc_save save;
Alex Deucherb7630472013-01-18 14:28:41 -05003986 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
3987 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05003988
Alex Deucher0ecebb92013-01-03 12:40:13 -05003989 if (reset_mask == 0)
Alex Deuchera65a4362013-01-18 18:55:54 -05003990 return;
Alex Deucher0ecebb92013-01-03 12:40:13 -05003991
3992 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
3993
Alex Deucherb7630472013-01-18 14:28:41 -05003994 evergreen_print_gpu_status_regs(rdev);
3995
Alex Deucherb7630472013-01-18 14:28:41 -05003996 /* Disable CP parsing/prefetching */
3997 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
3998
3999 if (reset_mask & RADEON_RESET_DMA) {
4000 /* Disable DMA */
4001 tmp = RREG32(DMA_RB_CNTL);
4002 tmp &= ~DMA_RB_ENABLE;
4003 WREG32(DMA_RB_CNTL, tmp);
4004 }
4005
Alex Deucherb21b6e72013-01-23 18:57:56 -05004006 udelay(50);
4007
4008 evergreen_mc_stop(rdev, &save);
4009 if (evergreen_mc_wait_for_idle(rdev)) {
4010 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
4011 }
4012
Alex Deucherb7630472013-01-18 14:28:41 -05004013 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
4014 grbm_soft_reset |= SOFT_RESET_DB |
4015 SOFT_RESET_CB |
4016 SOFT_RESET_PA |
4017 SOFT_RESET_SC |
4018 SOFT_RESET_SPI |
4019 SOFT_RESET_SX |
4020 SOFT_RESET_SH |
4021 SOFT_RESET_TC |
4022 SOFT_RESET_TA |
4023 SOFT_RESET_VC |
4024 SOFT_RESET_VGT;
4025 }
4026
4027 if (reset_mask & RADEON_RESET_CP) {
4028 grbm_soft_reset |= SOFT_RESET_CP |
4029 SOFT_RESET_VGT;
4030
4031 srbm_soft_reset |= SOFT_RESET_GRBM;
4032 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05004033
4034 if (reset_mask & RADEON_RESET_DMA)
Alex Deucherb7630472013-01-18 14:28:41 -05004035 srbm_soft_reset |= SOFT_RESET_DMA;
4036
Alex Deuchera65a4362013-01-18 18:55:54 -05004037 if (reset_mask & RADEON_RESET_DISPLAY)
4038 srbm_soft_reset |= SOFT_RESET_DC;
4039
4040 if (reset_mask & RADEON_RESET_RLC)
4041 srbm_soft_reset |= SOFT_RESET_RLC;
4042
4043 if (reset_mask & RADEON_RESET_SEM)
4044 srbm_soft_reset |= SOFT_RESET_SEM;
4045
4046 if (reset_mask & RADEON_RESET_IH)
4047 srbm_soft_reset |= SOFT_RESET_IH;
4048
4049 if (reset_mask & RADEON_RESET_GRBM)
4050 srbm_soft_reset |= SOFT_RESET_GRBM;
4051
4052 if (reset_mask & RADEON_RESET_VMC)
4053 srbm_soft_reset |= SOFT_RESET_VMC;
4054
Alex Deucher24178ec2013-01-24 15:00:17 -05004055 if (!(rdev->flags & RADEON_IS_IGP)) {
4056 if (reset_mask & RADEON_RESET_MC)
4057 srbm_soft_reset |= SOFT_RESET_MC;
4058 }
Alex Deuchera65a4362013-01-18 18:55:54 -05004059
Alex Deucherb7630472013-01-18 14:28:41 -05004060 if (grbm_soft_reset) {
4061 tmp = RREG32(GRBM_SOFT_RESET);
4062 tmp |= grbm_soft_reset;
4063 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
4064 WREG32(GRBM_SOFT_RESET, tmp);
4065 tmp = RREG32(GRBM_SOFT_RESET);
4066
4067 udelay(50);
4068
4069 tmp &= ~grbm_soft_reset;
4070 WREG32(GRBM_SOFT_RESET, tmp);
4071 tmp = RREG32(GRBM_SOFT_RESET);
4072 }
4073
4074 if (srbm_soft_reset) {
4075 tmp = RREG32(SRBM_SOFT_RESET);
4076 tmp |= srbm_soft_reset;
4077 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
4078 WREG32(SRBM_SOFT_RESET, tmp);
4079 tmp = RREG32(SRBM_SOFT_RESET);
4080
4081 udelay(50);
4082
4083 tmp &= ~srbm_soft_reset;
4084 WREG32(SRBM_SOFT_RESET, tmp);
4085 tmp = RREG32(SRBM_SOFT_RESET);
4086 }
Alex Deucher0ecebb92013-01-03 12:40:13 -05004087
4088 /* Wait a little for things to settle down */
4089 udelay(50);
4090
Alex Deucher747943e2010-03-24 13:26:36 -04004091 evergreen_mc_resume(rdev, &save);
Alex Deucherb7630472013-01-18 14:28:41 -05004092 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05004093
Alex Deucherb7630472013-01-18 14:28:41 -05004094 evergreen_print_gpu_status_regs(rdev);
Alex Deucher747943e2010-03-24 13:26:36 -04004095}
4096
Alex Deucherb5470b02013-11-01 16:25:10 -04004097void evergreen_gpu_pci_config_reset(struct radeon_device *rdev)
4098{
4099 struct evergreen_mc_save save;
4100 u32 tmp, i;
4101
4102 dev_info(rdev->dev, "GPU pci config reset\n");
4103
4104 /* disable dpm? */
4105
4106 /* Disable CP parsing/prefetching */
4107 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
4108 udelay(50);
4109 /* Disable DMA */
4110 tmp = RREG32(DMA_RB_CNTL);
4111 tmp &= ~DMA_RB_ENABLE;
4112 WREG32(DMA_RB_CNTL, tmp);
4113 /* XXX other engines? */
4114
4115 /* halt the rlc */
4116 r600_rlc_stop(rdev);
4117
4118 udelay(50);
4119
4120 /* set mclk/sclk to bypass */
4121 rv770_set_clk_bypass_mode(rdev);
4122 /* disable BM */
4123 pci_clear_master(rdev->pdev);
4124 /* disable mem access */
4125 evergreen_mc_stop(rdev, &save);
4126 if (evergreen_mc_wait_for_idle(rdev)) {
4127 dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
4128 }
4129 /* reset */
4130 radeon_pci_config_reset(rdev);
4131 /* wait for asic to come out of reset */
4132 for (i = 0; i < rdev->usec_timeout; i++) {
4133 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
4134 break;
4135 udelay(1);
4136 }
4137}
4138
Jerome Glissea2d07b72010-03-09 14:45:11 +00004139int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004140{
Alex Deuchera65a4362013-01-18 18:55:54 -05004141 u32 reset_mask;
4142
4143 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4144
4145 if (reset_mask)
4146 r600_set_bios_scratch_engine_hung(rdev, true);
4147
Alex Deucherb5470b02013-11-01 16:25:10 -04004148 /* try soft reset */
Alex Deuchera65a4362013-01-18 18:55:54 -05004149 evergreen_gpu_soft_reset(rdev, reset_mask);
4150
4151 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4152
Alex Deucherb5470b02013-11-01 16:25:10 -04004153 /* try pci config reset */
4154 if (reset_mask && radeon_hard_reset)
4155 evergreen_gpu_pci_config_reset(rdev);
4156
4157 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4158
Alex Deuchera65a4362013-01-18 18:55:54 -05004159 if (!reset_mask)
4160 r600_set_bios_scratch_engine_hung(rdev, false);
4161
4162 return 0;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004163}
4164
Alex Deucher123bc182013-01-24 11:37:19 -05004165/**
4166 * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
4167 *
4168 * @rdev: radeon_device pointer
4169 * @ring: radeon_ring structure holding ring information
4170 *
4171 * Check if the GFX engine is locked up.
4172 * Returns true if the engine appears to be locked up, false if not.
4173 */
4174bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
4175{
4176 u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
4177
4178 if (!(reset_mask & (RADEON_RESET_GFX |
4179 RADEON_RESET_COMPUTE |
4180 RADEON_RESET_CP))) {
Christian Königff212f22014-02-18 14:52:33 +01004181 radeon_ring_lockup_update(rdev, ring);
Alex Deucher123bc182013-01-24 11:37:19 -05004182 return false;
4183 }
Alex Deucher123bc182013-01-24 11:37:19 -05004184 return radeon_ring_test_lockup(rdev, ring);
4185}
4186
Alex Deucher2948f5e2013-04-12 13:52:52 -04004187/*
4188 * RLC
4189 */
4190#define RLC_SAVE_RESTORE_LIST_END_MARKER 0x00000000
4191#define RLC_CLEAR_STATE_END_MARKER 0x00000001
4192
4193void sumo_rlc_fini(struct radeon_device *rdev)
4194{
4195 int r;
4196
4197 /* save restore block */
4198 if (rdev->rlc.save_restore_obj) {
4199 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
4200 if (unlikely(r != 0))
4201 dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
4202 radeon_bo_unpin(rdev->rlc.save_restore_obj);
4203 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4204
4205 radeon_bo_unref(&rdev->rlc.save_restore_obj);
4206 rdev->rlc.save_restore_obj = NULL;
4207 }
4208
4209 /* clear state block */
4210 if (rdev->rlc.clear_state_obj) {
4211 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
4212 if (unlikely(r != 0))
4213 dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
4214 radeon_bo_unpin(rdev->rlc.clear_state_obj);
4215 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4216
4217 radeon_bo_unref(&rdev->rlc.clear_state_obj);
4218 rdev->rlc.clear_state_obj = NULL;
4219 }
Alex Deucher22c775c2013-07-23 09:41:05 -04004220
4221 /* clear state block */
4222 if (rdev->rlc.cp_table_obj) {
4223 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
4224 if (unlikely(r != 0))
4225 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4226 radeon_bo_unpin(rdev->rlc.cp_table_obj);
4227 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4228
4229 radeon_bo_unref(&rdev->rlc.cp_table_obj);
4230 rdev->rlc.cp_table_obj = NULL;
4231 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004232}
4233
Alex Deucher22c775c2013-07-23 09:41:05 -04004234#define CP_ME_TABLE_SIZE 96
4235
Alex Deucher2948f5e2013-04-12 13:52:52 -04004236int sumo_rlc_init(struct radeon_device *rdev)
4237{
Alex Deucher1fd11772013-04-17 17:53:50 -04004238 const u32 *src_ptr;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004239 volatile u32 *dst_ptr;
4240 u32 dws, data, i, j, k, reg_num;
Alex Deucher59a82d02013-08-13 12:48:06 -04004241 u32 reg_list_num, reg_list_hdr_blk_index, reg_list_blk_index = 0;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004242 u64 reg_list_mc_addr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004243 const struct cs_section_def *cs_data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004244 int r;
4245
4246 src_ptr = rdev->rlc.reg_list;
4247 dws = rdev->rlc.reg_list_size;
Alex Deuchera0f38602013-08-22 11:57:46 -04004248 if (rdev->family >= CHIP_BONAIRE) {
4249 dws += (5 * 16) + 48 + 48 + 64;
4250 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004251 cs_data = rdev->rlc.cs_data;
4252
Alex Deucher10b7ca72013-04-17 17:22:05 -04004253 if (src_ptr) {
4254 /* save restore block */
4255 if (rdev->rlc.save_restore_obj == NULL) {
4256 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09004257 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004258 NULL, &rdev->rlc.save_restore_obj);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004259 if (r) {
4260 dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
4261 return r;
4262 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004263 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004264
Alex Deucher10b7ca72013-04-17 17:22:05 -04004265 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
4266 if (unlikely(r != 0)) {
Alex Deucher2948f5e2013-04-12 13:52:52 -04004267 sumo_rlc_fini(rdev);
4268 return r;
4269 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004270 r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
4271 &rdev->rlc.save_restore_gpu_addr);
4272 if (r) {
4273 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4274 dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
4275 sumo_rlc_fini(rdev);
4276 return r;
Alex Deucher2948f5e2013-04-12 13:52:52 -04004277 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004278
Alex Deucher10b7ca72013-04-17 17:22:05 -04004279 r = radeon_bo_kmap(rdev->rlc.save_restore_obj, (void **)&rdev->rlc.sr_ptr);
4280 if (r) {
4281 dev_warn(rdev->dev, "(%d) map RLC sr bo failed\n", r);
4282 sumo_rlc_fini(rdev);
4283 return r;
4284 }
4285 /* write the sr buffer */
4286 dst_ptr = rdev->rlc.sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -04004287 if (rdev->family >= CHIP_TAHITI) {
4288 /* SI */
Alex Deucher59a82d02013-08-13 12:48:06 -04004289 for (i = 0; i < rdev->rlc.reg_list_size; i++)
Alex Deucher6ba81e52013-10-23 18:27:10 -04004290 dst_ptr[i] = cpu_to_le32(src_ptr[i]);
Alex Deucher1fd11772013-04-17 17:53:50 -04004291 } else {
4292 /* ON/LN/TN */
4293 /* format:
4294 * dw0: (reg2 << 16) | reg1
4295 * dw1: reg1 save space
4296 * dw2: reg2 save space
4297 */
4298 for (i = 0; i < dws; i++) {
4299 data = src_ptr[i] >> 2;
4300 i++;
4301 if (i < dws)
4302 data |= (src_ptr[i] >> 2) << 16;
4303 j = (((i - 1) * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004304 dst_ptr[j] = cpu_to_le32(data);
Alex Deucher1fd11772013-04-17 17:53:50 -04004305 }
4306 j = ((i * 3) / 2);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004307 dst_ptr[j] = cpu_to_le32(RLC_SAVE_RESTORE_LIST_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004308 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004309 radeon_bo_kunmap(rdev->rlc.save_restore_obj);
4310 radeon_bo_unreserve(rdev->rlc.save_restore_obj);
4311 }
4312
4313 if (cs_data) {
4314 /* clear state block */
Alex Deuchera0f38602013-08-22 11:57:46 -04004315 if (rdev->family >= CHIP_BONAIRE) {
4316 rdev->rlc.clear_state_size = dws = cik_get_csb_size(rdev);
4317 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004318 rdev->rlc.clear_state_size = si_get_csb_size(rdev);
4319 dws = rdev->rlc.clear_state_size + (256 / 4);
4320 } else {
4321 reg_list_num = 0;
4322 dws = 0;
4323 for (i = 0; cs_data[i].section != NULL; i++) {
4324 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4325 reg_list_num++;
4326 dws += cs_data[i].section[j].reg_count;
4327 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004328 }
Alex Deucher59a82d02013-08-13 12:48:06 -04004329 reg_list_blk_index = (3 * reg_list_num + 2);
4330 dws += reg_list_blk_index;
4331 rdev->rlc.clear_state_size = dws;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004332 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004333
4334 if (rdev->rlc.clear_state_obj == NULL) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004335 r = radeon_bo_create(rdev, dws * 4, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09004336 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004337 NULL, &rdev->rlc.clear_state_obj);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004338 if (r) {
4339 dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
4340 sumo_rlc_fini(rdev);
4341 return r;
4342 }
4343 }
4344 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
4345 if (unlikely(r != 0)) {
4346 sumo_rlc_fini(rdev);
4347 return r;
4348 }
4349 r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
4350 &rdev->rlc.clear_state_gpu_addr);
4351 if (r) {
4352 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4353 dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
4354 sumo_rlc_fini(rdev);
4355 return r;
4356 }
4357
4358 r = radeon_bo_kmap(rdev->rlc.clear_state_obj, (void **)&rdev->rlc.cs_ptr);
4359 if (r) {
4360 dev_warn(rdev->dev, "(%d) map RLC c bo failed\n", r);
4361 sumo_rlc_fini(rdev);
4362 return r;
4363 }
4364 /* set up the cs buffer */
4365 dst_ptr = rdev->rlc.cs_ptr;
Alex Deuchera0f38602013-08-22 11:57:46 -04004366 if (rdev->family >= CHIP_BONAIRE) {
4367 cik_get_csb_buffer(rdev, dst_ptr);
4368 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher59a82d02013-08-13 12:48:06 -04004369 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + 256;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004370 dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
4371 dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
4372 dst_ptr[2] = cpu_to_le32(rdev->rlc.clear_state_size);
Alex Deucher59a82d02013-08-13 12:48:06 -04004373 si_get_csb_buffer(rdev, &dst_ptr[(256/4)]);
4374 } else {
4375 reg_list_hdr_blk_index = 0;
4376 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + (reg_list_blk_index * 4);
4377 data = upper_32_bits(reg_list_mc_addr);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004378 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004379 reg_list_hdr_blk_index++;
4380 for (i = 0; cs_data[i].section != NULL; i++) {
4381 for (j = 0; cs_data[i].section[j].extent != NULL; j++) {
4382 reg_num = cs_data[i].section[j].reg_count;
4383 data = reg_list_mc_addr & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004384 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004385 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004386
Alex Deucher59a82d02013-08-13 12:48:06 -04004387 data = (cs_data[i].section[j].reg_index * 4) & 0xffffffff;
Alex Deucher6ba81e52013-10-23 18:27:10 -04004388 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004389 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004390
Alex Deucher59a82d02013-08-13 12:48:06 -04004391 data = 0x08000000 | (reg_num * 4);
Alex Deucher6ba81e52013-10-23 18:27:10 -04004392 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004393 reg_list_hdr_blk_index++;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004394
Alex Deucher59a82d02013-08-13 12:48:06 -04004395 for (k = 0; k < reg_num; k++) {
4396 data = cs_data[i].section[j].extent[k];
Alex Deucher6ba81e52013-10-23 18:27:10 -04004397 dst_ptr[reg_list_blk_index + k] = cpu_to_le32(data);
Alex Deucher59a82d02013-08-13 12:48:06 -04004398 }
4399 reg_list_mc_addr += reg_num * 4;
4400 reg_list_blk_index += reg_num;
Alex Deucher10b7ca72013-04-17 17:22:05 -04004401 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004402 }
Alex Deucher6ba81e52013-10-23 18:27:10 -04004403 dst_ptr[reg_list_hdr_blk_index] = cpu_to_le32(RLC_CLEAR_STATE_END_MARKER);
Alex Deucher10b7ca72013-04-17 17:22:05 -04004404 }
Alex Deucher10b7ca72013-04-17 17:22:05 -04004405 radeon_bo_kunmap(rdev->rlc.clear_state_obj);
4406 radeon_bo_unreserve(rdev->rlc.clear_state_obj);
4407 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004408
Alex Deucher22c775c2013-07-23 09:41:05 -04004409 if (rdev->rlc.cp_table_size) {
4410 if (rdev->rlc.cp_table_obj == NULL) {
Michel Dänzer02376d82014-07-17 19:01:08 +09004411 r = radeon_bo_create(rdev, rdev->rlc.cp_table_size,
4412 PAGE_SIZE, true,
4413 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02004414 NULL, &rdev->rlc.cp_table_obj);
Alex Deucher22c775c2013-07-23 09:41:05 -04004415 if (r) {
4416 dev_warn(rdev->dev, "(%d) create RLC cp table bo failed\n", r);
4417 sumo_rlc_fini(rdev);
4418 return r;
4419 }
4420 }
4421
4422 r = radeon_bo_reserve(rdev->rlc.cp_table_obj, false);
4423 if (unlikely(r != 0)) {
4424 dev_warn(rdev->dev, "(%d) reserve RLC cp table bo failed\n", r);
4425 sumo_rlc_fini(rdev);
4426 return r;
4427 }
4428 r = radeon_bo_pin(rdev->rlc.cp_table_obj, RADEON_GEM_DOMAIN_VRAM,
4429 &rdev->rlc.cp_table_gpu_addr);
4430 if (r) {
4431 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4432 dev_warn(rdev->dev, "(%d) pin RLC cp_table bo failed\n", r);
4433 sumo_rlc_fini(rdev);
4434 return r;
4435 }
4436 r = radeon_bo_kmap(rdev->rlc.cp_table_obj, (void **)&rdev->rlc.cp_table_ptr);
4437 if (r) {
4438 dev_warn(rdev->dev, "(%d) map RLC cp table bo failed\n", r);
4439 sumo_rlc_fini(rdev);
4440 return r;
4441 }
4442
4443 cik_init_cp_pg_table(rdev);
4444
4445 radeon_bo_kunmap(rdev->rlc.cp_table_obj);
4446 radeon_bo_unreserve(rdev->rlc.cp_table_obj);
4447
4448 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004449
4450 return 0;
4451}
4452
4453static void evergreen_rlc_start(struct radeon_device *rdev)
4454{
Alex Deucher8ba10462013-02-15 16:26:33 -05004455 u32 mask = RLC_ENABLE;
4456
4457 if (rdev->flags & RADEON_IS_IGP) {
4458 mask |= GFX_POWER_GATING_ENABLE | GFX_POWER_GATING_SRC;
Alex Deucher8ba10462013-02-15 16:26:33 -05004459 }
4460
4461 WREG32(RLC_CNTL, mask);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004462}
4463
4464int evergreen_rlc_resume(struct radeon_device *rdev)
4465{
4466 u32 i;
4467 const __be32 *fw_data;
4468
4469 if (!rdev->rlc_fw)
4470 return -EINVAL;
4471
4472 r600_rlc_stop(rdev);
4473
4474 WREG32(RLC_HB_CNTL, 0);
4475
4476 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher8ba10462013-02-15 16:26:33 -05004477 if (rdev->family == CHIP_ARUBA) {
4478 u32 always_on_bitmap =
4479 3 | (3 << (16 * rdev->config.cayman.max_shader_engines));
4480 /* find out the number of active simds */
4481 u32 tmp = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
4482 tmp |= 0xffffffff << rdev->config.cayman.max_simds_per_se;
4483 tmp = hweight32(~tmp);
4484 if (tmp == rdev->config.cayman.max_simds_per_se) {
4485 WREG32(TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK, always_on_bitmap);
4486 WREG32(TN_RLC_LB_PARAMS, 0x00601004);
4487 WREG32(TN_RLC_LB_INIT_SIMD_MASK, 0xffffffff);
4488 WREG32(TN_RLC_LB_CNTR_INIT, 0x00000000);
4489 WREG32(TN_RLC_LB_CNTR_MAX, 0x00002000);
4490 }
4491 } else {
4492 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4493 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
4494 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004495 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
4496 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
4497 } else {
4498 WREG32(RLC_HB_BASE, 0);
4499 WREG32(RLC_HB_RPTR, 0);
4500 WREG32(RLC_HB_WPTR, 0);
Alex Deucher8ba10462013-02-15 16:26:33 -05004501 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
4502 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucher2948f5e2013-04-12 13:52:52 -04004503 }
Alex Deucher2948f5e2013-04-12 13:52:52 -04004504 WREG32(RLC_MC_CNTL, 0);
4505 WREG32(RLC_UCODE_CNTL, 0);
4506
4507 fw_data = (const __be32 *)rdev->rlc_fw->data;
4508 if (rdev->family >= CHIP_ARUBA) {
4509 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
4510 WREG32(RLC_UCODE_ADDR, i);
4511 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4512 }
4513 } else if (rdev->family >= CHIP_CAYMAN) {
4514 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
4515 WREG32(RLC_UCODE_ADDR, i);
4516 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4517 }
4518 } else {
4519 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
4520 WREG32(RLC_UCODE_ADDR, i);
4521 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4522 }
4523 }
4524 WREG32(RLC_UCODE_ADDR, 0);
4525
4526 evergreen_rlc_start(rdev);
4527
4528 return 0;
4529}
4530
Alex Deucher45f9a392010-03-24 13:55:51 -04004531/* Interrupts */
4532
4533u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
4534{
Alex Deucher46437052012-08-15 17:10:32 -04004535 if (crtc >= rdev->num_crtc)
Alex Deucher45f9a392010-03-24 13:55:51 -04004536 return 0;
Alex Deucher46437052012-08-15 17:10:32 -04004537 else
4538 return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
Alex Deucher45f9a392010-03-24 13:55:51 -04004539}
4540
4541void evergreen_disable_interrupt_state(struct radeon_device *rdev)
4542{
4543 u32 tmp;
4544
Alex Deucher1b370782011-11-17 20:13:28 -05004545 if (rdev->family >= CHIP_CAYMAN) {
4546 cayman_cp_int_cntl_setup(rdev, 0,
4547 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
4548 cayman_cp_int_cntl_setup(rdev, 1, 0);
4549 cayman_cp_int_cntl_setup(rdev, 2, 0);
Alex Deucherf60cbd12012-12-04 15:27:33 -05004550 tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4551 WREG32(CAYMAN_DMA1_CNTL, tmp);
Alex Deucher1b370782011-11-17 20:13:28 -05004552 } else
4553 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004554 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4555 WREG32(DMA_CNTL, tmp);
Alex Deucher45f9a392010-03-24 13:55:51 -04004556 WREG32(GRBM_INT_CNTL, 0);
Christian Königacc15222015-02-18 13:19:28 +01004557 WREG32(SRBM_INT_CNTL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04004558 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4559 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004560 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004561 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4562 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004563 }
4564 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004565 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4566 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4567 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004568
4569 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
4570 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004571 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004572 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
4573 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04004574 }
4575 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004576 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
4577 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
4578 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004579
Alex Deuchere9a321c2014-01-27 11:54:44 -05004580 /* only one DAC on DCE5 */
4581 if (!ASIC_IS_DCE5(rdev))
Alex Deucher05b3ef62012-03-20 17:18:37 -04004582 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04004583 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
4584
4585 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4586 WREG32(DC_HPD1_INT_CONTROL, tmp);
4587 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4588 WREG32(DC_HPD2_INT_CONTROL, tmp);
4589 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4590 WREG32(DC_HPD3_INT_CONTROL, tmp);
4591 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4592 WREG32(DC_HPD4_INT_CONTROL, tmp);
4593 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4594 WREG32(DC_HPD5_INT_CONTROL, tmp);
4595 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4596 WREG32(DC_HPD6_INT_CONTROL, tmp);
4597
4598}
4599
4600int evergreen_irq_set(struct radeon_device *rdev)
4601{
4602 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05004603 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004604 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
4605 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04004606 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004607 u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
Alex Deucherf60cbd12012-12-04 15:27:33 -05004608 u32 dma_cntl, dma_cntl1 = 0;
Alex Deucherdc50ba72013-06-26 00:33:35 -04004609 u32 thermal_int = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04004610
4611 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004612 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04004613 return -EINVAL;
4614 }
4615 /* don't enable anything if the ih is disabled */
4616 if (!rdev->ih.enabled) {
4617 r600_disable_interrupts(rdev);
4618 /* force the active interrupt state to all disabled */
4619 evergreen_disable_interrupt_state(rdev);
4620 return 0;
4621 }
4622
Dave Airlie2bc67b42015-02-24 09:23:57 +10004623 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4624 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4625 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4626 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4627 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
4628 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
Alex Deucherd70229f2013-04-12 16:40:41 -04004629 if (rdev->family == CHIP_ARUBA)
4630 thermal_int = RREG32(TN_CG_THERMAL_INT_CTRL) &
4631 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4632 else
4633 thermal_int = RREG32(CG_THERMAL_INT) &
4634 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher45f9a392010-03-24 13:55:51 -04004635
Alex Deucherf122c612012-03-30 08:59:57 -04004636 afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4637 afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4638 afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4639 afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4640 afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4641 afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4642
Alex Deucher233d1ad2012-12-04 15:25:59 -05004643 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4644
Alex Deucher1b370782011-11-17 20:13:28 -05004645 if (rdev->family >= CHIP_CAYMAN) {
4646 /* enable CP interrupts on all rings */
Christian Koenig736fc372012-05-17 19:52:00 +02004647 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004648 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4649 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4650 }
Christian Koenig736fc372012-05-17 19:52:00 +02004651 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004652 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
4653 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
4654 }
Christian Koenig736fc372012-05-17 19:52:00 +02004655 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004656 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
4657 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
4658 }
4659 } else {
Christian Koenig736fc372012-05-17 19:52:00 +02004660 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucher1b370782011-11-17 20:13:28 -05004661 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
4662 cp_int_cntl |= RB_INT_ENABLE;
4663 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4664 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004665 }
Alex Deucher1b370782011-11-17 20:13:28 -05004666
Alex Deucher233d1ad2012-12-04 15:25:59 -05004667 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4668 DRM_DEBUG("r600_irq_set: sw int dma\n");
4669 dma_cntl |= TRAP_ENABLE;
4670 }
4671
Alex Deucherf60cbd12012-12-04 15:27:33 -05004672 if (rdev->family >= CHIP_CAYMAN) {
4673 dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
4674 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
4675 DRM_DEBUG("r600_irq_set: sw int dma1\n");
4676 dma_cntl1 |= TRAP_ENABLE;
4677 }
4678 }
4679
Alex Deucherdc50ba72013-06-26 00:33:35 -04004680 if (rdev->irq.dpm_thermal) {
4681 DRM_DEBUG("dpm thermal\n");
4682 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
4683 }
4684
Alex Deucher6f34be52010-11-21 10:59:01 -05004685 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004686 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004687 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
4688 crtc1 |= VBLANK_INT_MASK;
4689 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004690 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004691 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004692 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
4693 crtc2 |= VBLANK_INT_MASK;
4694 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004695 if (rdev->irq.crtc_vblank_int[2] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004696 atomic_read(&rdev->irq.pflip[2])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004697 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
4698 crtc3 |= VBLANK_INT_MASK;
4699 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004700 if (rdev->irq.crtc_vblank_int[3] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004701 atomic_read(&rdev->irq.pflip[3])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004702 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
4703 crtc4 |= VBLANK_INT_MASK;
4704 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004705 if (rdev->irq.crtc_vblank_int[4] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004706 atomic_read(&rdev->irq.pflip[4])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004707 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
4708 crtc5 |= VBLANK_INT_MASK;
4709 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004710 if (rdev->irq.crtc_vblank_int[5] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004711 atomic_read(&rdev->irq.pflip[5])) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004712 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
4713 crtc6 |= VBLANK_INT_MASK;
4714 }
4715 if (rdev->irq.hpd[0]) {
4716 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004717 hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004718 }
4719 if (rdev->irq.hpd[1]) {
4720 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004721 hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004722 }
4723 if (rdev->irq.hpd[2]) {
4724 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004725 hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004726 }
4727 if (rdev->irq.hpd[3]) {
4728 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004729 hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004730 }
4731 if (rdev->irq.hpd[4]) {
4732 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004733 hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004734 }
4735 if (rdev->irq.hpd[5]) {
4736 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10004737 hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
Alex Deucher45f9a392010-03-24 13:55:51 -04004738 }
Alex Deucherf122c612012-03-30 08:59:57 -04004739 if (rdev->irq.afmt[0]) {
4740 DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
4741 afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4742 }
4743 if (rdev->irq.afmt[1]) {
4744 DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
4745 afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4746 }
4747 if (rdev->irq.afmt[2]) {
4748 DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
4749 afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4750 }
4751 if (rdev->irq.afmt[3]) {
4752 DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
4753 afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4754 }
4755 if (rdev->irq.afmt[4]) {
4756 DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
4757 afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4758 }
4759 if (rdev->irq.afmt[5]) {
4760 DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
4761 afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
4762 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004763
Alex Deucher1b370782011-11-17 20:13:28 -05004764 if (rdev->family >= CHIP_CAYMAN) {
4765 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
4766 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
4767 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
4768 } else
4769 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher233d1ad2012-12-04 15:25:59 -05004770
4771 WREG32(DMA_CNTL, dma_cntl);
4772
Alex Deucherf60cbd12012-12-04 15:27:33 -05004773 if (rdev->family >= CHIP_CAYMAN)
4774 WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
4775
Alex Deucher2031f772010-04-22 12:52:11 -04004776 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04004777
4778 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
4779 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04004780 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05004781 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
4782 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04004783 }
4784 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05004785 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
4786 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
4787 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004788
Christian Königf5d636d2014-04-23 20:46:06 +02004789 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
4790 GRPH_PFLIP_INT_MASK);
4791 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
4792 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004793 if (rdev->num_crtc >= 4) {
Christian Königf5d636d2014-04-23 20:46:06 +02004794 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
4795 GRPH_PFLIP_INT_MASK);
4796 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
4797 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004798 }
4799 if (rdev->num_crtc >= 6) {
Christian Königf5d636d2014-04-23 20:46:06 +02004800 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
4801 GRPH_PFLIP_INT_MASK);
4802 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
4803 GRPH_PFLIP_INT_MASK);
Alex Deucherb7eff392011-07-08 11:44:56 -04004804 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004805
Alex Deucher45f9a392010-03-24 13:55:51 -04004806 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4807 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4808 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4809 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4810 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4811 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Alex Deucherd70229f2013-04-12 16:40:41 -04004812 if (rdev->family == CHIP_ARUBA)
4813 WREG32(TN_CG_THERMAL_INT_CTRL, thermal_int);
4814 else
4815 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher45f9a392010-03-24 13:55:51 -04004816
Alex Deucherf122c612012-03-30 08:59:57 -04004817 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
4818 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
4819 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
4820 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
4821 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
4822 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
4823
Alex Deucherc320bb52015-03-02 20:42:53 -05004824 /* posting read */
4825 RREG32(SRBM_STATUS);
4826
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05004827 return 0;
4828}
4829
Andi Kleencbdd4502011-10-13 16:08:46 -07004830static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004831{
4832 u32 tmp;
4833
Alex Deucher6f34be52010-11-21 10:59:01 -05004834 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4835 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4836 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
4837 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
4838 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
4839 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
4840 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4841 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04004842 if (rdev->num_crtc >= 4) {
4843 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4844 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4845 }
4846 if (rdev->num_crtc >= 6) {
4847 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4848 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4849 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004850
Alex Deucherf122c612012-03-30 08:59:57 -04004851 rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
4852 rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
4853 rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
4854 rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
4855 rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
4856 rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
4857
Alex Deucher6f34be52010-11-21 10:59:01 -05004858 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
4859 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4860 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
4861 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05004862 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004863 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004864 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004865 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004866 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004867 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004868 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04004869 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
4870
Alex Deucherb7eff392011-07-08 11:44:56 -04004871 if (rdev->num_crtc >= 4) {
4872 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
4873 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4874 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
4875 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4876 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
4877 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
4878 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
4879 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
4880 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
4881 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
4882 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
4883 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
4884 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004885
Alex Deucherb7eff392011-07-08 11:44:56 -04004886 if (rdev->num_crtc >= 6) {
4887 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
4888 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4889 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
4890 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
4891 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
4892 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
4893 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
4894 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
4895 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
4896 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
4897 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
4898 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
4899 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004900
Alex Deucher6f34be52010-11-21 10:59:01 -05004901 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004902 tmp = RREG32(DC_HPD1_INT_CONTROL);
4903 tmp |= DC_HPDx_INT_ACK;
4904 WREG32(DC_HPD1_INT_CONTROL, tmp);
4905 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004906 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004907 tmp = RREG32(DC_HPD2_INT_CONTROL);
4908 tmp |= DC_HPDx_INT_ACK;
4909 WREG32(DC_HPD2_INT_CONTROL, tmp);
4910 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004911 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004912 tmp = RREG32(DC_HPD3_INT_CONTROL);
4913 tmp |= DC_HPDx_INT_ACK;
4914 WREG32(DC_HPD3_INT_CONTROL, tmp);
4915 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004916 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004917 tmp = RREG32(DC_HPD4_INT_CONTROL);
4918 tmp |= DC_HPDx_INT_ACK;
4919 WREG32(DC_HPD4_INT_CONTROL, tmp);
4920 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004921 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004922 tmp = RREG32(DC_HPD5_INT_CONTROL);
4923 tmp |= DC_HPDx_INT_ACK;
4924 WREG32(DC_HPD5_INT_CONTROL, tmp);
4925 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004926 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04004927 tmp = RREG32(DC_HPD5_INT_CONTROL);
4928 tmp |= DC_HPDx_INT_ACK;
4929 WREG32(DC_HPD6_INT_CONTROL, tmp);
4930 }
Dave Airlie2bc67b42015-02-24 09:23:57 +10004931
4932 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_RX_INTERRUPT) {
4933 tmp = RREG32(DC_HPD1_INT_CONTROL);
4934 tmp |= DC_HPDx_RX_INT_ACK;
4935 WREG32(DC_HPD1_INT_CONTROL, tmp);
4936 }
4937 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
4938 tmp = RREG32(DC_HPD2_INT_CONTROL);
4939 tmp |= DC_HPDx_RX_INT_ACK;
4940 WREG32(DC_HPD2_INT_CONTROL, tmp);
4941 }
4942 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
4943 tmp = RREG32(DC_HPD3_INT_CONTROL);
4944 tmp |= DC_HPDx_RX_INT_ACK;
4945 WREG32(DC_HPD3_INT_CONTROL, tmp);
4946 }
4947 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
4948 tmp = RREG32(DC_HPD4_INT_CONTROL);
4949 tmp |= DC_HPDx_RX_INT_ACK;
4950 WREG32(DC_HPD4_INT_CONTROL, tmp);
4951 }
4952 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
4953 tmp = RREG32(DC_HPD5_INT_CONTROL);
4954 tmp |= DC_HPDx_RX_INT_ACK;
4955 WREG32(DC_HPD5_INT_CONTROL, tmp);
4956 }
4957 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
4958 tmp = RREG32(DC_HPD5_INT_CONTROL);
4959 tmp |= DC_HPDx_RX_INT_ACK;
4960 WREG32(DC_HPD6_INT_CONTROL, tmp);
4961 }
4962
Alex Deucherf122c612012-03-30 08:59:57 -04004963 if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
4964 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
4965 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4966 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
4967 }
4968 if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
4969 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
4970 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4971 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
4972 }
4973 if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
4974 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
4975 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4976 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
4977 }
4978 if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
4979 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
4980 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4981 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
4982 }
4983 if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
4984 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
4985 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4986 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
4987 }
4988 if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
4989 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
4990 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4991 WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
4992 }
Alex Deucher45f9a392010-03-24 13:55:51 -04004993}
4994
Lauri Kasanen1109ca02012-08-31 13:43:50 -04004995static void evergreen_irq_disable(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04004996{
Alex Deucher45f9a392010-03-24 13:55:51 -04004997 r600_disable_interrupts(rdev);
4998 /* Wait and acknowledge irq */
4999 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05005000 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005001 evergreen_disable_interrupt_state(rdev);
5002}
5003
Alex Deucher755d8192011-03-02 20:07:34 -05005004void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04005005{
5006 evergreen_irq_disable(rdev);
5007 r600_rlc_stop(rdev);
5008}
5009
Andi Kleencbdd4502011-10-13 16:08:46 -07005010static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04005011{
5012 u32 wptr, tmp;
5013
Alex Deucher724c80e2010-08-27 18:25:25 -04005014 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04005015 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04005016 else
5017 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04005018
5019 if (wptr & RB_OVERFLOW) {
Michel Dänzer11bab0a2014-09-19 12:07:11 +09005020 wptr &= ~RB_OVERFLOW;
Alex Deucher45f9a392010-03-24 13:55:51 -04005021 /* When a ring buffer overflow happen start parsing interrupt
5022 * from the last not overwritten vector (wptr + 16). Hopefully
5023 * this should allow us to catchup.
5024 */
Michel Dänzer6cc2fda2014-09-19 12:22:07 +09005025 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
5026 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
Alex Deucher45f9a392010-03-24 13:55:51 -04005027 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
5028 tmp = RREG32(IH_RB_CNTL);
5029 tmp |= IH_WPTR_OVERFLOW_CLEAR;
5030 WREG32(IH_RB_CNTL, tmp);
5031 }
5032 return (wptr & rdev->ih.ptr_mask);
5033}
5034
5035int evergreen_irq_process(struct radeon_device *rdev)
5036{
Dave Airlie682f1a52011-06-18 03:59:51 +00005037 u32 wptr;
5038 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04005039 u32 src_id, src_data;
5040 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04005041 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04005042 bool queue_hdmi = false;
Dave Airlie2bc67b42015-02-24 09:23:57 +10005043 bool queue_dp = false;
Alex Deucherdc50ba72013-06-26 00:33:35 -04005044 bool queue_thermal = false;
Alex Deucher54e2e492013-06-13 18:26:25 -04005045 u32 status, addr;
Alex Deucher45f9a392010-03-24 13:55:51 -04005046
Dave Airlie682f1a52011-06-18 03:59:51 +00005047 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04005048 return IRQ_NONE;
5049
Dave Airlie682f1a52011-06-18 03:59:51 +00005050 wptr = evergreen_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02005051
5052restart_ih:
5053 /* is somebody else already processing irqs? */
5054 if (atomic_xchg(&rdev->ih.lock, 1))
5055 return IRQ_NONE;
5056
Dave Airlie682f1a52011-06-18 03:59:51 +00005057 rptr = rdev->ih.rptr;
Mario Kleiner07f18f02015-07-03 06:03:06 +02005058 DRM_DEBUG("evergreen_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04005059
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10005060 /* Order reading of wptr vs. reading of IH ring data */
5061 rmb();
5062
Alex Deucher45f9a392010-03-24 13:55:51 -04005063 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05005064 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005065
Alex Deucher45f9a392010-03-24 13:55:51 -04005066 while (rptr != wptr) {
5067 /* wptr/rptr are in bytes! */
5068 ring_index = rptr / 4;
Alex Deucher0f234f5f2011-02-13 19:06:33 -05005069 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
5070 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04005071
5072 switch (src_id) {
5073 case 1: /* D1 vblank/vline */
5074 switch (src_data) {
5075 case 0: /* D1 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005076 if (!(rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT))
5077 DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
5078
5079 if (rdev->irq.crtc_vblank_int[0]) {
5080 drm_handle_vblank(rdev->ddev, 0);
5081 rdev->pm.vblank_sync = true;
5082 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005083 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005084 if (atomic_read(&rdev->irq.pflip[0]))
5085 radeon_crtc_handle_vblank(rdev, 0);
5086 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
5087 DRM_DEBUG("IH: D1 vblank\n");
5088
Alex Deucher45f9a392010-03-24 13:55:51 -04005089 break;
5090 case 1: /* D1 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005091 if (!(rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT))
5092 DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
5093
5094 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
5095 DRM_DEBUG("IH: D1 vline\n");
5096
Alex Deucher45f9a392010-03-24 13:55:51 -04005097 break;
5098 default:
5099 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5100 break;
5101 }
5102 break;
5103 case 2: /* D2 vblank/vline */
5104 switch (src_data) {
5105 case 0: /* D2 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005106 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
5107 DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
5108
5109 if (rdev->irq.crtc_vblank_int[1]) {
5110 drm_handle_vblank(rdev->ddev, 1);
5111 rdev->pm.vblank_sync = true;
5112 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005113 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005114 if (atomic_read(&rdev->irq.pflip[1]))
5115 radeon_crtc_handle_vblank(rdev, 1);
5116 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
5117 DRM_DEBUG("IH: D2 vblank\n");
5118
Alex Deucher45f9a392010-03-24 13:55:51 -04005119 break;
5120 case 1: /* D2 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005121 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT))
5122 DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
5123
5124 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
5125 DRM_DEBUG("IH: D2 vline\n");
5126
Alex Deucher45f9a392010-03-24 13:55:51 -04005127 break;
5128 default:
5129 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5130 break;
5131 }
5132 break;
5133 case 3: /* D3 vblank/vline */
5134 switch (src_data) {
5135 case 0: /* D3 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005136 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
5137 DRM_DEBUG("IH: D3 vblank - IH event w/o asserted irq bit?\n");
5138
5139 if (rdev->irq.crtc_vblank_int[2]) {
5140 drm_handle_vblank(rdev->ddev, 2);
5141 rdev->pm.vblank_sync = true;
5142 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005143 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005144 if (atomic_read(&rdev->irq.pflip[2]))
5145 radeon_crtc_handle_vblank(rdev, 2);
5146 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
5147 DRM_DEBUG("IH: D3 vblank\n");
5148
Alex Deucher45f9a392010-03-24 13:55:51 -04005149 break;
5150 case 1: /* D3 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005151 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
5152 DRM_DEBUG("IH: D3 vline - IH event w/o asserted irq bit?\n");
5153
5154 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
5155 DRM_DEBUG("IH: D3 vline\n");
5156
Alex Deucher45f9a392010-03-24 13:55:51 -04005157 break;
5158 default:
5159 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5160 break;
5161 }
5162 break;
5163 case 4: /* D4 vblank/vline */
5164 switch (src_data) {
5165 case 0: /* D4 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005166 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
5167 DRM_DEBUG("IH: D4 vblank - IH event w/o asserted irq bit?\n");
5168
5169 if (rdev->irq.crtc_vblank_int[3]) {
5170 drm_handle_vblank(rdev->ddev, 3);
5171 rdev->pm.vblank_sync = true;
5172 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005173 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005174 if (atomic_read(&rdev->irq.pflip[3]))
5175 radeon_crtc_handle_vblank(rdev, 3);
5176 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
5177 DRM_DEBUG("IH: D4 vblank\n");
5178
Alex Deucher45f9a392010-03-24 13:55:51 -04005179 break;
5180 case 1: /* D4 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005181 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
5182 DRM_DEBUG("IH: D4 vline - IH event w/o asserted irq bit?\n");
5183
5184 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
5185 DRM_DEBUG("IH: D4 vline\n");
5186
Alex Deucher45f9a392010-03-24 13:55:51 -04005187 break;
5188 default:
5189 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5190 break;
5191 }
5192 break;
5193 case 5: /* D5 vblank/vline */
5194 switch (src_data) {
5195 case 0: /* D5 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005196 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
5197 DRM_DEBUG("IH: D5 vblank - IH event w/o asserted irq bit?\n");
5198
5199 if (rdev->irq.crtc_vblank_int[4]) {
5200 drm_handle_vblank(rdev->ddev, 4);
5201 rdev->pm.vblank_sync = true;
5202 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005203 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005204 if (atomic_read(&rdev->irq.pflip[4]))
5205 radeon_crtc_handle_vblank(rdev, 4);
5206 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
5207 DRM_DEBUG("IH: D5 vblank\n");
5208
Alex Deucher45f9a392010-03-24 13:55:51 -04005209 break;
5210 case 1: /* D5 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005211 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
5212 DRM_DEBUG("IH: D5 vline - IH event w/o asserted irq bit?\n");
5213
5214 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
5215 DRM_DEBUG("IH: D5 vline\n");
5216
Alex Deucher45f9a392010-03-24 13:55:51 -04005217 break;
5218 default:
5219 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5220 break;
5221 }
5222 break;
5223 case 6: /* D6 vblank/vline */
5224 switch (src_data) {
5225 case 0: /* D6 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005226 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
5227 DRM_DEBUG("IH: D6 vblank - IH event w/o asserted irq bit?\n");
5228
5229 if (rdev->irq.crtc_vblank_int[5]) {
5230 drm_handle_vblank(rdev->ddev, 5);
5231 rdev->pm.vblank_sync = true;
5232 wake_up(&rdev->irq.vblank_queue);
Alex Deucher45f9a392010-03-24 13:55:51 -04005233 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02005234 if (atomic_read(&rdev->irq.pflip[5]))
5235 radeon_crtc_handle_vblank(rdev, 5);
5236 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
5237 DRM_DEBUG("IH: D6 vblank\n");
5238
Alex Deucher45f9a392010-03-24 13:55:51 -04005239 break;
5240 case 1: /* D6 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02005241 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
5242 DRM_DEBUG("IH: D6 vline - IH event w/o asserted irq bit?\n");
5243
5244 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
5245 DRM_DEBUG("IH: D6 vline\n");
5246
Alex Deucher45f9a392010-03-24 13:55:51 -04005247 break;
5248 default:
5249 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5250 break;
5251 }
5252 break;
Christian Königf5d636d2014-04-23 20:46:06 +02005253 case 8: /* D1 page flip */
5254 case 10: /* D2 page flip */
5255 case 12: /* D3 page flip */
5256 case 14: /* D4 page flip */
5257 case 16: /* D5 page flip */
5258 case 18: /* D6 page flip */
5259 DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
Mario Kleiner39dc5452014-07-29 06:21:44 +02005260 if (radeon_use_pflipirq > 0)
5261 radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
Christian Königf5d636d2014-04-23 20:46:06 +02005262 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005263 case 42: /* HPD hotplug */
5264 switch (src_data) {
5265 case 0:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005266 if (!(rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT))
5267 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5268
5269 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
5270 queue_hotplug = true;
5271 DRM_DEBUG("IH: HPD1\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005272 break;
5273 case 1:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005274 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT))
5275 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5276
5277 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
5278 queue_hotplug = true;
5279 DRM_DEBUG("IH: HPD2\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005280 break;
5281 case 2:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005282 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT))
5283 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5284
5285 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
5286 queue_hotplug = true;
5287 DRM_DEBUG("IH: HPD3\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005288 break;
5289 case 3:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005290 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT))
5291 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5292
5293 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
5294 queue_hotplug = true;
5295 DRM_DEBUG("IH: HPD4\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005296 break;
5297 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005298 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT))
5299 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5300
5301 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
5302 queue_hotplug = true;
5303 DRM_DEBUG("IH: HPD5\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005304 break;
5305 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005306 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT))
5307 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5308
5309 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
5310 queue_hotplug = true;
5311 DRM_DEBUG("IH: HPD6\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04005312 break;
Dave Airlie2bc67b42015-02-24 09:23:57 +10005313 case 6:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005314 if (!(rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_RX_INTERRUPT))
5315 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5316
5317 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_RX_INTERRUPT;
5318 queue_dp = true;
5319 DRM_DEBUG("IH: HPD_RX 1\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005320 break;
5321 case 7:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005322 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_RX_INTERRUPT))
5323 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5324
5325 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
5326 queue_dp = true;
5327 DRM_DEBUG("IH: HPD_RX 2\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005328 break;
5329 case 8:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005330 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
5331 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5332
5333 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
5334 queue_dp = true;
5335 DRM_DEBUG("IH: HPD_RX 3\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005336 break;
5337 case 9:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005338 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
5339 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5340
5341 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
5342 queue_dp = true;
5343 DRM_DEBUG("IH: HPD_RX 4\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005344 break;
5345 case 10:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005346 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
5347 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5348
5349 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
5350 queue_dp = true;
5351 DRM_DEBUG("IH: HPD_RX 5\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005352 break;
5353 case 11:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005354 if (!(rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
5355 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5356
5357 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
5358 queue_dp = true;
5359 DRM_DEBUG("IH: HPD_RX 6\n");
Dave Airlie2bc67b42015-02-24 09:23:57 +10005360 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005361 default:
5362 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5363 break;
5364 }
5365 break;
Alex Deucherf122c612012-03-30 08:59:57 -04005366 case 44: /* hdmi */
5367 switch (src_data) {
5368 case 0:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005369 if (!(rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG))
5370 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5371
5372 rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
5373 queue_hdmi = true;
5374 DRM_DEBUG("IH: HDMI0\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005375 break;
5376 case 1:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005377 if (!(rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG))
5378 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5379
5380 rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
5381 queue_hdmi = true;
5382 DRM_DEBUG("IH: HDMI1\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005383 break;
5384 case 2:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005385 if (!(rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG))
5386 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5387
5388 rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
5389 queue_hdmi = true;
5390 DRM_DEBUG("IH: HDMI2\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005391 break;
5392 case 3:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005393 if (!(rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG))
5394 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5395
5396 rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
5397 queue_hdmi = true;
5398 DRM_DEBUG("IH: HDMI3\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005399 break;
5400 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005401 if (!(rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG))
5402 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5403
5404 rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
5405 queue_hdmi = true;
5406 DRM_DEBUG("IH: HDMI4\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005407 break;
5408 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02005409 if (!(rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG))
5410 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
5411
5412 rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
5413 queue_hdmi = true;
5414 DRM_DEBUG("IH: HDMI5\n");
Alex Deucherf122c612012-03-30 08:59:57 -04005415 break;
5416 default:
5417 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
5418 break;
5419 }
Christian Königacc15222015-02-18 13:19:28 +01005420 case 96:
5421 DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
5422 WREG32(SRBM_INT_ACK, 0x1);
5423 break;
Christian Königf2ba57b2013-04-08 12:41:29 +02005424 case 124: /* UVD */
5425 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
5426 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
Alex Deucherf122c612012-03-30 08:59:57 -04005427 break;
Christian Königae133a12012-09-18 15:30:44 -04005428 case 146:
5429 case 147:
Alex Deucher54e2e492013-06-13 18:26:25 -04005430 addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
5431 status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
Christian König9b7d7862014-07-07 11:16:29 +02005432 /* reset addr and status */
5433 WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
5434 if (addr == 0x0 && status == 0x0)
5435 break;
Christian Königae133a12012-09-18 15:30:44 -04005436 dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
5437 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005438 addr);
Christian Königae133a12012-09-18 15:30:44 -04005439 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
Alex Deucher54e2e492013-06-13 18:26:25 -04005440 status);
5441 cayman_vm_decode_fault(rdev, status, addr);
Christian Königae133a12012-09-18 15:30:44 -04005442 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005443 case 176: /* CP_INT in ring buffer */
5444 case 177: /* CP_INT in IB1 */
5445 case 178: /* CP_INT in IB2 */
5446 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04005447 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005448 break;
5449 case 181: /* CP EOP event */
5450 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05005451 if (rdev->family >= CHIP_CAYMAN) {
5452 switch (src_data) {
5453 case 0:
5454 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
5455 break;
5456 case 1:
5457 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
5458 break;
5459 case 2:
5460 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
5461 break;
5462 }
5463 } else
5464 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04005465 break;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005466 case 224: /* DMA trap event */
5467 DRM_DEBUG("IH: DMA trap\n");
5468 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
5469 break;
Alex Deucherdc50ba72013-06-26 00:33:35 -04005470 case 230: /* thermal low to high */
5471 DRM_DEBUG("IH: thermal low to high\n");
5472 rdev->pm.dpm.thermal.high_to_low = false;
5473 queue_thermal = true;
5474 break;
5475 case 231: /* thermal high to low */
5476 DRM_DEBUG("IH: thermal high to low\n");
5477 rdev->pm.dpm.thermal.high_to_low = true;
5478 queue_thermal = true;
5479 break;
Alex Deucher2031f772010-04-22 12:52:11 -04005480 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04005481 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04005482 break;
Alex Deucherf60cbd12012-12-04 15:27:33 -05005483 case 244: /* DMA trap event */
5484 if (rdev->family >= CHIP_CAYMAN) {
5485 DRM_DEBUG("IH: DMA1 trap\n");
5486 radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
5487 }
5488 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04005489 default:
5490 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
5491 break;
5492 }
5493
5494 /* wptr/rptr are in bytes! */
5495 rptr += 16;
5496 rptr &= rdev->ih.ptr_mask;
Michel Dänzerf55e03b2014-09-19 12:22:10 +09005497 WREG32(IH_RB_RPTR, rptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04005498 }
Dave Airlie2bc67b42015-02-24 09:23:57 +10005499 if (queue_dp)
5500 schedule_work(&rdev->dp_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04005501 if (queue_hotplug)
Lyudecb5d4162015-12-03 18:26:07 -05005502 schedule_delayed_work(&rdev->hotplug_work, 0);
Alex Deucherf122c612012-03-30 08:59:57 -04005503 if (queue_hdmi)
5504 schedule_work(&rdev->audio_work);
Alex Deucherdc50ba72013-06-26 00:33:35 -04005505 if (queue_thermal && rdev->pm.dpm_enabled)
5506 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucher45f9a392010-03-24 13:55:51 -04005507 rdev->ih.rptr = rptr;
Christian Koenigc20dc362012-05-16 21:45:24 +02005508 atomic_set(&rdev->ih.lock, 0);
5509
5510 /* make sure wptr hasn't changed while processing */
5511 wptr = evergreen_get_ih_wptr(rdev);
5512 if (wptr != rptr)
5513 goto restart_ih;
5514
Alex Deucher45f9a392010-03-24 13:55:51 -04005515 return IRQ_HANDLED;
5516}
5517
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005518static int evergreen_startup(struct radeon_device *rdev)
5519{
Christian Königf2ba57b2013-04-08 12:41:29 +02005520 struct radeon_ring *ring;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005521 int r;
5522
Alex Deucher9e46a482011-01-06 18:49:35 -05005523 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04005524 evergreen_pcie_gen2_enable(rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -05005525 /* enable aspm */
5526 evergreen_program_aspm(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05005527
Alex Deuchere5903d32013-08-30 08:58:20 -04005528 /* scratch needs to be initialized before MC */
5529 r = r600_vram_scratch_init(rdev);
5530 if (r)
5531 return r;
5532
Alex Deucher6fab3feb2013-08-04 12:13:17 -04005533 evergreen_mc_program(rdev);
5534
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005535 if (ASIC_IS_DCE5(rdev) && !rdev->pm.dpm_enabled) {
Alex Deucher755d8192011-03-02 20:07:34 -05005536 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005537 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05005538 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005539 return r;
5540 }
5541 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005542
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005543 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04005544 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005545 } else {
5546 r = evergreen_pcie_gart_enable(rdev);
5547 if (r)
5548 return r;
5549 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005550 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005551
Alex Deucher2948f5e2013-04-12 13:52:52 -04005552 /* allocate rlc buffers */
5553 if (rdev->flags & RADEON_IS_IGP) {
5554 rdev->rlc.reg_list = sumo_rlc_save_restore_register_list;
Alex Deucher1fd11772013-04-17 17:53:50 -04005555 rdev->rlc.reg_list_size =
5556 (u32)ARRAY_SIZE(sumo_rlc_save_restore_register_list);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005557 rdev->rlc.cs_data = evergreen_cs_data;
5558 r = sumo_rlc_init(rdev);
5559 if (r) {
5560 DRM_ERROR("Failed to init rlc BOs!\n");
5561 return r;
5562 }
5563 }
5564
Alex Deucher724c80e2010-08-27 18:25:25 -04005565 /* allocate wb buffer */
5566 r = radeon_wb_init(rdev);
5567 if (r)
5568 return r;
5569
Jerome Glisse30eb77f2011-11-20 20:45:34 +00005570 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
5571 if (r) {
5572 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
5573 return r;
5574 }
5575
Alex Deucher233d1ad2012-12-04 15:25:59 -05005576 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
5577 if (r) {
5578 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
5579 return r;
5580 }
5581
Christian Könige409b122013-08-13 11:56:53 +02005582 r = uvd_v2_2_resume(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005583 if (!r) {
5584 r = radeon_fence_driver_start_ring(rdev,
5585 R600_RING_TYPE_UVD_INDEX);
5586 if (r)
5587 dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
5588 }
5589
5590 if (r)
5591 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
5592
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005593 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02005594 if (!rdev->irq.installed) {
5595 r = radeon_irq_kms_init(rdev);
5596 if (r)
5597 return r;
5598 }
5599
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005600 r = r600_irq_init(rdev);
5601 if (r) {
5602 DRM_ERROR("radeon: IH init failed (%d).\n", r);
5603 radeon_irq_kms_fini(rdev);
5604 return r;
5605 }
Alex Deucher45f9a392010-03-24 13:55:51 -04005606 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005607
Christian Königf2ba57b2013-04-08 12:41:29 +02005608 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02005609 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005610 RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005611 if (r)
5612 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005613
5614 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
5615 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02005616 DMA_PACKET(DMA_PACKET_NOP, 0, 0));
Alex Deucher233d1ad2012-12-04 15:25:59 -05005617 if (r)
5618 return r;
5619
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005620 r = evergreen_cp_load_microcode(rdev);
5621 if (r)
5622 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005623 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005624 if (r)
5625 return r;
Alex Deucher233d1ad2012-12-04 15:25:59 -05005626 r = r600_dma_resume(rdev);
5627 if (r)
5628 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04005629
Christian Königf2ba57b2013-04-08 12:41:29 +02005630 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
5631 if (ring->ring_size) {
Christian König02c9f7f2013-08-13 11:56:51 +02005632 r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
Christian König2e1e6da2013-08-13 11:56:52 +02005633 RADEON_CP_PACKET2);
Christian Königf2ba57b2013-04-08 12:41:29 +02005634 if (!r)
Christian Könige409b122013-08-13 11:56:53 +02005635 r = uvd_v1_0_init(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005636
5637 if (r)
5638 DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
5639 }
5640
Christian König2898c342012-07-05 11:55:34 +02005641 r = radeon_ib_pool_init(rdev);
5642 if (r) {
5643 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05005644 return r;
Christian König2898c342012-07-05 11:55:34 +02005645 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05005646
Slava Grigorevbfc1f972014-12-22 17:26:51 -05005647 r = radeon_audio_init(rdev);
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01005648 if (r) {
5649 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05005650 return r;
5651 }
5652
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005653 return 0;
5654}
5655
5656int evergreen_resume(struct radeon_device *rdev)
5657{
5658 int r;
5659
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005660 /* reset the asic, the gfx blocks are often in a bad state
5661 * after the driver is unloaded or after a resume
5662 */
5663 if (radeon_asic_reset(rdev))
5664 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005665 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
5666 * posting will perform necessary task to bring back GPU into good
5667 * shape.
5668 */
5669 /* post card */
5670 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005671
Alex Deucherd4788db2013-02-28 14:40:09 -05005672 /* init golden registers */
5673 evergreen_init_golden_registers(rdev);
5674
Alex Deucherbc6a6292014-02-25 12:01:28 -05005675 if (rdev->pm.pm_method == PM_METHOD_DPM)
5676 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005677
Jerome Glisseb15ba512011-11-15 11:48:34 -05005678 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005679 r = evergreen_startup(rdev);
5680 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05005681 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05005682 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005683 return r;
5684 }
Alex Deucherfe251e22010-03-24 13:36:43 -04005685
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005686 return r;
5687
5688}
5689
5690int evergreen_suspend(struct radeon_device *rdev)
5691{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005692 radeon_pm_suspend(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05005693 radeon_audio_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02005694 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005695 radeon_uvd_suspend(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005696 r700_cp_stop(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005697 r600_dma_stop(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005698 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005699 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005700 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04005701
5702 return 0;
5703}
5704
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005705/* Plan is to move initialization in that function and use
5706 * helper function so that radeon_device_init pretty much
5707 * do nothing more than calling asic specific function. This
5708 * should also allow to remove a bunch of callback function
5709 * like vram_info.
5710 */
5711int evergreen_init(struct radeon_device *rdev)
5712{
5713 int r;
5714
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005715 /* Read BIOS */
5716 if (!radeon_get_bios(rdev)) {
5717 if (ASIC_IS_AVIVO(rdev))
5718 return -EINVAL;
5719 }
5720 /* Must be an ATOMBIOS */
5721 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05005722 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005723 return -EINVAL;
5724 }
5725 r = radeon_atombios_init(rdev);
5726 if (r)
5727 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05005728 /* reset the asic, the gfx blocks are often in a bad state
5729 * after the driver is unloaded or after a resume
5730 */
5731 if (radeon_asic_reset(rdev))
5732 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005733 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05005734 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005735 if (!rdev->bios) {
5736 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
5737 return -EINVAL;
5738 }
5739 DRM_INFO("GPU not posted. posting now...\n");
5740 atom_asic_init(rdev->mode_info.atom_context);
5741 }
Alex Deucherd4788db2013-02-28 14:40:09 -05005742 /* init golden registers */
5743 evergreen_init_golden_registers(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005744 /* Initialize scratch registers */
5745 r600_scratch_init(rdev);
5746 /* Initialize surface registers */
5747 radeon_surface_init(rdev);
5748 /* Initialize clocks */
5749 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005750 /* Fence driver */
5751 r = radeon_fence_driver_init(rdev);
5752 if (r)
5753 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00005754 /* initialize AGP */
5755 if (rdev->flags & RADEON_IS_AGP) {
5756 r = radeon_agp_init(rdev);
5757 if (r)
5758 radeon_agp_disable(rdev);
5759 }
5760 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005761 r = evergreen_mc_init(rdev);
5762 if (r)
5763 return r;
5764 /* Memory manager */
5765 r = radeon_bo_init(rdev);
5766 if (r)
5767 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04005768
Alex Deucher01ac8792013-12-18 19:11:27 -05005769 if (ASIC_IS_DCE5(rdev)) {
5770 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
5771 r = ni_init_microcode(rdev);
5772 if (r) {
5773 DRM_ERROR("Failed to load firmware!\n");
5774 return r;
5775 }
5776 }
5777 } else {
5778 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
5779 r = r600_init_microcode(rdev);
5780 if (r) {
5781 DRM_ERROR("Failed to load firmware!\n");
5782 return r;
5783 }
5784 }
5785 }
5786
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005787 /* Initialize power management */
5788 radeon_pm_init(rdev);
5789
Christian Könige32eb502011-10-23 12:56:27 +02005790 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
5791 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005792
Alex Deucher233d1ad2012-12-04 15:25:59 -05005793 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
5794 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
5795
Christian Königf2ba57b2013-04-08 12:41:29 +02005796 r = radeon_uvd_init(rdev);
5797 if (!r) {
5798 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
5799 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
5800 4096);
5801 }
5802
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005803 rdev->ih.ring_obj = NULL;
5804 r600_ih_ring_init(rdev, 64 * 1024);
5805
5806 r = r600_pcie_gart_init(rdev);
5807 if (r)
5808 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04005809
Alex Deucher148a03b2010-06-03 19:00:03 -04005810 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005811 r = evergreen_startup(rdev);
5812 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04005813 dev_err(rdev->dev, "disabling GPU acceleration\n");
5814 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005815 r600_dma_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005816 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005817 if (rdev->flags & RADEON_IS_IGP)
5818 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005819 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005820 radeon_ib_pool_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04005821 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04005822 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005823 rdev->accel_working = false;
5824 }
Alex Deucher77e00f22011-12-21 11:58:17 -05005825
5826 /* Don't start up if the MC ucode is missing on BTC parts.
5827 * The default clocks and voltages before the MC ucode
5828 * is loaded are not suffient for advanced operations.
5829 */
5830 if (ASIC_IS_DCE5(rdev)) {
5831 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
5832 DRM_ERROR("radeon: MC ucode required for NI+.\n");
5833 return -EINVAL;
5834 }
5835 }
5836
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005837 return 0;
5838}
5839
5840void evergreen_fini(struct radeon_device *rdev)
5841{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05005842 radeon_pm_fini(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05005843 radeon_audio_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04005844 r700_cp_fini(rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -05005845 r600_dma_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005846 r600_irq_fini(rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -04005847 if (rdev->flags & RADEON_IS_IGP)
5848 sumo_rlc_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04005849 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02005850 radeon_ib_pool_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005851 radeon_irq_kms_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02005852 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02005853 radeon_uvd_fini(rdev);
Jerome Glissed9654412014-02-26 19:22:47 -05005854 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04005855 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005856 radeon_gem_fini(rdev);
5857 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005858 radeon_agp_fini(rdev);
5859 radeon_bo_fini(rdev);
5860 radeon_atombios_fini(rdev);
5861 kfree(rdev->bios);
5862 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05005863}
Alex Deucher9e46a482011-01-06 18:49:35 -05005864
Ilija Hadzicb07759b2011-09-20 10:22:58 -04005865void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05005866{
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005867 u32 link_width_cntl, speed_cntl;
Alex Deucher9e46a482011-01-06 18:49:35 -05005868
Alex Deucherd42dd572011-01-12 20:05:11 -05005869 if (radeon_pcie_gen2 == 0)
5870 return;
5871
Alex Deucher9e46a482011-01-06 18:49:35 -05005872 if (rdev->flags & RADEON_IS_IGP)
5873 return;
5874
5875 if (!(rdev->flags & RADEON_IS_PCIE))
5876 return;
5877
5878 /* x2 cards have a special sequence */
5879 if (ASIC_IS_X2(rdev))
5880 return;
5881
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03005882 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
5883 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01005884 return;
5885
Alex Deucher492d2b62012-10-25 16:06:59 -04005886 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04005887 if (speed_cntl & LC_CURRENT_DATA_RATE) {
5888 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
5889 return;
5890 }
5891
Dave Airlie197bbb32012-06-27 08:35:54 +01005892 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
5893
Alex Deucher9e46a482011-01-06 18:49:35 -05005894 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
5895 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
5896
Alex Deucher492d2b62012-10-25 16:06:59 -04005897 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005898 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005899 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005900
Alex Deucher492d2b62012-10-25 16:06:59 -04005901 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005902 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04005903 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005904
Alex Deucher492d2b62012-10-25 16:06:59 -04005905 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005906 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005907 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005908
Alex Deucher492d2b62012-10-25 16:06:59 -04005909 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005910 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
Alex Deucher492d2b62012-10-25 16:06:59 -04005911 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005912
Alex Deucher492d2b62012-10-25 16:06:59 -04005913 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005914 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04005915 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005916
5917 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04005918 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05005919 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
5920 if (1)
5921 link_width_cntl |= LC_UPCONFIGURE_DIS;
5922 else
5923 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04005924 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05005925 }
5926}
Alex Deucherf52382d2013-02-15 11:02:50 -05005927
5928void evergreen_program_aspm(struct radeon_device *rdev)
5929{
5930 u32 data, orig;
5931 u32 pcie_lc_cntl, pcie_lc_cntl_old;
5932 bool disable_l0s, disable_l1 = false, disable_plloff_in_l1 = false;
5933 /* fusion_platform = true
5934 * if the system is a fusion system
5935 * (APU or DGPU in a fusion system).
5936 * todo: check if the system is a fusion platform.
5937 */
5938 bool fusion_platform = false;
5939
Alex Deucher1294d4a2013-07-16 15:58:50 -04005940 if (radeon_aspm == 0)
5941 return;
5942
Alex Deucherf52382d2013-02-15 11:02:50 -05005943 if (!(rdev->flags & RADEON_IS_PCIE))
5944 return;
5945
5946 switch (rdev->family) {
5947 case CHIP_CYPRESS:
5948 case CHIP_HEMLOCK:
5949 case CHIP_JUNIPER:
5950 case CHIP_REDWOOD:
5951 case CHIP_CEDAR:
5952 case CHIP_SUMO:
5953 case CHIP_SUMO2:
5954 case CHIP_PALM:
5955 case CHIP_ARUBA:
5956 disable_l0s = true;
5957 break;
5958 default:
5959 disable_l0s = false;
5960 break;
5961 }
5962
5963 if (rdev->flags & RADEON_IS_IGP)
5964 fusion_platform = true; /* XXX also dGPUs in a fusion system */
5965
5966 data = orig = RREG32_PIF_PHY0(PB0_PIF_PAIRING);
5967 if (fusion_platform)
5968 data &= ~MULTI_PIF;
5969 else
5970 data |= MULTI_PIF;
5971 if (data != orig)
5972 WREG32_PIF_PHY0(PB0_PIF_PAIRING, data);
5973
5974 data = orig = RREG32_PIF_PHY1(PB1_PIF_PAIRING);
5975 if (fusion_platform)
5976 data &= ~MULTI_PIF;
5977 else
5978 data |= MULTI_PIF;
5979 if (data != orig)
5980 WREG32_PIF_PHY1(PB1_PIF_PAIRING, data);
5981
5982 pcie_lc_cntl = pcie_lc_cntl_old = RREG32_PCIE_PORT(PCIE_LC_CNTL);
5983 pcie_lc_cntl &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
5984 if (!disable_l0s) {
5985 if (rdev->family >= CHIP_BARTS)
5986 pcie_lc_cntl |= LC_L0S_INACTIVITY(7);
5987 else
5988 pcie_lc_cntl |= LC_L0S_INACTIVITY(3);
5989 }
5990
5991 if (!disable_l1) {
5992 if (rdev->family >= CHIP_BARTS)
5993 pcie_lc_cntl |= LC_L1_INACTIVITY(7);
5994 else
5995 pcie_lc_cntl |= LC_L1_INACTIVITY(8);
5996
5997 if (!disable_plloff_in_l1) {
5998 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
5999 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
6000 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
6001 if (data != orig)
6002 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
6003
6004 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
6005 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
6006 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
6007 if (data != orig)
6008 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
6009
6010 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
6011 data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
6012 data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
6013 if (data != orig)
6014 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
6015
6016 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
6017 data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
6018 data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
6019 if (data != orig)
6020 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
6021
6022 if (rdev->family >= CHIP_BARTS) {
6023 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0);
6024 data &= ~PLL_RAMP_UP_TIME_0_MASK;
6025 data |= PLL_RAMP_UP_TIME_0(4);
6026 if (data != orig)
6027 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_0, data);
6028
6029 data = orig = RREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1);
6030 data &= ~PLL_RAMP_UP_TIME_1_MASK;
6031 data |= PLL_RAMP_UP_TIME_1(4);
6032 if (data != orig)
6033 WREG32_PIF_PHY0(PB0_PIF_PWRDOWN_1, data);
6034
6035 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0);
6036 data &= ~PLL_RAMP_UP_TIME_0_MASK;
6037 data |= PLL_RAMP_UP_TIME_0(4);
6038 if (data != orig)
6039 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_0, data);
6040
6041 data = orig = RREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1);
6042 data &= ~PLL_RAMP_UP_TIME_1_MASK;
6043 data |= PLL_RAMP_UP_TIME_1(4);
6044 if (data != orig)
6045 WREG32_PIF_PHY1(PB1_PIF_PWRDOWN_1, data);
6046 }
6047
6048 data = orig = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
6049 data &= ~LC_DYN_LANES_PWR_STATE_MASK;
6050 data |= LC_DYN_LANES_PWR_STATE(3);
6051 if (data != orig)
6052 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
6053
6054 if (rdev->family >= CHIP_BARTS) {
6055 data = orig = RREG32_PIF_PHY0(PB0_PIF_CNTL);
6056 data &= ~LS2_EXIT_TIME_MASK;
6057 data |= LS2_EXIT_TIME(1);
6058 if (data != orig)
6059 WREG32_PIF_PHY0(PB0_PIF_CNTL, data);
6060
6061 data = orig = RREG32_PIF_PHY1(PB1_PIF_CNTL);
6062 data &= ~LS2_EXIT_TIME_MASK;
6063 data |= LS2_EXIT_TIME(1);
6064 if (data != orig)
6065 WREG32_PIF_PHY1(PB1_PIF_CNTL, data);
6066 }
6067 }
6068 }
6069
6070 /* evergreen parts only */
6071 if (rdev->family < CHIP_BARTS)
6072 pcie_lc_cntl |= LC_PMI_TO_L1_DIS;
6073
6074 if (pcie_lc_cntl != pcie_lc_cntl_old)
6075 WREG32_PCIE_PORT(PCIE_LC_CNTL, pcie_lc_cntl);
6076}