blob: e00025bbbe89c914accb61ec42f519415823f8a3 [file] [log] [blame]
Jongpill Leec9347102012-02-17 09:49:54 +09001/*
2 * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
Jaecheol Lee16638952011-03-10 13:33:59 +09003 * http://www.samsung.com
4 *
Jongpill Leec9347102012-02-17 09:49:54 +09005 * EXYNOS - Power Management support
Jaecheol Lee16638952011-03-10 13:33:59 +09006 *
7 * Based on arch/arm/mach-s3c2410/pm.c
8 * Copyright (c) 2006 Simtec Electronics
9 * Ben Dooks <ben@simtec.co.uk>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/suspend.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020018#include <linux/syscore_ops.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090019#include <linux/io.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090020#include <linux/err.h>
21#include <linux/clk.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090022
23#include <asm/cacheflush.h>
24#include <asm/hardware/cache-l2x0.h>
Shawn Guo63b870f2011-11-17 01:19:11 +090025#include <asm/smp_scu.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090026
27#include <plat/cpu.h>
28#include <plat/pm.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090029#include <plat/pll.h>
MyungJoo Hamb93cb912011-07-21 11:25:23 +090030#include <plat/regs-srom.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090031
Kukjin Kim9c9239a2013-12-19 04:19:59 +090032#include <mach/map.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090033#include <mach/pm-core.h>
Kukjin Kimccd458c2012-12-31 10:06:48 -080034
35#include "common.h"
Kukjin Kim65c9a852013-12-19 04:06:56 +090036#include "regs-pmu.h"
Jaecheol Lee16638952011-03-10 13:33:59 +090037
Kukjin Kim9c9239a2013-12-19 04:19:59 +090038#define EXYNOS4_EPLL_LOCK (S5P_VA_CMU + 0x0C010)
39#define EXYNOS4_VPLL_LOCK (S5P_VA_CMU + 0x0C020)
40
41#define EXYNOS4_EPLL_CON0 (S5P_VA_CMU + 0x0C110)
42#define EXYNOS4_EPLL_CON1 (S5P_VA_CMU + 0x0C114)
43#define EXYNOS4_VPLL_CON0 (S5P_VA_CMU + 0x0C120)
44#define EXYNOS4_VPLL_CON1 (S5P_VA_CMU + 0x0C124)
45
46#define EXYNOS4_CLKSRC_MASK_TOP (S5P_VA_CMU + 0x0C310)
47#define EXYNOS4_CLKSRC_MASK_CAM (S5P_VA_CMU + 0x0C320)
48#define EXYNOS4_CLKSRC_MASK_TV (S5P_VA_CMU + 0x0C324)
49#define EXYNOS4_CLKSRC_MASK_LCD0 (S5P_VA_CMU + 0x0C334)
50#define EXYNOS4_CLKSRC_MASK_MAUDIO (S5P_VA_CMU + 0x0C33C)
51#define EXYNOS4_CLKSRC_MASK_FSYS (S5P_VA_CMU + 0x0C340)
52#define EXYNOS4_CLKSRC_MASK_PERIL0 (S5P_VA_CMU + 0x0C350)
53#define EXYNOS4_CLKSRC_MASK_PERIL1 (S5P_VA_CMU + 0x0C354)
54
55#define EXYNOS4_CLKSRC_MASK_DMC (S5P_VA_CMU + 0x10300)
56
57#define EXYNOS4_EPLLCON0_LOCKED_SHIFT (29)
58#define EXYNOS4_VPLLCON0_LOCKED_SHIFT (29)
59
60#define EXYNOS4210_CLKSRC_MASK_LCD1 (S5P_VA_CMU + 0x0C338)
61
Daniel Kurtz7c394e72013-12-12 07:09:33 +090062static const struct sleep_save exynos4_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080063 { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
64 { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
65 { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
66 { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
67 { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
68 { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
69 { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
70 { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
71 { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
Jaecheol Lee16638952011-03-10 13:33:59 +090072};
73
Daniel Kurtz7c394e72013-12-12 07:09:33 +090074static const struct sleep_save exynos4210_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080075 { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
Jonghwan Choiacd35612011-08-24 21:52:45 +090076};
77
Jaecheol Lee56c03d92011-07-18 19:25:13 +090078static struct sleep_save exynos4_epll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080079 SAVE_ITEM(EXYNOS4_EPLL_CON0),
80 SAVE_ITEM(EXYNOS4_EPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090081};
82
83static struct sleep_save exynos4_vpll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080084 SAVE_ITEM(EXYNOS4_VPLL_CON0),
85 SAVE_ITEM(EXYNOS4_VPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090086};
87
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +090088static struct sleep_save exynos5_sys_save[] = {
89 SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
90};
91
Jongpill Leec9347102012-02-17 09:49:54 +090092static struct sleep_save exynos_core_save[] = {
MyungJoo Hamb93cb912011-07-21 11:25:23 +090093 /* SROM side */
94 SAVE_ITEM(S5P_SROM_BW),
95 SAVE_ITEM(S5P_SROM_BC0),
96 SAVE_ITEM(S5P_SROM_BC1),
97 SAVE_ITEM(S5P_SROM_BC2),
98 SAVE_ITEM(S5P_SROM_BC3),
Jaecheol Lee16638952011-03-10 13:33:59 +090099};
100
Jaecheol Lee16638952011-03-10 13:33:59 +0900101
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900102/* For Cortex-A9 Diagnostic and Power control register */
103static unsigned int save_arm_register[2];
104
Jongpill Leec9347102012-02-17 09:49:54 +0900105static int exynos_cpu_suspend(unsigned long arg)
Jaecheol Lee16638952011-03-10 13:33:59 +0900106{
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900107#ifdef CONFIG_CACHE_L2X0
Jaecheol Lee16638952011-03-10 13:33:59 +0900108 outer_flush_all();
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900109#endif
Jaecheol Lee16638952011-03-10 13:33:59 +0900110
Abhilash Kesavan573e5bb2012-11-22 14:46:40 +0900111 if (soc_is_exynos5250())
112 flush_cache_all();
113
Jaecheol Lee16638952011-03-10 13:33:59 +0900114 /* issue the standby signal into the pm unit. */
115 cpu_do_idle();
116
Abhilash Kesavand3fcacf2013-01-25 10:40:19 -0800117 pr_info("Failed to suspend the system\n");
118 return 1; /* Aborting suspend */
Jaecheol Lee16638952011-03-10 13:33:59 +0900119}
120
Jongpill Leec9347102012-02-17 09:49:54 +0900121static void exynos_pm_prepare(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900122{
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900123 unsigned int tmp;
Jaecheol Lee16638952011-03-10 13:33:59 +0900124
Jongpill Leec9347102012-02-17 09:49:54 +0900125 s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900126
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900127 if (!soc_is_exynos5250()) {
128 s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
129 s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
130 } else {
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900131 s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900132 /* Disable USE_RETENTION of JPEG_MEM_OPTION */
133 tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
134 tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
135 __raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
136 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900137
138 /* Set value of power down register for sleep mode */
139
Jongpill Lee7d44d2b2012-02-17 09:51:31 +0900140 exynos_sys_powerdown_conf(SYS_SLEEP);
Jaecheol Lee16638952011-03-10 13:33:59 +0900141 __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
142
143 /* ensure at least INFORM0 has the resume address */
144
145 __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
146
147 /* Before enter central sequence mode, clock src register have to set */
148
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900149 if (!soc_is_exynos5250())
150 s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
Jaecheol Lee16638952011-03-10 13:33:59 +0900151
Jonghwan Choiacd35612011-08-24 21:52:45 +0900152 if (soc_is_exynos4210())
153 s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
154
Jaecheol Lee16638952011-03-10 13:33:59 +0900155}
156
Jongpill Leec9347102012-02-17 09:49:54 +0900157static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
Jaecheol Lee16638952011-03-10 13:33:59 +0900158{
Jongpill Leec9347102012-02-17 09:49:54 +0900159 pm_cpu_prep = exynos_pm_prepare;
160 pm_cpu_sleep = exynos_cpu_suspend;
Jaecheol Lee16638952011-03-10 13:33:59 +0900161
162 return 0;
163}
164
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900165static unsigned long pll_base_rate;
166
167static void exynos4_restore_pll(void)
168{
169 unsigned long pll_con, locktime, lockcnt;
170 unsigned long pll_in_rate;
171 unsigned int p_div, epll_wait = 0, vpll_wait = 0;
172
173 if (pll_base_rate == 0)
174 return;
175
176 pll_in_rate = pll_base_rate;
177
178 /* EPLL */
179 pll_con = exynos4_epll_save[0].val;
180
181 if (pll_con & (1 << 31)) {
182 pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
183 p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
184
185 pll_in_rate /= 1000000;
186
187 locktime = (3000 / pll_in_rate) * p_div;
188 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
189
Kukjin Kima8550392012-03-09 14:19:10 -0800190 __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900191
192 s3c_pm_do_restore_core(exynos4_epll_save,
193 ARRAY_SIZE(exynos4_epll_save));
194 epll_wait = 1;
195 }
196
197 pll_in_rate = pll_base_rate;
198
199 /* VPLL */
200 pll_con = exynos4_vpll_save[0].val;
201
202 if (pll_con & (1 << 31)) {
203 pll_in_rate /= 1000000;
204 /* 750us */
205 locktime = 750;
206 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
207
Kukjin Kima8550392012-03-09 14:19:10 -0800208 __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900209
210 s3c_pm_do_restore_core(exynos4_vpll_save,
211 ARRAY_SIZE(exynos4_vpll_save));
212 vpll_wait = 1;
213 }
214
215 /* Wait PLL locking */
216
217 do {
218 if (epll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800219 pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
220 if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900221 epll_wait = 0;
222 }
223
224 if (vpll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800225 pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
226 if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900227 vpll_wait = 0;
228 }
229 } while (epll_wait || vpll_wait);
230}
231
Jongpill Leec9347102012-02-17 09:49:54 +0900232static struct subsys_interface exynos_pm_interface = {
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900233 .name = "exynos_pm",
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900234 .subsys = &exynos_subsys,
Jongpill Leec9347102012-02-17 09:49:54 +0900235 .add_dev = exynos_pm_add,
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200236};
237
Jongpill Leec9347102012-02-17 09:49:54 +0900238static __init int exynos_pm_drvinit(void)
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200239{
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900240 struct clk *pll_base;
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200241 unsigned int tmp;
242
Kukjin Kime085cad2013-06-26 22:29:44 +0900243 if (soc_is_exynos5440())
244 return 0;
245
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200246 s3c_pm_init();
247
248 /* All wakeup disable */
249
250 tmp = __raw_readl(S5P_WAKEUP_MASK);
251 tmp |= ((0xFF << 8) | (0x1F << 1));
252 __raw_writel(tmp, S5P_WAKEUP_MASK);
253
Jongpill Leec9347102012-02-17 09:49:54 +0900254 if (!soc_is_exynos5250()) {
255 pll_base = clk_get(NULL, "xtal");
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900256
Jongpill Leec9347102012-02-17 09:49:54 +0900257 if (!IS_ERR(pll_base)) {
258 pll_base_rate = clk_get_rate(pll_base);
259 clk_put(pll_base);
260 }
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900261 }
262
Jongpill Leec9347102012-02-17 09:49:54 +0900263 return subsys_interface_register(&exynos_pm_interface);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200264}
Jongpill Leec9347102012-02-17 09:49:54 +0900265arch_initcall(exynos_pm_drvinit);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200266
Jongpill Leec9347102012-02-17 09:49:54 +0900267static int exynos_pm_suspend(void)
Jaecheol Lee12974e92011-07-18 19:21:41 +0900268{
269 unsigned long tmp;
270
271 /* Setting Central Sequence Register for power down mode */
272
273 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
274 tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
275 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
276
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900277 /* Setting SEQ_OPTION register */
278
279 tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
280 __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
281
282 if (!soc_is_exynos5250()) {
283 /* Save Power control register */
284 asm ("mrc p15, 0, %0, c15, c0, 0"
285 : "=r" (tmp) : : "cc");
286 save_arm_register[0] = tmp;
287
288 /* Save Diagnostic register */
289 asm ("mrc p15, 0, %0, c15, c0, 1"
290 : "=r" (tmp) : : "cc");
291 save_arm_register[1] = tmp;
Jongpill Lee00a351f2011-09-27 07:26:04 +0900292 }
293
Jaecheol Lee12974e92011-07-18 19:21:41 +0900294 return 0;
295}
296
Jongpill Leec9347102012-02-17 09:49:54 +0900297static void exynos_pm_resume(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900298{
Jaecheol Leee240ab12011-07-18 19:21:34 +0900299 unsigned long tmp;
300
301 /*
302 * If PMU failed while entering sleep mode, WFI will be
303 * ignored by PMU and then exiting cpu_do_idle().
304 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
305 * in this situation.
306 */
307 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
308 if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
309 tmp |= S5P_CENTRAL_LOWPWR_CFG;
310 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
Abhilash Kesavand3fcacf2013-01-25 10:40:19 -0800311 /* clear the wakeup state register */
312 __raw_writel(0x0, S5P_WAKEUP_STAT);
Jaecheol Leee240ab12011-07-18 19:21:34 +0900313 /* No need to perform below restore code */
314 goto early_wakeup;
315 }
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900316 if (!soc_is_exynos5250()) {
317 /* Restore Power control register */
318 tmp = save_arm_register[0];
319 asm volatile ("mcr p15, 0, %0, c15, c0, 0"
320 : : "r" (tmp)
321 : "cc");
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900322
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900323 /* Restore Diagnostic register */
324 tmp = save_arm_register[1];
325 asm volatile ("mcr p15, 0, %0, c15, c0, 1"
326 : : "r" (tmp)
327 : "cc");
328 }
Jaecheol Leee240ab12011-07-18 19:21:34 +0900329
Jaecheol Lee16638952011-03-10 13:33:59 +0900330 /* For release retention */
331
332 __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
333 __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
334 __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
335 __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
336 __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
337 __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
338 __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
339
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900340 if (soc_is_exynos5250())
341 s3c_pm_do_restore(exynos5_sys_save,
342 ARRAY_SIZE(exynos5_sys_save));
343
Jongpill Leec9347102012-02-17 09:49:54 +0900344 s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900345
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900346 if (!soc_is_exynos5250()) {
347 exynos4_restore_pll();
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900348
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900349#ifdef CONFIG_SMP
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900350 scu_enable(S5P_VA_SCU);
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900351#endif
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900352 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900353
Jaecheol Leee240ab12011-07-18 19:21:34 +0900354early_wakeup:
Inderpal Singhebee8542012-11-22 14:46:27 +0900355
356 /* Clear SLEEP mode set in INFORM1 */
357 __raw_writel(0x0, S5P_INFORM1);
358
Jaecheol Leee240ab12011-07-18 19:21:34 +0900359 return;
Jaecheol Lee16638952011-03-10 13:33:59 +0900360}
361
Jongpill Leec9347102012-02-17 09:49:54 +0900362static struct syscore_ops exynos_pm_syscore_ops = {
363 .suspend = exynos_pm_suspend,
364 .resume = exynos_pm_resume,
Jaecheol Lee16638952011-03-10 13:33:59 +0900365};
366
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900367static __init int exynos_pm_syscore_init(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900368{
Kukjin Kime085cad2013-06-26 22:29:44 +0900369 if (soc_is_exynos5440())
370 return 0;
371
Jongpill Leec9347102012-02-17 09:49:54 +0900372 register_syscore_ops(&exynos_pm_syscore_ops);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200373 return 0;
Jaecheol Lee16638952011-03-10 13:33:59 +0900374}
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900375arch_initcall(exynos_pm_syscore_init);