blob: 29b4128da0b08ce6b8eda048557ed9093b07efa0 [file] [log] [blame]
Dimitris Papastamos9fabe242011-09-19 14:34:00 +01001/*
2 * Register cache access API
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/slab.h>
Paul Gortmaker1b6bc322011-05-27 07:12:15 -040014#include <linux/export.h>
Paul Gortmaker51990e82012-01-22 11:23:42 -050015#include <linux/device.h>
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010016#include <trace/events/regmap.h>
Mark Brownf094fea2011-10-04 22:05:47 +010017#include <linux/bsearch.h>
Dimitris Papastamosc08604b2011-10-03 10:50:14 +010018#include <linux/sort.h>
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010019
20#include "internal.h"
21
22static const struct regcache_ops *cache_types[] = {
Dimitris Papastamos28644c802011-09-19 14:34:02 +010023 &regcache_rbtree_ops,
Dimitris Papastamos2cbbb572011-09-19 14:34:03 +010024 &regcache_lzo_ops,
Mark Brown2ac902c2012-12-19 14:51:55 +000025 &regcache_flat_ops,
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010026};
27
28static int regcache_hw_init(struct regmap *map)
29{
30 int i, j;
31 int ret;
32 int count;
33 unsigned int val;
34 void *tmp_buf;
35
36 if (!map->num_reg_defaults_raw)
37 return -EINVAL;
38
39 if (!map->reg_defaults_raw) {
Laxman Dewangandf00c792012-02-17 18:57:26 +053040 u32 cache_bypass = map->cache_bypass;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010041 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
Laxman Dewangandf00c792012-02-17 18:57:26 +053042
43 /* Bypass the cache access till data read from HW*/
44 map->cache_bypass = 1;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010045 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
46 if (!tmp_buf)
47 return -EINVAL;
Mark Browneb4cb762013-02-21 18:39:47 +000048 ret = regmap_raw_read(map, 0, tmp_buf,
49 map->num_reg_defaults_raw);
Laxman Dewangandf00c792012-02-17 18:57:26 +053050 map->cache_bypass = cache_bypass;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010051 if (ret < 0) {
52 kfree(tmp_buf);
53 return ret;
54 }
55 map->reg_defaults_raw = tmp_buf;
56 map->cache_free = 1;
57 }
58
59 /* calculate the size of reg_defaults */
60 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) {
Mark Brown879082c2013-02-21 18:03:13 +000061 val = regcache_get_val(map, map->reg_defaults_raw, i);
Stephen Warrenf01ee602012-04-09 13:40:24 -060062 if (regmap_volatile(map, i * map->reg_stride))
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010063 continue;
64 count++;
65 }
66
67 map->reg_defaults = kmalloc(count * sizeof(struct reg_default),
68 GFP_KERNEL);
Lars-Peter Clausen021cd612011-11-14 10:40:16 +010069 if (!map->reg_defaults) {
70 ret = -ENOMEM;
71 goto err_free;
72 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010073
74 /* fill the reg_defaults */
75 map->num_reg_defaults = count;
76 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
Mark Brown879082c2013-02-21 18:03:13 +000077 val = regcache_get_val(map, map->reg_defaults_raw, i);
Stephen Warrenf01ee602012-04-09 13:40:24 -060078 if (regmap_volatile(map, i * map->reg_stride))
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010079 continue;
Stephen Warrenf01ee602012-04-09 13:40:24 -060080 map->reg_defaults[j].reg = i * map->reg_stride;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010081 map->reg_defaults[j].def = val;
82 j++;
83 }
84
85 return 0;
Lars-Peter Clausen021cd612011-11-14 10:40:16 +010086
87err_free:
88 if (map->cache_free)
89 kfree(map->reg_defaults_raw);
90
91 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010092}
93
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +010094int regcache_init(struct regmap *map, const struct regmap_config *config)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010095{
96 int ret;
97 int i;
98 void *tmp_buf;
99
Stephen Warrenf01ee602012-04-09 13:40:24 -0600100 for (i = 0; i < config->num_reg_defaults; i++)
101 if (config->reg_defaults[i].reg % map->reg_stride)
102 return -EINVAL;
103
Mark Browne7a6db32011-09-19 16:08:03 +0100104 if (map->cache_type == REGCACHE_NONE) {
105 map->cache_bypass = true;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100106 return 0;
Mark Browne7a6db32011-09-19 16:08:03 +0100107 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100108
109 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
110 if (cache_types[i]->type == map->cache_type)
111 break;
112
113 if (i == ARRAY_SIZE(cache_types)) {
114 dev_err(map->dev, "Could not match compress type: %d\n",
115 map->cache_type);
116 return -EINVAL;
117 }
118
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +0100119 map->num_reg_defaults = config->num_reg_defaults;
120 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
121 map->reg_defaults_raw = config->reg_defaults_raw;
Lars-Peter Clausen064d4db2011-11-16 20:34:03 +0100122 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
123 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +0100124
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100125 map->cache = NULL;
126 map->cache_ops = cache_types[i];
127
128 if (!map->cache_ops->read ||
129 !map->cache_ops->write ||
130 !map->cache_ops->name)
131 return -EINVAL;
132
133 /* We still need to ensure that the reg_defaults
134 * won't vanish from under us. We'll need to make
135 * a copy of it.
136 */
Lars-Peter Clausen720e4612011-11-16 16:28:17 +0100137 if (config->reg_defaults) {
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100138 if (!map->num_reg_defaults)
139 return -EINVAL;
Lars-Peter Clausen720e4612011-11-16 16:28:17 +0100140 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100141 sizeof(struct reg_default), GFP_KERNEL);
142 if (!tmp_buf)
143 return -ENOMEM;
144 map->reg_defaults = tmp_buf;
Mark Brown8528bdd2011-10-09 13:13:58 +0100145 } else if (map->num_reg_defaults_raw) {
Mark Brown5fcd2562011-09-29 15:24:54 +0100146 /* Some devices such as PMICs don't have cache defaults,
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100147 * we cope with this by reading back the HW registers and
148 * crafting the cache defaults by hand.
149 */
150 ret = regcache_hw_init(map);
151 if (ret < 0)
152 return ret;
153 }
154
155 if (!map->max_register)
156 map->max_register = map->num_reg_defaults_raw;
157
158 if (map->cache_ops->init) {
159 dev_dbg(map->dev, "Initializing %s cache\n",
160 map->cache_ops->name);
Lars-Peter Clausenbd061c72011-11-14 10:40:17 +0100161 ret = map->cache_ops->init(map);
162 if (ret)
163 goto err_free;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100164 }
165 return 0;
Lars-Peter Clausenbd061c72011-11-14 10:40:17 +0100166
167err_free:
168 kfree(map->reg_defaults);
169 if (map->cache_free)
170 kfree(map->reg_defaults_raw);
171
172 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100173}
174
175void regcache_exit(struct regmap *map)
176{
177 if (map->cache_type == REGCACHE_NONE)
178 return;
179
180 BUG_ON(!map->cache_ops);
181
182 kfree(map->reg_defaults);
183 if (map->cache_free)
184 kfree(map->reg_defaults_raw);
185
186 if (map->cache_ops->exit) {
187 dev_dbg(map->dev, "Destroying %s cache\n",
188 map->cache_ops->name);
189 map->cache_ops->exit(map);
190 }
191}
192
193/**
194 * regcache_read: Fetch the value of a given register from the cache.
195 *
196 * @map: map to configure.
197 * @reg: The register index.
198 * @value: The value to be returned.
199 *
200 * Return a negative value on failure, 0 on success.
201 */
202int regcache_read(struct regmap *map,
203 unsigned int reg, unsigned int *value)
204{
Mark Brownbc7ee552011-11-30 14:27:08 +0000205 int ret;
206
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100207 if (map->cache_type == REGCACHE_NONE)
208 return -ENOSYS;
209
210 BUG_ON(!map->cache_ops);
211
Mark Brownbc7ee552011-11-30 14:27:08 +0000212 if (!regmap_volatile(map, reg)) {
213 ret = map->cache_ops->read(map, reg, value);
214
215 if (ret == 0)
216 trace_regmap_reg_read_cache(map->dev, reg, *value);
217
218 return ret;
219 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100220
221 return -EINVAL;
222}
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100223
224/**
225 * regcache_write: Set the value of a given register in the cache.
226 *
227 * @map: map to configure.
228 * @reg: The register index.
229 * @value: The new register value.
230 *
231 * Return a negative value on failure, 0 on success.
232 */
233int regcache_write(struct regmap *map,
234 unsigned int reg, unsigned int value)
235{
236 if (map->cache_type == REGCACHE_NONE)
237 return 0;
238
239 BUG_ON(!map->cache_ops);
240
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100241 if (!regmap_volatile(map, reg))
242 return map->cache_ops->write(map, reg, value);
243
244 return 0;
245}
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100246
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200247static int regcache_default_sync(struct regmap *map, unsigned int min,
248 unsigned int max)
249{
250 unsigned int reg;
251
Dylan Reid75617322014-03-18 13:45:08 -0700252 for (reg = min; reg <= max; reg += map->reg_stride) {
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200253 unsigned int val;
254 int ret;
255
Dylan Reid83f84752014-03-18 13:45:09 -0700256 if (regmap_volatile(map, reg) ||
257 !regmap_writeable(map, reg))
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200258 continue;
259
260 ret = regcache_read(map, reg, &val);
261 if (ret)
262 return ret;
263
264 /* Is this the hardware default? If so skip. */
265 ret = regcache_lookup_reg(map, reg);
266 if (ret >= 0 && val == map->reg_defaults[ret].def)
267 continue;
268
269 map->cache_bypass = 1;
270 ret = _regmap_write(map, reg, val);
271 map->cache_bypass = 0;
272 if (ret)
273 return ret;
274 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
275 }
276
277 return 0;
278}
279
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100280/**
281 * regcache_sync: Sync the register cache with the hardware.
282 *
283 * @map: map to configure.
284 *
285 * Any registers that should not be synced should be marked as
286 * volatile. In general drivers can choose not to use the provided
287 * syncing functionality if they so require.
288 *
289 * Return a negative value on failure, 0 on success.
290 */
291int regcache_sync(struct regmap *map)
292{
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100293 int ret = 0;
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100294 unsigned int i;
Dimitris Papastamos59360082011-09-19 14:34:04 +0100295 const char *name;
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100296 unsigned int bypass;
Dimitris Papastamos59360082011-09-19 14:34:04 +0100297
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200298 BUG_ON(!map->cache_ops);
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100299
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200300 map->lock(map->lock_arg);
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100301 /* Remember the initial bypass state */
302 bypass = map->cache_bypass;
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100303 dev_dbg(map->dev, "Syncing %s cache\n",
304 map->cache_ops->name);
305 name = map->cache_ops->name;
306 trace_regcache_sync(map->dev, name, "start");
Mark Brown22f0d902012-01-21 12:01:14 +0000307
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200308 if (!map->cache_dirty)
309 goto out;
Mark Brownd9db7622012-01-25 21:06:33 +0000310
Mark Brownaffbe882013-10-10 21:06:32 +0100311 map->async = true;
312
Mark Brown22f0d902012-01-21 12:01:14 +0000313 /* Apply any patch first */
Mark Brown8a892d62012-01-25 21:05:48 +0000314 map->cache_bypass = 1;
Mark Brown22f0d902012-01-21 12:01:14 +0000315 for (i = 0; i < map->patch_regs; i++) {
316 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
317 if (ret != 0) {
318 dev_err(map->dev, "Failed to write %x = %x: %d\n",
319 map->patch[i].reg, map->patch[i].def, ret);
320 goto out;
321 }
322 }
Mark Brown8a892d62012-01-25 21:05:48 +0000323 map->cache_bypass = 0;
Mark Brown22f0d902012-01-21 12:01:14 +0000324
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200325 if (map->cache_ops->sync)
326 ret = map->cache_ops->sync(map, 0, map->max_register);
327 else
328 ret = regcache_default_sync(map, 0, map->max_register);
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100329
Mark Brown6ff73732012-02-23 22:05:59 +0000330 if (ret == 0)
331 map->cache_dirty = false;
332
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100333out:
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100334 /* Restore the bypass state */
Mark Brownaffbe882013-10-10 21:06:32 +0100335 map->async = false;
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100336 map->cache_bypass = bypass;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200337 map->unlock(map->lock_arg);
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100338
Mark Brownaffbe882013-10-10 21:06:32 +0100339 regmap_async_complete(map);
340
341 trace_regcache_sync(map->dev, name, "stop");
342
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100343 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100344}
345EXPORT_SYMBOL_GPL(regcache_sync);
346
Mark Brown92afb282011-09-19 18:22:14 +0100347/**
Mark Brown4d4cfd12012-02-23 20:53:37 +0000348 * regcache_sync_region: Sync part of the register cache with the hardware.
349 *
350 * @map: map to sync.
351 * @min: first register to sync
352 * @max: last register to sync
353 *
354 * Write all non-default register values in the specified region to
355 * the hardware.
356 *
357 * Return a negative value on failure, 0 on success.
358 */
359int regcache_sync_region(struct regmap *map, unsigned int min,
360 unsigned int max)
361{
362 int ret = 0;
363 const char *name;
364 unsigned int bypass;
365
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200366 BUG_ON(!map->cache_ops);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000367
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200368 map->lock(map->lock_arg);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000369
370 /* Remember the initial bypass state */
371 bypass = map->cache_bypass;
372
373 name = map->cache_ops->name;
374 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
375
376 trace_regcache_sync(map->dev, name, "start region");
377
378 if (!map->cache_dirty)
379 goto out;
380
Mark Brownaffbe882013-10-10 21:06:32 +0100381 map->async = true;
382
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200383 if (map->cache_ops->sync)
384 ret = map->cache_ops->sync(map, min, max);
385 else
386 ret = regcache_default_sync(map, min, max);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000387
388out:
Mark Brown4d4cfd12012-02-23 20:53:37 +0000389 /* Restore the bypass state */
390 map->cache_bypass = bypass;
Mark Brownaffbe882013-10-10 21:06:32 +0100391 map->async = false;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200392 map->unlock(map->lock_arg);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000393
Mark Brownaffbe882013-10-10 21:06:32 +0100394 regmap_async_complete(map);
395
396 trace_regcache_sync(map->dev, name, "stop region");
397
Mark Brown4d4cfd12012-02-23 20:53:37 +0000398 return ret;
399}
Mark Browne466de02012-04-03 13:08:53 +0100400EXPORT_SYMBOL_GPL(regcache_sync_region);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000401
402/**
Mark Brown697e85b2013-05-08 13:55:22 +0100403 * regcache_drop_region: Discard part of the register cache
404 *
405 * @map: map to operate on
406 * @min: first register to discard
407 * @max: last register to discard
408 *
409 * Discard part of the register cache.
410 *
411 * Return a negative value on failure, 0 on success.
412 */
413int regcache_drop_region(struct regmap *map, unsigned int min,
414 unsigned int max)
415{
Mark Brown697e85b2013-05-08 13:55:22 +0100416 int ret = 0;
417
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200418 if (!map->cache_ops || !map->cache_ops->drop)
Mark Brown697e85b2013-05-08 13:55:22 +0100419 return -EINVAL;
420
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200421 map->lock(map->lock_arg);
Mark Brown697e85b2013-05-08 13:55:22 +0100422
423 trace_regcache_drop_region(map->dev, min, max);
424
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200425 ret = map->cache_ops->drop(map, min, max);
Mark Brown697e85b2013-05-08 13:55:22 +0100426
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200427 map->unlock(map->lock_arg);
Mark Brown697e85b2013-05-08 13:55:22 +0100428
429 return ret;
430}
431EXPORT_SYMBOL_GPL(regcache_drop_region);
432
433/**
Mark Brown92afb282011-09-19 18:22:14 +0100434 * regcache_cache_only: Put a register map into cache only mode
435 *
436 * @map: map to configure
437 * @cache_only: flag if changes should be written to the hardware
438 *
439 * When a register map is marked as cache only writes to the register
440 * map API will only update the register cache, they will not cause
441 * any hardware changes. This is useful for allowing portions of
442 * drivers to act as though the device were functioning as normal when
443 * it is disabled for power saving reasons.
444 */
445void regcache_cache_only(struct regmap *map, bool enable)
446{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200447 map->lock(map->lock_arg);
Dimitris Papastamosac77a762011-09-29 14:36:28 +0100448 WARN_ON(map->cache_bypass && enable);
Mark Brown92afb282011-09-19 18:22:14 +0100449 map->cache_only = enable;
Mark Brown5d5b7d42012-02-23 22:02:57 +0000450 trace_regmap_cache_only(map->dev, enable);
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200451 map->unlock(map->lock_arg);
Mark Brown92afb282011-09-19 18:22:14 +0100452}
453EXPORT_SYMBOL_GPL(regcache_cache_only);
454
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100455/**
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200456 * regcache_mark_dirty: Mark the register cache as dirty
457 *
458 * @map: map to mark
459 *
460 * Mark the register cache as dirty, for example due to the device
461 * having been powered down for suspend. If the cache is not marked
462 * as dirty then the cache sync will be suppressed.
463 */
464void regcache_mark_dirty(struct regmap *map)
465{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200466 map->lock(map->lock_arg);
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200467 map->cache_dirty = true;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200468 map->unlock(map->lock_arg);
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200469}
470EXPORT_SYMBOL_GPL(regcache_mark_dirty);
471
472/**
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100473 * regcache_cache_bypass: Put a register map into cache bypass mode
474 *
475 * @map: map to configure
Dimitris Papastamos0eef6b02011-10-03 06:54:16 +0100476 * @cache_bypass: flag if changes should not be written to the hardware
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100477 *
478 * When a register map is marked with the cache bypass option, writes
479 * to the register map API will only update the hardware and not the
480 * the cache directly. This is useful when syncing the cache back to
481 * the hardware.
482 */
483void regcache_cache_bypass(struct regmap *map, bool enable)
484{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200485 map->lock(map->lock_arg);
Dimitris Papastamosac77a762011-09-29 14:36:28 +0100486 WARN_ON(map->cache_only && enable);
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100487 map->cache_bypass = enable;
Mark Brown5d5b7d42012-02-23 22:02:57 +0000488 trace_regmap_cache_bypass(map->dev, enable);
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200489 map->unlock(map->lock_arg);
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100490}
491EXPORT_SYMBOL_GPL(regcache_cache_bypass);
492
Mark Brown879082c2013-02-21 18:03:13 +0000493bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
494 unsigned int val)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100495{
Mark Brown325acab2013-02-21 18:07:01 +0000496 if (regcache_get_val(map, base, idx) == val)
497 return true;
498
Mark Browneb4cb762013-02-21 18:39:47 +0000499 /* Use device native format if possible */
500 if (map->format.format_val) {
501 map->format.format_val(base + (map->cache_word_size * idx),
502 val, 0);
503 return false;
504 }
505
Mark Brown879082c2013-02-21 18:03:13 +0000506 switch (map->cache_word_size) {
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100507 case 1: {
508 u8 *cache = base;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100509 cache[idx] = val;
510 break;
511 }
512 case 2: {
513 u16 *cache = base;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100514 cache[idx] = val;
515 break;
516 }
Mark Brown7d5e5252012-02-17 15:58:25 -0800517 case 4: {
518 u32 *cache = base;
Mark Brown7d5e5252012-02-17 15:58:25 -0800519 cache[idx] = val;
520 break;
521 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100522 default:
523 BUG();
524 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100525 return false;
526}
527
Mark Brown879082c2013-02-21 18:03:13 +0000528unsigned int regcache_get_val(struct regmap *map, const void *base,
529 unsigned int idx)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100530{
531 if (!base)
532 return -EINVAL;
533
Mark Browneb4cb762013-02-21 18:39:47 +0000534 /* Use device native format if possible */
535 if (map->format.parse_val)
Mark Brown88177962013-03-13 19:29:36 +0000536 return map->format.parse_val(regcache_get_val_addr(map, base,
537 idx));
Mark Browneb4cb762013-02-21 18:39:47 +0000538
Mark Brown879082c2013-02-21 18:03:13 +0000539 switch (map->cache_word_size) {
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100540 case 1: {
541 const u8 *cache = base;
542 return cache[idx];
543 }
544 case 2: {
545 const u16 *cache = base;
546 return cache[idx];
547 }
Mark Brown7d5e5252012-02-17 15:58:25 -0800548 case 4: {
549 const u32 *cache = base;
550 return cache[idx];
551 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100552 default:
553 BUG();
554 }
555 /* unreachable */
556 return -1;
557}
558
Mark Brownf094fea2011-10-04 22:05:47 +0100559static int regcache_default_cmp(const void *a, const void *b)
Dimitris Papastamosc08604b2011-10-03 10:50:14 +0100560{
561 const struct reg_default *_a = a;
562 const struct reg_default *_b = b;
563
564 return _a->reg - _b->reg;
565}
566
Mark Brownf094fea2011-10-04 22:05:47 +0100567int regcache_lookup_reg(struct regmap *map, unsigned int reg)
568{
569 struct reg_default key;
570 struct reg_default *r;
571
572 key.reg = reg;
573 key.def = 0;
574
575 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
576 sizeof(struct reg_default), regcache_default_cmp);
577
578 if (r)
579 return r - map->reg_defaults;
580 else
Mark Brown6e6ace02011-10-09 13:23:31 +0100581 return -ENOENT;
Mark Brownf094fea2011-10-04 22:05:47 +0100582}
Mark Brownf8bd8222013-03-29 19:32:28 +0000583
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200584static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
585{
586 if (!cache_present)
587 return true;
588
589 return test_bit(idx, cache_present);
590}
591
Mark Browncfdeb8c2013-03-29 20:12:21 +0000592static int regcache_sync_block_single(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200593 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000594 unsigned int block_base,
595 unsigned int start, unsigned int end)
596{
597 unsigned int i, regtmp, val;
598 int ret;
599
600 for (i = start; i < end; i++) {
601 regtmp = block_base + (i * map->reg_stride);
602
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200603 if (!regcache_reg_present(cache_present, i))
Mark Browncfdeb8c2013-03-29 20:12:21 +0000604 continue;
605
606 val = regcache_get_val(map, block, i);
607
608 /* Is this the hardware default? If so skip. */
609 ret = regcache_lookup_reg(map, regtmp);
610 if (ret >= 0 && val == map->reg_defaults[ret].def)
611 continue;
612
613 map->cache_bypass = 1;
614
615 ret = _regmap_write(map, regtmp, val);
616
617 map->cache_bypass = 0;
618 if (ret != 0)
619 return ret;
620 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
621 regtmp, val);
622 }
623
624 return 0;
625}
626
Mark Brown75a5f892013-03-29 20:50:07 +0000627static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
628 unsigned int base, unsigned int cur)
629{
630 size_t val_bytes = map->format.val_bytes;
631 int ret, count;
632
633 if (*data == NULL)
634 return 0;
635
Dylan Reid78ba73e2014-01-24 15:40:39 -0800636 count = (cur - base) / map->reg_stride;
Mark Brown75a5f892013-03-29 20:50:07 +0000637
Stratos Karafotis96592932013-04-04 19:40:45 +0300638 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
Dylan Reid78ba73e2014-01-24 15:40:39 -0800639 count * val_bytes, count, base, cur - map->reg_stride);
Mark Brown75a5f892013-03-29 20:50:07 +0000640
641 map->cache_bypass = 1;
642
Mark Brown0a819802013-10-09 12:28:52 +0100643 ret = _regmap_raw_write(map, base, *data, count * val_bytes);
Mark Brown75a5f892013-03-29 20:50:07 +0000644
645 map->cache_bypass = 0;
646
647 *data = NULL;
648
649 return ret;
650}
651
Sachin Kamatf52687a2013-04-04 14:36:18 +0530652static int regcache_sync_block_raw(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200653 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000654 unsigned int block_base, unsigned int start,
655 unsigned int end)
Mark Brownf8bd8222013-03-29 19:32:28 +0000656{
Mark Brown75a5f892013-03-29 20:50:07 +0000657 unsigned int i, val;
658 unsigned int regtmp = 0;
659 unsigned int base = 0;
660 const void *data = NULL;
Mark Brownf8bd8222013-03-29 19:32:28 +0000661 int ret;
662
663 for (i = start; i < end; i++) {
664 regtmp = block_base + (i * map->reg_stride);
665
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200666 if (!regcache_reg_present(cache_present, i)) {
Mark Brown75a5f892013-03-29 20:50:07 +0000667 ret = regcache_sync_block_raw_flush(map, &data,
668 base, regtmp);
669 if (ret != 0)
670 return ret;
Mark Brownf8bd8222013-03-29 19:32:28 +0000671 continue;
Mark Brown75a5f892013-03-29 20:50:07 +0000672 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000673
674 val = regcache_get_val(map, block, i);
675
676 /* Is this the hardware default? If so skip. */
677 ret = regcache_lookup_reg(map, regtmp);
Mark Brown75a5f892013-03-29 20:50:07 +0000678 if (ret >= 0 && val == map->reg_defaults[ret].def) {
679 ret = regcache_sync_block_raw_flush(map, &data,
680 base, regtmp);
681 if (ret != 0)
682 return ret;
Mark Brownf8bd8222013-03-29 19:32:28 +0000683 continue;
Mark Brown75a5f892013-03-29 20:50:07 +0000684 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000685
Mark Brown75a5f892013-03-29 20:50:07 +0000686 if (!data) {
687 data = regcache_get_val_addr(map, block, i);
688 base = regtmp;
689 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000690 }
691
Lars-Peter Clausen2d49b592013-08-05 11:21:29 +0200692 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
693 map->reg_stride);
Mark Brownf8bd8222013-03-29 19:32:28 +0000694}
Mark Browncfdeb8c2013-03-29 20:12:21 +0000695
696int regcache_sync_block(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200697 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000698 unsigned int block_base, unsigned int start,
699 unsigned int end)
700{
701 if (regmap_can_raw_write(map))
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200702 return regcache_sync_block_raw(map, block, cache_present,
703 block_base, start, end);
Mark Browncfdeb8c2013-03-29 20:12:21 +0000704 else
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200705 return regcache_sync_block_single(map, block, cache_present,
706 block_base, start, end);
Mark Browncfdeb8c2013-03-29 20:12:21 +0000707}