blob: 80f0bea52e330737b3df10aaa45fb1fdc27de419 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
45#include <drm/drm_gem.h>
46
yanyang15fc3aee2015-05-22 14:39:35 -040047#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040048#include "amdgpu_family.h"
49#include "amdgpu_mode.h"
50#include "amdgpu_ih.h"
51#include "amdgpu_irq.h"
52#include "amdgpu_ucode.h"
53#include "amdgpu_gds.h"
54
55/*
56 * Modules parameters.
57 */
58extern int amdgpu_modeset;
59extern int amdgpu_vram_limit;
60extern int amdgpu_gart_size;
61extern int amdgpu_benchmarking;
62extern int amdgpu_testing;
63extern int amdgpu_audio;
64extern int amdgpu_disp_priority;
65extern int amdgpu_hw_i2c;
66extern int amdgpu_pcie_gen2;
67extern int amdgpu_msi;
68extern int amdgpu_lockup_timeout;
69extern int amdgpu_dpm;
70extern int amdgpu_smc_load_fw;
71extern int amdgpu_aspm;
72extern int amdgpu_runtime_pm;
73extern int amdgpu_hard_reset;
74extern unsigned amdgpu_ip_block_mask;
75extern int amdgpu_bapm;
76extern int amdgpu_deep_color;
77extern int amdgpu_vm_size;
78extern int amdgpu_vm_block_size;
79
80#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
81#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
82/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
83#define AMDGPU_IB_POOL_SIZE 16
84#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
85#define AMDGPUFB_CONN_LIMIT 4
86#define AMDGPU_BIOS_NUM_SCRATCH 8
87
Alex Deucher97b2e202015-04-20 16:51:00 -040088/* max number of rings */
89#define AMDGPU_MAX_RINGS 16
90#define AMDGPU_MAX_GFX_RINGS 1
91#define AMDGPU_MAX_COMPUTE_RINGS 8
92#define AMDGPU_MAX_VCE_RINGS 2
93
94/* number of hw syncs before falling back on blocking */
95#define AMDGPU_NUM_SYNCS 4
96
97/* hardcode that limit for now */
98#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
99
100/* hard reset data */
101#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
102
103/* reset flags */
104#define AMDGPU_RESET_GFX (1 << 0)
105#define AMDGPU_RESET_COMPUTE (1 << 1)
106#define AMDGPU_RESET_DMA (1 << 2)
107#define AMDGPU_RESET_CP (1 << 3)
108#define AMDGPU_RESET_GRBM (1 << 4)
109#define AMDGPU_RESET_DMA1 (1 << 5)
110#define AMDGPU_RESET_RLC (1 << 6)
111#define AMDGPU_RESET_SEM (1 << 7)
112#define AMDGPU_RESET_IH (1 << 8)
113#define AMDGPU_RESET_VMC (1 << 9)
114#define AMDGPU_RESET_MC (1 << 10)
115#define AMDGPU_RESET_DISPLAY (1 << 11)
116#define AMDGPU_RESET_UVD (1 << 12)
117#define AMDGPU_RESET_VCE (1 << 13)
118#define AMDGPU_RESET_VCE1 (1 << 14)
119
120/* CG block flags */
121#define AMDGPU_CG_BLOCK_GFX (1 << 0)
122#define AMDGPU_CG_BLOCK_MC (1 << 1)
123#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
124#define AMDGPU_CG_BLOCK_UVD (1 << 3)
125#define AMDGPU_CG_BLOCK_VCE (1 << 4)
126#define AMDGPU_CG_BLOCK_HDP (1 << 5)
127#define AMDGPU_CG_BLOCK_BIF (1 << 6)
128
129/* CG flags */
130#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
131#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
132#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
133#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
134#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
135#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
136#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
137#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
138#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
139#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
140#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
141#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
142#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
143#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
144#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
145#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
146#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
147
148/* PG flags */
149#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
150#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
151#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
152#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
153#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
154#define AMDGPU_PG_SUPPORT_CP (1 << 5)
155#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
156#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
157#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
158#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
159#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
160
161/* GFX current status */
162#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
163#define AMDGPU_GFX_SAFE_MODE 0x00000001L
164#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
165#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
166#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
167
168/* max cursor sizes (in pixels) */
169#define CIK_CURSOR_WIDTH 128
170#define CIK_CURSOR_HEIGHT 128
171
172struct amdgpu_device;
173struct amdgpu_fence;
174struct amdgpu_ib;
175struct amdgpu_vm;
176struct amdgpu_ring;
177struct amdgpu_semaphore;
178struct amdgpu_cs_parser;
179struct amdgpu_irq_src;
180
181enum amdgpu_cp_irq {
182 AMDGPU_CP_IRQ_GFX_EOP = 0,
183 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
184 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
185 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
186 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
187 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
191
192 AMDGPU_CP_IRQ_LAST
193};
194
195enum amdgpu_sdma_irq {
196 AMDGPU_SDMA_IRQ_TRAP0 = 0,
197 AMDGPU_SDMA_IRQ_TRAP1,
198
199 AMDGPU_SDMA_IRQ_LAST
200};
201
202enum amdgpu_thermal_irq {
203 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
204 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
205
206 AMDGPU_THERMAL_IRQ_LAST
207};
208
Alex Deucher97b2e202015-04-20 16:51:00 -0400209int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400210 enum amd_ip_block_type block_type,
211 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400212int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400213 enum amd_ip_block_type block_type,
214 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400215
216struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400217 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400218 u32 major;
219 u32 minor;
220 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400221 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400222};
223
224int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400225 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400226 u32 major, u32 minor);
227
228const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
229 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400230 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400231
232/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
233struct amdgpu_buffer_funcs {
234 /* maximum bytes in a single operation */
235 uint32_t copy_max_bytes;
236
237 /* number of dw to reserve per operation */
238 unsigned copy_num_dw;
239
240 /* used for buffer migration */
241 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
242 /* src addr in bytes */
243 uint64_t src_offset,
244 /* dst addr in bytes */
245 uint64_t dst_offset,
246 /* number of byte to transfer */
247 uint32_t byte_count);
248
249 /* maximum bytes in a single operation */
250 uint32_t fill_max_bytes;
251
252 /* number of dw to reserve per operation */
253 unsigned fill_num_dw;
254
255 /* used for buffer clearing */
256 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
257 /* value to write to memory */
258 uint32_t src_data,
259 /* dst addr in bytes */
260 uint64_t dst_offset,
261 /* number of byte to fill */
262 uint32_t byte_count);
263};
264
265/* provided by hw blocks that can write ptes, e.g., sdma */
266struct amdgpu_vm_pte_funcs {
267 /* copy pte entries from GART */
268 void (*copy_pte)(struct amdgpu_ib *ib,
269 uint64_t pe, uint64_t src,
270 unsigned count);
271 /* write pte one entry at a time with addr mapping */
272 void (*write_pte)(struct amdgpu_ib *ib,
273 uint64_t pe,
274 uint64_t addr, unsigned count,
275 uint32_t incr, uint32_t flags);
276 /* for linear pte/pde updates without addr mapping */
277 void (*set_pte_pde)(struct amdgpu_ib *ib,
278 uint64_t pe,
279 uint64_t addr, unsigned count,
280 uint32_t incr, uint32_t flags);
281 /* pad the indirect buffer to the necessary number of dw */
282 void (*pad_ib)(struct amdgpu_ib *ib);
283};
284
285/* provided by the gmc block */
286struct amdgpu_gart_funcs {
287 /* flush the vm tlb via mmio */
288 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
289 uint32_t vmid);
290 /* write pte/pde updates using the cpu */
291 int (*set_pte_pde)(struct amdgpu_device *adev,
292 void *cpu_pt_addr, /* cpu addr of page table */
293 uint32_t gpu_page_idx, /* pte/pde to update */
294 uint64_t addr, /* addr to write into pte/pde */
295 uint32_t flags); /* access flags */
296};
297
298/* provided by the ih block */
299struct amdgpu_ih_funcs {
300 /* ring read/write ptr handling, called from interrupt context */
301 u32 (*get_wptr)(struct amdgpu_device *adev);
302 void (*decode_iv)(struct amdgpu_device *adev,
303 struct amdgpu_iv_entry *entry);
304 void (*set_rptr)(struct amdgpu_device *adev);
305};
306
307/* provided by hw blocks that expose a ring buffer for commands */
308struct amdgpu_ring_funcs {
309 /* ring read/write ptr handling */
310 u32 (*get_rptr)(struct amdgpu_ring *ring);
311 u32 (*get_wptr)(struct amdgpu_ring *ring);
312 void (*set_wptr)(struct amdgpu_ring *ring);
313 /* validating and patching of IBs */
314 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
315 /* command emit functions */
316 void (*emit_ib)(struct amdgpu_ring *ring,
317 struct amdgpu_ib *ib);
318 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
319 uint64_t seq, bool write64bit);
320 bool (*emit_semaphore)(struct amdgpu_ring *ring,
321 struct amdgpu_semaphore *semaphore,
322 bool emit_wait);
323 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
324 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200325 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400326 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
327 uint32_t gds_base, uint32_t gds_size,
328 uint32_t gws_base, uint32_t gws_size,
329 uint32_t oa_base, uint32_t oa_size);
330 /* testing functions */
331 int (*test_ring)(struct amdgpu_ring *ring);
332 int (*test_ib)(struct amdgpu_ring *ring);
333 bool (*is_lockup)(struct amdgpu_ring *ring);
334};
335
336/*
337 * BIOS.
338 */
339bool amdgpu_get_bios(struct amdgpu_device *adev);
340bool amdgpu_read_bios(struct amdgpu_device *adev);
341
342/*
343 * Dummy page
344 */
345struct amdgpu_dummy_page {
346 struct page *page;
347 dma_addr_t addr;
348};
349int amdgpu_dummy_page_init(struct amdgpu_device *adev);
350void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
351
352
353/*
354 * Clocks
355 */
356
357#define AMDGPU_MAX_PPLL 3
358
359struct amdgpu_clock {
360 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
361 struct amdgpu_pll spll;
362 struct amdgpu_pll mpll;
363 /* 10 Khz units */
364 uint32_t default_mclk;
365 uint32_t default_sclk;
366 uint32_t default_dispclk;
367 uint32_t current_dispclk;
368 uint32_t dp_extclk;
369 uint32_t max_pixel_clock;
370};
371
372/*
373 * Fences.
374 */
375struct amdgpu_fence_driver {
376 struct amdgpu_ring *ring;
377 uint64_t gpu_addr;
378 volatile uint32_t *cpu_addr;
379 /* sync_seq is protected by ring emission lock */
380 uint64_t sync_seq[AMDGPU_MAX_RINGS];
381 atomic64_t last_seq;
382 bool initialized;
383 bool delayed_irq;
384 struct amdgpu_irq_src *irq_src;
385 unsigned irq_type;
386 struct delayed_work lockup_work;
387};
388
389/* some special values for the owner field */
390#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
391#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
392#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
393
394struct amdgpu_fence {
395 struct fence base;
396
397 /* RB, DMA, etc. */
398 struct amdgpu_ring *ring;
399 uint64_t seq;
400
401 /* filp or special value for fence creator */
402 void *owner;
403
404 wait_queue_t fence_wake;
405};
406
407struct amdgpu_user_fence {
408 /* write-back bo */
409 struct amdgpu_bo *bo;
410 /* write-back address offset to bo start */
411 uint32_t offset;
412};
413
414int amdgpu_fence_driver_init(struct amdgpu_device *adev);
415void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
416void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
417
418void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
419int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
420 struct amdgpu_irq_src *irq_src,
421 unsigned irq_type);
422int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
423 struct amdgpu_fence **fence);
424void amdgpu_fence_process(struct amdgpu_ring *ring);
425int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
426int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
427unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
428
429bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
430int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
431int amdgpu_fence_wait_any(struct amdgpu_device *adev,
432 struct amdgpu_fence **fences,
433 bool intr);
434long amdgpu_fence_wait_seq_timeout(struct amdgpu_device *adev,
435 u64 *target_seq, bool intr,
436 long timeout);
437struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
438void amdgpu_fence_unref(struct amdgpu_fence **fence);
439
440bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
441 struct amdgpu_ring *ring);
442void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
443 struct amdgpu_ring *ring);
444
445static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
446 struct amdgpu_fence *b)
447{
448 if (!a) {
449 return b;
450 }
451
452 if (!b) {
453 return a;
454 }
455
456 BUG_ON(a->ring != b->ring);
457
458 if (a->seq > b->seq) {
459 return a;
460 } else {
461 return b;
462 }
463}
464
465static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
466 struct amdgpu_fence *b)
467{
468 if (!a) {
469 return false;
470 }
471
472 if (!b) {
473 return true;
474 }
475
476 BUG_ON(a->ring != b->ring);
477
478 return a->seq < b->seq;
479}
480
481int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
482 void *owner, struct amdgpu_fence **fence);
483
484/*
485 * TTM.
486 */
487struct amdgpu_mman {
488 struct ttm_bo_global_ref bo_global_ref;
489 struct drm_global_reference mem_global_ref;
490 struct ttm_bo_device bdev;
491 bool mem_global_referenced;
492 bool initialized;
493
494#if defined(CONFIG_DEBUG_FS)
495 struct dentry *vram;
496 struct dentry *gtt;
497#endif
498
499 /* buffer handling */
500 const struct amdgpu_buffer_funcs *buffer_funcs;
501 struct amdgpu_ring *buffer_funcs_ring;
502};
503
504int amdgpu_copy_buffer(struct amdgpu_ring *ring,
505 uint64_t src_offset,
506 uint64_t dst_offset,
507 uint32_t byte_count,
508 struct reservation_object *resv,
509 struct amdgpu_fence **fence);
510int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
511
512struct amdgpu_bo_list_entry {
513 struct amdgpu_bo *robj;
514 struct ttm_validate_buffer tv;
515 struct amdgpu_bo_va *bo_va;
516 unsigned prefered_domains;
517 unsigned allowed_domains;
518 uint32_t priority;
519};
520
521struct amdgpu_bo_va_mapping {
522 struct list_head list;
523 struct interval_tree_node it;
524 uint64_t offset;
525 uint32_t flags;
526};
527
528/* bo virtual addresses in a specific vm */
529struct amdgpu_bo_va {
530 /* protected by bo being reserved */
531 struct list_head bo_list;
532 uint64_t addr;
533 struct amdgpu_fence *last_pt_update;
534 unsigned ref_count;
535
536 /* protected by vm mutex */
537 struct list_head mappings;
538 struct list_head vm_status;
539
540 /* constant after initialization */
541 struct amdgpu_vm *vm;
542 struct amdgpu_bo *bo;
543};
544
545struct amdgpu_bo {
546 /* Protected by gem.mutex */
547 struct list_head list;
548 /* Protected by tbo.reserved */
549 u32 initial_domain;
550 struct ttm_place placements[4];
551 struct ttm_placement placement;
552 struct ttm_buffer_object tbo;
553 struct ttm_bo_kmap_obj kmap;
554 u64 flags;
555 unsigned pin_count;
556 void *kptr;
557 u64 tiling_flags;
558 u64 metadata_flags;
559 void *metadata;
560 u32 metadata_size;
561 /* list of all virtual address to which this bo
562 * is associated to
563 */
564 struct list_head va;
565 /* Constant after initialization */
566 struct amdgpu_device *adev;
567 struct drm_gem_object gem_base;
568
569 struct ttm_bo_kmap_obj dma_buf_vmap;
570 pid_t pid;
571 struct amdgpu_mn *mn;
572 struct list_head mn_list;
573};
574#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
575
576void amdgpu_gem_object_free(struct drm_gem_object *obj);
577int amdgpu_gem_object_open(struct drm_gem_object *obj,
578 struct drm_file *file_priv);
579void amdgpu_gem_object_close(struct drm_gem_object *obj,
580 struct drm_file *file_priv);
581unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
582struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
583struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
584 struct dma_buf_attachment *attach,
585 struct sg_table *sg);
586struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
587 struct drm_gem_object *gobj,
588 int flags);
589int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
590void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
591struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
592void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
593void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
594int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
595
596/* sub-allocation manager, it has to be protected by another lock.
597 * By conception this is an helper for other part of the driver
598 * like the indirect buffer or semaphore, which both have their
599 * locking.
600 *
601 * Principe is simple, we keep a list of sub allocation in offset
602 * order (first entry has offset == 0, last entry has the highest
603 * offset).
604 *
605 * When allocating new object we first check if there is room at
606 * the end total_size - (last_object_offset + last_object_size) >=
607 * alloc_size. If so we allocate new object there.
608 *
609 * When there is not enough room at the end, we start waiting for
610 * each sub object until we reach object_offset+object_size >=
611 * alloc_size, this object then become the sub object we return.
612 *
613 * Alignment can't be bigger than page size.
614 *
615 * Hole are not considered for allocation to keep things simple.
616 * Assumption is that there won't be hole (all object on same
617 * alignment).
618 */
619struct amdgpu_sa_manager {
620 wait_queue_head_t wq;
621 struct amdgpu_bo *bo;
622 struct list_head *hole;
623 struct list_head flist[AMDGPU_MAX_RINGS];
624 struct list_head olist;
625 unsigned size;
626 uint64_t gpu_addr;
627 void *cpu_ptr;
628 uint32_t domain;
629 uint32_t align;
630};
631
632struct amdgpu_sa_bo;
633
634/* sub-allocation buffer */
635struct amdgpu_sa_bo {
636 struct list_head olist;
637 struct list_head flist;
638 struct amdgpu_sa_manager *manager;
639 unsigned soffset;
640 unsigned eoffset;
641 struct amdgpu_fence *fence;
642};
643
644/*
645 * GEM objects.
646 */
647struct amdgpu_gem {
648 struct mutex mutex;
649 struct list_head objects;
650};
651
652int amdgpu_gem_init(struct amdgpu_device *adev);
653void amdgpu_gem_fini(struct amdgpu_device *adev);
654int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
655 int alignment, u32 initial_domain,
656 u64 flags, bool kernel,
657 struct drm_gem_object **obj);
658
659int amdgpu_mode_dumb_create(struct drm_file *file_priv,
660 struct drm_device *dev,
661 struct drm_mode_create_dumb *args);
662int amdgpu_mode_dumb_mmap(struct drm_file *filp,
663 struct drm_device *dev,
664 uint32_t handle, uint64_t *offset_p);
665
666/*
667 * Semaphores.
668 */
669struct amdgpu_semaphore {
670 struct amdgpu_sa_bo *sa_bo;
671 signed waiters;
672 uint64_t gpu_addr;
673};
674
675int amdgpu_semaphore_create(struct amdgpu_device *adev,
676 struct amdgpu_semaphore **semaphore);
677bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
678 struct amdgpu_semaphore *semaphore);
679bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
680 struct amdgpu_semaphore *semaphore);
681void amdgpu_semaphore_free(struct amdgpu_device *adev,
682 struct amdgpu_semaphore **semaphore,
683 struct amdgpu_fence *fence);
684
685/*
686 * Synchronization
687 */
688struct amdgpu_sync {
689 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
690 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
691 struct amdgpu_fence *last_vm_update;
692};
693
694void amdgpu_sync_create(struct amdgpu_sync *sync);
695void amdgpu_sync_fence(struct amdgpu_sync *sync,
696 struct amdgpu_fence *fence);
697int amdgpu_sync_resv(struct amdgpu_device *adev,
698 struct amdgpu_sync *sync,
699 struct reservation_object *resv,
700 void *owner);
701int amdgpu_sync_rings(struct amdgpu_sync *sync,
702 struct amdgpu_ring *ring);
703void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
704 struct amdgpu_fence *fence);
705
706/*
707 * GART structures, functions & helpers
708 */
709struct amdgpu_mc;
710
711#define AMDGPU_GPU_PAGE_SIZE 4096
712#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
713#define AMDGPU_GPU_PAGE_SHIFT 12
714#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
715
716struct amdgpu_gart {
717 dma_addr_t table_addr;
718 struct amdgpu_bo *robj;
719 void *ptr;
720 unsigned num_gpu_pages;
721 unsigned num_cpu_pages;
722 unsigned table_size;
723 struct page **pages;
724 dma_addr_t *pages_addr;
725 bool ready;
726 const struct amdgpu_gart_funcs *gart_funcs;
727};
728
729int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
730void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
731int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
732void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
733int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
734void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
735int amdgpu_gart_init(struct amdgpu_device *adev);
736void amdgpu_gart_fini(struct amdgpu_device *adev);
737void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
738 int pages);
739int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
740 int pages, struct page **pagelist,
741 dma_addr_t *dma_addr, uint32_t flags);
742
743/*
744 * GPU MC structures, functions & helpers
745 */
746struct amdgpu_mc {
747 resource_size_t aper_size;
748 resource_size_t aper_base;
749 resource_size_t agp_base;
750 /* for some chips with <= 32MB we need to lie
751 * about vram size near mc fb location */
752 u64 mc_vram_size;
753 u64 visible_vram_size;
754 u64 gtt_size;
755 u64 gtt_start;
756 u64 gtt_end;
757 u64 vram_start;
758 u64 vram_end;
759 unsigned vram_width;
760 u64 real_vram_size;
761 int vram_mtrr;
762 u64 gtt_base_align;
763 u64 mc_mask;
764 const struct firmware *fw; /* MC firmware */
765 uint32_t fw_version;
766 struct amdgpu_irq_src vm_fault;
767 bool is_gddr5;
768};
769
770/*
771 * GPU doorbell structures, functions & helpers
772 */
773typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
774{
775 AMDGPU_DOORBELL_KIQ = 0x000,
776 AMDGPU_DOORBELL_HIQ = 0x001,
777 AMDGPU_DOORBELL_DIQ = 0x002,
778 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
779 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
780 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
781 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
782 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
783 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
784 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
785 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
786 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
787 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
788 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
789 AMDGPU_DOORBELL_IH = 0x1E8,
790 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
791 AMDGPU_DOORBELL_INVALID = 0xFFFF
792} AMDGPU_DOORBELL_ASSIGNMENT;
793
794struct amdgpu_doorbell {
795 /* doorbell mmio */
796 resource_size_t base;
797 resource_size_t size;
798 u32 __iomem *ptr;
799 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
800};
801
802void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
803 phys_addr_t *aperture_base,
804 size_t *aperture_size,
805 size_t *start_offset);
806
807/*
808 * IRQS.
809 */
810
811struct amdgpu_flip_work {
812 struct work_struct flip_work;
813 struct work_struct unpin_work;
814 struct amdgpu_device *adev;
815 int crtc_id;
816 uint64_t base;
817 struct drm_pending_vblank_event *event;
818 struct amdgpu_bo *old_rbo;
819 struct fence *fence;
820};
821
822
823/*
824 * CP & rings.
825 */
826
827struct amdgpu_ib {
828 struct amdgpu_sa_bo *sa_bo;
829 uint32_t length_dw;
830 uint64_t gpu_addr;
831 uint32_t *ptr;
832 struct amdgpu_ring *ring;
833 struct amdgpu_fence *fence;
834 struct amdgpu_user_fence *user;
835 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200836 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400837 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400838 uint32_t gds_base, gds_size;
839 uint32_t gws_base, gws_size;
840 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800841 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400842};
843
844enum amdgpu_ring_type {
845 AMDGPU_RING_TYPE_GFX,
846 AMDGPU_RING_TYPE_COMPUTE,
847 AMDGPU_RING_TYPE_SDMA,
848 AMDGPU_RING_TYPE_UVD,
849 AMDGPU_RING_TYPE_VCE
850};
851
852struct amdgpu_ring {
853 struct amdgpu_device *adev;
854 const struct amdgpu_ring_funcs *funcs;
855 struct amdgpu_fence_driver fence_drv;
856
857 struct mutex *ring_lock;
858 struct amdgpu_bo *ring_obj;
859 volatile uint32_t *ring;
860 unsigned rptr_offs;
861 u64 next_rptr_gpu_addr;
862 volatile u32 *next_rptr_cpu_addr;
863 unsigned wptr;
864 unsigned wptr_old;
865 unsigned ring_size;
866 unsigned ring_free_dw;
867 int count_dw;
868 atomic_t last_rptr;
869 atomic64_t last_activity;
870 uint64_t gpu_addr;
871 uint32_t align_mask;
872 uint32_t ptr_mask;
873 bool ready;
874 u32 nop;
875 u32 idx;
876 u64 last_semaphore_signal_addr;
877 u64 last_semaphore_wait_addr;
878 u32 me;
879 u32 pipe;
880 u32 queue;
881 struct amdgpu_bo *mqd_obj;
882 u32 doorbell_index;
883 bool use_doorbell;
884 unsigned wptr_offs;
885 unsigned next_rptr_offs;
886 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200887 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400888 enum amdgpu_ring_type type;
889 char name[16];
890};
891
892/*
893 * VM
894 */
895
896/* maximum number of VMIDs */
897#define AMDGPU_NUM_VM 16
898
899/* number of entries in page table */
900#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
901
902/* PTBs (Page Table Blocks) need to be aligned to 32K */
903#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
904#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
905#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
906
907#define AMDGPU_PTE_VALID (1 << 0)
908#define AMDGPU_PTE_SYSTEM (1 << 1)
909#define AMDGPU_PTE_SNOOPED (1 << 2)
910
911/* VI only */
912#define AMDGPU_PTE_EXECUTABLE (1 << 4)
913
914#define AMDGPU_PTE_READABLE (1 << 5)
915#define AMDGPU_PTE_WRITEABLE (1 << 6)
916
917/* PTE (Page Table Entry) fragment field for different page sizes */
918#define AMDGPU_PTE_FRAG_4KB (0 << 7)
919#define AMDGPU_PTE_FRAG_64KB (4 << 7)
920#define AMDGPU_LOG2_PAGES_PER_FRAG 4
921
922struct amdgpu_vm_pt {
923 struct amdgpu_bo *bo;
924 uint64_t addr;
925};
926
927struct amdgpu_vm_id {
928 unsigned id;
929 uint64_t pd_gpu_addr;
930 /* last flushed PD/PT update */
931 struct amdgpu_fence *flushed_updates;
932 /* last use of vmid */
933 struct amdgpu_fence *last_id_use;
934};
935
936struct amdgpu_vm {
937 struct mutex mutex;
938
939 struct rb_root va;
940
941 /* protecting invalidated and freed */
942 spinlock_t status_lock;
943
944 /* BOs moved, but not yet updated in the PT */
945 struct list_head invalidated;
946
947 /* BOs freed, but not yet updated in the PT */
948 struct list_head freed;
949
950 /* contains the page directory */
951 struct amdgpu_bo *page_directory;
952 unsigned max_pde_used;
953
954 /* array of page tables, one for each page directory entry */
955 struct amdgpu_vm_pt *page_tables;
956
957 /* for id and flush management per ring */
958 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
959};
960
961struct amdgpu_vm_manager {
962 struct amdgpu_fence *active[AMDGPU_NUM_VM];
963 uint32_t max_pfn;
964 /* number of VMIDs */
965 unsigned nvm;
966 /* vram base address for page table entry */
967 u64 vram_base_offset;
968 /* is vm enabled? */
969 bool enabled;
970 /* for hw to save the PD addr on suspend/resume */
971 uint32_t saved_table_addr[AMDGPU_NUM_VM];
972 /* vm pte handling */
973 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
974 struct amdgpu_ring *vm_pte_funcs_ring;
975};
976
977/*
978 * context related structures
979 */
980
981struct amdgpu_ctx_state {
982 uint64_t flags;
Marek Olšákd94aed52015-05-05 21:13:49 +0200983 uint32_t hangs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400984};
985
986struct amdgpu_ctx {
987 /* call kref_get()before CS start and kref_put() after CS fence signaled */
988 struct kref refcount;
989 struct amdgpu_fpriv *fpriv;
990 struct amdgpu_ctx_state state;
991 uint32_t id;
Marek Olšákd94aed52015-05-05 21:13:49 +0200992 unsigned reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400993};
994
995struct amdgpu_ctx_mgr {
996 struct amdgpu_device *adev;
997 struct idr ctx_handles;
998 /* lock for IDR system */
Marek Olšák0147ee02015-05-05 20:52:00 +0200999 struct mutex lock;
Alex Deucher97b2e202015-04-20 16:51:00 -04001000};
1001
1002/*
1003 * file private structure
1004 */
1005
1006struct amdgpu_fpriv {
1007 struct amdgpu_vm vm;
1008 struct mutex bo_list_lock;
1009 struct idr bo_list_handles;
1010 struct amdgpu_ctx_mgr ctx_mgr;
1011};
1012
1013/*
1014 * residency list
1015 */
1016
1017struct amdgpu_bo_list {
1018 struct mutex lock;
1019 struct amdgpu_bo *gds_obj;
1020 struct amdgpu_bo *gws_obj;
1021 struct amdgpu_bo *oa_obj;
1022 bool has_userptr;
1023 unsigned num_entries;
1024 struct amdgpu_bo_list_entry *array;
1025};
1026
1027struct amdgpu_bo_list *
1028amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1029void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1030void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1031
1032/*
1033 * GFX stuff
1034 */
1035#include "clearstate_defs.h"
1036
1037struct amdgpu_rlc {
1038 /* for power gating */
1039 struct amdgpu_bo *save_restore_obj;
1040 uint64_t save_restore_gpu_addr;
1041 volatile uint32_t *sr_ptr;
1042 const u32 *reg_list;
1043 u32 reg_list_size;
1044 /* for clear state */
1045 struct amdgpu_bo *clear_state_obj;
1046 uint64_t clear_state_gpu_addr;
1047 volatile uint32_t *cs_ptr;
1048 const struct cs_section_def *cs_data;
1049 u32 clear_state_size;
1050 /* for cp tables */
1051 struct amdgpu_bo *cp_table_obj;
1052 uint64_t cp_table_gpu_addr;
1053 volatile uint32_t *cp_table_ptr;
1054 u32 cp_table_size;
1055};
1056
1057struct amdgpu_mec {
1058 struct amdgpu_bo *hpd_eop_obj;
1059 u64 hpd_eop_gpu_addr;
1060 u32 num_pipe;
1061 u32 num_mec;
1062 u32 num_queue;
1063};
1064
1065/*
1066 * GPU scratch registers structures, functions & helpers
1067 */
1068struct amdgpu_scratch {
1069 unsigned num_reg;
1070 uint32_t reg_base;
1071 bool free[32];
1072 uint32_t reg[32];
1073};
1074
1075/*
1076 * GFX configurations
1077 */
1078struct amdgpu_gca_config {
1079 unsigned max_shader_engines;
1080 unsigned max_tile_pipes;
1081 unsigned max_cu_per_sh;
1082 unsigned max_sh_per_se;
1083 unsigned max_backends_per_se;
1084 unsigned max_texture_channel_caches;
1085 unsigned max_gprs;
1086 unsigned max_gs_threads;
1087 unsigned max_hw_contexts;
1088 unsigned sc_prim_fifo_size_frontend;
1089 unsigned sc_prim_fifo_size_backend;
1090 unsigned sc_hiz_tile_fifo_size;
1091 unsigned sc_earlyz_tile_fifo_size;
1092
1093 unsigned num_tile_pipes;
1094 unsigned backend_enable_mask;
1095 unsigned mem_max_burst_length_bytes;
1096 unsigned mem_row_size_in_kb;
1097 unsigned shader_engine_tile_size;
1098 unsigned num_gpus;
1099 unsigned multi_gpu_tile_size;
1100 unsigned mc_arb_ramcfg;
1101 unsigned gb_addr_config;
1102
1103 uint32_t tile_mode_array[32];
1104 uint32_t macrotile_mode_array[16];
1105};
1106
1107struct amdgpu_gfx {
1108 struct mutex gpu_clock_mutex;
1109 struct amdgpu_gca_config config;
1110 struct amdgpu_rlc rlc;
1111 struct amdgpu_mec mec;
1112 struct amdgpu_scratch scratch;
1113 const struct firmware *me_fw; /* ME firmware */
1114 uint32_t me_fw_version;
1115 const struct firmware *pfp_fw; /* PFP firmware */
1116 uint32_t pfp_fw_version;
1117 const struct firmware *ce_fw; /* CE firmware */
1118 uint32_t ce_fw_version;
1119 const struct firmware *rlc_fw; /* RLC firmware */
1120 uint32_t rlc_fw_version;
1121 const struct firmware *mec_fw; /* MEC firmware */
1122 uint32_t mec_fw_version;
1123 const struct firmware *mec2_fw; /* MEC2 firmware */
1124 uint32_t mec2_fw_version;
1125 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1126 unsigned num_gfx_rings;
1127 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1128 unsigned num_compute_rings;
1129 struct amdgpu_irq_src eop_irq;
1130 struct amdgpu_irq_src priv_reg_irq;
1131 struct amdgpu_irq_src priv_inst_irq;
1132 /* gfx status */
1133 uint32_t gfx_current_status;
1134 /* sync signal for const engine */
1135 unsigned ce_sync_offs;
1136};
1137
1138int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1139 unsigned size, struct amdgpu_ib *ib);
1140void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1141int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1142 struct amdgpu_ib *ib, void *owner);
1143int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1144void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1145int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1146/* Ring access between begin & end cannot sleep */
1147void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1148int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1149int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1150void amdgpu_ring_commit(struct amdgpu_ring *ring);
1151void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1152void amdgpu_ring_undo(struct amdgpu_ring *ring);
1153void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1154void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1155bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1156unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1157 uint32_t **data);
1158int amdgpu_ring_restore(struct amdgpu_ring *ring,
1159 unsigned size, uint32_t *data);
1160int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1161 unsigned ring_size, u32 nop, u32 align_mask,
1162 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1163 enum amdgpu_ring_type ring_type);
1164void amdgpu_ring_fini(struct amdgpu_ring *ring);
1165
1166/*
1167 * CS.
1168 */
1169struct amdgpu_cs_chunk {
1170 uint32_t chunk_id;
1171 uint32_t length_dw;
1172 uint32_t *kdata;
1173 void __user *user_ptr;
1174};
1175
1176struct amdgpu_cs_parser {
1177 struct amdgpu_device *adev;
1178 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001179 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001180 struct amdgpu_bo_list *bo_list;
1181 /* chunks */
1182 unsigned nchunks;
1183 struct amdgpu_cs_chunk *chunks;
1184 /* relocations */
1185 struct amdgpu_bo_list_entry *vm_bos;
1186 struct amdgpu_bo_list_entry *ib_bos;
1187 struct list_head validated;
1188
1189 struct amdgpu_ib *ibs;
1190 uint32_t num_ibs;
1191
1192 struct ww_acquire_ctx ticket;
1193
1194 /* user fence */
1195 struct amdgpu_user_fence uf;
1196};
1197
1198static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1199{
1200 return p->ibs[ib_idx].ptr[idx];
1201}
1202
1203/*
1204 * Writeback
1205 */
1206#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1207
1208struct amdgpu_wb {
1209 struct amdgpu_bo *wb_obj;
1210 volatile uint32_t *wb;
1211 uint64_t gpu_addr;
1212 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1213 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1214};
1215
1216int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1217void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1218
1219/**
1220 * struct amdgpu_pm - power management datas
1221 * It keeps track of various data needed to take powermanagement decision.
1222 */
1223
1224enum amdgpu_pm_state_type {
1225 /* not used for dpm */
1226 POWER_STATE_TYPE_DEFAULT,
1227 POWER_STATE_TYPE_POWERSAVE,
1228 /* user selectable states */
1229 POWER_STATE_TYPE_BATTERY,
1230 POWER_STATE_TYPE_BALANCED,
1231 POWER_STATE_TYPE_PERFORMANCE,
1232 /* internal states */
1233 POWER_STATE_TYPE_INTERNAL_UVD,
1234 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1235 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1236 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1237 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1238 POWER_STATE_TYPE_INTERNAL_BOOT,
1239 POWER_STATE_TYPE_INTERNAL_THERMAL,
1240 POWER_STATE_TYPE_INTERNAL_ACPI,
1241 POWER_STATE_TYPE_INTERNAL_ULV,
1242 POWER_STATE_TYPE_INTERNAL_3DPERF,
1243};
1244
1245enum amdgpu_int_thermal_type {
1246 THERMAL_TYPE_NONE,
1247 THERMAL_TYPE_EXTERNAL,
1248 THERMAL_TYPE_EXTERNAL_GPIO,
1249 THERMAL_TYPE_RV6XX,
1250 THERMAL_TYPE_RV770,
1251 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1252 THERMAL_TYPE_EVERGREEN,
1253 THERMAL_TYPE_SUMO,
1254 THERMAL_TYPE_NI,
1255 THERMAL_TYPE_SI,
1256 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1257 THERMAL_TYPE_CI,
1258 THERMAL_TYPE_KV,
1259};
1260
1261enum amdgpu_dpm_auto_throttle_src {
1262 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1263 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1264};
1265
1266enum amdgpu_dpm_event_src {
1267 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1268 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1269 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1270 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1271 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1272};
1273
1274#define AMDGPU_MAX_VCE_LEVELS 6
1275
1276enum amdgpu_vce_level {
1277 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1278 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1279 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1280 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1281 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1282 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1283};
1284
1285struct amdgpu_ps {
1286 u32 caps; /* vbios flags */
1287 u32 class; /* vbios flags */
1288 u32 class2; /* vbios flags */
1289 /* UVD clocks */
1290 u32 vclk;
1291 u32 dclk;
1292 /* VCE clocks */
1293 u32 evclk;
1294 u32 ecclk;
1295 bool vce_active;
1296 enum amdgpu_vce_level vce_level;
1297 /* asic priv */
1298 void *ps_priv;
1299};
1300
1301struct amdgpu_dpm_thermal {
1302 /* thermal interrupt work */
1303 struct work_struct work;
1304 /* low temperature threshold */
1305 int min_temp;
1306 /* high temperature threshold */
1307 int max_temp;
1308 /* was last interrupt low to high or high to low */
1309 bool high_to_low;
1310 /* interrupt source */
1311 struct amdgpu_irq_src irq;
1312};
1313
1314enum amdgpu_clk_action
1315{
1316 AMDGPU_SCLK_UP = 1,
1317 AMDGPU_SCLK_DOWN
1318};
1319
1320struct amdgpu_blacklist_clocks
1321{
1322 u32 sclk;
1323 u32 mclk;
1324 enum amdgpu_clk_action action;
1325};
1326
1327struct amdgpu_clock_and_voltage_limits {
1328 u32 sclk;
1329 u32 mclk;
1330 u16 vddc;
1331 u16 vddci;
1332};
1333
1334struct amdgpu_clock_array {
1335 u32 count;
1336 u32 *values;
1337};
1338
1339struct amdgpu_clock_voltage_dependency_entry {
1340 u32 clk;
1341 u16 v;
1342};
1343
1344struct amdgpu_clock_voltage_dependency_table {
1345 u32 count;
1346 struct amdgpu_clock_voltage_dependency_entry *entries;
1347};
1348
1349union amdgpu_cac_leakage_entry {
1350 struct {
1351 u16 vddc;
1352 u32 leakage;
1353 };
1354 struct {
1355 u16 vddc1;
1356 u16 vddc2;
1357 u16 vddc3;
1358 };
1359};
1360
1361struct amdgpu_cac_leakage_table {
1362 u32 count;
1363 union amdgpu_cac_leakage_entry *entries;
1364};
1365
1366struct amdgpu_phase_shedding_limits_entry {
1367 u16 voltage;
1368 u32 sclk;
1369 u32 mclk;
1370};
1371
1372struct amdgpu_phase_shedding_limits_table {
1373 u32 count;
1374 struct amdgpu_phase_shedding_limits_entry *entries;
1375};
1376
1377struct amdgpu_uvd_clock_voltage_dependency_entry {
1378 u32 vclk;
1379 u32 dclk;
1380 u16 v;
1381};
1382
1383struct amdgpu_uvd_clock_voltage_dependency_table {
1384 u8 count;
1385 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1386};
1387
1388struct amdgpu_vce_clock_voltage_dependency_entry {
1389 u32 ecclk;
1390 u32 evclk;
1391 u16 v;
1392};
1393
1394struct amdgpu_vce_clock_voltage_dependency_table {
1395 u8 count;
1396 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1397};
1398
1399struct amdgpu_ppm_table {
1400 u8 ppm_design;
1401 u16 cpu_core_number;
1402 u32 platform_tdp;
1403 u32 small_ac_platform_tdp;
1404 u32 platform_tdc;
1405 u32 small_ac_platform_tdc;
1406 u32 apu_tdp;
1407 u32 dgpu_tdp;
1408 u32 dgpu_ulv_power;
1409 u32 tj_max;
1410};
1411
1412struct amdgpu_cac_tdp_table {
1413 u16 tdp;
1414 u16 configurable_tdp;
1415 u16 tdc;
1416 u16 battery_power_limit;
1417 u16 small_power_limit;
1418 u16 low_cac_leakage;
1419 u16 high_cac_leakage;
1420 u16 maximum_power_delivery_limit;
1421};
1422
1423struct amdgpu_dpm_dynamic_state {
1424 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1425 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1426 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1427 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1428 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1429 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1430 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1431 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1432 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1433 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1434 struct amdgpu_clock_array valid_sclk_values;
1435 struct amdgpu_clock_array valid_mclk_values;
1436 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1437 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1438 u32 mclk_sclk_ratio;
1439 u32 sclk_mclk_delta;
1440 u16 vddc_vddci_delta;
1441 u16 min_vddc_for_pcie_gen2;
1442 struct amdgpu_cac_leakage_table cac_leakage_table;
1443 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1444 struct amdgpu_ppm_table *ppm_table;
1445 struct amdgpu_cac_tdp_table *cac_tdp_table;
1446};
1447
1448struct amdgpu_dpm_fan {
1449 u16 t_min;
1450 u16 t_med;
1451 u16 t_high;
1452 u16 pwm_min;
1453 u16 pwm_med;
1454 u16 pwm_high;
1455 u8 t_hyst;
1456 u32 cycle_delay;
1457 u16 t_max;
1458 u8 control_mode;
1459 u16 default_max_fan_pwm;
1460 u16 default_fan_output_sensitivity;
1461 u16 fan_output_sensitivity;
1462 bool ucode_fan_control;
1463};
1464
1465enum amdgpu_pcie_gen {
1466 AMDGPU_PCIE_GEN1 = 0,
1467 AMDGPU_PCIE_GEN2 = 1,
1468 AMDGPU_PCIE_GEN3 = 2,
1469 AMDGPU_PCIE_GEN_INVALID = 0xffff
1470};
1471
1472enum amdgpu_dpm_forced_level {
1473 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1474 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1475 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1476};
1477
1478struct amdgpu_vce_state {
1479 /* vce clocks */
1480 u32 evclk;
1481 u32 ecclk;
1482 /* gpu clocks */
1483 u32 sclk;
1484 u32 mclk;
1485 u8 clk_idx;
1486 u8 pstate;
1487};
1488
1489struct amdgpu_dpm_funcs {
1490 int (*get_temperature)(struct amdgpu_device *adev);
1491 int (*pre_set_power_state)(struct amdgpu_device *adev);
1492 int (*set_power_state)(struct amdgpu_device *adev);
1493 void (*post_set_power_state)(struct amdgpu_device *adev);
1494 void (*display_configuration_changed)(struct amdgpu_device *adev);
1495 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1496 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1497 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1498 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1499 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1500 bool (*vblank_too_short)(struct amdgpu_device *adev);
1501 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1502 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1503 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1504 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1505 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1506 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1507};
1508
1509struct amdgpu_dpm {
1510 struct amdgpu_ps *ps;
1511 /* number of valid power states */
1512 int num_ps;
1513 /* current power state that is active */
1514 struct amdgpu_ps *current_ps;
1515 /* requested power state */
1516 struct amdgpu_ps *requested_ps;
1517 /* boot up power state */
1518 struct amdgpu_ps *boot_ps;
1519 /* default uvd power state */
1520 struct amdgpu_ps *uvd_ps;
1521 /* vce requirements */
1522 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1523 enum amdgpu_vce_level vce_level;
1524 enum amdgpu_pm_state_type state;
1525 enum amdgpu_pm_state_type user_state;
1526 u32 platform_caps;
1527 u32 voltage_response_time;
1528 u32 backbias_response_time;
1529 void *priv;
1530 u32 new_active_crtcs;
1531 int new_active_crtc_count;
1532 u32 current_active_crtcs;
1533 int current_active_crtc_count;
1534 struct amdgpu_dpm_dynamic_state dyn_state;
1535 struct amdgpu_dpm_fan fan;
1536 u32 tdp_limit;
1537 u32 near_tdp_limit;
1538 u32 near_tdp_limit_adjusted;
1539 u32 sq_ramping_threshold;
1540 u32 cac_leakage;
1541 u16 tdp_od_limit;
1542 u32 tdp_adjustment;
1543 u16 load_line_slope;
1544 bool power_control;
1545 bool ac_power;
1546 /* special states active */
1547 bool thermal_active;
1548 bool uvd_active;
1549 bool vce_active;
1550 /* thermal handling */
1551 struct amdgpu_dpm_thermal thermal;
1552 /* forced levels */
1553 enum amdgpu_dpm_forced_level forced_level;
1554};
1555
1556struct amdgpu_pm {
1557 struct mutex mutex;
1558 /* write locked while reprogramming mclk */
1559 struct rw_semaphore mclk_lock;
1560 u32 current_sclk;
1561 u32 current_mclk;
1562 u32 default_sclk;
1563 u32 default_mclk;
1564 struct amdgpu_i2c_chan *i2c_bus;
1565 /* internal thermal controller on rv6xx+ */
1566 enum amdgpu_int_thermal_type int_thermal_type;
1567 struct device *int_hwmon_dev;
1568 /* fan control parameters */
1569 bool no_fan;
1570 u8 fan_pulses_per_revolution;
1571 u8 fan_min_rpm;
1572 u8 fan_max_rpm;
1573 /* dpm */
1574 bool dpm_enabled;
1575 struct amdgpu_dpm dpm;
1576 const struct firmware *fw; /* SMC firmware */
1577 uint32_t fw_version;
1578 const struct amdgpu_dpm_funcs *funcs;
1579};
1580
1581/*
1582 * UVD
1583 */
1584#define AMDGPU_MAX_UVD_HANDLES 10
1585#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1586#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1587#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1588
1589struct amdgpu_uvd {
1590 struct amdgpu_bo *vcpu_bo;
1591 void *cpu_addr;
1592 uint64_t gpu_addr;
1593 void *saved_bo;
1594 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1595 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1596 struct delayed_work idle_work;
1597 const struct firmware *fw; /* UVD firmware */
1598 struct amdgpu_ring ring;
1599 struct amdgpu_irq_src irq;
1600 bool address_64_bit;
1601};
1602
1603/*
1604 * VCE
1605 */
1606#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001607#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1608
1609struct amdgpu_vce {
1610 struct amdgpu_bo *vcpu_bo;
1611 uint64_t gpu_addr;
1612 unsigned fw_version;
1613 unsigned fb_version;
1614 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1615 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
1616 struct delayed_work idle_work;
1617 const struct firmware *fw; /* VCE firmware */
1618 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1619 struct amdgpu_irq_src irq;
1620};
1621
1622/*
1623 * SDMA
1624 */
1625struct amdgpu_sdma {
1626 /* SDMA firmware */
1627 const struct firmware *fw;
1628 uint32_t fw_version;
1629
1630 struct amdgpu_ring ring;
1631};
1632
1633/*
1634 * Firmware
1635 */
1636struct amdgpu_firmware {
1637 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1638 bool smu_load;
1639 struct amdgpu_bo *fw_buf;
1640 unsigned int fw_size;
1641};
1642
1643/*
1644 * Benchmarking
1645 */
1646void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1647
1648
1649/*
1650 * Testing
1651 */
1652void amdgpu_test_moves(struct amdgpu_device *adev);
1653void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1654 struct amdgpu_ring *cpA,
1655 struct amdgpu_ring *cpB);
1656void amdgpu_test_syncing(struct amdgpu_device *adev);
1657
1658/*
1659 * MMU Notifier
1660 */
1661#if defined(CONFIG_MMU_NOTIFIER)
1662int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1663void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1664#else
1665static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1666{
1667 return -ENODEV;
1668}
1669static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1670#endif
1671
1672/*
1673 * Debugfs
1674 */
1675struct amdgpu_debugfs {
1676 struct drm_info_list *files;
1677 unsigned num_files;
1678};
1679
1680int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1681 struct drm_info_list *files,
1682 unsigned nfiles);
1683int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1684
1685#if defined(CONFIG_DEBUG_FS)
1686int amdgpu_debugfs_init(struct drm_minor *minor);
1687void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1688#endif
1689
1690/*
1691 * amdgpu smumgr functions
1692 */
1693struct amdgpu_smumgr_funcs {
1694 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1695 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1696 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1697};
1698
1699/*
1700 * amdgpu smumgr
1701 */
1702struct amdgpu_smumgr {
1703 struct amdgpu_bo *toc_buf;
1704 struct amdgpu_bo *smu_buf;
1705 /* asic priv smu data */
1706 void *priv;
1707 spinlock_t smu_lock;
1708 /* smumgr functions */
1709 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1710 /* ucode loading complete flag */
1711 uint32_t fw_flags;
1712};
1713
1714/*
1715 * ASIC specific register table accessible by UMD
1716 */
1717struct amdgpu_allowed_register_entry {
1718 uint32_t reg_offset;
1719 bool untouched;
1720 bool grbm_indexed;
1721};
1722
1723struct amdgpu_cu_info {
1724 uint32_t number; /* total active CU number */
1725 uint32_t ao_cu_mask;
1726 uint32_t bitmap[4][4];
1727};
1728
1729
1730/*
1731 * ASIC specific functions.
1732 */
1733struct amdgpu_asic_funcs {
1734 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1735 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1736 u32 sh_num, u32 reg_offset, u32 *value);
1737 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1738 int (*reset)(struct amdgpu_device *adev);
1739 /* wait for mc_idle */
1740 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1741 /* get the reference clock */
1742 u32 (*get_xclk)(struct amdgpu_device *adev);
1743 /* get the gpu clock counter */
1744 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1745 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1746 /* MM block clocks */
1747 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1748 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1749};
1750
1751/*
1752 * IOCTL.
1753 */
1754int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1755 struct drm_file *filp);
1756int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1757 struct drm_file *filp);
1758
1759int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1760 struct drm_file *filp);
1761int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1762 struct drm_file *filp);
1763int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1764 struct drm_file *filp);
1765int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1766 struct drm_file *filp);
1767int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1768 struct drm_file *filp);
1769int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1770 struct drm_file *filp);
1771int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1772int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1773
1774int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1775 struct drm_file *filp);
1776
1777/* VRAM scratch page for HDP bug, default vram page */
1778struct amdgpu_vram_scratch {
1779 struct amdgpu_bo *robj;
1780 volatile uint32_t *ptr;
1781 u64 gpu_addr;
1782};
1783
1784/*
1785 * ACPI
1786 */
1787struct amdgpu_atif_notification_cfg {
1788 bool enabled;
1789 int command_code;
1790};
1791
1792struct amdgpu_atif_notifications {
1793 bool display_switch;
1794 bool expansion_mode_change;
1795 bool thermal_state;
1796 bool forced_power_state;
1797 bool system_power_state;
1798 bool display_conf_change;
1799 bool px_gfx_switch;
1800 bool brightness_change;
1801 bool dgpu_display_event;
1802};
1803
1804struct amdgpu_atif_functions {
1805 bool system_params;
1806 bool sbios_requests;
1807 bool select_active_disp;
1808 bool lid_state;
1809 bool get_tv_standard;
1810 bool set_tv_standard;
1811 bool get_panel_expansion_mode;
1812 bool set_panel_expansion_mode;
1813 bool temperature_change;
1814 bool graphics_device_types;
1815};
1816
1817struct amdgpu_atif {
1818 struct amdgpu_atif_notifications notifications;
1819 struct amdgpu_atif_functions functions;
1820 struct amdgpu_atif_notification_cfg notification_cfg;
1821 struct amdgpu_encoder *encoder_for_bl;
1822};
1823
1824struct amdgpu_atcs_functions {
1825 bool get_ext_state;
1826 bool pcie_perf_req;
1827 bool pcie_dev_rdy;
1828 bool pcie_bus_width;
1829};
1830
1831struct amdgpu_atcs {
1832 struct amdgpu_atcs_functions functions;
1833};
1834
1835int amdgpu_ctx_alloc(struct amdgpu_device *adev,struct amdgpu_fpriv *fpriv,
1836 uint32_t *id,uint32_t flags);
1837int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1838 uint32_t id);
Alex Deucher97b2e202015-04-20 16:51:00 -04001839
1840void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001841struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1842int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
Alex Deucher97b2e202015-04-20 16:51:00 -04001843
1844extern int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846
1847/*
1848 * Core structure, functions and helpers.
1849 */
1850typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1851typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1852
1853typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1854typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1855
1856struct amdgpu_device {
1857 struct device *dev;
1858 struct drm_device *ddev;
1859 struct pci_dev *pdev;
1860 struct rw_semaphore exclusive_lock;
1861
1862 /* ASIC */
1863 enum amdgpu_asic_type asic_type;
1864 uint32_t family;
1865 uint32_t rev_id;
1866 uint32_t external_rev_id;
1867 unsigned long flags;
1868 int usec_timeout;
1869 const struct amdgpu_asic_funcs *asic_funcs;
1870 bool shutdown;
1871 bool suspend;
1872 bool need_dma32;
1873 bool accel_working;
1874 bool needs_reset;
1875 struct work_struct reset_work;
1876 struct notifier_block acpi_nb;
1877 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1878 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1879 unsigned debugfs_count;
1880#if defined(CONFIG_DEBUG_FS)
1881 struct dentry *debugfs_regs;
1882#endif
1883 struct amdgpu_atif atif;
1884 struct amdgpu_atcs atcs;
1885 struct mutex srbm_mutex;
1886 /* GRBM index mutex. Protects concurrent access to GRBM index */
1887 struct mutex grbm_idx_mutex;
1888 struct dev_pm_domain vga_pm_domain;
1889 bool have_disp_power_ref;
1890
1891 /* BIOS */
1892 uint8_t *bios;
1893 bool is_atom_bios;
1894 uint16_t bios_header_start;
1895 struct amdgpu_bo *stollen_vga_memory;
1896 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1897
1898 /* Register/doorbell mmio */
1899 resource_size_t rmmio_base;
1900 resource_size_t rmmio_size;
1901 void __iomem *rmmio;
1902 /* protects concurrent MM_INDEX/DATA based register access */
1903 spinlock_t mmio_idx_lock;
1904 /* protects concurrent SMC based register access */
1905 spinlock_t smc_idx_lock;
1906 amdgpu_rreg_t smc_rreg;
1907 amdgpu_wreg_t smc_wreg;
1908 /* protects concurrent PCIE register access */
1909 spinlock_t pcie_idx_lock;
1910 amdgpu_rreg_t pcie_rreg;
1911 amdgpu_wreg_t pcie_wreg;
1912 /* protects concurrent UVD register access */
1913 spinlock_t uvd_ctx_idx_lock;
1914 amdgpu_rreg_t uvd_ctx_rreg;
1915 amdgpu_wreg_t uvd_ctx_wreg;
1916 /* protects concurrent DIDT register access */
1917 spinlock_t didt_idx_lock;
1918 amdgpu_rreg_t didt_rreg;
1919 amdgpu_wreg_t didt_wreg;
1920 /* protects concurrent ENDPOINT (audio) register access */
1921 spinlock_t audio_endpt_idx_lock;
1922 amdgpu_block_rreg_t audio_endpt_rreg;
1923 amdgpu_block_wreg_t audio_endpt_wreg;
1924 void __iomem *rio_mem;
1925 resource_size_t rio_mem_size;
1926 struct amdgpu_doorbell doorbell;
1927
1928 /* clock/pll info */
1929 struct amdgpu_clock clock;
1930
1931 /* MC */
1932 struct amdgpu_mc mc;
1933 struct amdgpu_gart gart;
1934 struct amdgpu_dummy_page dummy_page;
1935 struct amdgpu_vm_manager vm_manager;
1936
1937 /* memory management */
1938 struct amdgpu_mman mman;
1939 struct amdgpu_gem gem;
1940 struct amdgpu_vram_scratch vram_scratch;
1941 struct amdgpu_wb wb;
1942 atomic64_t vram_usage;
1943 atomic64_t vram_vis_usage;
1944 atomic64_t gtt_usage;
1945 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02001946 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001947
1948 /* display */
1949 struct amdgpu_mode_info mode_info;
1950 struct work_struct hotplug_work;
1951 struct amdgpu_irq_src crtc_irq;
1952 struct amdgpu_irq_src pageflip_irq;
1953 struct amdgpu_irq_src hpd_irq;
1954
1955 /* rings */
1956 wait_queue_head_t fence_queue;
1957 unsigned fence_context;
1958 struct mutex ring_lock;
1959 unsigned num_rings;
1960 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1961 bool ib_pool_ready;
1962 struct amdgpu_sa_manager ring_tmp_bo;
1963
1964 /* interrupts */
1965 struct amdgpu_irq irq;
1966
1967 /* dpm */
1968 struct amdgpu_pm pm;
1969 u32 cg_flags;
1970 u32 pg_flags;
1971
1972 /* amdgpu smumgr */
1973 struct amdgpu_smumgr smu;
1974
1975 /* gfx */
1976 struct amdgpu_gfx gfx;
1977
1978 /* sdma */
1979 struct amdgpu_sdma sdma[2];
1980 struct amdgpu_irq_src sdma_trap_irq;
1981 struct amdgpu_irq_src sdma_illegal_inst_irq;
1982
1983 /* uvd */
1984 bool has_uvd;
1985 struct amdgpu_uvd uvd;
1986
1987 /* vce */
1988 struct amdgpu_vce vce;
1989
1990 /* firmwares */
1991 struct amdgpu_firmware firmware;
1992
1993 /* GDS */
1994 struct amdgpu_gds gds;
1995
1996 const struct amdgpu_ip_block_version *ip_blocks;
1997 int num_ip_blocks;
1998 bool *ip_block_enabled;
1999 struct mutex mn_lock;
2000 DECLARE_HASHTABLE(mn_hash, 7);
2001
2002 /* tracking pinned memory */
2003 u64 vram_pin_size;
2004 u64 gart_pin_size;
2005};
2006
2007bool amdgpu_device_is_px(struct drm_device *dev);
2008int amdgpu_device_init(struct amdgpu_device *adev,
2009 struct drm_device *ddev,
2010 struct pci_dev *pdev,
2011 uint32_t flags);
2012void amdgpu_device_fini(struct amdgpu_device *adev);
2013int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2014
2015uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2016 bool always_indirect);
2017void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2018 bool always_indirect);
2019u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2020void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2021
2022u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2023void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2024
2025/*
2026 * Cast helper
2027 */
2028extern const struct fence_ops amdgpu_fence_ops;
2029static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2030{
2031 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2032
2033 if (__f->base.ops == &amdgpu_fence_ops)
2034 return __f;
2035
2036 return NULL;
2037}
2038
2039/*
2040 * Registers read & write functions.
2041 */
2042#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2043#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2044#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2045#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2046#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2047#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2048#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2049#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2050#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2051#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2052#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2053#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2054#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2055#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2056#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2057#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2058#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2059#define WREG32_P(reg, val, mask) \
2060 do { \
2061 uint32_t tmp_ = RREG32(reg); \
2062 tmp_ &= (mask); \
2063 tmp_ |= ((val) & ~(mask)); \
2064 WREG32(reg, tmp_); \
2065 } while (0)
2066#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2067#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2068#define WREG32_PLL_P(reg, val, mask) \
2069 do { \
2070 uint32_t tmp_ = RREG32_PLL(reg); \
2071 tmp_ &= (mask); \
2072 tmp_ |= ((val) & ~(mask)); \
2073 WREG32_PLL(reg, tmp_); \
2074 } while (0)
2075#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2076#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2077#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2078
2079#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2080#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2081
2082#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2083#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2084
2085#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2086 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2087 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2088
2089#define REG_GET_FIELD(value, reg, field) \
2090 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2091
2092/*
2093 * BIOS helpers.
2094 */
2095#define RBIOS8(i) (adev->bios[i])
2096#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2097#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2098
2099/*
2100 * RING helpers.
2101 */
2102static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2103{
2104 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002105 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002106 ring->ring[ring->wptr++] = v;
2107 ring->wptr &= ring->ptr_mask;
2108 ring->count_dw--;
2109 ring->ring_free_dw--;
2110}
2111
2112/*
2113 * ASICs macro.
2114 */
2115#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2116#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2117#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2118#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2119#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2120#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2121#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2122#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2123#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2124#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2125#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2126#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2127#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2128#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2129#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2130#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2131#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2132#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2133#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2134#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2135#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2136#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2137#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2138#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2139#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2140#define amdgpu_ring_emit_fence(r, addr, seq, write64bit) (r)->funcs->emit_fence((r), (addr), (seq), (write64bit))
2141#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2142#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002143#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002144#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2145#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2146#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2147#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2148#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2149#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2150#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2151#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2152#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2153#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2154#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2155#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2156#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2157#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2158#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2159#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2160#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2161#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2162#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2163#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2164#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2165#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2166#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2167#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2168#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2169#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2170#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2171#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2172#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2173#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2174#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2175#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2176#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
2177#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2178#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2179#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2180#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2181#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2182
2183#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2184
2185/* Common functions */
2186int amdgpu_gpu_reset(struct amdgpu_device *adev);
2187void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2188bool amdgpu_card_posted(struct amdgpu_device *adev);
2189void amdgpu_update_display_priority(struct amdgpu_device *adev);
2190bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2191int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2192int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2193 u32 ip_instance, u32 ring,
2194 struct amdgpu_ring **out_ring);
2195void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2196bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2197int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2198 uint32_t flags);
2199bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2200bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2201uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2202 struct ttm_mem_reg *mem);
2203void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2204void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2205void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2206void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2207 const u32 *registers,
2208 const u32 array_size);
2209
2210bool amdgpu_device_is_px(struct drm_device *dev);
2211/* atpx handler */
2212#if defined(CONFIG_VGA_SWITCHEROO)
2213void amdgpu_register_atpx_handler(void);
2214void amdgpu_unregister_atpx_handler(void);
2215#else
2216static inline void amdgpu_register_atpx_handler(void) {}
2217static inline void amdgpu_unregister_atpx_handler(void) {}
2218#endif
2219
2220/*
2221 * KMS
2222 */
2223extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2224extern int amdgpu_max_kms_ioctl;
2225
2226int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2227int amdgpu_driver_unload_kms(struct drm_device *dev);
2228void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2229int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2230void amdgpu_driver_postclose_kms(struct drm_device *dev,
2231 struct drm_file *file_priv);
2232void amdgpu_driver_preclose_kms(struct drm_device *dev,
2233 struct drm_file *file_priv);
2234int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2235int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2236u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2237int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2238void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2239int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2240 int *max_error,
2241 struct timeval *vblank_time,
2242 unsigned flags);
2243long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2244 unsigned long arg);
2245
2246/*
2247 * vm
2248 */
2249int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2250void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2251struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2252 struct amdgpu_vm *vm,
2253 struct list_head *head);
2254struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,
2255 struct amdgpu_vm *vm);
2256void amdgpu_vm_flush(struct amdgpu_ring *ring,
2257 struct amdgpu_vm *vm,
2258 struct amdgpu_fence *updates);
2259void amdgpu_vm_fence(struct amdgpu_device *adev,
2260 struct amdgpu_vm *vm,
2261 struct amdgpu_fence *fence);
2262uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2263int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2264 struct amdgpu_vm *vm);
2265int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2266 struct amdgpu_vm *vm);
2267int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
2268 struct amdgpu_vm *vm);
2269int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2270 struct amdgpu_bo_va *bo_va,
2271 struct ttm_mem_reg *mem);
2272void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2273 struct amdgpu_bo *bo);
2274struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2275 struct amdgpu_bo *bo);
2276struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2277 struct amdgpu_vm *vm,
2278 struct amdgpu_bo *bo);
2279int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2280 struct amdgpu_bo_va *bo_va,
2281 uint64_t addr, uint64_t offset,
2282 uint64_t size, uint32_t flags);
2283int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2284 struct amdgpu_bo_va *bo_va,
2285 uint64_t addr);
2286void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2287 struct amdgpu_bo_va *bo_va);
2288
2289/*
2290 * functions used by amdgpu_encoder.c
2291 */
2292struct amdgpu_afmt_acr {
2293 u32 clock;
2294
2295 int n_32khz;
2296 int cts_32khz;
2297
2298 int n_44_1khz;
2299 int cts_44_1khz;
2300
2301 int n_48khz;
2302 int cts_48khz;
2303
2304};
2305
2306struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2307
2308/* amdgpu_acpi.c */
2309#if defined(CONFIG_ACPI)
2310int amdgpu_acpi_init(struct amdgpu_device *adev);
2311void amdgpu_acpi_fini(struct amdgpu_device *adev);
2312bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2313int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2314 u8 perf_req, bool advertise);
2315int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2316#else
2317static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2318static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2319#endif
2320
2321struct amdgpu_bo_va_mapping *
2322amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2323 uint64_t addr, struct amdgpu_bo **bo);
2324
2325#include "amdgpu_object.h"
2326
2327#endif