blob: 9d6122096fbec40ad41ab473c189722816225399 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/cache.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
4#ifndef __ASMARM_CACHE_H
5#define __ASMARM_CACHE_H
6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01007#define L1_CACHE_SHIFT CONFIG_ARM_L1_CACHE_SHIFT
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
9
Martin Fuzzeyeb5f4ca2009-06-01 09:19:37 +010010/*
11 * Memory returned by kmalloc() may be used for DMA, so we must make
12 * sure that all such allocations are cache aligned. Otherwise,
13 * unrelated code may cause parts of the buffer to be read into the
14 * cache before the transfer is done, causing old data to be seen by
15 * the CPU.
16 */
FUJITA Tomonoria6eb9fe2010-08-10 18:03:22 -070017#define ARCH_DMA_MINALIGN L1_CACHE_BYTES
Martin Fuzzeyeb5f4ca2009-06-01 09:19:37 +010018
19/*
20 * With EABI on ARMv5 and above we must have 64-bit aligned slab pointers.
21 */
22#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
23#define ARCH_SLAB_MINALIGN 8
24#endif
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#endif