blob: 9f538846b3f70532911e2251f0ff826768c4e705 [file] [log] [blame]
Maxime Bizone7300d02009-08-18 13:23:37 +01001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7 * Copyright (C) 2008 Nicolas Schichan <nschichan@freebox.fr>
8 */
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/module.h>
David Howellsca4d3e672010-10-07 14:08:54 +010014#include <linux/irq.h>
Maxime Bizone7300d02009-08-18 13:23:37 +010015#include <asm/irq_cpu.h>
16#include <asm/mipsregs.h>
17#include <bcm63xx_cpu.h>
18#include <bcm63xx_regs.h>
19#include <bcm63xx_io.h>
20#include <bcm63xx_irq.h>
21
Maxime Bizonf61cced2011-11-04 19:09:31 +010022static void __dispatch_internal(void) __maybe_unused;
Maxime Bizon71a43922011-11-04 19:09:33 +010023static void __dispatch_internal_64(void) __maybe_unused;
24static void __internal_irq_mask_32(unsigned int irq) __maybe_unused;
25static void __internal_irq_mask_64(unsigned int irq) __maybe_unused;
26static void __internal_irq_unmask_32(unsigned int irq) __maybe_unused;
27static void __internal_irq_unmask_64(unsigned int irq) __maybe_unused;
Maxime Bizonf61cced2011-11-04 19:09:31 +010028
29#ifndef BCMCPU_RUNTIME_DETECT
30#ifdef CONFIG_BCM63XX_CPU_6338
31#define irq_stat_reg PERF_IRQSTAT_6338_REG
32#define irq_mask_reg PERF_IRQMASK_6338_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010033#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010034#define is_ext_irq_cascaded 0
35#define ext_irq_start 0
36#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010037#define ext_irq_count 4
38#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6338
39#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010040#endif
41#ifdef CONFIG_BCM63XX_CPU_6345
42#define irq_stat_reg PERF_IRQSTAT_6345_REG
43#define irq_mask_reg PERF_IRQMASK_6345_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010044#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010045#define is_ext_irq_cascaded 0
46#define ext_irq_start 0
47#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010048#define ext_irq_count 0
49#define ext_irq_cfg_reg1 0
50#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010051#endif
52#ifdef CONFIG_BCM63XX_CPU_6348
53#define irq_stat_reg PERF_IRQSTAT_6348_REG
54#define irq_mask_reg PERF_IRQMASK_6348_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010055#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010056#define is_ext_irq_cascaded 0
57#define ext_irq_start 0
58#define ext_irq_end 0
Maxime Bizon62248922011-11-04 19:09:34 +010059#define ext_irq_count 4
60#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6348
61#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010062#endif
63#ifdef CONFIG_BCM63XX_CPU_6358
64#define irq_stat_reg PERF_IRQSTAT_6358_REG
65#define irq_mask_reg PERF_IRQMASK_6358_REG
Maxime Bizon71a43922011-11-04 19:09:33 +010066#define irq_bits 32
Maxime Bizon37c42a72011-11-04 19:09:32 +010067#define is_ext_irq_cascaded 1
68#define ext_irq_start (BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE)
69#define ext_irq_end (BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE)
Maxime Bizon62248922011-11-04 19:09:34 +010070#define ext_irq_count 4
71#define ext_irq_cfg_reg1 PERF_EXTIRQ_CFG_REG_6358
72#define ext_irq_cfg_reg2 0
Maxime Bizonf61cced2011-11-04 19:09:31 +010073#endif
74
Maxime Bizon71a43922011-11-04 19:09:33 +010075#if irq_bits == 32
76#define dispatch_internal __dispatch_internal
77#define internal_irq_mask __internal_irq_mask_32
78#define internal_irq_unmask __internal_irq_unmask_32
79#else
80#define dispatch_internal __dispatch_internal_64
81#define internal_irq_mask __internal_irq_mask_64
82#define internal_irq_unmask __internal_irq_unmask_64
83#endif
Maxime Bizonf61cced2011-11-04 19:09:31 +010084
85#define irq_stat_addr (bcm63xx_regset_address(RSET_PERF) + irq_stat_reg)
86#define irq_mask_addr (bcm63xx_regset_address(RSET_PERF) + irq_mask_reg)
87
88static inline void bcm63xx_init_irq(void)
89{
90}
91#else /* ! BCMCPU_RUNTIME_DETECT */
92
93static u32 irq_stat_addr, irq_mask_addr;
94static void (*dispatch_internal)(void);
Maxime Bizon37c42a72011-11-04 19:09:32 +010095static int is_ext_irq_cascaded;
Maxime Bizon62248922011-11-04 19:09:34 +010096static unsigned int ext_irq_count;
Maxime Bizon37c42a72011-11-04 19:09:32 +010097static unsigned int ext_irq_start, ext_irq_end;
Maxime Bizon62248922011-11-04 19:09:34 +010098static unsigned int ext_irq_cfg_reg1, ext_irq_cfg_reg2;
Maxime Bizon71a43922011-11-04 19:09:33 +010099static void (*internal_irq_mask)(unsigned int irq);
100static void (*internal_irq_unmask)(unsigned int irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100101
102static void bcm63xx_init_irq(void)
103{
Maxime Bizon71a43922011-11-04 19:09:33 +0100104 int irq_bits;
105
Maxime Bizonf61cced2011-11-04 19:09:31 +0100106 irq_stat_addr = bcm63xx_regset_address(RSET_PERF);
107 irq_mask_addr = bcm63xx_regset_address(RSET_PERF);
108
109 switch (bcm63xx_get_cpu_id()) {
110 case BCM6338_CPU_ID:
111 irq_stat_addr += PERF_IRQSTAT_6338_REG;
112 irq_mask_addr += PERF_IRQMASK_6338_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100113 irq_bits = 32;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100114 break;
115 case BCM6345_CPU_ID:
116 irq_stat_addr += PERF_IRQSTAT_6345_REG;
117 irq_mask_addr += PERF_IRQMASK_6345_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100118 irq_bits = 32;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100119 break;
120 case BCM6348_CPU_ID:
121 irq_stat_addr += PERF_IRQSTAT_6348_REG;
122 irq_mask_addr += PERF_IRQMASK_6348_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100123 irq_bits = 32;
Maxime Bizon62248922011-11-04 19:09:34 +0100124 ext_irq_count = 4;
125 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6348;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100126 break;
127 case BCM6358_CPU_ID:
128 irq_stat_addr += PERF_IRQSTAT_6358_REG;
129 irq_mask_addr += PERF_IRQMASK_6358_REG;
Maxime Bizon71a43922011-11-04 19:09:33 +0100130 irq_bits = 32;
Maxime Bizon62248922011-11-04 19:09:34 +0100131 ext_irq_count = 4;
Maxime Bizon37c42a72011-11-04 19:09:32 +0100132 is_ext_irq_cascaded = 1;
133 ext_irq_start = BCM_6358_EXT_IRQ0 - IRQ_INTERNAL_BASE;
134 ext_irq_end = BCM_6358_EXT_IRQ3 - IRQ_INTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100135 ext_irq_cfg_reg1 = PERF_EXTIRQ_CFG_REG_6358;
Maxime Bizonf61cced2011-11-04 19:09:31 +0100136 break;
137 default:
138 BUG();
139 }
140
Maxime Bizon71a43922011-11-04 19:09:33 +0100141 if (irq_bits == 32) {
142 dispatch_internal = __dispatch_internal;
143 internal_irq_mask = __internal_irq_mask_32;
144 internal_irq_unmask = __internal_irq_unmask_32;
145 } else {
146 dispatch_internal = __dispatch_internal_64;
147 internal_irq_mask = __internal_irq_mask_64;
148 internal_irq_unmask = __internal_irq_unmask_64;
149 }
Maxime Bizonf61cced2011-11-04 19:09:31 +0100150}
151#endif /* ! BCMCPU_RUNTIME_DETECT */
152
Maxime Bizon62248922011-11-04 19:09:34 +0100153static inline u32 get_ext_irq_perf_reg(int irq)
154{
155 if (irq < 4)
156 return ext_irq_cfg_reg1;
157 return ext_irq_cfg_reg2;
158}
159
Maxime Bizonf61cced2011-11-04 19:09:31 +0100160static inline void handle_internal(int intbit)
161{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100162 if (is_ext_irq_cascaded &&
163 intbit >= ext_irq_start && intbit <= ext_irq_end)
164 do_IRQ(intbit - ext_irq_start + IRQ_EXTERNAL_BASE);
165 else
166 do_IRQ(intbit + IRQ_INTERNAL_BASE);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100167}
168
Maxime Bizone7300d02009-08-18 13:23:37 +0100169/*
170 * dispatch internal devices IRQ (uart, enet, watchdog, ...). do not
171 * prioritize any interrupt relatively to another. the static counter
172 * will resume the loop where it ended the last time we left this
173 * function.
174 */
Maxime Bizonf61cced2011-11-04 19:09:31 +0100175static void __dispatch_internal(void)
Maxime Bizone7300d02009-08-18 13:23:37 +0100176{
177 u32 pending;
178 static int i;
179
Maxime Bizonf61cced2011-11-04 19:09:31 +0100180 pending = bcm_readl(irq_stat_addr) & bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100181
182 if (!pending)
183 return ;
184
185 while (1) {
186 int to_call = i;
187
188 i = (i + 1) & 0x1f;
189 if (pending & (1 << to_call)) {
Maxime Bizonf61cced2011-11-04 19:09:31 +0100190 handle_internal(to_call);
Maxime Bizone7300d02009-08-18 13:23:37 +0100191 break;
192 }
193 }
194}
195
Maxime Bizon71a43922011-11-04 19:09:33 +0100196static void __dispatch_internal_64(void)
197{
198 u64 pending;
199 static int i;
200
201 pending = bcm_readq(irq_stat_addr) & bcm_readq(irq_mask_addr);
202
203 if (!pending)
204 return ;
205
206 while (1) {
207 int to_call = i;
208
209 i = (i + 1) & 0x3f;
210 if (pending & (1ull << to_call)) {
211 handle_internal(to_call);
212 break;
213 }
214 }
215}
216
Maxime Bizone7300d02009-08-18 13:23:37 +0100217asmlinkage void plat_irq_dispatch(void)
218{
219 u32 cause;
220
221 do {
222 cause = read_c0_cause() & read_c0_status() & ST0_IM;
223
224 if (!cause)
225 break;
226
227 if (cause & CAUSEF_IP7)
228 do_IRQ(7);
229 if (cause & CAUSEF_IP2)
Maxime Bizonf61cced2011-11-04 19:09:31 +0100230 dispatch_internal();
Maxime Bizon37c42a72011-11-04 19:09:32 +0100231 if (!is_ext_irq_cascaded) {
232 if (cause & CAUSEF_IP3)
233 do_IRQ(IRQ_EXT_0);
234 if (cause & CAUSEF_IP4)
235 do_IRQ(IRQ_EXT_1);
236 if (cause & CAUSEF_IP5)
237 do_IRQ(IRQ_EXT_2);
238 if (cause & CAUSEF_IP6)
239 do_IRQ(IRQ_EXT_3);
240 }
Maxime Bizone7300d02009-08-18 13:23:37 +0100241 } while (1);
242}
243
244/*
245 * internal IRQs operations: only mask/unmask on PERF irq mask
246 * register.
247 */
Maxime Bizon71a43922011-11-04 19:09:33 +0100248static void __internal_irq_mask_32(unsigned int irq)
Maxime Bizone7300d02009-08-18 13:23:37 +0100249{
250 u32 mask;
251
Maxime Bizonf61cced2011-11-04 19:09:31 +0100252 mask = bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100253 mask &= ~(1 << irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100254 bcm_writel(mask, irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100255}
256
Maxime Bizon71a43922011-11-04 19:09:33 +0100257static void __internal_irq_mask_64(unsigned int irq)
258{
259 u64 mask;
260
261 mask = bcm_readq(irq_mask_addr);
262 mask &= ~(1ull << irq);
263 bcm_writeq(mask, irq_mask_addr);
264}
265
266static void __internal_irq_unmask_32(unsigned int irq)
Maxime Bizone7300d02009-08-18 13:23:37 +0100267{
268 u32 mask;
269
Maxime Bizonf61cced2011-11-04 19:09:31 +0100270 mask = bcm_readl(irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100271 mask |= (1 << irq);
Maxime Bizonf61cced2011-11-04 19:09:31 +0100272 bcm_writel(mask, irq_mask_addr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100273}
274
Maxime Bizon71a43922011-11-04 19:09:33 +0100275static void __internal_irq_unmask_64(unsigned int irq)
276{
277 u64 mask;
278
279 mask = bcm_readq(irq_mask_addr);
280 mask |= (1ull << irq);
281 bcm_writeq(mask, irq_mask_addr);
282}
283
Maxime Bizon37c42a72011-11-04 19:09:32 +0100284static void bcm63xx_internal_irq_mask(struct irq_data *d)
285{
286 internal_irq_mask(d->irq - IRQ_INTERNAL_BASE);
287}
288
289static void bcm63xx_internal_irq_unmask(struct irq_data *d)
290{
291 internal_irq_unmask(d->irq - IRQ_INTERNAL_BASE);
292}
293
Maxime Bizone7300d02009-08-18 13:23:37 +0100294/*
295 * external IRQs operations: mask/unmask and clear on PERF external
296 * irq control register.
297 */
Thomas Gleixner93f29362011-03-23 21:08:47 +0000298static void bcm63xx_external_irq_mask(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100299{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100300 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100301 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100302
Maxime Bizon62248922011-11-04 19:09:34 +0100303 regaddr = get_ext_irq_perf_reg(irq);
304 reg = bcm_perf_readl(regaddr);
305
306 if (BCMCPU_IS_6348())
307 reg &= ~EXTIRQ_CFG_MASK_6348(irq % 4);
308 else
309 reg &= ~EXTIRQ_CFG_MASK(irq % 4);
310
311 bcm_perf_writel(reg, regaddr);
Maxime Bizon37c42a72011-11-04 19:09:32 +0100312 if (is_ext_irq_cascaded)
313 internal_irq_mask(irq + ext_irq_start);
Maxime Bizone7300d02009-08-18 13:23:37 +0100314}
315
Thomas Gleixner93f29362011-03-23 21:08:47 +0000316static void bcm63xx_external_irq_unmask(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100317{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100318 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100319 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100320
Maxime Bizon62248922011-11-04 19:09:34 +0100321 regaddr = get_ext_irq_perf_reg(irq);
322 reg = bcm_perf_readl(regaddr);
323
324 if (BCMCPU_IS_6348())
325 reg |= EXTIRQ_CFG_MASK_6348(irq % 4);
326 else
327 reg |= EXTIRQ_CFG_MASK(irq % 4);
328
329 bcm_perf_writel(reg, regaddr);
330
Maxime Bizon37c42a72011-11-04 19:09:32 +0100331 if (is_ext_irq_cascaded)
332 internal_irq_unmask(irq + ext_irq_start);
Maxime Bizone7300d02009-08-18 13:23:37 +0100333}
334
Thomas Gleixner93f29362011-03-23 21:08:47 +0000335static void bcm63xx_external_irq_clear(struct irq_data *d)
Maxime Bizone7300d02009-08-18 13:23:37 +0100336{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100337 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100338 u32 reg, regaddr;
Maxime Bizone7300d02009-08-18 13:23:37 +0100339
Maxime Bizon62248922011-11-04 19:09:34 +0100340 regaddr = get_ext_irq_perf_reg(irq);
341 reg = bcm_perf_readl(regaddr);
342
343 if (BCMCPU_IS_6348())
344 reg |= EXTIRQ_CFG_CLEAR_6348(irq % 4);
345 else
346 reg |= EXTIRQ_CFG_CLEAR(irq % 4);
347
348 bcm_perf_writel(reg, regaddr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100349}
350
Thomas Gleixner93f29362011-03-23 21:08:47 +0000351static int bcm63xx_external_irq_set_type(struct irq_data *d,
Maxime Bizone7300d02009-08-18 13:23:37 +0100352 unsigned int flow_type)
353{
Maxime Bizon37c42a72011-11-04 19:09:32 +0100354 unsigned int irq = d->irq - IRQ_EXTERNAL_BASE;
Maxime Bizon62248922011-11-04 19:09:34 +0100355 u32 reg, regaddr;
356 int levelsense, sense, bothedge;
Maxime Bizone7300d02009-08-18 13:23:37 +0100357
358 flow_type &= IRQ_TYPE_SENSE_MASK;
359
360 if (flow_type == IRQ_TYPE_NONE)
361 flow_type = IRQ_TYPE_LEVEL_LOW;
362
Maxime Bizon62248922011-11-04 19:09:34 +0100363 levelsense = sense = bothedge = 0;
Maxime Bizone7300d02009-08-18 13:23:37 +0100364 switch (flow_type) {
365 case IRQ_TYPE_EDGE_BOTH:
Maxime Bizon62248922011-11-04 19:09:34 +0100366 bothedge = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100367 break;
368
369 case IRQ_TYPE_EDGE_RISING:
Maxime Bizon62248922011-11-04 19:09:34 +0100370 sense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100371 break;
372
373 case IRQ_TYPE_EDGE_FALLING:
Maxime Bizone7300d02009-08-18 13:23:37 +0100374 break;
375
376 case IRQ_TYPE_LEVEL_HIGH:
Maxime Bizon62248922011-11-04 19:09:34 +0100377 levelsense = 1;
378 sense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100379 break;
380
381 case IRQ_TYPE_LEVEL_LOW:
Maxime Bizon62248922011-11-04 19:09:34 +0100382 levelsense = 1;
Maxime Bizone7300d02009-08-18 13:23:37 +0100383 break;
384
385 default:
386 printk(KERN_ERR "bogus flow type combination given !\n");
387 return -EINVAL;
388 }
Maxime Bizon62248922011-11-04 19:09:34 +0100389
390 regaddr = get_ext_irq_perf_reg(irq);
391 reg = bcm_perf_readl(regaddr);
392 irq %= 4;
393
394 if (BCMCPU_IS_6348()) {
395 if (levelsense)
396 reg |= EXTIRQ_CFG_LEVELSENSE_6348(irq);
397 else
398 reg &= ~EXTIRQ_CFG_LEVELSENSE_6348(irq);
399 if (sense)
400 reg |= EXTIRQ_CFG_SENSE_6348(irq);
401 else
402 reg &= ~EXTIRQ_CFG_SENSE_6348(irq);
403 if (bothedge)
404 reg |= EXTIRQ_CFG_BOTHEDGE_6348(irq);
405 else
406 reg &= ~EXTIRQ_CFG_BOTHEDGE_6348(irq);
407 }
408
409 if (BCMCPU_IS_6338() || BCMCPU_IS_6358()) {
410 if (levelsense)
411 reg |= EXTIRQ_CFG_LEVELSENSE(irq);
412 else
413 reg &= ~EXTIRQ_CFG_LEVELSENSE(irq);
414 if (sense)
415 reg |= EXTIRQ_CFG_SENSE(irq);
416 else
417 reg &= ~EXTIRQ_CFG_SENSE(irq);
418 if (bothedge)
419 reg |= EXTIRQ_CFG_BOTHEDGE(irq);
420 else
421 reg &= ~EXTIRQ_CFG_BOTHEDGE(irq);
422 }
423
424 bcm_perf_writel(reg, regaddr);
Maxime Bizone7300d02009-08-18 13:23:37 +0100425
Thomas Gleixner93f29362011-03-23 21:08:47 +0000426 irqd_set_trigger_type(d, flow_type);
427 if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
428 __irq_set_handler_locked(d->irq, handle_level_irq);
429 else
430 __irq_set_handler_locked(d->irq, handle_edge_irq);
Maxime Bizone7300d02009-08-18 13:23:37 +0100431
Thomas Gleixner93f29362011-03-23 21:08:47 +0000432 return IRQ_SET_MASK_OK_NOCOPY;
Maxime Bizone7300d02009-08-18 13:23:37 +0100433}
434
435static struct irq_chip bcm63xx_internal_irq_chip = {
436 .name = "bcm63xx_ipic",
Thomas Gleixner93f29362011-03-23 21:08:47 +0000437 .irq_mask = bcm63xx_internal_irq_mask,
438 .irq_unmask = bcm63xx_internal_irq_unmask,
Maxime Bizone7300d02009-08-18 13:23:37 +0100439};
440
441static struct irq_chip bcm63xx_external_irq_chip = {
442 .name = "bcm63xx_epic",
Thomas Gleixner93f29362011-03-23 21:08:47 +0000443 .irq_ack = bcm63xx_external_irq_clear,
Maxime Bizone7300d02009-08-18 13:23:37 +0100444
Thomas Gleixner93f29362011-03-23 21:08:47 +0000445 .irq_mask = bcm63xx_external_irq_mask,
446 .irq_unmask = bcm63xx_external_irq_unmask,
Maxime Bizone7300d02009-08-18 13:23:37 +0100447
Thomas Gleixner93f29362011-03-23 21:08:47 +0000448 .irq_set_type = bcm63xx_external_irq_set_type,
Maxime Bizone7300d02009-08-18 13:23:37 +0100449};
450
451static struct irqaction cpu_ip2_cascade_action = {
452 .handler = no_action,
453 .name = "cascade_ip2",
Wu Zhangjin5a4a4ad2011-07-23 12:41:24 +0000454 .flags = IRQF_NO_THREAD,
Maxime Bizone7300d02009-08-18 13:23:37 +0100455};
456
Maxime Bizon37c42a72011-11-04 19:09:32 +0100457static struct irqaction cpu_ext_cascade_action = {
458 .handler = no_action,
459 .name = "cascade_extirq",
460 .flags = IRQF_NO_THREAD,
461};
462
Maxime Bizone7300d02009-08-18 13:23:37 +0100463void __init arch_init_irq(void)
464{
465 int i;
466
Maxime Bizonf61cced2011-11-04 19:09:31 +0100467 bcm63xx_init_irq();
Maxime Bizone7300d02009-08-18 13:23:37 +0100468 mips_cpu_irq_init();
469 for (i = IRQ_INTERNAL_BASE; i < NR_IRQS; ++i)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200470 irq_set_chip_and_handler(i, &bcm63xx_internal_irq_chip,
Maxime Bizone7300d02009-08-18 13:23:37 +0100471 handle_level_irq);
472
Maxime Bizon62248922011-11-04 19:09:34 +0100473 for (i = IRQ_EXTERNAL_BASE; i < IRQ_EXTERNAL_BASE + ext_irq_count; ++i)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200474 irq_set_chip_and_handler(i, &bcm63xx_external_irq_chip,
Maxime Bizone7300d02009-08-18 13:23:37 +0100475 handle_edge_irq);
476
Maxime Bizon37c42a72011-11-04 19:09:32 +0100477 if (!is_ext_irq_cascaded) {
Maxime Bizon62248922011-11-04 19:09:34 +0100478 for (i = 3; i < 3 + ext_irq_count; ++i)
Maxime Bizon37c42a72011-11-04 19:09:32 +0100479 setup_irq(MIPS_CPU_IRQ_BASE + i, &cpu_ext_cascade_action);
480 }
481
482 setup_irq(MIPS_CPU_IRQ_BASE + 2, &cpu_ip2_cascade_action);
Maxime Bizone7300d02009-08-18 13:23:37 +0100483}