blob: 59c8ecc39aee713211757597b59a4314404b2113 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2005-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
16#include <linux/version.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000021#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000022#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include <linux/list.h>
24#include <linux/pci.h>
25#include <linux/device.h>
26#include <linux/highmem.h>
27#include <linux/workqueue.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010028#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
30#include "enum.h"
31#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings8ceee662008-04-27 12:55:59 +010033/**************************************************************************
34 *
35 * Build definitions
36 *
37 **************************************************************************/
38#ifndef EFX_DRIVER_NAME
39#define EFX_DRIVER_NAME "sfc"
40#endif
Ben Hutchings906bb262009-11-29 15:16:19 +000041#define EFX_DRIVER_VERSION "3.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
43#ifdef EFX_ENABLE_DEBUG
44#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
45#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
47#define EFX_BUG_ON_PARANOID(x) do {} while (0)
48#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/* Un-rate-limited logging */
52#define EFX_ERR(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010053dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010054
55#define EFX_INFO(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010056dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010057
58#ifdef EFX_ENABLE_DEBUG
59#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010060dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#else
62#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010063dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010064#endif
65
66#define EFX_TRACE(efx, fmt, args...) do {} while (0)
67
68#define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
69
70/* Rate-limited logging */
71#define EFX_ERR_RL(efx, fmt, args...) \
72do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
73
74#define EFX_INFO_RL(efx, fmt, args...) \
75do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
76
77#define EFX_LOG_RL(efx, fmt, args...) \
78do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
79
Ben Hutchings8ceee662008-04-27 12:55:59 +010080/**************************************************************************
81 *
82 * Efx data structures
83 *
84 **************************************************************************/
85
86#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010087#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
88
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000089/* Checksum generation is a per-queue option in hardware, so each
90 * queue visible to the networking core is backed by two hardware TX
91 * queues. */
92#define EFX_MAX_CORE_TX_QUEUES EFX_MAX_CHANNELS
93#define EFX_TXQ_TYPE_OFFLOAD 1
94#define EFX_TXQ_TYPES 2
95#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CORE_TX_QUEUES)
Ben Hutchings60ac1062008-09-01 12:44:59 +010096
Ben Hutchings8ceee662008-04-27 12:55:59 +010097/**
98 * struct efx_special_buffer - An Efx special buffer
99 * @addr: CPU base address of the buffer
100 * @dma_addr: DMA base address of the buffer
101 * @len: Buffer length, in bytes
102 * @index: Buffer index within controller;s buffer table
103 * @entries: Number of buffer table entries
104 *
105 * Special buffers are used for the event queues and the TX and RX
106 * descriptor queues for each channel. They are *not* used for the
107 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 */
109struct efx_special_buffer {
110 void *addr;
111 dma_addr_t dma_addr;
112 unsigned int len;
113 int index;
114 int entries;
115};
116
Ben Hutchings127e6e12009-11-25 16:09:55 +0000117enum efx_flush_state {
118 FLUSH_NONE,
119 FLUSH_PENDING,
120 FLUSH_FAILED,
121 FLUSH_DONE,
122};
123
Ben Hutchings8ceee662008-04-27 12:55:59 +0100124/**
125 * struct efx_tx_buffer - An Efx TX buffer
126 * @skb: The associated socket buffer.
127 * Set only on the final fragment of a packet; %NULL for all other
128 * fragments. When this fragment completes, then we can free this
129 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100130 * @tsoh: The associated TSO header structure, or %NULL if this
131 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100132 * @dma_addr: DMA address of the fragment.
133 * @len: Length of this fragment.
134 * This field is zero when the queue slot is empty.
135 * @continuation: True if this fragment is not the end of a packet.
136 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137 * @unmap_len: Length of this fragment to unmap
138 */
139struct efx_tx_buffer {
140 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100141 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 dma_addr_t dma_addr;
143 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100144 bool continuation;
145 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100146 unsigned short unmap_len;
147};
148
149/**
150 * struct efx_tx_queue - An Efx TX queue
151 *
152 * This is a ring buffer of TX fragments.
153 * Since the TX completion path always executes on the same
154 * CPU and the xmit path can operate on different CPUs,
155 * performance is increased by ensuring that the completion
156 * path and the xmit path operate on different cache lines.
157 * This is particularly important if the xmit path is always
158 * executing on one CPU which is different from the completion
159 * path. There is also a cache line for members which are
160 * read but not written on the fast path.
161 *
162 * @efx: The associated Efx NIC
163 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100164 * @channel: The associated channel
165 * @buffer: The software buffer ring
166 * @txd: The hardware descriptor ring
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100167 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100168 * @read_count: Current read pointer.
169 * This is the number of buffers that have been removed from both rings.
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100170 * @stopped: Stopped count.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 * Set if this TX queue is currently stopping its port.
172 * @insert_count: Current insert pointer
173 * This is the number of buffers that have been added to the
174 * software ring.
175 * @write_count: Current write pointer
176 * This is the number of buffers that have been added to the
177 * hardware ring.
178 * @old_read_count: The value of read_count when last checked.
179 * This is here for performance reasons. The xmit path will
180 * only get the up-to-date value of read_count if this
181 * variable indicates that the queue is full. This is to
182 * avoid cache-line ping-pong between the xmit path and the
183 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100184 * @tso_headers_free: A list of TSO headers allocated for this TX queue
185 * that are not in use, and so available for new TSO sends. The list
186 * is protected by the TX queue lock.
187 * @tso_bursts: Number of times TSO xmit invoked by kernel
188 * @tso_long_headers: Number of packets with headers too long for standard
189 * blocks
190 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchings8ceee662008-04-27 12:55:59 +0100191 */
192struct efx_tx_queue {
193 /* Members which don't change on the fast path */
194 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000195 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196 struct efx_channel *channel;
197 struct efx_nic *nic;
198 struct efx_tx_buffer *buffer;
199 struct efx_special_buffer txd;
Ben Hutchings127e6e12009-11-25 16:09:55 +0000200 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201
202 /* Members used mainly on the completion path */
203 unsigned int read_count ____cacheline_aligned_in_smp;
204 int stopped;
205
206 /* Members used only on the xmit path */
207 unsigned int insert_count ____cacheline_aligned_in_smp;
208 unsigned int write_count;
209 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100210 struct efx_tso_header *tso_headers_free;
211 unsigned int tso_bursts;
212 unsigned int tso_long_headers;
213 unsigned int tso_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100214};
215
216/**
217 * struct efx_rx_buffer - An Efx RX data buffer
218 * @dma_addr: DMA base address of the buffer
219 * @skb: The associated socket buffer, if any.
220 * If both this and page are %NULL, the buffer slot is currently free.
221 * @page: The associated page buffer, if any.
222 * If both this and skb are %NULL, the buffer slot is currently free.
223 * @data: Pointer to ethernet header
224 * @len: Buffer length, in bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100225 */
226struct efx_rx_buffer {
227 dma_addr_t dma_addr;
228 struct sk_buff *skb;
229 struct page *page;
230 char *data;
231 unsigned int len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232};
233
234/**
235 * struct efx_rx_queue - An Efx RX queue
236 * @efx: The associated Efx NIC
237 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100238 * @channel: The associated channel
239 * @buffer: The software buffer ring
240 * @rxd: The hardware descriptor ring
241 * @added_count: Number of buffers added to the receive queue.
242 * @notified_count: Number of buffers given to NIC (<= @added_count).
243 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244 * @max_fill: RX descriptor maximum fill level (<= ring size)
245 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
246 * (<= @max_fill)
247 * @fast_fill_limit: The level to which a fast fill will fill
248 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
249 * @min_fill: RX descriptor minimum non-zero fill level.
250 * This records the minimum fill level observed when a ring
251 * refill was triggered.
252 * @min_overfill: RX descriptor minimum overflow fill level.
253 * This records the minimum fill level at which RX queue
254 * overflow was observed. It should never be set.
255 * @alloc_page_count: RX allocation strategy counter.
256 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000257 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100258 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259 */
260struct efx_rx_queue {
261 struct efx_nic *efx;
262 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263 struct efx_channel *channel;
264 struct efx_rx_buffer *buffer;
265 struct efx_special_buffer rxd;
266
267 int added_count;
268 int notified_count;
269 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100270 unsigned int max_fill;
271 unsigned int fast_fill_trigger;
272 unsigned int fast_fill_limit;
273 unsigned int min_fill;
274 unsigned int min_overfill;
275 unsigned int alloc_page_count;
276 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000277 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 unsigned int slow_fill_count;
279
Ben Hutchings127e6e12009-11-25 16:09:55 +0000280 enum efx_flush_state flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100281};
282
283/**
284 * struct efx_buffer - An Efx general-purpose buffer
285 * @addr: host base address of the buffer
286 * @dma_addr: DMA base address of the buffer
287 * @len: Buffer length, in bytes
288 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000289 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 * MAC stats dumps.
291 */
292struct efx_buffer {
293 void *addr;
294 dma_addr_t dma_addr;
295 unsigned int len;
296};
297
298
Ben Hutchings8ceee662008-04-27 12:55:59 +0100299enum efx_rx_alloc_method {
300 RX_ALLOC_METHOD_AUTO = 0,
301 RX_ALLOC_METHOD_SKB = 1,
302 RX_ALLOC_METHOD_PAGE = 2,
303};
304
305/**
306 * struct efx_channel - An Efx channel
307 *
308 * A channel comprises an event queue, at least one TX queue, at least
309 * one RX queue, and an associated tasklet for processing the event
310 * queue.
311 *
312 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100313 * @channel: Channel instance number
Ben Hutchings56536e92008-12-12 21:37:02 -0800314 * @name: Name for channel and IRQ
Ben Hutchings8ceee662008-04-27 12:55:59 +0100315 * @enabled: Channel enabled indicator
316 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000317 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100318 * @napi_dev: Net device used with NAPI
319 * @napi_str: NAPI control structure
320 * @reset_work: Scheduled reset work thread
321 * @work_pending: Is work pending via NAPI?
322 * @eventq: Event queue buffer
323 * @eventq_read_ptr: Event queue read pointer
324 * @last_eventq_read_ptr: Last event queue read pointer value.
Steve Hodgsond730dc52010-06-01 11:19:09 +0000325 * @magic_count: Event queue test event count
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000326 * @irq_count: Number of IRQs since last adaptive moderation decision
327 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100328 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
329 * and diagnostic counters
330 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
331 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100332 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
334 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000335 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100336 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
337 * @n_rx_overlength: Count of RX_OVERLENGTH errors
338 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000339 * @tx_queue: Pointer to first TX queue, or %NULL if not used for TX
340 * @tx_stop_count: Core TX queue stop count
341 * @tx_stop_lock: Core TX queue stop lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342 */
343struct efx_channel {
344 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 int channel;
Ben Hutchings56536e92008-12-12 21:37:02 -0800346 char name[IFNAMSIZ + 6];
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100347 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100348 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349 unsigned int irq_moderation;
350 struct net_device *napi_dev;
351 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100352 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100353 struct efx_special_buffer eventq;
354 unsigned int eventq_read_ptr;
355 unsigned int last_eventq_read_ptr;
Steve Hodgsond730dc52010-06-01 11:19:09 +0000356 unsigned int magic_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000358 unsigned int irq_count;
359 unsigned int irq_mod_score;
360
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 int rx_alloc_level;
362 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100363
364 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100365 unsigned n_rx_ip_hdr_chksum_err;
366 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000367 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100368 unsigned n_rx_frm_trunc;
369 unsigned n_rx_overlength;
370 unsigned n_skbuff_leaks;
371
372 /* Used to pipeline received packets in order to optimise memory
373 * access with prefetches.
374 */
375 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100376 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100377
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000378 struct efx_tx_queue *tx_queue;
379 atomic_t tx_stop_count;
380 spinlock_t tx_stop_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100381};
382
Ben Hutchings398468e2009-11-23 16:03:45 +0000383enum efx_led_mode {
384 EFX_LED_OFF = 0,
385 EFX_LED_ON = 1,
386 EFX_LED_DEFAULT = 2
387};
388
Ben Hutchingsc4593022009-11-23 16:08:17 +0000389#define STRING_TABLE_LOOKUP(val, member) \
390 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
391
392extern const char *efx_loopback_mode_names[];
393extern const unsigned int efx_loopback_mode_max;
394#define LOOPBACK_MODE(efx) \
395 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
396
397extern const char *efx_interrupt_mode_names[];
398extern const unsigned int efx_interrupt_mode_max;
399#define INT_MODE(efx) \
400 STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode)
401
402extern const char *efx_reset_type_names[];
403extern const unsigned int efx_reset_type_max;
404#define RESET_TYPE(type) \
405 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100406
Ben Hutchings8ceee662008-04-27 12:55:59 +0100407enum efx_int_mode {
408 /* Be careful if altering to correct macro below */
409 EFX_INT_MODE_MSIX = 0,
410 EFX_INT_MODE_MSI = 1,
411 EFX_INT_MODE_LEGACY = 2,
412 EFX_INT_MODE_MAX /* Insert any new items before this */
413};
414#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
415
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000416#define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800417
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418enum nic_state {
419 STATE_INIT = 0,
420 STATE_RUNNING = 1,
421 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100422 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100423 STATE_MAX,
424};
425
426/*
427 * Alignment of page-allocated RX buffers
428 *
429 * Controls the number of bytes inserted at the start of an RX buffer.
430 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
431 * of the skb->head for hardware DMA].
432 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100433#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100434#define EFX_PAGE_IP_ALIGN 0
435#else
436#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
437#endif
438
439/*
440 * Alignment of the skb->head which wraps a page-allocated RX buffer
441 *
442 * The skb allocated to wrap an rx_buffer can have this alignment. Since
443 * the data is memcpy'd from the rx_buf, it does not need to be equal to
444 * EFX_PAGE_IP_ALIGN.
445 */
446#define EFX_PAGE_SKB_ALIGN 2
447
448/* Forward declaration */
449struct efx_nic;
450
451/* Pseudo bit-mask flow control field */
452enum efx_fc_type {
Ben Hutchings3f926da2009-04-29 08:20:37 +0000453 EFX_FC_RX = FLOW_CTRL_RX,
454 EFX_FC_TX = FLOW_CTRL_TX,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100455 EFX_FC_AUTO = 4,
456};
457
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800458/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000459 * struct efx_link_state - Current state of the link
460 * @up: Link is up
461 * @fd: Link is full-duplex
462 * @fc: Actual flow control flags
463 * @speed: Link speed (Mbps)
464 */
465struct efx_link_state {
466 bool up;
467 bool fd;
468 enum efx_fc_type fc;
469 unsigned int speed;
470};
471
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000472static inline bool efx_link_state_equal(const struct efx_link_state *left,
473 const struct efx_link_state *right)
474{
475 return left->up == right->up && left->fd == right->fd &&
476 left->fc == right->fc && left->speed == right->speed;
477}
478
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000479/**
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800480 * struct efx_mac_operations - Efx MAC operations table
481 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
482 * @update_stats: Update statistics
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000483 * @check_fault: Check fault state. True if fault present.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800484 */
485struct efx_mac_operations {
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000486 int (*reconfigure) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800487 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000488 bool (*check_fault)(struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800489};
490
Ben Hutchings8ceee662008-04-27 12:55:59 +0100491/**
492 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000493 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
494 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100495 * @init: Initialise PHY
496 * @fini: Shut down PHY
497 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000498 * @poll: Update @link_state and report whether it changed.
499 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800500 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
501 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000502 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800503 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000504 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000505 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000506 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800507 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100508 */
509struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000510 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100511 int (*init) (struct efx_nic *efx);
512 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000513 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000514 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000515 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800516 void (*get_settings) (struct efx_nic *efx,
517 struct ethtool_cmd *ecmd);
518 int (*set_settings) (struct efx_nic *efx,
519 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000520 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000521 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000522 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800523 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100524};
525
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100526/**
527 * @enum efx_phy_mode - PHY operating mode flags
528 * @PHY_MODE_NORMAL: on and should pass traffic
529 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000530 * @PHY_MODE_LOW_POWER: set to low power through MDIO
531 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100532 * @PHY_MODE_SPECIAL: on but will not pass traffic
533 */
534enum efx_phy_mode {
535 PHY_MODE_NORMAL = 0,
536 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000537 PHY_MODE_LOW_POWER = 2,
538 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100539 PHY_MODE_SPECIAL = 8,
540};
541
542static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
543{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100544 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100545}
546
Ben Hutchings8ceee662008-04-27 12:55:59 +0100547/*
548 * Efx extended statistics
549 *
550 * Not all statistics are provided by all supported MACs. The purpose
551 * is this structure is to contain the raw statistics provided by each
552 * MAC.
553 */
554struct efx_mac_stats {
555 u64 tx_bytes;
556 u64 tx_good_bytes;
557 u64 tx_bad_bytes;
558 unsigned long tx_packets;
559 unsigned long tx_bad;
560 unsigned long tx_pause;
561 unsigned long tx_control;
562 unsigned long tx_unicast;
563 unsigned long tx_multicast;
564 unsigned long tx_broadcast;
565 unsigned long tx_lt64;
566 unsigned long tx_64;
567 unsigned long tx_65_to_127;
568 unsigned long tx_128_to_255;
569 unsigned long tx_256_to_511;
570 unsigned long tx_512_to_1023;
571 unsigned long tx_1024_to_15xx;
572 unsigned long tx_15xx_to_jumbo;
573 unsigned long tx_gtjumbo;
574 unsigned long tx_collision;
575 unsigned long tx_single_collision;
576 unsigned long tx_multiple_collision;
577 unsigned long tx_excessive_collision;
578 unsigned long tx_deferred;
579 unsigned long tx_late_collision;
580 unsigned long tx_excessive_deferred;
581 unsigned long tx_non_tcpudp;
582 unsigned long tx_mac_src_error;
583 unsigned long tx_ip_src_error;
584 u64 rx_bytes;
585 u64 rx_good_bytes;
586 u64 rx_bad_bytes;
587 unsigned long rx_packets;
588 unsigned long rx_good;
589 unsigned long rx_bad;
590 unsigned long rx_pause;
591 unsigned long rx_control;
592 unsigned long rx_unicast;
593 unsigned long rx_multicast;
594 unsigned long rx_broadcast;
595 unsigned long rx_lt64;
596 unsigned long rx_64;
597 unsigned long rx_65_to_127;
598 unsigned long rx_128_to_255;
599 unsigned long rx_256_to_511;
600 unsigned long rx_512_to_1023;
601 unsigned long rx_1024_to_15xx;
602 unsigned long rx_15xx_to_jumbo;
603 unsigned long rx_gtjumbo;
604 unsigned long rx_bad_lt64;
605 unsigned long rx_bad_64_to_15xx;
606 unsigned long rx_bad_15xx_to_jumbo;
607 unsigned long rx_bad_gtjumbo;
608 unsigned long rx_overflow;
609 unsigned long rx_missed;
610 unsigned long rx_false_carrier;
611 unsigned long rx_symbol_error;
612 unsigned long rx_align_error;
613 unsigned long rx_length_error;
614 unsigned long rx_internal_error;
615 unsigned long rx_good_lt64;
616};
617
618/* Number of bits used in a multicast filter hash address */
619#define EFX_MCAST_HASH_BITS 8
620
621/* Number of (single-bit) entries in a multicast filter hash */
622#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
623
624/* An Efx multicast filter hash */
625union efx_multicast_hash {
626 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
627 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
628};
629
630/**
631 * struct efx_nic - an Efx NIC
632 * @name: Device name (net device name or bus id before net device registered)
633 * @pci_dev: The PCI device
634 * @type: Controller type attributes
635 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100636 * @workqueue: Workqueue for port reconfigures and the HW monitor.
637 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800638 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100639 * @reset_work: Scheduled reset workitem
640 * @monitor_work: Hardware monitor workitem
641 * @membase_phys: Memory BAR value as physical address
642 * @membase: Memory BAR value
643 * @biu_lock: BIU (bus interface unit) lock
644 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000645 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
646 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings8ceee662008-04-27 12:55:59 +0100647 * @state: Device state flag. Serialised by the rtnl_lock.
648 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
649 * @tx_queue: TX DMA queues
650 * @rx_queue: RX DMA queues
651 * @channel: Channels
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000652 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800653 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000654 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
655 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100656 * @rx_buffer_len: RX buffer length
657 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000658 * @int_error_count: Number of internal errors seen recently
659 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100660 * @irq_status: Interrupt status buffer
661 * @last_irq_cpu: Last CPU to handle interrupt.
662 * This register is written with the SMP processor ID whenever an
Ben Hutchings754c6532010-02-03 09:31:57 +0000663 * interrupt is handled. It is used by efx_nic_test_interrupt()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664 * to verify that an interrupt has occurred.
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000665 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Steve Hodgson63695452010-04-28 09:27:36 +0000666 * @fatal_irq_level: IRQ level (bit number) used for serious errors
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100667 * @spi_flash: SPI flash device
Ben Hutchings76884832009-11-29 15:10:44 +0000668 * This field will be %NULL if no flash device is present (or for Siena).
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100669 * @spi_eeprom: SPI EEPROM device
Ben Hutchings76884832009-11-29 15:10:44 +0000670 * This field will be %NULL if no EEPROM device is present (or for Siena).
Ben Hutchingsf4150722008-11-04 20:34:28 +0000671 * @spi_lock: SPI bus lock
Ben Hutchings76884832009-11-29 15:10:44 +0000672 * @mtd_list: List of MTDs attached to the NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100673 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
674 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100675 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
676 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100677 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000678 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
679 * efx_mac_work() with kernel interfaces. Safe to read under any
680 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
681 * be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100682 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683 * @port_initialized: Port initialized?
684 * @net_dev: Operating system network device. Consider holding the rtnl lock
685 * @rx_checksum_enabled: RX checksumming enabled
Ben Hutchings8ceee662008-04-27 12:55:59 +0100686 * @mac_stats: MAC statistics. These include all statistics the MACs
687 * can provide. Generic code converts these into a standard
688 * &struct net_device_stats.
689 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100690 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800691 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100692 * @mac_address: Permanent MAC address
693 * @phy_type: PHY type
Steve Hodgsonab867462009-11-28 05:34:44 +0000694 * @mdio_lock: MDIO lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100695 * @phy_op: PHY interface
696 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000697 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000698 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100699 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000700 * @xmac_poll_required: XMAC link state needs polling
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000701 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000702 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100703 * @n_link_state_changes: Number of times the link has changed state
704 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
705 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800706 * @wanted_fc: Wanted flow control flags
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000707 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100708 * @loopback_mode: Loopback status
709 * @loopback_modes: Supported loopback mode bitmask
710 * @loopback_selftest: Offline self-test private state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100711 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000712 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100713 */
714struct efx_nic {
715 char name[IFNAMSIZ];
716 struct pci_dev *pci_dev;
717 const struct efx_nic_type *type;
718 int legacy_irq;
719 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800720 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 struct work_struct reset_work;
722 struct delayed_work monitor_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100723 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100724 void __iomem *membase;
725 spinlock_t biu_lock;
726 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000727 bool irq_rx_adaptive;
728 unsigned int irq_rx_moderation;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 enum nic_state state;
731 enum reset_type reset_pending;
732
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000733 struct efx_tx_queue tx_queue[EFX_MAX_TX_QUEUES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
735 struct efx_channel channel[EFX_MAX_CHANNELS];
736
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000737 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000738 unsigned n_channels;
739 unsigned n_rx_channels;
740 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100741 unsigned int rx_buffer_len;
742 unsigned int rx_buffer_order;
743
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000744 unsigned int_error_count;
745 unsigned long int_error_expire;
746
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 struct efx_buffer irq_status;
748 volatile signed int last_irq_cpu;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000749 unsigned irq_zero_count;
Steve Hodgson63695452010-04-28 09:27:36 +0000750 unsigned fatal_irq_level;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100752 struct efx_spi_device *spi_flash;
753 struct efx_spi_device *spi_eeprom;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000754 struct mutex spi_lock;
Ben Hutchings76884832009-11-29 15:10:44 +0000755#ifdef CONFIG_SFC_MTD
756 struct list_head mtd_list;
757#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100758
Ben Hutchings8ceee662008-04-27 12:55:59 +0100759 unsigned n_rx_nodesc_drop_cnt;
760
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000761 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762
763 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800764 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100765 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100766 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100768 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100770 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100771
Ben Hutchings8ceee662008-04-27 12:55:59 +0100772 struct efx_mac_stats mac_stats;
773 struct efx_buffer stats_buffer;
774 spinlock_t stats_lock;
775
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800776 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100777 unsigned char mac_address[ETH_ALEN];
778
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000779 unsigned int phy_type;
Steve Hodgsonab867462009-11-28 05:34:44 +0000780 struct mutex mdio_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781 struct efx_phy_operations *phy_op;
782 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000783 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000784 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100785 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786
Ben Hutchings9007b9f2009-11-25 16:12:01 +0000787 bool xmac_poll_required;
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000788 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000789 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 unsigned int n_link_state_changes;
791
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100792 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100793 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800794 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100795
796 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100797 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000798 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100799
800 void *loopback_selftest;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100801};
802
Ben Hutchings55668612008-05-16 21:16:10 +0100803static inline int efx_dev_registered(struct efx_nic *efx)
804{
805 return efx->net_dev->reg_state == NETREG_REGISTERED;
806}
807
808/* Net device name, for inclusion in log messages if it has been registered.
809 * Use efx->name not efx->net_dev->name so that races with (un)registration
810 * are harmless.
811 */
812static inline const char *efx_dev_name(struct efx_nic *efx)
813{
814 return efx_dev_registered(efx) ? efx->name : "";
815}
816
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000817static inline unsigned int efx_port_num(struct efx_nic *efx)
818{
819 return PCI_FUNC(efx->pci_dev->devfn);
820}
821
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822/**
823 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000824 * @probe: Probe the controller
825 * @remove: Free resources allocated by probe()
826 * @init: Initialise the controller
827 * @fini: Shut down the controller
828 * @monitor: Periodic function for polling link state and hardware monitor
829 * @reset: Reset the controller hardware and possibly the PHY. This will
830 * be called while the controller is uninitialised.
831 * @probe_port: Probe the MAC and PHY
832 * @remove_port: Free resources allocated by probe_port()
833 * @prepare_flush: Prepare the hardware for flushing the DMA queues
834 * @update_stats: Update statistics not provided by event handling
835 * @start_stats: Start the regular fetching of statistics
836 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000837 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000838 * @push_irq_moderation: Apply interrupt moderation value
839 * @push_multicast_hash: Apply multicast hash table
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000840 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings89c758f2009-11-29 03:43:07 +0000841 * @get_wol: Get WoL configuration from driver state
842 * @set_wol: Push WoL configuration to the NIC
843 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000844 * @test_registers: Test read/write functionality of control registers
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000845 * @test_nvram: Test validity of NVRAM contents
Steve Hodgsonb895d732009-11-28 05:35:00 +0000846 * @default_mac_ops: efx_mac_operations to set at startup
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000847 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100848 * @mem_map_size: Memory BAR mapped size
849 * @txd_ptr_tbl_base: TX descriptor ring base address
850 * @rxd_ptr_tbl_base: RX descriptor ring base address
851 * @buf_tbl_base: Buffer table base address
852 * @evq_ptr_tbl_base: Event queue pointer table base address
853 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100855 * @rx_buffer_padding: Padding added to each RX buffer
856 * @max_interrupt_mode: Highest capability interrupt mode supported
857 * from &enum efx_init_mode.
858 * @phys_addr_channels: Number of channels with physically addressed
859 * descriptors
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000860 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
861 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
Ben Hutchingsc383b532009-11-29 15:11:02 +0000862 * @offload_features: net_device feature flags for protocol offload
863 * features implemented in hardware
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000864 * @reset_world_flags: Flags for additional components covered by
865 * reset method RESET_TYPE_WORLD
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866 */
867struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000868 int (*probe)(struct efx_nic *efx);
869 void (*remove)(struct efx_nic *efx);
870 int (*init)(struct efx_nic *efx);
871 void (*fini)(struct efx_nic *efx);
872 void (*monitor)(struct efx_nic *efx);
873 int (*reset)(struct efx_nic *efx, enum reset_type method);
874 int (*probe_port)(struct efx_nic *efx);
875 void (*remove_port)(struct efx_nic *efx);
876 void (*prepare_flush)(struct efx_nic *efx);
877 void (*update_stats)(struct efx_nic *efx);
878 void (*start_stats)(struct efx_nic *efx);
879 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000880 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000881 void (*push_irq_moderation)(struct efx_channel *channel);
882 void (*push_multicast_hash)(struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000883 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000884 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
885 int (*set_wol)(struct efx_nic *efx, u32 type);
886 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +0000887 int (*test_registers)(struct efx_nic *efx);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000888 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000889 struct efx_mac_operations *default_mac_ops;
890
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000891 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100892 unsigned int mem_map_size;
893 unsigned int txd_ptr_tbl_base;
894 unsigned int rxd_ptr_tbl_base;
895 unsigned int buf_tbl_base;
896 unsigned int evq_ptr_tbl_base;
897 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100898 u64 max_dma_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100899 unsigned int rx_buffer_padding;
900 unsigned int max_interrupt_mode;
901 unsigned int phys_addr_channels;
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +0000902 unsigned int tx_dc_base;
903 unsigned int rx_dc_base;
Ben Hutchingsc383b532009-11-29 15:11:02 +0000904 unsigned long offload_features;
Ben Hutchingseb9f6742009-11-29 03:43:15 +0000905 u32 reset_world_flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100906};
907
908/**************************************************************************
909 *
910 * Prototypes and inline functions
911 *
912 *************************************************************************/
913
914/* Iterate over all used channels */
915#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000916 for (_channel = &((_efx)->channel[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000917 _channel < &((_efx)->channel[(efx)->n_channels]); \
918 _channel++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100919
Ben Hutchings8ceee662008-04-27 12:55:59 +0100920/* Iterate over all used TX queues */
921#define efx_for_each_tx_queue(_tx_queue, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000922 for (_tx_queue = &((_efx)->tx_queue[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000923 _tx_queue < &((_efx)->tx_queue[EFX_TXQ_TYPES * \
924 (_efx)->n_tx_channels]); \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100925 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100926
927/* Iterate over all TX queues belonging to a channel */
928#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000929 for (_tx_queue = (_channel)->tx_queue; \
930 _tx_queue && _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
931 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932
933/* Iterate over all used RX queues */
934#define efx_for_each_rx_queue(_rx_queue, _efx) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000935 for (_rx_queue = &((_efx)->rx_queue[0]); \
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000936 _rx_queue < &((_efx)->rx_queue[(_efx)->n_rx_channels]); \
Ben Hutchings8831da72008-09-01 12:47:48 +0100937 _rx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100938
939/* Iterate over all RX queues belonging to a channel */
940#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000941 for (_rx_queue = &((_channel)->efx->rx_queue[(_channel)->channel]); \
Ben Hutchingsa2589022008-09-01 12:47:57 +0100942 _rx_queue; \
943 _rx_queue = NULL) \
Ben Hutchings3d07df12010-04-28 09:29:50 +0000944 if (_rx_queue->channel != (_channel)) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945 continue; \
946 else
947
948/* Returns a pointer to the specified receive buffer in the RX
949 * descriptor queue.
950 */
951static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
952 unsigned int index)
953{
954 return (&rx_queue->buffer[index]);
955}
956
957/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100958static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100959{
960 addr[nr / 8] |= (1 << (nr % 8));
961}
962
963/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100964static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100965{
966 addr[nr / 8] &= ~(1 << (nr % 8));
967}
968
969
970/**
971 * EFX_MAX_FRAME_LEN - calculate maximum frame length
972 *
973 * This calculates the maximum frame length that will be used for a
974 * given MTU. The frame length will be equal to the MTU plus a
975 * constant amount of header space and padding. This is the quantity
976 * that the net driver will program into the MAC as the maximum frame
977 * length.
978 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000979 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +0100980 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +0000981 *
982 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
983 * XGMII cycle). If the frame length reaches the maximum value in the
984 * same cycle, the XMAC can miss the IPG altogether. We work around
985 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100986 */
987#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +0000988 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989
990
991#endif /* EFX_NET_DRIVER_H */