blob: 77fb6472fd5dae0301716b165f3b6ecfd9e12151 [file] [log] [blame]
Nikolaus Vossfac368a2011-11-08 11:49:46 +01001/*
2 * i2c Support for Atmel's AT91 Two-Wire Interface (TWI)
3 *
4 * Copyright (C) 2011 Weinmann Medical GmbH
5 * Author: Nikolaus Voss <n.voss@weinmann.de>
6 *
7 * Evolved from original work by:
8 * Copyright (C) 2004 Rick Bronson
9 * Converted to 2.6 by Andrew Victor <andrew@sanpeople.com>
10 *
11 * Borrowed heavily from original work by:
12 * Copyright (C) 2000 Philip Edelbrock <phil@stimpy.netroedge.com>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 */
19
20#include <linux/clk.h>
21#include <linux/completion.h>
Ludovic Desroches60937b22012-11-23 10:09:04 +010022#include <linux/dma-mapping.h>
23#include <linux/dmaengine.h>
Nikolaus Vossfac368a2011-11-08 11:49:46 +010024#include <linux/err.h>
25#include <linux/i2c.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/module.h>
Ludovic Desroches70d46a22012-09-12 08:42:14 +020029#include <linux/of.h>
30#include <linux/of_device.h>
Nikolaus Vossfac368a2011-11-08 11:49:46 +010031#include <linux/platform_device.h>
32#include <linux/slab.h>
Ludovic Desroches60937b22012-11-23 10:09:04 +010033#include <linux/platform_data/dma-atmel.h>
Wenyou Yangd64a8182014-10-24 14:50:15 +080034#include <linux/pm_runtime.h>
Wenyou Yang62d10c42014-11-10 09:55:52 +080035#include <linux/pinctrl/consumer.h>
Nikolaus Vossfac368a2011-11-08 11:49:46 +010036
Marek Roszko75b6c4b2014-03-11 00:25:38 -040037#define DEFAULT_TWI_CLK_HZ 100000 /* max 400 Kbits/s */
Nikolaus Vossfac368a2011-11-08 11:49:46 +010038#define AT91_I2C_TIMEOUT msecs_to_jiffies(100) /* transfer timeout */
Ludovic Desroches60937b22012-11-23 10:09:04 +010039#define AT91_I2C_DMA_THRESHOLD 8 /* enable DMA if transfer size is bigger than this threshold */
Wenyou Yangd64a8182014-10-24 14:50:15 +080040#define AUTOSUSPEND_TIMEOUT 2000
Nikolaus Vossfac368a2011-11-08 11:49:46 +010041
42/* AT91 TWI register definitions */
43#define AT91_TWI_CR 0x0000 /* Control Register */
44#define AT91_TWI_START 0x0001 /* Send a Start Condition */
45#define AT91_TWI_STOP 0x0002 /* Send a Stop Condition */
46#define AT91_TWI_MSEN 0x0004 /* Master Transfer Enable */
47#define AT91_TWI_SVDIS 0x0020 /* Slave Transfer Disable */
Ludovic Desroches7c3fe642012-11-13 16:43:21 +010048#define AT91_TWI_QUICK 0x0040 /* SMBus quick command */
Nikolaus Vossfac368a2011-11-08 11:49:46 +010049#define AT91_TWI_SWRST 0x0080 /* Software Reset */
50
51#define AT91_TWI_MMR 0x0004 /* Master Mode Register */
52#define AT91_TWI_IADRSZ_1 0x0100 /* Internal Device Address Size */
53#define AT91_TWI_MREAD 0x1000 /* Master Read Direction */
54
55#define AT91_TWI_IADR 0x000c /* Internal Address Register */
56
57#define AT91_TWI_CWGR 0x0010 /* Clock Waveform Generator Reg */
58
59#define AT91_TWI_SR 0x0020 /* Status Register */
60#define AT91_TWI_TXCOMP 0x0001 /* Transmission Complete */
61#define AT91_TWI_RXRDY 0x0002 /* Receive Holding Register Ready */
62#define AT91_TWI_TXRDY 0x0004 /* Transmit Holding Register Ready */
63
64#define AT91_TWI_OVRE 0x0040 /* Overrun Error */
65#define AT91_TWI_UNRE 0x0080 /* Underrun Error */
66#define AT91_TWI_NACK 0x0100 /* Not Acknowledged */
67
68#define AT91_TWI_IER 0x0024 /* Interrupt Enable Register */
69#define AT91_TWI_IDR 0x0028 /* Interrupt Disable Register */
70#define AT91_TWI_IMR 0x002c /* Interrupt Mask Register */
71#define AT91_TWI_RHR 0x0030 /* Receive Holding Register */
72#define AT91_TWI_THR 0x0034 /* Transmit Holding Register */
73
74struct at91_twi_pdata {
Ludovic Desroches5f433812012-11-23 10:09:03 +010075 unsigned clk_max_div;
76 unsigned clk_offset;
77 bool has_unre_flag;
Ludovic Desroches60937b22012-11-23 10:09:04 +010078 bool has_dma_support;
79 struct at_dma_slave dma_slave;
80};
81
82struct at91_twi_dma {
83 struct dma_chan *chan_rx;
84 struct dma_chan *chan_tx;
85 struct scatterlist sg;
86 struct dma_async_tx_descriptor *data_desc;
87 enum dma_data_direction direction;
88 bool buf_mapped;
89 bool xfer_in_progress;
Nikolaus Vossfac368a2011-11-08 11:49:46 +010090};
91
92struct at91_twi_dev {
Ludovic Desroches5f433812012-11-23 10:09:03 +010093 struct device *dev;
94 void __iomem *base;
95 struct completion cmd_complete;
96 struct clk *clk;
97 u8 *buf;
98 size_t buf_len;
99 struct i2c_msg *msg;
100 int irq;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100101 unsigned imr;
Ludovic Desroches5f433812012-11-23 10:09:03 +0100102 unsigned transfer_status;
103 struct i2c_adapter adapter;
104 unsigned twi_cwgr_reg;
105 struct at91_twi_pdata *pdata;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100106 bool use_dma;
Marek Roszko75b81f32014-08-20 21:39:41 -0400107 bool recv_len_abort;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100108 struct at91_twi_dma dma;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100109};
110
111static unsigned at91_twi_read(struct at91_twi_dev *dev, unsigned reg)
112{
113 return readl_relaxed(dev->base + reg);
114}
115
116static void at91_twi_write(struct at91_twi_dev *dev, unsigned reg, unsigned val)
117{
118 writel_relaxed(val, dev->base + reg);
119}
120
121static void at91_disable_twi_interrupts(struct at91_twi_dev *dev)
122{
123 at91_twi_write(dev, AT91_TWI_IDR,
124 AT91_TWI_TXCOMP | AT91_TWI_RXRDY | AT91_TWI_TXRDY);
125}
126
Ludovic Desroches60937b22012-11-23 10:09:04 +0100127static void at91_twi_irq_save(struct at91_twi_dev *dev)
128{
129 dev->imr = at91_twi_read(dev, AT91_TWI_IMR) & 0x7;
130 at91_disable_twi_interrupts(dev);
131}
132
133static void at91_twi_irq_restore(struct at91_twi_dev *dev)
134{
135 at91_twi_write(dev, AT91_TWI_IER, dev->imr);
136}
137
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100138static void at91_init_twi_bus(struct at91_twi_dev *dev)
139{
140 at91_disable_twi_interrupts(dev);
141 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_SWRST);
142 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_MSEN);
143 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_SVDIS);
144 at91_twi_write(dev, AT91_TWI_CWGR, dev->twi_cwgr_reg);
145}
146
147/*
148 * Calculate symmetric clock as stated in datasheet:
149 * twi_clk = F_MAIN / (2 * (cdiv * (1 << ckdiv) + offset))
150 */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500151static void at91_calc_twi_clock(struct at91_twi_dev *dev, int twi_clk)
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100152{
153 int ckdiv, cdiv, div;
154 struct at91_twi_pdata *pdata = dev->pdata;
155 int offset = pdata->clk_offset;
156 int max_ckdiv = pdata->clk_max_div;
157
158 div = max(0, (int)DIV_ROUND_UP(clk_get_rate(dev->clk),
159 2 * twi_clk) - offset);
160 ckdiv = fls(div >> 8);
161 cdiv = div >> ckdiv;
162
163 if (ckdiv > max_ckdiv) {
164 dev_warn(dev->dev, "%d exceeds ckdiv max value which is %d.\n",
165 ckdiv, max_ckdiv);
166 ckdiv = max_ckdiv;
167 cdiv = 255;
168 }
169
170 dev->twi_cwgr_reg = (ckdiv << 16) | (cdiv << 8) | cdiv;
171 dev_dbg(dev->dev, "cdiv %d ckdiv %d\n", cdiv, ckdiv);
172}
173
Ludovic Desroches60937b22012-11-23 10:09:04 +0100174static void at91_twi_dma_cleanup(struct at91_twi_dev *dev)
175{
176 struct at91_twi_dma *dma = &dev->dma;
177
178 at91_twi_irq_save(dev);
179
180 if (dma->xfer_in_progress) {
181 if (dma->direction == DMA_FROM_DEVICE)
182 dmaengine_terminate_all(dma->chan_rx);
183 else
184 dmaengine_terminate_all(dma->chan_tx);
185 dma->xfer_in_progress = false;
186 }
187 if (dma->buf_mapped) {
188 dma_unmap_single(dev->dev, sg_dma_address(&dma->sg),
189 dev->buf_len, dma->direction);
190 dma->buf_mapped = false;
191 }
192
193 at91_twi_irq_restore(dev);
194}
195
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100196static void at91_twi_write_next_byte(struct at91_twi_dev *dev)
197{
198 if (dev->buf_len <= 0)
199 return;
200
201 at91_twi_write(dev, AT91_TWI_THR, *dev->buf);
202
203 /* send stop when last byte has been written */
204 if (--dev->buf_len == 0)
205 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);
206
207 dev_dbg(dev->dev, "wrote 0x%x, to go %d\n", *dev->buf, dev->buf_len);
208
209 ++dev->buf;
210}
211
Ludovic Desroches60937b22012-11-23 10:09:04 +0100212static void at91_twi_write_data_dma_callback(void *data)
213{
214 struct at91_twi_dev *dev = (struct at91_twi_dev *)data;
215
216 dma_unmap_single(dev->dev, sg_dma_address(&dev->dma.sg),
Wolfram Sang28772ac2014-07-21 11:42:03 +0200217 dev->buf_len, DMA_TO_DEVICE);
Ludovic Desroches60937b22012-11-23 10:09:04 +0100218
219 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);
220}
221
222static void at91_twi_write_data_dma(struct at91_twi_dev *dev)
223{
224 dma_addr_t dma_addr;
225 struct dma_async_tx_descriptor *txdesc;
226 struct at91_twi_dma *dma = &dev->dma;
227 struct dma_chan *chan_tx = dma->chan_tx;
228
229 if (dev->buf_len <= 0)
230 return;
231
232 dma->direction = DMA_TO_DEVICE;
233
234 at91_twi_irq_save(dev);
235 dma_addr = dma_map_single(dev->dev, dev->buf, dev->buf_len,
236 DMA_TO_DEVICE);
237 if (dma_mapping_error(dev->dev, dma_addr)) {
238 dev_err(dev->dev, "dma map failed\n");
239 return;
240 }
241 dma->buf_mapped = true;
242 at91_twi_irq_restore(dev);
243 sg_dma_len(&dma->sg) = dev->buf_len;
244 sg_dma_address(&dma->sg) = dma_addr;
245
246 txdesc = dmaengine_prep_slave_sg(chan_tx, &dma->sg, 1, DMA_MEM_TO_DEV,
247 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
248 if (!txdesc) {
249 dev_err(dev->dev, "dma prep slave sg failed\n");
250 goto error;
251 }
252
253 txdesc->callback = at91_twi_write_data_dma_callback;
254 txdesc->callback_param = dev;
255
256 dma->xfer_in_progress = true;
257 dmaengine_submit(txdesc);
258 dma_async_issue_pending(chan_tx);
259
260 return;
261
262error:
263 at91_twi_dma_cleanup(dev);
264}
265
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100266static void at91_twi_read_next_byte(struct at91_twi_dev *dev)
267{
268 if (dev->buf_len <= 0)
269 return;
270
271 *dev->buf = at91_twi_read(dev, AT91_TWI_RHR) & 0xff;
272 --dev->buf_len;
273
Marek Roszko75b81f32014-08-20 21:39:41 -0400274 /* return if aborting, we only needed to read RHR to clear RXRDY*/
275 if (dev->recv_len_abort)
276 return;
277
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100278 /* handle I2C_SMBUS_BLOCK_DATA */
279 if (unlikely(dev->msg->flags & I2C_M_RECV_LEN)) {
Marek Roszko75b81f32014-08-20 21:39:41 -0400280 /* ensure length byte is a valid value */
281 if (*dev->buf <= I2C_SMBUS_BLOCK_MAX && *dev->buf > 0) {
282 dev->msg->flags &= ~I2C_M_RECV_LEN;
283 dev->buf_len += *dev->buf;
284 dev->msg->len = dev->buf_len + 1;
285 dev_dbg(dev->dev, "received block length %d\n",
286 dev->buf_len);
287 } else {
288 /* abort and send the stop by reading one more byte */
289 dev->recv_len_abort = true;
290 dev->buf_len = 1;
291 }
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100292 }
293
294 /* send stop if second but last byte has been read */
295 if (dev->buf_len == 1)
296 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_STOP);
297
298 dev_dbg(dev->dev, "read 0x%x, to go %d\n", *dev->buf, dev->buf_len);
299
300 ++dev->buf;
301}
302
Ludovic Desroches60937b22012-11-23 10:09:04 +0100303static void at91_twi_read_data_dma_callback(void *data)
304{
305 struct at91_twi_dev *dev = (struct at91_twi_dev *)data;
306
307 dma_unmap_single(dev->dev, sg_dma_address(&dev->dma.sg),
Wolfram Sang28772ac2014-07-21 11:42:03 +0200308 dev->buf_len, DMA_FROM_DEVICE);
Ludovic Desroches60937b22012-11-23 10:09:04 +0100309
310 /* The last two bytes have to be read without using dma */
311 dev->buf += dev->buf_len - 2;
312 dev->buf_len = 2;
313 at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_RXRDY);
314}
315
316static void at91_twi_read_data_dma(struct at91_twi_dev *dev)
317{
318 dma_addr_t dma_addr;
319 struct dma_async_tx_descriptor *rxdesc;
320 struct at91_twi_dma *dma = &dev->dma;
321 struct dma_chan *chan_rx = dma->chan_rx;
322
323 dma->direction = DMA_FROM_DEVICE;
324
325 /* Keep in mind that we won't use dma to read the last two bytes */
326 at91_twi_irq_save(dev);
327 dma_addr = dma_map_single(dev->dev, dev->buf, dev->buf_len - 2,
328 DMA_FROM_DEVICE);
329 if (dma_mapping_error(dev->dev, dma_addr)) {
330 dev_err(dev->dev, "dma map failed\n");
331 return;
332 }
333 dma->buf_mapped = true;
334 at91_twi_irq_restore(dev);
335 dma->sg.dma_address = dma_addr;
336 sg_dma_len(&dma->sg) = dev->buf_len - 2;
337
338 rxdesc = dmaengine_prep_slave_sg(chan_rx, &dma->sg, 1, DMA_DEV_TO_MEM,
339 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
340 if (!rxdesc) {
341 dev_err(dev->dev, "dma prep slave sg failed\n");
342 goto error;
343 }
344
345 rxdesc->callback = at91_twi_read_data_dma_callback;
346 rxdesc->callback_param = dev;
347
348 dma->xfer_in_progress = true;
349 dmaengine_submit(rxdesc);
350 dma_async_issue_pending(dma->chan_rx);
351
352 return;
353
354error:
355 at91_twi_dma_cleanup(dev);
356}
357
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100358static irqreturn_t atmel_twi_interrupt(int irq, void *dev_id)
359{
360 struct at91_twi_dev *dev = dev_id;
361 const unsigned status = at91_twi_read(dev, AT91_TWI_SR);
362 const unsigned irqstatus = status & at91_twi_read(dev, AT91_TWI_IMR);
363
364 if (!irqstatus)
365 return IRQ_NONE;
366 else if (irqstatus & AT91_TWI_RXRDY)
367 at91_twi_read_next_byte(dev);
368 else if (irqstatus & AT91_TWI_TXRDY)
369 at91_twi_write_next_byte(dev);
370
371 /* catch error flags */
372 dev->transfer_status |= status;
373
374 if (irqstatus & AT91_TWI_TXCOMP) {
375 at91_disable_twi_interrupts(dev);
376 complete(&dev->cmd_complete);
377 }
378
379 return IRQ_HANDLED;
380}
381
382static int at91_do_twi_transfer(struct at91_twi_dev *dev)
383{
384 int ret;
385 bool has_unre_flag = dev->pdata->has_unre_flag;
386
387 dev_dbg(dev->dev, "transfer: %s %d bytes.\n",
388 (dev->msg->flags & I2C_M_RD) ? "read" : "write", dev->buf_len);
389
Wolfram Sang16735d02013-11-14 14:32:02 -0800390 reinit_completion(&dev->cmd_complete);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100391 dev->transfer_status = 0;
Ludovic Desroches7c3fe642012-11-13 16:43:21 +0100392
393 if (!dev->buf_len) {
394 at91_twi_write(dev, AT91_TWI_CR, AT91_TWI_QUICK);
395 at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_TXCOMP);
396 } else if (dev->msg->flags & I2C_M_RD) {
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100397 unsigned start_flags = AT91_TWI_START;
398
399 if (at91_twi_read(dev, AT91_TWI_SR) & AT91_TWI_RXRDY) {
400 dev_err(dev->dev, "RXRDY still set!");
401 at91_twi_read(dev, AT91_TWI_RHR);
402 }
403
404 /* if only one byte is to be read, immediately stop transfer */
405 if (dev->buf_len <= 1 && !(dev->msg->flags & I2C_M_RECV_LEN))
406 start_flags |= AT91_TWI_STOP;
407 at91_twi_write(dev, AT91_TWI_CR, start_flags);
Ludovic Desroches60937b22012-11-23 10:09:04 +0100408 /*
409 * When using dma, the last byte has to be read manually in
410 * order to not send the stop command too late and then
411 * to receive extra data. In practice, there are some issues
412 * if you use the dma to read n-1 bytes because of latency.
413 * Reading n-2 bytes with dma and the two last ones manually
414 * seems to be the best solution.
415 */
416 if (dev->use_dma && (dev->buf_len > AT91_I2C_DMA_THRESHOLD)) {
417 at91_twi_read_data_dma(dev);
418 /*
419 * It is important to enable TXCOMP irq here because
420 * doing it only when transferring the last two bytes
421 * will mask NACK errors since TXCOMP is set when a
422 * NACK occurs.
423 */
424 at91_twi_write(dev, AT91_TWI_IER,
425 AT91_TWI_TXCOMP);
426 } else
427 at91_twi_write(dev, AT91_TWI_IER,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100428 AT91_TWI_TXCOMP | AT91_TWI_RXRDY);
429 } else {
Ludovic Desroches60937b22012-11-23 10:09:04 +0100430 if (dev->use_dma && (dev->buf_len > AT91_I2C_DMA_THRESHOLD)) {
431 at91_twi_write_data_dma(dev);
432 at91_twi_write(dev, AT91_TWI_IER, AT91_TWI_TXCOMP);
433 } else {
434 at91_twi_write_next_byte(dev);
435 at91_twi_write(dev, AT91_TWI_IER,
436 AT91_TWI_TXCOMP | AT91_TWI_TXRDY);
437 }
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100438 }
439
Wolfram Sang11cfbfb2014-11-03 21:16:16 +0100440 ret = wait_for_completion_timeout(&dev->cmd_complete,
Simon Lindgren6721f282014-08-26 21:13:24 +0200441 dev->adapter.timeout);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100442 if (ret == 0) {
443 dev_err(dev->dev, "controller timed out\n");
444 at91_init_twi_bus(dev);
Ludovic Desroches60937b22012-11-23 10:09:04 +0100445 ret = -ETIMEDOUT;
446 goto error;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100447 }
448 if (dev->transfer_status & AT91_TWI_NACK) {
449 dev_dbg(dev->dev, "received nack\n");
Ludovic Desroches60937b22012-11-23 10:09:04 +0100450 ret = -EREMOTEIO;
451 goto error;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100452 }
453 if (dev->transfer_status & AT91_TWI_OVRE) {
454 dev_err(dev->dev, "overrun while reading\n");
Ludovic Desroches60937b22012-11-23 10:09:04 +0100455 ret = -EIO;
456 goto error;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100457 }
458 if (has_unre_flag && dev->transfer_status & AT91_TWI_UNRE) {
459 dev_err(dev->dev, "underrun while writing\n");
Ludovic Desroches60937b22012-11-23 10:09:04 +0100460 ret = -EIO;
461 goto error;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100462 }
Marek Roszko75b81f32014-08-20 21:39:41 -0400463 if (dev->recv_len_abort) {
464 dev_err(dev->dev, "invalid smbus block length recvd\n");
465 ret = -EPROTO;
466 goto error;
467 }
468
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100469 dev_dbg(dev->dev, "transfer complete\n");
470
471 return 0;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100472
473error:
474 at91_twi_dma_cleanup(dev);
475 return ret;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100476}
477
478static int at91_twi_xfer(struct i2c_adapter *adap, struct i2c_msg *msg, int num)
479{
480 struct at91_twi_dev *dev = i2c_get_adapdata(adap);
481 int ret;
482 unsigned int_addr_flag = 0;
483 struct i2c_msg *m_start = msg;
484
485 dev_dbg(&adap->dev, "at91_xfer: processing %d messages:\n", num);
486
Wenyou Yangd64a8182014-10-24 14:50:15 +0800487 ret = pm_runtime_get_sync(dev->dev);
488 if (ret < 0)
489 goto out;
490
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100491 /*
492 * The hardware can handle at most two messages concatenated by a
493 * repeated start via it's internal address feature.
494 */
495 if (num > 2) {
496 dev_err(dev->dev,
497 "cannot handle more than two concatenated messages.\n");
Wenyou Yangd64a8182014-10-24 14:50:15 +0800498 ret = 0;
499 goto out;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100500 } else if (num == 2) {
501 int internal_address = 0;
502 int i;
503
504 if (msg->flags & I2C_M_RD) {
505 dev_err(dev->dev, "first transfer must be write.\n");
Wenyou Yangd64a8182014-10-24 14:50:15 +0800506 ret = -EINVAL;
507 goto out;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100508 }
509 if (msg->len > 3) {
510 dev_err(dev->dev, "first message size must be <= 3.\n");
Wenyou Yangd64a8182014-10-24 14:50:15 +0800511 ret = -EINVAL;
512 goto out;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100513 }
514
515 /* 1st msg is put into the internal address, start with 2nd */
516 m_start = &msg[1];
517 for (i = 0; i < msg->len; ++i) {
518 const unsigned addr = msg->buf[msg->len - 1 - i];
519
520 internal_address |= addr << (8 * i);
521 int_addr_flag += AT91_TWI_IADRSZ_1;
522 }
523 at91_twi_write(dev, AT91_TWI_IADR, internal_address);
524 }
525
526 at91_twi_write(dev, AT91_TWI_MMR, (m_start->addr << 16) | int_addr_flag
527 | ((m_start->flags & I2C_M_RD) ? AT91_TWI_MREAD : 0));
528
529 dev->buf_len = m_start->len;
530 dev->buf = m_start->buf;
531 dev->msg = m_start;
Marek Roszko75b81f32014-08-20 21:39:41 -0400532 dev->recv_len_abort = false;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100533
534 ret = at91_do_twi_transfer(dev);
535
Wenyou Yangd64a8182014-10-24 14:50:15 +0800536 ret = (ret < 0) ? ret : num;
537out:
538 pm_runtime_mark_last_busy(dev->dev);
539 pm_runtime_put_autosuspend(dev->dev);
540
541 return ret;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100542}
543
544static u32 at91_twi_func(struct i2c_adapter *adapter)
545{
546 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
547 | I2C_FUNC_SMBUS_READ_BLOCK_DATA;
548}
549
550static struct i2c_algorithm at91_twi_algorithm = {
551 .master_xfer = at91_twi_xfer,
552 .functionality = at91_twi_func,
553};
554
555static struct at91_twi_pdata at91rm9200_config = {
556 .clk_max_div = 5,
557 .clk_offset = 3,
558 .has_unre_flag = true,
Ludovic Desroches60937b22012-11-23 10:09:04 +0100559 .has_dma_support = false,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100560};
561
562static struct at91_twi_pdata at91sam9261_config = {
563 .clk_max_div = 5,
564 .clk_offset = 4,
565 .has_unre_flag = false,
Ludovic Desroches60937b22012-11-23 10:09:04 +0100566 .has_dma_support = false,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100567};
568
569static struct at91_twi_pdata at91sam9260_config = {
570 .clk_max_div = 7,
571 .clk_offset = 4,
572 .has_unre_flag = false,
Ludovic Desroches60937b22012-11-23 10:09:04 +0100573 .has_dma_support = false,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100574};
575
576static struct at91_twi_pdata at91sam9g20_config = {
577 .clk_max_div = 7,
578 .clk_offset = 4,
579 .has_unre_flag = false,
Ludovic Desroches60937b22012-11-23 10:09:04 +0100580 .has_dma_support = false,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100581};
582
583static struct at91_twi_pdata at91sam9g10_config = {
584 .clk_max_div = 7,
585 .clk_offset = 4,
586 .has_unre_flag = false,
Ludovic Desroches60937b22012-11-23 10:09:04 +0100587 .has_dma_support = false,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100588};
589
590static const struct platform_device_id at91_twi_devtypes[] = {
591 {
592 .name = "i2c-at91rm9200",
593 .driver_data = (unsigned long) &at91rm9200_config,
594 }, {
595 .name = "i2c-at91sam9261",
596 .driver_data = (unsigned long) &at91sam9261_config,
597 }, {
598 .name = "i2c-at91sam9260",
599 .driver_data = (unsigned long) &at91sam9260_config,
600 }, {
601 .name = "i2c-at91sam9g20",
602 .driver_data = (unsigned long) &at91sam9g20_config,
603 }, {
604 .name = "i2c-at91sam9g10",
605 .driver_data = (unsigned long) &at91sam9g10_config,
606 }, {
607 /* sentinel */
608 }
609};
610
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200611#if defined(CONFIG_OF)
Joachim Eastwood4182b432013-02-09 19:14:00 +0100612static struct at91_twi_pdata at91sam9x5_config = {
613 .clk_max_div = 7,
614 .clk_offset = 4,
615 .has_unre_flag = false,
616 .has_dma_support = true,
617};
618
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200619static const struct of_device_id atmel_twi_dt_ids[] = {
620 {
Joachim Eastwood631056c2012-12-05 22:42:12 +0100621 .compatible = "atmel,at91rm9200-i2c",
622 .data = &at91rm9200_config,
623 } , {
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200624 .compatible = "atmel,at91sam9260-i2c",
625 .data = &at91sam9260_config,
626 } , {
jean-jacques hiblotd9a3afc2014-01-15 14:17:13 +0100627 .compatible = "atmel,at91sam9261-i2c",
628 .data = &at91sam9261_config,
629 } , {
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200630 .compatible = "atmel,at91sam9g20-i2c",
631 .data = &at91sam9g20_config,
632 } , {
633 .compatible = "atmel,at91sam9g10-i2c",
634 .data = &at91sam9g10_config,
635 }, {
636 .compatible = "atmel,at91sam9x5-i2c",
637 .data = &at91sam9x5_config,
638 }, {
639 /* sentinel */
640 }
641};
642MODULE_DEVICE_TABLE(of, atmel_twi_dt_ids);
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200643#endif
644
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000645static bool filter(struct dma_chan *chan, void *pdata)
Ludovic Desroches60937b22012-11-23 10:09:04 +0100646{
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000647 struct at91_twi_pdata *sl_pdata = pdata;
648 struct at_dma_slave *sl;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100649
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000650 if (!sl_pdata)
651 return false;
652
653 sl = &sl_pdata->dma_slave;
654 if (sl && (sl->dma_dev == chan->device->dev)) {
Ludovic Desroches60937b22012-11-23 10:09:04 +0100655 chan->private = sl;
656 return true;
657 } else {
658 return false;
659 }
660}
661
Bill Pemberton0b255e92012-11-27 15:59:38 -0500662static int at91_twi_configure_dma(struct at91_twi_dev *dev, u32 phy_addr)
Ludovic Desroches60937b22012-11-23 10:09:04 +0100663{
664 int ret = 0;
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000665 struct at91_twi_pdata *pdata = dev->pdata;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100666 struct dma_slave_config slave_config;
667 struct at91_twi_dma *dma = &dev->dma;
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000668 dma_cap_mask_t mask;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100669
670 memset(&slave_config, 0, sizeof(slave_config));
671 slave_config.src_addr = (dma_addr_t)phy_addr + AT91_TWI_RHR;
672 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
673 slave_config.src_maxburst = 1;
674 slave_config.dst_addr = (dma_addr_t)phy_addr + AT91_TWI_THR;
675 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
676 slave_config.dst_maxburst = 1;
677 slave_config.device_fc = false;
678
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000679 dma_cap_zero(mask);
680 dma_cap_set(DMA_SLAVE, mask);
Ludovic Desroches60937b22012-11-23 10:09:04 +0100681
Ludovic Desrochesd877a722013-04-15 02:16:56 +0000682 dma->chan_tx = dma_request_slave_channel_compat(mask, filter, pdata,
683 dev->dev, "tx");
684 if (!dma->chan_tx) {
685 dev_err(dev->dev, "can't get a DMA channel for tx\n");
686 ret = -EBUSY;
687 goto error;
688 }
689
690 dma->chan_rx = dma_request_slave_channel_compat(mask, filter, pdata,
691 dev->dev, "rx");
692 if (!dma->chan_rx) {
693 dev_err(dev->dev, "can't get a DMA channel for rx\n");
694 ret = -EBUSY;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100695 goto error;
696 }
697
698 slave_config.direction = DMA_MEM_TO_DEV;
699 if (dmaengine_slave_config(dma->chan_tx, &slave_config)) {
700 dev_err(dev->dev, "failed to configure tx channel\n");
701 ret = -EINVAL;
702 goto error;
703 }
704
705 slave_config.direction = DMA_DEV_TO_MEM;
706 if (dmaengine_slave_config(dma->chan_rx, &slave_config)) {
707 dev_err(dev->dev, "failed to configure rx channel\n");
708 ret = -EINVAL;
709 goto error;
710 }
711
712 sg_init_table(&dma->sg, 1);
713 dma->buf_mapped = false;
714 dma->xfer_in_progress = false;
715
716 dev_info(dev->dev, "using %s (tx) and %s (rx) for DMA transfers\n",
717 dma_chan_name(dma->chan_tx), dma_chan_name(dma->chan_rx));
718
719 return ret;
720
721error:
722 dev_info(dev->dev, "can't use DMA\n");
723 if (dma->chan_rx)
724 dma_release_channel(dma->chan_rx);
725 if (dma->chan_tx)
726 dma_release_channel(dma->chan_tx);
727 return ret;
728}
729
Bill Pemberton0b255e92012-11-27 15:59:38 -0500730static struct at91_twi_pdata *at91_twi_get_driver_data(
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200731 struct platform_device *pdev)
732{
733 if (pdev->dev.of_node) {
734 const struct of_device_id *match;
735 match = of_match_node(atmel_twi_dt_ids, pdev->dev.of_node);
736 if (!match)
737 return NULL;
Ludovic Desrochescd32e6c2012-11-23 17:03:16 +0100738 return (struct at91_twi_pdata *)match->data;
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200739 }
740 return (struct at91_twi_pdata *) platform_get_device_id(pdev)->driver_data;
741}
742
Bill Pemberton0b255e92012-11-27 15:59:38 -0500743static int at91_twi_probe(struct platform_device *pdev)
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100744{
745 struct at91_twi_dev *dev;
746 struct resource *mem;
747 int rc;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100748 u32 phy_addr;
Marek Roszko75b6c4b2014-03-11 00:25:38 -0400749 u32 bus_clk_rate;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100750
751 dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
752 if (!dev)
753 return -ENOMEM;
754 init_completion(&dev->cmd_complete);
755 dev->dev = &pdev->dev;
756
757 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
758 if (!mem)
759 return -ENODEV;
Ludovic Desroches60937b22012-11-23 10:09:04 +0100760 phy_addr = mem->start;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100761
762 dev->pdata = at91_twi_get_driver_data(pdev);
763 if (!dev->pdata)
764 return -ENODEV;
765
Thierry Reding84dbf802013-01-21 11:09:03 +0100766 dev->base = devm_ioremap_resource(&pdev->dev, mem);
767 if (IS_ERR(dev->base))
768 return PTR_ERR(dev->base);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100769
770 dev->irq = platform_get_irq(pdev, 0);
771 if (dev->irq < 0)
772 return dev->irq;
773
774 rc = devm_request_irq(&pdev->dev, dev->irq, atmel_twi_interrupt, 0,
775 dev_name(dev->dev), dev);
776 if (rc) {
777 dev_err(dev->dev, "Cannot get irq %d: %d\n", dev->irq, rc);
778 return rc;
779 }
780
781 platform_set_drvdata(pdev, dev);
782
783 dev->clk = devm_clk_get(dev->dev, NULL);
784 if (IS_ERR(dev->clk)) {
785 dev_err(dev->dev, "no clock defined\n");
786 return -ENODEV;
787 }
788 clk_prepare_enable(dev->clk);
789
Ludovic Desroches60937b22012-11-23 10:09:04 +0100790 if (dev->pdata->has_dma_support) {
791 if (at91_twi_configure_dma(dev, phy_addr) == 0)
792 dev->use_dma = true;
793 }
794
Marek Roszko75b6c4b2014-03-11 00:25:38 -0400795 rc = of_property_read_u32(dev->dev->of_node, "clock-frequency",
796 &bus_clk_rate);
797 if (rc)
798 bus_clk_rate = DEFAULT_TWI_CLK_HZ;
799
800 at91_calc_twi_clock(dev, bus_clk_rate);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100801 at91_init_twi_bus(dev);
802
803 snprintf(dev->adapter.name, sizeof(dev->adapter.name), "AT91");
804 i2c_set_adapdata(&dev->adapter, dev);
805 dev->adapter.owner = THIS_MODULE;
Wolfram Sangb8505792014-07-10 13:46:22 +0200806 dev->adapter.class = I2C_CLASS_DEPRECATED;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100807 dev->adapter.algo = &at91_twi_algorithm;
808 dev->adapter.dev.parent = dev->dev;
809 dev->adapter.nr = pdev->id;
810 dev->adapter.timeout = AT91_I2C_TIMEOUT;
Ludovic Desroches70d46a22012-09-12 08:42:14 +0200811 dev->adapter.dev.of_node = pdev->dev.of_node;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100812
Wenyou Yangd64a8182014-10-24 14:50:15 +0800813 pm_runtime_set_autosuspend_delay(dev->dev, AUTOSUSPEND_TIMEOUT);
814 pm_runtime_use_autosuspend(dev->dev);
815 pm_runtime_set_active(dev->dev);
816 pm_runtime_enable(dev->dev);
817
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100818 rc = i2c_add_numbered_adapter(&dev->adapter);
819 if (rc) {
820 dev_err(dev->dev, "Adapter %s registration failed\n",
821 dev->adapter.name);
822 clk_disable_unprepare(dev->clk);
Wenyou Yangd64a8182014-10-24 14:50:15 +0800823
824 pm_runtime_disable(dev->dev);
825 pm_runtime_set_suspended(dev->dev);
826
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100827 return rc;
828 }
829
830 dev_info(dev->dev, "AT91 i2c bus driver.\n");
831 return 0;
832}
833
Bill Pemberton0b255e92012-11-27 15:59:38 -0500834static int at91_twi_remove(struct platform_device *pdev)
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100835{
836 struct at91_twi_dev *dev = platform_get_drvdata(pdev);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100837
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000838 i2c_del_adapter(&dev->adapter);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100839 clk_disable_unprepare(dev->clk);
840
Wenyou Yangd64a8182014-10-24 14:50:15 +0800841 pm_runtime_disable(dev->dev);
842 pm_runtime_set_suspended(dev->dev);
843
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000844 return 0;
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100845}
846
847#ifdef CONFIG_PM
848
849static int at91_twi_runtime_suspend(struct device *dev)
850{
851 struct at91_twi_dev *twi_dev = dev_get_drvdata(dev);
852
Wenyou Yangd64a8182014-10-24 14:50:15 +0800853 clk_disable_unprepare(twi_dev->clk);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100854
Wenyou Yang62d10c42014-11-10 09:55:52 +0800855 pinctrl_pm_select_sleep_state(dev);
856
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100857 return 0;
858}
859
860static int at91_twi_runtime_resume(struct device *dev)
861{
862 struct at91_twi_dev *twi_dev = dev_get_drvdata(dev);
863
Wenyou Yang62d10c42014-11-10 09:55:52 +0800864 pinctrl_pm_select_default_state(dev);
865
Wenyou Yangd64a8182014-10-24 14:50:15 +0800866 return clk_prepare_enable(twi_dev->clk);
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100867}
868
Wenyou Yang36765292014-10-24 14:50:16 +0800869static int at91_twi_suspend_noirq(struct device *dev)
870{
871 if (!pm_runtime_status_suspended(dev))
872 at91_twi_runtime_suspend(dev);
873
874 return 0;
875}
876
877static int at91_twi_resume_noirq(struct device *dev)
878{
879 int ret;
880
881 if (!pm_runtime_status_suspended(dev)) {
882 ret = at91_twi_runtime_resume(dev);
883 if (ret)
884 return ret;
885 }
886
887 pm_runtime_mark_last_busy(dev);
888 pm_request_autosuspend(dev);
889
890 return 0;
891}
892
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100893static const struct dev_pm_ops at91_twi_pm = {
Wenyou Yang36765292014-10-24 14:50:16 +0800894 .suspend_noirq = at91_twi_suspend_noirq,
895 .resume_noirq = at91_twi_resume_noirq,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100896 .runtime_suspend = at91_twi_runtime_suspend,
897 .runtime_resume = at91_twi_runtime_resume,
898};
899
900#define at91_twi_pm_ops (&at91_twi_pm)
901#else
902#define at91_twi_pm_ops NULL
903#endif
904
905static struct platform_driver at91_twi_driver = {
906 .probe = at91_twi_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500907 .remove = at91_twi_remove,
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100908 .id_table = at91_twi_devtypes,
909 .driver = {
910 .name = "at91_i2c",
911 .owner = THIS_MODULE,
Sachin Kamat600abea2013-03-14 00:13:03 +0000912 .of_match_table = of_match_ptr(atmel_twi_dt_ids),
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100913 .pm = at91_twi_pm_ops,
914 },
915};
916
917static int __init at91_twi_init(void)
918{
919 return platform_driver_register(&at91_twi_driver);
920}
921
922static void __exit at91_twi_exit(void)
923{
924 platform_driver_unregister(&at91_twi_driver);
925}
926
927subsys_initcall(at91_twi_init);
928module_exit(at91_twi_exit);
929
930MODULE_AUTHOR("Nikolaus Voss <n.voss@weinmann.de>");
931MODULE_DESCRIPTION("I2C (TWI) driver for Atmel AT91");
932MODULE_LICENSE("GPL");
933MODULE_ALIAS("platform:at91_i2c");