blob: 97ac6104d63a0fcfa9fb2b9f9b8c1e51c9b7866d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/mc146818rtc.h>
29#include <linux/compiler.h>
30#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070031#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/sysdev.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070033#include <linux/pci.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Julia Lawall1d16b532008-01-30 13:32:19 +010038#include <linux/jiffies.h> /* time_after() */
Ashok Raj54d5d422005-09-06 15:16:15 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/io.h>
41#include <asm/smp.h>
42#include <asm/desc.h>
43#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070044#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020045#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070046#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070047#include <asm/hypertransport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#include <mach_apic.h>
Andi Kleen874c4fe2006-09-26 10:52:26 +020050#include <mach_apicdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052int (*ioapic_renumber_irq)(int ioapic, int irq);
53atomic_t irq_mis_count;
54
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -080055/* Where if anywhere is the i8259 connect in external int mode */
56static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(ioapic_lock);
Jan Beulich0a1ad602006-06-26 13:56:43 +020059static DEFINE_SPINLOCK(vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Andi Kleenf9262c12006-03-08 17:57:25 -080061int timer_over_8254 __initdata = 1;
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/*
64 * Is the SiS APIC rmw bug present ?
65 * -1 = don't know, 0 = no, 1 = yes
66 */
67int sis_apic_bug = -1;
68
69/*
70 * # of IRQ routing registers
71 */
72int nr_ioapic_registers[MAX_IO_APICS];
73
Rusty Russell1a3f2392006-09-26 10:52:32 +020074static int disable_timer_pin_1 __initdata;
Chuck Ebbert66759a02005-09-12 18:49:25 +020075
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/*
77 * Rough estimation of how many shared IRQs there are, can
78 * be changed anytime.
79 */
80#define MAX_PLUS_SHARED_IRQS NR_IRQS
81#define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
82
83/*
84 * This is performance-critical, we want to do it O(1)
85 *
86 * the indexing order of this array favors 1:1 mappings
87 * between pins and IRQs.
88 */
89
90static struct irq_pin_list {
91 int apic, pin, next;
92} irq_2_pin[PIN_MAP_SIZE];
93
Linus Torvalds130fe052006-11-01 09:11:00 -080094struct io_apic {
95 unsigned int index;
96 unsigned int unused[3];
97 unsigned int data;
98};
99
100static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
101{
102 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
103 + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
104}
105
106static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
107{
108 struct io_apic __iomem *io_apic = io_apic_base(apic);
109 writel(reg, &io_apic->index);
110 return readl(&io_apic->data);
111}
112
113static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
114{
115 struct io_apic __iomem *io_apic = io_apic_base(apic);
116 writel(reg, &io_apic->index);
117 writel(value, &io_apic->data);
118}
119
120/*
121 * Re-write a value: to be used for read-modify-write
122 * cycles where the read already set up the index register.
123 *
124 * Older SiS APIC requires we rewrite the index register
125 */
126static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
127{
Al Virocb468982007-02-09 16:39:25 +0000128 volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
Linus Torvalds130fe052006-11-01 09:11:00 -0800129 if (sis_apic_bug)
130 writel(reg, &io_apic->index);
131 writel(value, &io_apic->data);
132}
133
Andi Kleencf4c6a22006-09-26 10:52:30 +0200134union entry_union {
135 struct { u32 w1, w2; };
136 struct IO_APIC_route_entry entry;
137};
138
139static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
140{
141 union entry_union eu;
142 unsigned long flags;
143 spin_lock_irqsave(&ioapic_lock, flags);
144 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
145 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
146 spin_unlock_irqrestore(&ioapic_lock, flags);
147 return eu.entry;
148}
149
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800150/*
151 * When we write a new IO APIC routing entry, we need to write the high
152 * word first! If the mask bit in the low word is clear, we will enable
153 * the interrupt, and we need to make sure the entry is fully populated
154 * before that happens.
155 */
Andi Kleend15512f2006-12-07 02:14:07 +0100156static void
157__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
158{
159 union entry_union eu;
160 eu.entry = e;
161 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
162 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
163}
164
Andi Kleencf4c6a22006-09-26 10:52:30 +0200165static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
166{
167 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200168 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100169 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800170 spin_unlock_irqrestore(&ioapic_lock, flags);
171}
172
173/*
174 * When we mask an IO APIC routing entry, we need to write the low
175 * word first, in order to set the mask bit before we change the
176 * high bits!
177 */
178static void ioapic_mask_entry(int apic, int pin)
179{
180 unsigned long flags;
181 union entry_union eu = { .entry.mask = 1 };
182
183 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200184 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
185 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
186 spin_unlock_irqrestore(&ioapic_lock, flags);
187}
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189/*
190 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
191 * shared ISA-space IRQs, so we have to support them. We are super
192 * fast in the common case, and fast for shared ISA-space IRQs.
193 */
194static void add_pin_to_irq(unsigned int irq, int apic, int pin)
195{
196 static int first_free_entry = NR_IRQS;
197 struct irq_pin_list *entry = irq_2_pin + irq;
198
199 while (entry->next)
200 entry = irq_2_pin + entry->next;
201
202 if (entry->pin != -1) {
203 entry->next = first_free_entry;
204 entry = irq_2_pin + entry->next;
205 if (++first_free_entry >= PIN_MAP_SIZE)
206 panic("io_apic.c: whoops");
207 }
208 entry->apic = apic;
209 entry->pin = pin;
210}
211
212/*
213 * Reroute an IRQ to a different pin.
214 */
215static void __init replace_pin_at_irq(unsigned int irq,
216 int oldapic, int oldpin,
217 int newapic, int newpin)
218{
219 struct irq_pin_list *entry = irq_2_pin + irq;
220
221 while (1) {
222 if (entry->apic == oldapic && entry->pin == oldpin) {
223 entry->apic = newapic;
224 entry->pin = newpin;
225 }
226 if (!entry->next)
227 break;
228 entry = irq_2_pin + entry->next;
229 }
230}
231
232static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
233{
234 struct irq_pin_list *entry = irq_2_pin + irq;
235 unsigned int pin, reg;
236
237 for (;;) {
238 pin = entry->pin;
239 if (pin == -1)
240 break;
241 reg = io_apic_read(entry->apic, 0x10 + pin*2);
242 reg &= ~disable;
243 reg |= enable;
244 io_apic_modify(entry->apic, 0x10 + pin*2, reg);
245 if (!entry->next)
246 break;
247 entry = irq_2_pin + entry->next;
248 }
249}
250
251/* mask = 1 */
252static void __mask_IO_APIC_irq (unsigned int irq)
253{
254 __modify_IO_APIC_irq(irq, 0x00010000, 0);
255}
256
257/* mask = 0 */
258static void __unmask_IO_APIC_irq (unsigned int irq)
259{
260 __modify_IO_APIC_irq(irq, 0, 0x00010000);
261}
262
263/* mask = 1, trigger = 0 */
264static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
265{
266 __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
267}
268
269/* mask = 0, trigger = 1 */
270static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
271{
272 __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
273}
274
275static void mask_IO_APIC_irq (unsigned int irq)
276{
277 unsigned long flags;
278
279 spin_lock_irqsave(&ioapic_lock, flags);
280 __mask_IO_APIC_irq(irq);
281 spin_unlock_irqrestore(&ioapic_lock, flags);
282}
283
284static void unmask_IO_APIC_irq (unsigned int irq)
285{
286 unsigned long flags;
287
288 spin_lock_irqsave(&ioapic_lock, flags);
289 __unmask_IO_APIC_irq(irq);
290 spin_unlock_irqrestore(&ioapic_lock, flags);
291}
292
293static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
294{
295 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200298 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 if (entry.delivery_mode == dest_SMI)
300 return;
301
302 /*
303 * Disable it in the IO-APIC irq-routing table:
304 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800305 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306}
307
308static void clear_IO_APIC (void)
309{
310 int apic, pin;
311
312 for (apic = 0; apic < nr_ioapics; apic++)
313 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
314 clear_IO_APIC_pin(apic, pin);
315}
316
Ashok Raj54d5d422005-09-06 15:16:15 -0700317#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
319{
320 unsigned long flags;
321 int pin;
322 struct irq_pin_list *entry = irq_2_pin + irq;
323 unsigned int apicid_value;
Ashok Raj54d5d422005-09-06 15:16:15 -0700324 cpumask_t tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Ashok Raj54d5d422005-09-06 15:16:15 -0700326 cpus_and(tmp, cpumask, cpu_online_map);
327 if (cpus_empty(tmp))
328 tmp = TARGET_CPUS;
329
330 cpus_and(cpumask, tmp, CPU_MASK_ALL);
331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 apicid_value = cpu_mask_to_apicid(cpumask);
333 /* Prepare to do the io_apic_write */
334 apicid_value = apicid_value << 24;
335 spin_lock_irqsave(&ioapic_lock, flags);
336 for (;;) {
337 pin = entry->pin;
338 if (pin == -1)
339 break;
340 io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
341 if (!entry->next)
342 break;
343 entry = irq_2_pin + entry->next;
344 }
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -0700345 irq_desc[irq].affinity = cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 spin_unlock_irqrestore(&ioapic_lock, flags);
347}
348
349#if defined(CONFIG_IRQBALANCE)
350# include <asm/processor.h> /* kernel_thread() */
351# include <linux/kernel_stat.h> /* kstat */
352# include <linux/slab.h> /* kmalloc() */
Julia Lawall1d16b532008-01-30 13:32:19 +0100353# include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355#define IRQBALANCE_CHECK_ARCH -999
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700356#define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
357#define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
358#define BALANCED_IRQ_MORE_DELTA (HZ/10)
359#define BALANCED_IRQ_LESS_DELTA (HZ)
360
361static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
362static int physical_balance __read_mostly;
363static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365static struct irq_cpu_info {
366 unsigned long * last_irq;
367 unsigned long * irq_delta;
368 unsigned long irq;
369} irq_cpu_data[NR_CPUS];
370
371#define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
372#define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
373#define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
374
375#define IDLE_ENOUGH(cpu,now) \
376 (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
377
378#define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
379
Mike Travisd5a74302007-10-16 01:24:05 -0700380#define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700382static cpumask_t balance_irq_affinity[NR_IRQS] = {
383 [0 ... NR_IRQS-1] = CPU_MASK_ALL
384};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700386void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
387{
388 balance_irq_affinity[irq] = mask;
389}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
392 unsigned long now, int direction)
393{
394 int search_idle = 1;
395 int cpu = curr_cpu;
396
397 goto inside;
398
399 do {
400 if (unlikely(cpu == curr_cpu))
401 search_idle = 0;
402inside:
403 if (direction == 1) {
404 cpu++;
405 if (cpu >= NR_CPUS)
406 cpu = 0;
407 } else {
408 cpu--;
409 if (cpu == -1)
410 cpu = NR_CPUS-1;
411 }
412 } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
413 (search_idle && !IDLE_ENOUGH(cpu,now)));
414
415 return cpu;
416}
417
418static inline void balance_irq(int cpu, int irq)
419{
420 unsigned long now = jiffies;
421 cpumask_t allowed_mask;
422 unsigned int new_cpu;
423
424 if (irqbalance_disabled)
425 return;
426
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700427 cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 new_cpu = move(cpu, allowed_mask, now, 1);
429 if (cpu != new_cpu) {
Ashok Raj54d5d422005-09-06 15:16:15 -0700430 set_pending_irq(irq, cpumask_of_cpu(new_cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
432}
433
434static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
435{
436 int i, j;
Stefan Richteredc2cbf2007-07-21 17:11:40 +0200437
Andrew Morton394e3902006-03-23 03:01:05 -0800438 for_each_online_cpu(i) {
439 for (j = 0; j < NR_IRQS; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 if (!irq_desc[j].action)
441 continue;
442 /* Is it a significant load ? */
443 if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
444 useful_load_threshold)
445 continue;
446 balance_irq(i, j);
447 }
448 }
449 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
450 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
451 return;
452}
453
454static void do_irq_balance(void)
455{
456 int i, j;
457 unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
458 unsigned long move_this_load = 0;
459 int max_loaded = 0, min_loaded = 0;
460 int load;
461 unsigned long useful_load_threshold = balanced_irq_interval + 10;
462 int selected_irq;
463 int tmp_loaded, first_attempt = 1;
464 unsigned long tmp_cpu_irq;
465 unsigned long imbalance = 0;
466 cpumask_t allowed_mask, target_cpu_mask, tmp;
467
KAMEZAWA Hiroyukic89125992006-03-28 01:56:39 -0800468 for_each_possible_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 int package_index;
470 CPU_IRQ(i) = 0;
471 if (!cpu_online(i))
472 continue;
473 package_index = CPU_TO_PACKAGEINDEX(i);
474 for (j = 0; j < NR_IRQS; j++) {
475 unsigned long value_now, delta;
Thomas Gleixner950f4422007-02-16 01:27:24 -0800476 /* Is this an active IRQ or balancing disabled ? */
477 if (!irq_desc[j].action || irq_balancing_disabled(j))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 continue;
479 if ( package_index == i )
480 IRQ_DELTA(package_index,j) = 0;
481 /* Determine the total count per processor per IRQ */
482 value_now = (unsigned long) kstat_cpu(i).irqs[j];
483
484 /* Determine the activity per processor per IRQ */
485 delta = value_now - LAST_CPU_IRQ(i,j);
486
487 /* Update last_cpu_irq[][] for the next time */
488 LAST_CPU_IRQ(i,j) = value_now;
489
490 /* Ignore IRQs whose rate is less than the clock */
491 if (delta < useful_load_threshold)
492 continue;
493 /* update the load for the processor or package total */
494 IRQ_DELTA(package_index,j) += delta;
495
496 /* Keep track of the higher numbered sibling as well */
497 if (i != package_index)
498 CPU_IRQ(i) += delta;
499 /*
500 * We have sibling A and sibling B in the package
501 *
502 * cpu_irq[A] = load for cpu A + load for cpu B
503 * cpu_irq[B] = load for cpu B
504 */
505 CPU_IRQ(package_index) += delta;
506 }
507 }
508 /* Find the least loaded processor package */
Andrew Morton394e3902006-03-23 03:01:05 -0800509 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 if (i != CPU_TO_PACKAGEINDEX(i))
511 continue;
512 if (min_cpu_irq > CPU_IRQ(i)) {
513 min_cpu_irq = CPU_IRQ(i);
514 min_loaded = i;
515 }
516 }
517 max_cpu_irq = ULONG_MAX;
518
519tryanothercpu:
520 /* Look for heaviest loaded processor.
521 * We may come back to get the next heaviest loaded processor.
522 * Skip processors with trivial loads.
523 */
524 tmp_cpu_irq = 0;
525 tmp_loaded = -1;
Andrew Morton394e3902006-03-23 03:01:05 -0800526 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 if (i != CPU_TO_PACKAGEINDEX(i))
528 continue;
529 if (max_cpu_irq <= CPU_IRQ(i))
530 continue;
531 if (tmp_cpu_irq < CPU_IRQ(i)) {
532 tmp_cpu_irq = CPU_IRQ(i);
533 tmp_loaded = i;
534 }
535 }
536
537 if (tmp_loaded == -1) {
538 /* In the case of small number of heavy interrupt sources,
539 * loading some of the cpus too much. We use Ingo's original
540 * approach to rotate them around.
541 */
542 if (!first_attempt && imbalance >= useful_load_threshold) {
543 rotate_irqs_among_cpus(useful_load_threshold);
544 return;
545 }
546 goto not_worth_the_effort;
547 }
548
549 first_attempt = 0; /* heaviest search */
550 max_cpu_irq = tmp_cpu_irq; /* load */
551 max_loaded = tmp_loaded; /* processor */
552 imbalance = (max_cpu_irq - min_cpu_irq) / 2;
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* if imbalance is less than approx 10% of max load, then
555 * observe diminishing returns action. - quit
556 */
Stefan Richteredc2cbf2007-07-21 17:11:40 +0200557 if (imbalance < (max_cpu_irq >> 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 goto not_worth_the_effort;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560tryanotherirq:
561 /* if we select an IRQ to move that can't go where we want, then
562 * see if there is another one to try.
563 */
564 move_this_load = 0;
565 selected_irq = -1;
566 for (j = 0; j < NR_IRQS; j++) {
567 /* Is this an active IRQ? */
568 if (!irq_desc[j].action)
569 continue;
570 if (imbalance <= IRQ_DELTA(max_loaded,j))
571 continue;
572 /* Try to find the IRQ that is closest to the imbalance
573 * without going over.
574 */
575 if (move_this_load < IRQ_DELTA(max_loaded,j)) {
576 move_this_load = IRQ_DELTA(max_loaded,j);
577 selected_irq = j;
578 }
579 }
580 if (selected_irq == -1) {
581 goto tryanothercpu;
582 }
583
584 imbalance = move_this_load;
585
Simon Arlott27b46d72007-10-20 01:13:56 +0200586 /* For physical_balance case, we accumulated both load
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * values in the one of the siblings cpu_irq[],
588 * to use the same code for physical and logical processors
589 * as much as possible.
590 *
591 * NOTE: the cpu_irq[] array holds the sum of the load for
592 * sibling A and sibling B in the slot for the lowest numbered
593 * sibling (A), _AND_ the load for sibling B in the slot for
594 * the higher numbered sibling.
595 *
596 * We seek the least loaded sibling by making the comparison
597 * (A+B)/2 vs B
598 */
599 load = CPU_IRQ(min_loaded) >> 1;
Mike Travisd5a74302007-10-16 01:24:05 -0700600 for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 if (load > CPU_IRQ(j)) {
602 /* This won't change cpu_sibling_map[min_loaded] */
603 load = CPU_IRQ(j);
604 min_loaded = j;
605 }
606 }
607
Zhang Yanmin1b61b912006-06-23 02:04:22 -0700608 cpus_and(allowed_mask,
609 cpu_online_map,
610 balance_irq_affinity[selected_irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 target_cpu_mask = cpumask_of_cpu(min_loaded);
612 cpus_and(tmp, target_cpu_mask, allowed_mask);
613
614 if (!cpus_empty(tmp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 /* mark for change destination */
Ashok Raj54d5d422005-09-06 15:16:15 -0700616 set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 /* Since we made a change, come back sooner to
619 * check for more variation.
620 */
621 balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
622 balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
623 return;
624 }
625 goto tryanotherirq;
626
627not_worth_the_effort:
628 /*
629 * if we did not find an IRQ to move, then adjust the time interval
630 * upward
631 */
632 balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
633 balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return;
635}
636
637static int balanced_irq(void *unused)
638{
639 int i;
640 unsigned long prev_balance_time = jiffies;
641 long time_remaining = balanced_irq_interval;
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 /* push everything to CPU 0 to give us a starting point. */
644 for (i = 0 ; i < NR_IRQS ; i++) {
Ingo Molnarcd916d32006-06-29 02:24:42 -0700645 irq_desc[i].pending_mask = cpumask_of_cpu(0);
Ashok Raj54d5d422005-09-06 15:16:15 -0700646 set_pending_irq(i, cpumask_of_cpu(0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 }
648
Rafael J. Wysocki83144182007-07-17 04:03:35 -0700649 set_freezable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 for ( ; ; ) {
Nishanth Aravamudan52e6e632005-09-10 00:27:26 -0700651 time_remaining = schedule_timeout_interruptible(time_remaining);
Christoph Lameter3e1d1d22005-06-24 23:13:50 -0700652 try_to_freeze();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (time_after(jiffies,
654 prev_balance_time+balanced_irq_interval)) {
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700655 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 do_irq_balance();
657 prev_balance_time = jiffies;
658 time_remaining = balanced_irq_interval;
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700659 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661 }
662 return 0;
663}
664
665static int __init balanced_irq_init(void)
666{
667 int i;
668 struct cpuinfo_x86 *c;
669 cpumask_t tmp;
670
671 cpus_shift_right(tmp, cpu_online_map, 2);
672 c = &boot_cpu_data;
673 /* When not overwritten by the command line ask subarchitecture. */
674 if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
675 irqbalance_disabled = NO_BALANCE_IRQ;
676 if (irqbalance_disabled)
677 return 0;
678
679 /* disable irqbalance completely if there is only one processor online */
680 if (num_online_cpus() < 2) {
681 irqbalance_disabled = 1;
682 return 0;
683 }
684 /*
685 * Enable physical balance only if more than 1 physical processor
686 * is present
687 */
688 if (smp_num_siblings > 1 && !cpus_empty(tmp))
689 physical_balance = 1;
690
Andrew Morton394e3902006-03-23 03:01:05 -0800691 for_each_online_cpu(i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
693 irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
694 if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
695 printk(KERN_ERR "balanced_irq_init: out of memory");
696 goto failed;
697 }
698 memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
699 memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
700 }
701
702 printk(KERN_INFO "Starting balanced_irq\n");
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +0200703 if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return 0;
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +0200705 printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706failed:
KAMEZAWA Hiroyukic89125992006-03-28 01:56:39 -0800707 for_each_possible_cpu(i) {
Jesper Juhl4ae66732005-06-25 14:58:48 -0700708 kfree(irq_cpu_data[i].irq_delta);
Andrew Morton394e3902006-03-23 03:01:05 -0800709 irq_cpu_data[i].irq_delta = NULL;
Jesper Juhl4ae66732005-06-25 14:58:48 -0700710 kfree(irq_cpu_data[i].last_irq);
Andrew Morton394e3902006-03-23 03:01:05 -0800711 irq_cpu_data[i].last_irq = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 }
713 return 0;
714}
715
Andrew Mortonc2481cc2007-04-08 16:04:04 -0700716int __devinit irqbalance_disable(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
718 irqbalance_disabled = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -0800719 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
722__setup("noirqbalance", irqbalance_disable);
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724late_initcall(balanced_irq_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725#endif /* CONFIG_IRQBALANCE */
Ashok Raj54d5d422005-09-06 15:16:15 -0700726#endif /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728#ifndef CONFIG_SMP
Harvey Harrison75604d72008-01-30 13:31:17 +0100729void send_IPI_self(int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 unsigned int cfg;
732
733 /*
734 * Wait for idle.
735 */
736 apic_wait_icr_idle();
737 cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
738 /*
739 * Send the IPI. The write to APIC_ICR fires this off.
740 */
741 apic_write_around(APIC_ICR, cfg);
742}
743#endif /* !CONFIG_SMP */
744
745
746/*
747 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
748 * specific CPU-side IRQs.
749 */
750
751#define MAX_PIRQS 8
752static int pirq_entries [MAX_PIRQS];
753static int pirqs_enabled;
754int skip_ioapic_setup;
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756static int __init ioapic_pirq_setup(char *str)
757{
758 int i, max;
759 int ints[MAX_PIRQS+1];
760
761 get_options(str, ARRAY_SIZE(ints), ints);
762
763 for (i = 0; i < MAX_PIRQS; i++)
764 pirq_entries[i] = -1;
765
766 pirqs_enabled = 1;
767 apic_printk(APIC_VERBOSE, KERN_INFO
768 "PIRQ redirection, working around broken MP-BIOS.\n");
769 max = MAX_PIRQS;
770 if (ints[0] < MAX_PIRQS)
771 max = ints[0];
772
773 for (i = 0; i < max; i++) {
774 apic_printk(APIC_VERBOSE, KERN_DEBUG
775 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
776 /*
777 * PIRQs are mapped upside down, usually.
778 */
779 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
780 }
781 return 1;
782}
783
784__setup("pirq=", ioapic_pirq_setup);
785
786/*
787 * Find the IRQ entry number of a certain pin.
788 */
789static int find_irq_entry(int apic, int pin, int type)
790{
791 int i;
792
793 for (i = 0; i < mp_irq_entries; i++)
794 if (mp_irqs[i].mpc_irqtype == type &&
795 (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
796 mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
797 mp_irqs[i].mpc_dstirq == pin)
798 return i;
799
800 return -1;
801}
802
803/*
804 * Find the pin to which IRQ[irq] (ISA) is connected
805 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800806static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 int i;
809
810 for (i = 0; i < mp_irq_entries; i++) {
811 int lbus = mp_irqs[i].mpc_srcbus;
812
Alexey Starikovskiyd27e2b82008-03-20 14:54:18 +0300813 if (test_bit(lbus, mp_bus_not_pci) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 (mp_irqs[i].mpc_irqtype == type) &&
815 (mp_irqs[i].mpc_srcbusirq == irq))
816
817 return mp_irqs[i].mpc_dstirq;
818 }
819 return -1;
820}
821
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800822static int __init find_isa_irq_apic(int irq, int type)
823{
824 int i;
825
826 for (i = 0; i < mp_irq_entries; i++) {
827 int lbus = mp_irqs[i].mpc_srcbus;
828
Alexey Starikovskiy73b29612008-03-20 14:54:24 +0300829 if (test_bit(lbus, mp_bus_not_pci) &&
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800830 (mp_irqs[i].mpc_irqtype == type) &&
831 (mp_irqs[i].mpc_srcbusirq == irq))
832 break;
833 }
834 if (i < mp_irq_entries) {
835 int apic;
836 for(apic = 0; apic < nr_ioapics; apic++) {
837 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
838 return apic;
839 }
840 }
841
842 return -1;
843}
844
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845/*
846 * Find a specific PCI IRQ entry.
847 * Not an __init, possibly needed by modules
848 */
849static int pin_2_irq(int idx, int apic, int pin);
850
851int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
852{
853 int apic, i, best_guess = -1;
854
855 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
856 "slot:%d, pin:%d.\n", bus, slot, pin);
857 if (mp_bus_id_to_pci_bus[bus] == -1) {
858 printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
859 return -1;
860 }
861 for (i = 0; i < mp_irq_entries; i++) {
862 int lbus = mp_irqs[i].mpc_srcbus;
863
864 for (apic = 0; apic < nr_ioapics; apic++)
865 if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
866 mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
867 break;
868
Alexey Starikovskiy47cab822008-03-20 14:54:30 +0300869 if (!test_bit(lbus, mp_bus_not_pci) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 !mp_irqs[i].mpc_irqtype &&
871 (bus == lbus) &&
872 (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
873 int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
874
875 if (!(apic || IO_APIC_IRQ(irq)))
876 continue;
877
878 if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
879 return irq;
880 /*
881 * Use the first all-but-pin matching entry as a
882 * best-guess fuzzy result for broken mptables.
883 */
884 if (best_guess < 0)
885 best_guess = irq;
886 }
887 }
888 return best_guess;
889}
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700890EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
892/*
893 * This function currently is only a helper for the i386 smp boot process where
894 * we need to reprogram the ioredtbls to cater for the cpus which have come online
895 * so mask in all cases should simply be TARGET_CPUS
896 */
Ashok Raj54d5d422005-09-06 15:16:15 -0700897#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898void __init setup_ioapic_dest(void)
899{
900 int pin, ioapic, irq, irq_entry;
901
902 if (skip_ioapic_setup == 1)
903 return;
904
905 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
906 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
907 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
908 if (irq_entry == -1)
909 continue;
910 irq = pin_2_irq(irq_entry, ioapic, pin);
911 set_ioapic_affinity_irq(irq, TARGET_CPUS);
912 }
913
914 }
915}
Ashok Raj54d5d422005-09-06 15:16:15 -0700916#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918/*
919 * EISA Edge/Level control register, ELCR
920 */
921static int EISA_ELCR(unsigned int irq)
922{
923 if (irq < 16) {
924 unsigned int port = 0x4d0 + (irq >> 3);
925 return (inb(port) >> (irq & 7)) & 1;
926 }
927 apic_printk(APIC_VERBOSE, KERN_INFO
928 "Broken MPtable reports ISA irq %d\n", irq);
929 return 0;
930}
931
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300932/* ISA interrupts are always polarity zero edge triggered,
933 * when listed as conforming in the MP table. */
934
935#define default_ISA_trigger(idx) (0)
936#define default_ISA_polarity(idx) (0)
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938/* EISA interrupts are always polarity zero and can be edge or level
939 * trigger depending on the ELCR value. If an interrupt is listed as
940 * EISA conforming in the MP table, that means its trigger type must
941 * be read in from the ELCR */
942
943#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300944#define default_EISA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
946/* PCI interrupts are always polarity one level triggered,
947 * when listed as conforming in the MP table. */
948
949#define default_PCI_trigger(idx) (1)
950#define default_PCI_polarity(idx) (1)
951
952/* MCA interrupts are always polarity zero level triggered,
953 * when listed as conforming in the MP table. */
954
955#define default_MCA_trigger(idx) (1)
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300956#define default_MCA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Shaohua Li61fd47e2007-11-17 01:05:28 -0500958static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959{
960 int bus = mp_irqs[idx].mpc_srcbus;
961 int polarity;
962
963 /*
964 * Determine IRQ line polarity (high active or low active):
965 */
966 switch (mp_irqs[idx].mpc_irqflag & 3)
967 {
968 case 0: /* conforms, ie. bus-type dependent polarity */
969 {
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300970 polarity = test_bit(bus, mp_bus_not_pci)?
971 default_ISA_polarity(idx):
972 default_PCI_polarity(idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 break;
974 }
975 case 1: /* high active */
976 {
977 polarity = 0;
978 break;
979 }
980 case 2: /* reserved */
981 {
982 printk(KERN_WARNING "broken BIOS!!\n");
983 polarity = 1;
984 break;
985 }
986 case 3: /* low active */
987 {
988 polarity = 1;
989 break;
990 }
991 default: /* invalid */
992 {
993 printk(KERN_WARNING "broken BIOS!!\n");
994 polarity = 1;
995 break;
996 }
997 }
998 return polarity;
999}
1000
1001static int MPBIOS_trigger(int idx)
1002{
1003 int bus = mp_irqs[idx].mpc_srcbus;
1004 int trigger;
1005
1006 /*
1007 * Determine IRQ trigger mode (edge or level sensitive):
1008 */
1009 switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
1010 {
1011 case 0: /* conforms, ie. bus-type dependent */
1012 {
Alexey Starikovskiy9c0076c2008-03-20 14:54:43 +03001013 trigger = test_bit(bus, mp_bus_not_pci)?
1014 default_ISA_trigger(idx):
1015 default_PCI_trigger(idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 switch (mp_bus_id_to_type[bus])
1017 {
1018 case MP_BUS_ISA: /* ISA pin */
1019 {
Alexey Starikovskiy9c0076c2008-03-20 14:54:43 +03001020 /* set before the switch */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 break;
1022 }
1023 case MP_BUS_EISA: /* EISA pin */
1024 {
1025 trigger = default_EISA_trigger(idx);
1026 break;
1027 }
1028 case MP_BUS_PCI: /* PCI pin */
1029 {
Alexey Starikovskiy9c0076c2008-03-20 14:54:43 +03001030 /* set before the switch */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 break;
1032 }
1033 case MP_BUS_MCA: /* MCA pin */
1034 {
1035 trigger = default_MCA_trigger(idx);
1036 break;
1037 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 default:
1039 {
1040 printk(KERN_WARNING "broken BIOS!!\n");
1041 trigger = 1;
1042 break;
1043 }
1044 }
1045 break;
1046 }
1047 case 1: /* edge */
1048 {
1049 trigger = 0;
1050 break;
1051 }
1052 case 2: /* reserved */
1053 {
1054 printk(KERN_WARNING "broken BIOS!!\n");
1055 trigger = 1;
1056 break;
1057 }
1058 case 3: /* level */
1059 {
1060 trigger = 1;
1061 break;
1062 }
1063 default: /* invalid */
1064 {
1065 printk(KERN_WARNING "broken BIOS!!\n");
1066 trigger = 0;
1067 break;
1068 }
1069 }
1070 return trigger;
1071}
1072
1073static inline int irq_polarity(int idx)
1074{
1075 return MPBIOS_polarity(idx);
1076}
1077
1078static inline int irq_trigger(int idx)
1079{
1080 return MPBIOS_trigger(idx);
1081}
1082
1083static int pin_2_irq(int idx, int apic, int pin)
1084{
1085 int irq, i;
1086 int bus = mp_irqs[idx].mpc_srcbus;
1087
1088 /*
1089 * Debugging check, we are in big trouble if this message pops up!
1090 */
1091 if (mp_irqs[idx].mpc_dstirq != pin)
1092 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1093
Alexey Starikovskiy643befe2008-03-20 14:54:49 +03001094 if (test_bit(bus, mp_bus_not_pci))
1095 irq = mp_irqs[idx].mpc_srcbusirq;
1096 else {
1097 /*
1098 * PCI IRQs are mapped in order
1099 */
1100 i = irq = 0;
1101 while (i < apic)
1102 irq += nr_ioapic_registers[i++];
1103 irq += pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Alexey Starikovskiy643befe2008-03-20 14:54:49 +03001105 /*
1106 * For MPS mode, so far only needed by ES7000 platform
1107 */
1108 if (ioapic_renumber_irq)
1109 irq = ioapic_renumber_irq(apic, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 }
1111
1112 /*
1113 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1114 */
1115 if ((pin >= 16) && (pin <= 23)) {
1116 if (pirq_entries[pin-16] != -1) {
1117 if (!pirq_entries[pin-16]) {
1118 apic_printk(APIC_VERBOSE, KERN_DEBUG
1119 "disabling PIRQ%d\n", pin-16);
1120 } else {
1121 irq = pirq_entries[pin-16];
1122 apic_printk(APIC_VERBOSE, KERN_DEBUG
1123 "using PIRQ%d -> IRQ %d\n",
1124 pin-16, irq);
1125 }
1126 }
1127 }
1128 return irq;
1129}
1130
1131static inline int IO_APIC_irq_trigger(int irq)
1132{
1133 int apic, idx, pin;
1134
1135 for (apic = 0; apic < nr_ioapics; apic++) {
1136 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1137 idx = find_irq_entry(apic,pin,mp_INT);
1138 if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
1139 return irq_trigger(idx);
1140 }
1141 }
1142 /*
1143 * nonexistent IRQs are edge default
1144 */
1145 return 0;
1146}
1147
1148/* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
Adrian Bunk7e95b592006-12-07 02:14:11 +01001149static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001151static int __assign_irq_vector(int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152{
Eric W. Biederman8339f002007-01-29 13:19:05 -07001153 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
Rusty Russelldbeb2be2007-10-19 20:35:03 +02001154 int vector, offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001156 BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
Jan Beulich0a1ad602006-06-26 13:56:43 +02001157
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001158 if (irq_vector[irq] > 0)
1159 return irq_vector[irq];
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001160
Jan Beulich0a1ad602006-06-26 13:56:43 +02001161 vector = current_vector;
Eric W. Biederman8339f002007-01-29 13:19:05 -07001162 offset = current_offset;
1163next:
1164 vector += 8;
1165 if (vector >= FIRST_SYSTEM_VECTOR) {
1166 offset = (offset + 1) % 8;
1167 vector = FIRST_DEVICE_VECTOR + offset;
1168 }
1169 if (vector == current_vector)
1170 return -ENOSPC;
Rusty Russelldbeb2be2007-10-19 20:35:03 +02001171 if (test_and_set_bit(vector, used_vectors))
Eric W. Biederman8339f002007-01-29 13:19:05 -07001172 goto next;
Eric W. Biederman8339f002007-01-29 13:19:05 -07001173
1174 current_vector = vector;
1175 current_offset = offset;
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001176 irq_vector[irq] = vector;
Jan Beulich0a1ad602006-06-26 13:56:43 +02001177
1178 return vector;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001181static int assign_irq_vector(int irq)
1182{
1183 unsigned long flags;
1184 int vector;
1185
1186 spin_lock_irqsave(&vector_lock, flags);
1187 vector = __assign_irq_vector(irq);
1188 spin_unlock_irqrestore(&vector_lock, flags);
1189
1190 return vector;
1191}
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001192static struct irq_chip ioapic_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194#define IOAPIC_AUTO -1
1195#define IOAPIC_EDGE 0
1196#define IOAPIC_LEVEL 1
1197
Ingo Molnard1bef4e2006-06-29 02:24:36 -07001198static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199{
Jan Beulich6ebcc002006-06-26 13:56:46 +02001200 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001201 trigger == IOAPIC_LEVEL) {
1202 irq_desc[irq].status |= IRQ_LEVEL;
Ingo Molnara460e742006-10-17 00:10:03 -07001203 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1204 handle_fasteoi_irq, "fasteoi");
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001205 } else {
1206 irq_desc[irq].status &= ~IRQ_LEVEL;
Ingo Molnara460e742006-10-17 00:10:03 -07001207 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1208 handle_edge_irq, "edge");
Thomas Gleixnercc75b922007-08-12 15:46:36 +00001209 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001210 set_intr_gate(vector, interrupt[irq]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211}
1212
1213static void __init setup_IO_APIC_irqs(void)
1214{
1215 struct IO_APIC_route_entry entry;
1216 int apic, pin, idx, irq, first_notcon = 1, vector;
1217 unsigned long flags;
1218
1219 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1220
1221 for (apic = 0; apic < nr_ioapics; apic++) {
1222 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1223
1224 /*
1225 * add it to the IO-APIC irq-routing table:
1226 */
1227 memset(&entry,0,sizeof(entry));
1228
1229 entry.delivery_mode = INT_DELIVERY_MODE;
1230 entry.dest_mode = INT_DEST_MODE;
1231 entry.mask = 0; /* enable IRQ */
1232 entry.dest.logical.logical_dest =
1233 cpu_mask_to_apicid(TARGET_CPUS);
1234
1235 idx = find_irq_entry(apic,pin,mp_INT);
1236 if (idx == -1) {
1237 if (first_notcon) {
1238 apic_printk(APIC_VERBOSE, KERN_DEBUG
1239 " IO-APIC (apicid-pin) %d-%d",
1240 mp_ioapics[apic].mpc_apicid,
1241 pin);
1242 first_notcon = 0;
1243 } else
1244 apic_printk(APIC_VERBOSE, ", %d-%d",
1245 mp_ioapics[apic].mpc_apicid, pin);
1246 continue;
1247 }
1248
Yinghai Lu20d225b2007-10-17 18:04:41 +02001249 if (!first_notcon) {
1250 apic_printk(APIC_VERBOSE, " not connected.\n");
1251 first_notcon = 1;
1252 }
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 entry.trigger = irq_trigger(idx);
1255 entry.polarity = irq_polarity(idx);
1256
1257 if (irq_trigger(idx)) {
1258 entry.trigger = 1;
1259 entry.mask = 1;
1260 }
1261
1262 irq = pin_2_irq(idx, apic, pin);
1263 /*
1264 * skip adding the timer int on secondary nodes, which causes
1265 * a small but painful rift in the time-space continuum
1266 */
1267 if (multi_timer_check(apic, irq))
1268 continue;
1269 else
1270 add_pin_to_irq(irq, apic, pin);
1271
1272 if (!apic && !IO_APIC_IRQ(irq))
1273 continue;
1274
1275 if (IO_APIC_IRQ(irq)) {
1276 vector = assign_irq_vector(irq);
1277 entry.vector = vector;
1278 ioapic_register_intr(irq, vector, IOAPIC_AUTO);
1279
1280 if (!apic && (irq < 16))
1281 disable_8259A_irq(irq);
1282 }
1283 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +01001284 __ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 spin_unlock_irqrestore(&ioapic_lock, flags);
1286 }
1287 }
1288
1289 if (!first_notcon)
1290 apic_printk(APIC_VERBOSE, " not connected.\n");
1291}
1292
1293/*
1294 * Set up the 8259A-master output pin:
1295 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001296static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297{
1298 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
1300 memset(&entry,0,sizeof(entry));
1301
1302 disable_8259A_irq(0);
1303
1304 /* mask LVT0 */
1305 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
1306
1307 /*
1308 * We use logical delivery to get the timer IRQ
1309 * to the first CPU.
1310 */
1311 entry.dest_mode = INT_DEST_MODE;
1312 entry.mask = 0; /* unmask IRQ now */
1313 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
1314 entry.delivery_mode = INT_DELIVERY_MODE;
1315 entry.polarity = 0;
1316 entry.trigger = 0;
1317 entry.vector = vector;
1318
1319 /*
1320 * The timer IRQ doesn't have to know that behind the
1321 * scene we have a 8259A-master in AEOI mode ...
1322 */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001323 irq_desc[0].chip = &ioapic_chip;
1324 set_irq_handler(0, handle_edge_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
1326 /*
1327 * Add it to the IO-APIC irq-routing table:
1328 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001329 ioapic_write_entry(apic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 enable_8259A_irq(0);
1332}
1333
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334void __init print_IO_APIC(void)
1335{
1336 int apic, i;
1337 union IO_APIC_reg_00 reg_00;
1338 union IO_APIC_reg_01 reg_01;
1339 union IO_APIC_reg_02 reg_02;
1340 union IO_APIC_reg_03 reg_03;
1341 unsigned long flags;
1342
1343 if (apic_verbosity == APIC_QUIET)
1344 return;
1345
1346 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1347 for (i = 0; i < nr_ioapics; i++)
1348 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1349 mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
1350
1351 /*
1352 * We are a bit conservative about what we expect. We have to
1353 * know about every hardware change ASAP.
1354 */
1355 printk(KERN_INFO "testing the IO APIC.......................\n");
1356
1357 for (apic = 0; apic < nr_ioapics; apic++) {
1358
1359 spin_lock_irqsave(&ioapic_lock, flags);
1360 reg_00.raw = io_apic_read(apic, 0);
1361 reg_01.raw = io_apic_read(apic, 1);
1362 if (reg_01.bits.version >= 0x10)
1363 reg_02.raw = io_apic_read(apic, 2);
1364 if (reg_01.bits.version >= 0x20)
1365 reg_03.raw = io_apic_read(apic, 3);
1366 spin_unlock_irqrestore(&ioapic_lock, flags);
1367
1368 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
1369 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1370 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1371 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1372 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
1374 printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
1375 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1378 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 /*
1381 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1382 * but the value of reg_02 is read as the previous read register
1383 * value, so ignore it if reg_02 == reg_01.
1384 */
1385 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1386 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1387 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 }
1389
1390 /*
1391 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1392 * or reg_03, but the value of reg_0[23] is read as the previous read
1393 * register value, so ignore it if reg_03 == reg_0[12].
1394 */
1395 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1396 reg_03.raw != reg_01.raw) {
1397 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1398 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 }
1400
1401 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1402
1403 printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
1404 " Stat Dest Deli Vect: \n");
1405
1406 for (i = 0; i <= reg_01.bits.entries; i++) {
1407 struct IO_APIC_route_entry entry;
1408
Andi Kleencf4c6a22006-09-26 10:52:30 +02001409 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
1411 printk(KERN_DEBUG " %02x %03X %02X ",
1412 i,
1413 entry.dest.logical.logical_dest,
1414 entry.dest.physical.physical_dest
1415 );
1416
1417 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1418 entry.mask,
1419 entry.trigger,
1420 entry.irr,
1421 entry.polarity,
1422 entry.delivery_status,
1423 entry.dest_mode,
1424 entry.delivery_mode,
1425 entry.vector
1426 );
1427 }
1428 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1430 for (i = 0; i < NR_IRQS; i++) {
1431 struct irq_pin_list *entry = irq_2_pin + i;
1432 if (entry->pin < 0)
1433 continue;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001434 printk(KERN_DEBUG "IRQ%d ", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 for (;;) {
1436 printk("-> %d:%d", entry->apic, entry->pin);
1437 if (!entry->next)
1438 break;
1439 entry = irq_2_pin + entry->next;
1440 }
1441 printk("\n");
1442 }
1443
1444 printk(KERN_INFO ".................................... done.\n");
1445
1446 return;
1447}
1448
1449#if 0
1450
1451static void print_APIC_bitfield (int base)
1452{
1453 unsigned int v;
1454 int i, j;
1455
1456 if (apic_verbosity == APIC_QUIET)
1457 return;
1458
1459 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1460 for (i = 0; i < 8; i++) {
1461 v = apic_read(base + i*0x10);
1462 for (j = 0; j < 32; j++) {
1463 if (v & (1<<j))
1464 printk("1");
1465 else
1466 printk("0");
1467 }
1468 printk("\n");
1469 }
1470}
1471
1472void /*__init*/ print_local_APIC(void * dummy)
1473{
1474 unsigned int v, ver, maxlvt;
1475
1476 if (apic_verbosity == APIC_QUIET)
1477 return;
1478
1479 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1480 smp_processor_id(), hard_smp_processor_id());
1481 v = apic_read(APIC_ID);
1482 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
1483 v = apic_read(APIC_LVR);
1484 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1485 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001486 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 v = apic_read(APIC_TASKPRI);
1489 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1490
1491 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1492 v = apic_read(APIC_ARBPRI);
1493 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1494 v & APIC_ARBPRI_MASK);
1495 v = apic_read(APIC_PROCPRI);
1496 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1497 }
1498
1499 v = apic_read(APIC_EOI);
1500 printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
1501 v = apic_read(APIC_RRR);
1502 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1503 v = apic_read(APIC_LDR);
1504 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1505 v = apic_read(APIC_DFR);
1506 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1507 v = apic_read(APIC_SPIV);
1508 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1509
1510 printk(KERN_DEBUG "... APIC ISR field:\n");
1511 print_APIC_bitfield(APIC_ISR);
1512 printk(KERN_DEBUG "... APIC TMR field:\n");
1513 print_APIC_bitfield(APIC_TMR);
1514 printk(KERN_DEBUG "... APIC IRR field:\n");
1515 print_APIC_bitfield(APIC_IRR);
1516
1517 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1518 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1519 apic_write(APIC_ESR, 0);
1520 v = apic_read(APIC_ESR);
1521 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1522 }
1523
1524 v = apic_read(APIC_ICR);
1525 printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
1526 v = apic_read(APIC_ICR2);
1527 printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
1528
1529 v = apic_read(APIC_LVTT);
1530 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1531
1532 if (maxlvt > 3) { /* PC is LVT#4. */
1533 v = apic_read(APIC_LVTPC);
1534 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1535 }
1536 v = apic_read(APIC_LVT0);
1537 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1538 v = apic_read(APIC_LVT1);
1539 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1540
1541 if (maxlvt > 2) { /* ERR is LVT#3. */
1542 v = apic_read(APIC_LVTERR);
1543 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1544 }
1545
1546 v = apic_read(APIC_TMICT);
1547 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1548 v = apic_read(APIC_TMCCT);
1549 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1550 v = apic_read(APIC_TDCR);
1551 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1552 printk("\n");
1553}
1554
1555void print_all_local_APICs (void)
1556{
1557 on_each_cpu(print_local_APIC, NULL, 1, 1);
1558}
1559
1560void /*__init*/ print_PIC(void)
1561{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 unsigned int v;
1563 unsigned long flags;
1564
1565 if (apic_verbosity == APIC_QUIET)
1566 return;
1567
1568 printk(KERN_DEBUG "\nprinting PIC contents\n");
1569
1570 spin_lock_irqsave(&i8259A_lock, flags);
1571
1572 v = inb(0xa1) << 8 | inb(0x21);
1573 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1574
1575 v = inb(0xa0) << 8 | inb(0x20);
1576 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1577
1578 outb(0x0b,0xa0);
1579 outb(0x0b,0x20);
1580 v = inb(0xa0) << 8 | inb(0x20);
1581 outb(0x0a,0xa0);
1582 outb(0x0a,0x20);
1583
1584 spin_unlock_irqrestore(&i8259A_lock, flags);
1585
1586 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1587
1588 v = inb(0x4d1) << 8 | inb(0x4d0);
1589 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1590}
1591
1592#endif /* 0 */
1593
1594static void __init enable_IO_APIC(void)
1595{
1596 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001597 int i8259_apic, i8259_pin;
1598 int i, apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 unsigned long flags;
1600
1601 for (i = 0; i < PIN_MAP_SIZE; i++) {
1602 irq_2_pin[i].pin = -1;
1603 irq_2_pin[i].next = 0;
1604 }
1605 if (!pirqs_enabled)
1606 for (i = 0; i < MAX_PIRQS; i++)
1607 pirq_entries[i] = -1;
1608
1609 /*
1610 * The number of IO-APIC IRQ registers (== #pins):
1611 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001612 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001614 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001616 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1617 }
1618 for(apic = 0; apic < nr_ioapics; apic++) {
1619 int pin;
1620 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01001621 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001622 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02001623 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001624
1625
1626 /* If the interrupt line is enabled and in ExtInt mode
1627 * I have found the pin where the i8259 is connected.
1628 */
1629 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1630 ioapic_i8259.apic = apic;
1631 ioapic_i8259.pin = pin;
1632 goto found_i8259;
1633 }
1634 }
1635 }
1636 found_i8259:
1637 /* Look to see what if the MP table has reported the ExtINT */
1638 /* If we could not find the appropriate pin by looking at the ioapic
1639 * the i8259 probably is not connected the ioapic but give the
1640 * mptable a chance anyway.
1641 */
1642 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1643 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1644 /* Trust the MP table if nothing is setup in the hardware */
1645 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1646 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1647 ioapic_i8259.pin = i8259_pin;
1648 ioapic_i8259.apic = i8259_apic;
1649 }
1650 /* Complain if the MP table and the hardware disagree */
1651 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1652 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1653 {
1654 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 }
1656
1657 /*
1658 * Do not trust the IO-APIC being empty at bootup
1659 */
1660 clear_IO_APIC();
1661}
1662
1663/*
1664 * Not an __init, needed by the reboot code
1665 */
1666void disable_IO_APIC(void)
1667{
1668 /*
1669 * Clear the IO-APIC before rebooting:
1670 */
1671 clear_IO_APIC();
1672
Eric W. Biederman650927e2005-06-25 14:57:44 -07001673 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02001674 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07001675 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02001676 * so legacy interrupts can be delivered.
Eric W. Biederman650927e2005-06-25 14:57:44 -07001677 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001678 if (ioapic_i8259.pin != -1) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07001679 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07001680
1681 memset(&entry, 0, sizeof(entry));
1682 entry.mask = 0; /* Enabled */
1683 entry.trigger = 0; /* Edge */
1684 entry.irr = 0;
1685 entry.polarity = 0; /* High */
1686 entry.delivery_status = 0;
1687 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001688 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07001689 entry.vector = 0;
Vivek Goyal76865c32006-01-06 00:12:19 -08001690 entry.dest.physical.physical_dest =
1691 GET_APIC_ID(apic_read(APIC_ID));
Eric W. Biederman650927e2005-06-25 14:57:44 -07001692
1693 /*
1694 * Add it to the IO-APIC irq-routing table:
1695 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02001696 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07001697 }
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001698 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
1701/*
1702 * function to set the IO-APIC physical IDs based on the
1703 * values stored in the MPC table.
1704 *
1705 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1706 */
1707
1708#ifndef CONFIG_X86_NUMAQ
1709static void __init setup_ioapic_ids_from_mpc(void)
1710{
1711 union IO_APIC_reg_00 reg_00;
1712 physid_mask_t phys_id_present_map;
1713 int apic;
1714 int i;
1715 unsigned char old_id;
1716 unsigned long flags;
1717
1718 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001719 * Don't check I/O APIC IDs for xAPIC systems. They have
1720 * no meaning without the serial APIC bus.
1721 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08001722 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1723 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07001724 return;
1725 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 * This is broken; anything with a real cpu count has to
1727 * circumvent this idiocy regardless.
1728 */
1729 phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
1730
1731 /*
1732 * Set the IOAPIC ID to the value stored in the MPC table.
1733 */
1734 for (apic = 0; apic < nr_ioapics; apic++) {
1735
1736 /* Read the register 0 value */
1737 spin_lock_irqsave(&ioapic_lock, flags);
1738 reg_00.raw = io_apic_read(apic, 0);
1739 spin_unlock_irqrestore(&ioapic_lock, flags);
1740
1741 old_id = mp_ioapics[apic].mpc_apicid;
1742
1743 if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
1744 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1745 apic, mp_ioapics[apic].mpc_apicid);
1746 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1747 reg_00.bits.ID);
1748 mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
1749 }
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 /*
1752 * Sanity check, is the ID really free? Every APIC in a
1753 * system must have a unique ID or we get lots of nice
1754 * 'stuck on smp_invalidate_needed IPI wait' messages.
1755 */
1756 if (check_apicid_used(phys_id_present_map,
1757 mp_ioapics[apic].mpc_apicid)) {
1758 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1759 apic, mp_ioapics[apic].mpc_apicid);
1760 for (i = 0; i < get_physical_broadcast(); i++)
1761 if (!physid_isset(i, phys_id_present_map))
1762 break;
1763 if (i >= get_physical_broadcast())
1764 panic("Max APIC ID exceeded!\n");
1765 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1766 i);
1767 physid_set(i, phys_id_present_map);
1768 mp_ioapics[apic].mpc_apicid = i;
1769 } else {
1770 physid_mask_t tmp;
1771 tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
1772 apic_printk(APIC_VERBOSE, "Setting %d in the "
1773 "phys_id_present_map\n",
1774 mp_ioapics[apic].mpc_apicid);
1775 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1776 }
1777
1778
1779 /*
1780 * We need to adjust the IRQ routing table
1781 * if the ID changed.
1782 */
1783 if (old_id != mp_ioapics[apic].mpc_apicid)
1784 for (i = 0; i < mp_irq_entries; i++)
1785 if (mp_irqs[i].mpc_dstapic == old_id)
1786 mp_irqs[i].mpc_dstapic
1787 = mp_ioapics[apic].mpc_apicid;
1788
1789 /*
1790 * Read the right value from the MPC table and
1791 * write it into the ID register.
1792 */
1793 apic_printk(APIC_VERBOSE, KERN_INFO
1794 "...changing IO-APIC physical APIC ID to %d ...",
1795 mp_ioapics[apic].mpc_apicid);
1796
1797 reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
1798 spin_lock_irqsave(&ioapic_lock, flags);
1799 io_apic_write(apic, 0, reg_00.raw);
1800 spin_unlock_irqrestore(&ioapic_lock, flags);
1801
1802 /*
1803 * Sanity check
1804 */
1805 spin_lock_irqsave(&ioapic_lock, flags);
1806 reg_00.raw = io_apic_read(apic, 0);
1807 spin_unlock_irqrestore(&ioapic_lock, flags);
1808 if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
1809 printk("could not set ID!\n");
1810 else
1811 apic_printk(APIC_VERBOSE, " ok.\n");
1812 }
1813}
1814#else
1815static void __init setup_ioapic_ids_from_mpc(void) { }
1816#endif
1817
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01001818int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01001819
1820static int __init notimercheck(char *s)
1821{
1822 no_timer_check = 1;
1823 return 1;
1824}
1825__setup("no_timer_check", notimercheck);
1826
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827/*
1828 * There is a nasty bug in some older SMP boards, their mptable lies
1829 * about the timer IRQ. We do the following to work around the situation:
1830 *
1831 * - timer IRQ defaults to IO-APIC IRQ
1832 * - if this function detects that timer IRQs are defunct, then we fall
1833 * back to ISA timer IRQs
1834 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02001835static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836{
1837 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01001838 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
Zachary Amsden8542b202006-12-07 02:14:09 +01001840 if (no_timer_check)
1841 return 1;
1842
Ingo Molnar4aae0702007-12-18 18:05:58 +01001843 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 local_irq_enable();
1845 /* Let ten ticks pass... */
1846 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01001847 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
1849 /*
1850 * Expect a few ticks at least, to be sure some possible
1851 * glue logic does not lock up after one or two first
1852 * ticks in a non-ExtINT mode. Also the local APIC
1853 * might have cached one ExtINT interrupt. Finally, at
1854 * least one tick may be lost due to delays.
1855 */
Julia Lawall1d16b532008-01-30 13:32:19 +01001856 if (time_after(jiffies, t1 + 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 return 1;
1858
1859 return 0;
1860}
1861
1862/*
1863 * In the SMP+IOAPIC case it might happen that there are an unspecified
1864 * number of pending IRQ events unhandled. These cases are very rare,
1865 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
1866 * better to do it this way as thus we do not have to be aware of
1867 * 'pending' interrupts in the IRQ path, except at this point.
1868 */
1869/*
1870 * Edge triggered needs to resend any interrupt
1871 * that was delayed but this is now handled in the device
1872 * independent code.
1873 */
1874
1875/*
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001876 * Startup quirk:
1877 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 * Starting up a edge-triggered IO-APIC interrupt is
1879 * nasty - we need to make sure that we get the edge.
1880 * If it is already asserted for some reason, we need
1881 * return 1 to indicate that is was pending.
1882 *
1883 * This is not complete - we should be able to fake
1884 * an edge even if it isn't on the 8259A...
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001885 *
1886 * (We do this for level-triggered IRQs too - it cannot hurt.)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001888static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889{
1890 int was_pending = 0;
1891 unsigned long flags;
1892
1893 spin_lock_irqsave(&ioapic_lock, flags);
1894 if (irq < 16) {
1895 disable_8259A_irq(irq);
1896 if (i8259A_irq_pending(irq))
1897 was_pending = 1;
1898 }
1899 __unmask_IO_APIC_irq(irq);
1900 spin_unlock_irqrestore(&ioapic_lock, flags);
1901
1902 return was_pending;
1903}
1904
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001905static void ack_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001907 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 ack_APIC_irq();
1909}
1910
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001911static void ack_ioapic_quirk_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912{
1913 unsigned long v;
1914 int i;
1915
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001916 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917/*
1918 * It appears there is an erratum which affects at least version 0x11
1919 * of I/O APIC (that's the 82093AA and cores integrated into various
1920 * chipsets). Under certain conditions a level-triggered interrupt is
1921 * erroneously delivered as edge-triggered one but the respective IRR
1922 * bit gets set nevertheless. As a result the I/O unit expects an EOI
1923 * message but it will never arrive and further interrupts are blocked
1924 * from the source. The exact reason is so far unknown, but the
1925 * phenomenon was observed when two consecutive interrupt requests
1926 * from a given source get delivered to the same CPU and the source is
1927 * temporarily disabled in between.
1928 *
1929 * A workaround is to simulate an EOI message manually. We achieve it
1930 * by setting the trigger mode to edge and then to level when the edge
1931 * trigger mode gets detected in the TMR of a local APIC for a
1932 * level-triggered interrupt. We mask the source for the time of the
1933 * operation to prevent an edge-triggered interrupt escaping meanwhile.
1934 * The idea is from Manfred Spraul. --macro
1935 */
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001936 i = irq_vector[irq];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
1938 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
1939
1940 ack_APIC_irq();
1941
1942 if (!(v & (1 << (i & 0x1f)))) {
1943 atomic_inc(&irq_mis_count);
1944 spin_lock(&ioapic_lock);
1945 __mask_and_edge_IO_APIC_irq(irq);
1946 __unmask_and_level_IO_APIC_irq(irq);
1947 spin_unlock(&ioapic_lock);
1948 }
1949}
1950
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001951static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952{
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001953 send_IPI_self(irq_vector[irq]);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07001954
1955 return 1;
1956}
1957
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001958static struct irq_chip ioapic_chip __read_mostly = {
1959 .name = "IO-APIC",
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001960 .startup = startup_ioapic_irq,
1961 .mask = mask_IO_APIC_irq,
1962 .unmask = unmask_IO_APIC_irq,
1963 .ack = ack_ioapic_irq,
1964 .eoi = ack_ioapic_quirk_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07001965#ifdef CONFIG_SMP
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001966 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07001967#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001968 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969};
1970
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
1972static inline void init_IO_APIC_traps(void)
1973{
1974 int irq;
1975
1976 /*
1977 * NOTE! The local APIC isn't very good at handling
1978 * multiple interrupts at the same interrupt level.
1979 * As the interrupt level is determined by taking the
1980 * vector number and shifting that right by 4, we
1981 * want to spread these out a bit so that they don't
1982 * all fall in the same interrupt level.
1983 *
1984 * Also, we've got to be careful not to trash gate
1985 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1986 */
1987 for (irq = 0; irq < NR_IRQS ; irq++) {
1988 int tmp = irq;
Eric W. Biedermanb940d222006-10-08 07:43:46 -06001989 if (IO_APIC_IRQ(tmp) && !irq_vector[tmp]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 /*
1991 * Hmm.. We don't have an entry for this,
1992 * so default to an old-fashioned 8259
1993 * interrupt if we can..
1994 */
1995 if (irq < 16)
1996 make_8259A_irq(irq);
1997 else
1998 /* Strange. Oh, well.. */
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001999 irq_desc[irq].chip = &no_irq_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 }
2001 }
2002}
2003
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002004/*
2005 * The local APIC irq-chip implementation:
2006 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002008static void ack_apic(unsigned int irq)
2009{
2010 ack_APIC_irq();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011}
2012
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002013static void mask_lapic_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014{
2015 unsigned long v;
2016
2017 v = apic_read(APIC_LVT0);
2018 apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
2019}
2020
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002021static void unmask_lapic_irq (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002023 unsigned long v;
2024
2025 v = apic_read(APIC_LVT0);
2026 apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027}
2028
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002029static struct irq_chip lapic_chip __read_mostly = {
2030 .name = "local-APIC-edge",
2031 .mask = mask_lapic_irq,
2032 .unmask = unmask_lapic_irq,
2033 .eoi = ack_apic,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034};
2035
Jan Beuliche9427102008-01-30 13:31:24 +01002036static void __init setup_nmi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037{
2038 /*
2039 * Dirty trick to enable the NMI watchdog ...
2040 * We put the 8259A master into AEOI mode and
2041 * unmask on all local APICs LVT0 as NMI.
2042 *
2043 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2044 * is from Maciej W. Rozycki - so we do not have to EOI from
2045 * the NMI handler or the timer interrupt.
2046 */
2047 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2048
Jan Beuliche9427102008-01-30 13:31:24 +01002049 enable_NMI_through_LVT0();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
2051 apic_printk(APIC_VERBOSE, " done.\n");
2052}
2053
2054/*
2055 * This looks a bit hackish but it's about the only one way of sending
2056 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2057 * not support the ExtINT mode, unfortunately. We need to send these
2058 * cycles as some i82489DX-based boards have glue logic that keeps the
2059 * 8259A interrupt line asserted until INTA. --macro
2060 */
2061static inline void unlock_ExtINT_logic(void)
2062{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002063 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 struct IO_APIC_route_entry entry0, entry1;
2065 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002067 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002068 if (pin == -1) {
2069 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002071 }
2072 apic = find_isa_irq_apic(8, mp_INT);
2073 if (apic == -1) {
2074 WARN_ON_ONCE(1);
2075 return;
2076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Andi Kleencf4c6a22006-09-26 10:52:30 +02002078 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002079 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
2081 memset(&entry1, 0, sizeof(entry1));
2082
2083 entry1.dest_mode = 0; /* physical delivery */
2084 entry1.mask = 0; /* unmask IRQ now */
2085 entry1.dest.physical.physical_dest = hard_smp_processor_id();
2086 entry1.delivery_mode = dest_ExtINT;
2087 entry1.polarity = entry0.polarity;
2088 entry1.trigger = 0;
2089 entry1.vector = 0;
2090
Andi Kleencf4c6a22006-09-26 10:52:30 +02002091 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092
2093 save_control = CMOS_READ(RTC_CONTROL);
2094 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2095 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2096 RTC_FREQ_SELECT);
2097 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2098
2099 i = 100;
2100 while (i-- > 0) {
2101 mdelay(10);
2102 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2103 i -= 10;
2104 }
2105
2106 CMOS_WRITE(save_control, RTC_CONTROL);
2107 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002108 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
Andi Kleencf4c6a22006-09-26 10:52:30 +02002110 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111}
2112
Kimball Murraye0c1e9b2006-05-08 15:17:16 +02002113int timer_uses_ioapic_pin_0;
2114
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115/*
2116 * This code may look a bit paranoid, but it's supposed to cooperate with
2117 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2118 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2119 * fanatically on his truly buggy board.
2120 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002121static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002123 int apic1, pin1, apic2, pin2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 int vector;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002125 unsigned long flags;
2126
2127 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002128
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 /*
2130 * get/set the timer IRQ vector:
2131 */
2132 disable_8259A_irq(0);
2133 vector = assign_irq_vector(0);
2134 set_intr_gate(vector, interrupt[0]);
2135
2136 /*
2137 * Subtle, code in do_timer_interrupt() expects an AEOI
2138 * mode for the 8259A whenever interrupts are routed
2139 * through I/O APICs. Also IRQ0 has to be enabled in
2140 * the 8259A which implies the virtual wire has to be
Thomas Gleixner4960c9d2008-01-22 10:23:01 +01002141 * disabled in the local APIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 */
2143 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2144 init_8259A(1);
Thomas Gleixner4960c9d2008-01-22 10:23:01 +01002145 timer_ack = 1;
Andi Kleenf9262c12006-03-08 17:57:25 -08002146 if (timer_over_8254 > 0)
2147 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002149 pin1 = find_isa_irq_pin(0, mp_INT);
2150 apic1 = find_isa_irq_apic(0, mp_INT);
2151 pin2 = ioapic_i8259.pin;
2152 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Kimball Murraye0c1e9b2006-05-08 15:17:16 +02002154 if (pin1 == 0)
2155 timer_uses_ioapic_pin_0 = 1;
2156
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002157 printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
2158 vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159
2160 if (pin1 != -1) {
2161 /*
2162 * Ok, does IRQ0 through the IOAPIC work?
2163 */
2164 unmask_IO_APIC_irq(0);
2165 if (timer_irq_works()) {
2166 if (nmi_watchdog == NMI_IO_APIC) {
2167 disable_8259A_irq(0);
2168 setup_nmi();
2169 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002171 if (disable_timer_pin_1 > 0)
2172 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002173 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 }
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002175 clear_IO_APIC_pin(apic1, pin1);
2176 printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
2177 "IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 }
2179
2180 printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
2181 if (pin2 != -1) {
2182 printk("\n..... (found pin %d) ...", pin2);
2183 /*
2184 * legacy devices should be connected to IO APIC #0
2185 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002186 setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 if (timer_irq_works()) {
2188 printk("works.\n");
2189 if (pin1 != -1)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002190 replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 else
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002192 add_pin_to_irq(0, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 if (nmi_watchdog == NMI_IO_APIC) {
2194 setup_nmi();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002196 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 }
2198 /*
2199 * Cleanup, just in case ...
2200 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002201 clear_IO_APIC_pin(apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 }
2203 printk(" failed.\n");
2204
2205 if (nmi_watchdog == NMI_IO_APIC) {
2206 printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
2207 nmi_watchdog = 0;
2208 }
2209
2210 printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
2211
2212 disable_8259A_irq(0);
Ingo Molnara460e742006-10-17 00:10:03 -07002213 set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
Maciej W. Rozycki2e188932007-02-13 13:26:20 +01002214 "fasteoi");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
2216 enable_8259A_irq(0);
2217
2218 if (timer_irq_works()) {
2219 printk(" works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002220 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 }
2222 apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
2223 printk(" failed.\n");
2224
2225 printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
2226
2227 timer_ack = 0;
2228 init_8259A(0);
2229 make_8259A_irq(0);
2230 apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
2231
2232 unlock_ExtINT_logic();
2233
2234 if (timer_irq_works()) {
2235 printk(" works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002236 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 }
2238 printk(" failed :(.\n");
2239 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2240 "report. Then try booting with the 'noapic' option");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002241out:
2242 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243}
2244
2245/*
2246 *
2247 * IRQ's that are handled by the PIC in the MPS IOAPIC case.
2248 * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
2249 * Linux doesn't really care, as it's not actually used
2250 * for any interrupt handling anyway.
2251 */
2252#define PIC_IRQS (1 << PIC_CASCADE_IR)
2253
2254void __init setup_IO_APIC(void)
2255{
Rusty Russelldbeb2be2007-10-19 20:35:03 +02002256 int i;
2257
2258 /* Reserve all the system vectors. */
2259 for (i = FIRST_SYSTEM_VECTOR; i < NR_VECTORS; i++)
2260 set_bit(i, used_vectors);
2261
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 enable_IO_APIC();
2263
2264 if (acpi_ioapic)
2265 io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
2266 else
2267 io_apic_irqs = ~PIC_IRQS;
2268
2269 printk("ENABLING IO-APIC IRQs\n");
2270
2271 /*
2272 * Set up IO-APIC IRQ routing.
2273 */
2274 if (!acpi_ioapic)
2275 setup_ioapic_ids_from_mpc();
2276 sync_Arb_IDs();
2277 setup_IO_APIC_irqs();
2278 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08002279 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 if (!acpi_ioapic)
2281 print_IO_APIC();
2282}
2283
Andi Kleenf9262c12006-03-08 17:57:25 -08002284static int __init setup_disable_8254_timer(char *s)
2285{
2286 timer_over_8254 = -1;
2287 return 1;
2288}
2289static int __init setup_enable_8254_timer(char *s)
2290{
2291 timer_over_8254 = 2;
2292 return 1;
2293}
2294
2295__setup("disable_8254_timer", setup_disable_8254_timer);
2296__setup("enable_8254_timer", setup_enable_8254_timer);
2297
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298/*
2299 * Called after all the initialization is done. If we didnt find any
2300 * APIC bugs then we can allow the modify fast path
2301 */
2302
2303static int __init io_apic_bug_finalize(void)
2304{
2305 if(sis_apic_bug == -1)
2306 sis_apic_bug = 0;
2307 return 0;
2308}
2309
2310late_initcall(io_apic_bug_finalize);
2311
2312struct sysfs_ioapic_data {
2313 struct sys_device dev;
2314 struct IO_APIC_route_entry entry[0];
2315};
2316static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
2317
Pavel Machek438510f2005-04-16 15:25:24 -07002318static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319{
2320 struct IO_APIC_route_entry *entry;
2321 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 int i;
2323
2324 data = container_of(dev, struct sysfs_ioapic_data, dev);
2325 entry = data->entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02002326 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2327 entry[i] = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
2329 return 0;
2330}
2331
2332static int ioapic_resume(struct sys_device *dev)
2333{
2334 struct IO_APIC_route_entry *entry;
2335 struct sysfs_ioapic_data *data;
2336 unsigned long flags;
2337 union IO_APIC_reg_00 reg_00;
2338 int i;
2339
2340 data = container_of(dev, struct sysfs_ioapic_data, dev);
2341 entry = data->entry;
2342
2343 spin_lock_irqsave(&ioapic_lock, flags);
2344 reg_00.raw = io_apic_read(dev->id, 0);
2345 if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
2346 reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
2347 io_apic_write(dev->id, 0, reg_00.raw);
2348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 spin_unlock_irqrestore(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +02002350 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
2351 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
2353 return 0;
2354}
2355
2356static struct sysdev_class ioapic_sysdev_class = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002357 .name = "ioapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 .suspend = ioapic_suspend,
2359 .resume = ioapic_resume,
2360};
2361
2362static int __init ioapic_init_sysfs(void)
2363{
2364 struct sys_device * dev;
2365 int i, size, error = 0;
2366
2367 error = sysdev_class_register(&ioapic_sysdev_class);
2368 if (error)
2369 return error;
2370
2371 for (i = 0; i < nr_ioapics; i++ ) {
2372 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
2373 * sizeof(struct IO_APIC_route_entry);
2374 mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
2375 if (!mp_ioapic_data[i]) {
2376 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2377 continue;
2378 }
2379 memset(mp_ioapic_data[i], 0, size);
2380 dev = &mp_ioapic_data[i]->dev;
2381 dev->id = i;
2382 dev->cls = &ioapic_sysdev_class;
2383 error = sysdev_register(dev);
2384 if (error) {
2385 kfree(mp_ioapic_data[i]);
2386 mp_ioapic_data[i] = NULL;
2387 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2388 continue;
2389 }
2390 }
2391
2392 return 0;
2393}
2394
2395device_initcall(ioapic_init_sysfs);
2396
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002397/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07002398 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002399 */
2400int create_irq(void)
2401{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002402 /* Allocate an unused irq */
Andi Kleen306a22c2006-12-09 21:33:36 +01002403 int irq, new, vector = 0;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002404 unsigned long flags;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002405
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002406 irq = -ENOSPC;
2407 spin_lock_irqsave(&vector_lock, flags);
2408 for (new = (NR_IRQS - 1); new >= 0; new--) {
2409 if (platform_legacy_irq(new))
2410 continue;
2411 if (irq_vector[new] != 0)
2412 continue;
2413 vector = __assign_irq_vector(new);
2414 if (likely(vector > 0))
2415 irq = new;
2416 break;
2417 }
2418 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002419
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002420 if (irq >= 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002421 set_intr_gate(vector, interrupt[irq]);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002422 dynamic_irq_init(irq);
2423 }
2424 return irq;
2425}
2426
2427void destroy_irq(unsigned int irq)
2428{
2429 unsigned long flags;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002430
2431 dynamic_irq_cleanup(irq);
2432
2433 spin_lock_irqsave(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002434 irq_vector[irq] = 0;
2435 spin_unlock_irqrestore(&vector_lock, flags);
2436}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07002437
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002438/*
Simon Arlott27b46d72007-10-20 01:13:56 +02002439 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002440 */
2441#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002442static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002443{
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002444 int vector;
2445 unsigned dest;
2446
2447 vector = assign_irq_vector(irq);
2448 if (vector >= 0) {
2449 dest = cpu_mask_to_apicid(TARGET_CPUS);
2450
2451 msg->address_hi = MSI_ADDR_BASE_HI;
2452 msg->address_lo =
2453 MSI_ADDR_BASE_LO |
2454 ((INT_DEST_MODE == 0) ?
2455 MSI_ADDR_DEST_MODE_PHYSICAL:
2456 MSI_ADDR_DEST_MODE_LOGICAL) |
2457 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2458 MSI_ADDR_REDIRECTION_CPU:
2459 MSI_ADDR_REDIRECTION_LOWPRI) |
2460 MSI_ADDR_DEST_ID(dest);
2461
2462 msg->data =
2463 MSI_DATA_TRIGGER_EDGE |
2464 MSI_DATA_LEVEL_ASSERT |
2465 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2466 MSI_DATA_DELIVERY_FIXED:
2467 MSI_DATA_DELIVERY_LOWPRI) |
2468 MSI_DATA_VECTOR(vector);
2469 }
2470 return vector;
2471}
2472
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002473#ifdef CONFIG_SMP
2474static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2475{
2476 struct msi_msg msg;
2477 unsigned int dest;
2478 cpumask_t tmp;
2479 int vector;
2480
2481 cpus_and(tmp, mask, cpu_online_map);
2482 if (cpus_empty(tmp))
2483 tmp = TARGET_CPUS;
2484
2485 vector = assign_irq_vector(irq);
2486 if (vector < 0)
2487 return;
2488
2489 dest = cpu_mask_to_apicid(mask);
2490
2491 read_msi_msg(irq, &msg);
2492
2493 msg.data &= ~MSI_DATA_VECTOR_MASK;
2494 msg.data |= MSI_DATA_VECTOR(vector);
2495 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
2496 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
2497
2498 write_msi_msg(irq, &msg);
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -07002499 irq_desc[irq].affinity = mask;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002500}
2501#endif /* CONFIG_SMP */
2502
2503/*
2504 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
2505 * which implement the MSI or MSI-X Capability Structure.
2506 */
2507static struct irq_chip msi_chip = {
2508 .name = "PCI-MSI",
2509 .unmask = unmask_msi_irq,
2510 .mask = mask_msi_irq,
2511 .ack = ack_ioapic_irq,
2512#ifdef CONFIG_SMP
2513 .set_affinity = set_msi_irq_affinity,
2514#endif
2515 .retrigger = ioapic_retrigger_irq,
2516};
2517
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002518int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002519{
2520 struct msi_msg msg;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002521 int irq, ret;
2522 irq = create_irq();
2523 if (irq < 0)
2524 return irq;
2525
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002526 ret = msi_compose_msg(dev, irq, &msg);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002527 if (ret < 0) {
2528 destroy_irq(irq);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002529 return ret;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002530 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002531
Michael Ellerman7fe37302007-04-18 19:39:21 +10002532 set_irq_msi(irq, desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002533 write_msi_msg(irq, &msg);
2534
Ingo Molnara460e742006-10-17 00:10:03 -07002535 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
2536 "edge");
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002537
Michael Ellerman7fe37302007-04-18 19:39:21 +10002538 return 0;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07002539}
2540
2541void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002542{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07002543 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002544}
2545
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07002546#endif /* CONFIG_PCI_MSI */
2547
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002548/*
2549 * Hypertransport interrupt support
2550 */
2551#ifdef CONFIG_HT_IRQ
2552
2553#ifdef CONFIG_SMP
2554
2555static void target_ht_irq(unsigned int irq, unsigned int dest)
2556{
Eric W. Biedermanec683072006-11-08 17:44:57 -08002557 struct ht_irq_msg msg;
2558 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002559
Eric W. Biedermanec683072006-11-08 17:44:57 -08002560 msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
2561 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002562
Eric W. Biedermanec683072006-11-08 17:44:57 -08002563 msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
2564 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002565
Eric W. Biedermanec683072006-11-08 17:44:57 -08002566 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002567}
2568
2569static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
2570{
2571 unsigned int dest;
2572 cpumask_t tmp;
2573
2574 cpus_and(tmp, mask, cpu_online_map);
2575 if (cpus_empty(tmp))
2576 tmp = TARGET_CPUS;
2577
2578 cpus_and(mask, tmp, CPU_MASK_ALL);
2579
2580 dest = cpu_mask_to_apicid(mask);
2581
2582 target_ht_irq(irq, dest);
Eric W. Biederman9f0a5ba2007-02-23 04:13:55 -07002583 irq_desc[irq].affinity = mask;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002584}
2585#endif
2586
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07002587static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002588 .name = "PCI-HT",
2589 .mask = mask_ht_irq,
2590 .unmask = unmask_ht_irq,
2591 .ack = ack_ioapic_irq,
2592#ifdef CONFIG_SMP
2593 .set_affinity = set_ht_irq_affinity,
2594#endif
2595 .retrigger = ioapic_retrigger_irq,
2596};
2597
2598int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
2599{
2600 int vector;
2601
2602 vector = assign_irq_vector(irq);
2603 if (vector >= 0) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08002604 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002605 unsigned dest;
2606 cpumask_t tmp;
2607
2608 cpus_clear(tmp);
2609 cpu_set(vector >> 8, tmp);
2610 dest = cpu_mask_to_apicid(tmp);
2611
Eric W. Biedermanec683072006-11-08 17:44:57 -08002612 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002613
Eric W. Biedermanec683072006-11-08 17:44:57 -08002614 msg.address_lo =
2615 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002616 HT_IRQ_LOW_DEST_ID(dest) |
2617 HT_IRQ_LOW_VECTOR(vector) |
2618 ((INT_DEST_MODE == 0) ?
2619 HT_IRQ_LOW_DM_PHYSICAL :
2620 HT_IRQ_LOW_DM_LOGICAL) |
2621 HT_IRQ_LOW_RQEOI_EDGE |
2622 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
2623 HT_IRQ_LOW_MT_FIXED :
2624 HT_IRQ_LOW_MT_ARBITRATED) |
2625 HT_IRQ_LOW_IRQ_MASKED;
2626
Eric W. Biedermanec683072006-11-08 17:44:57 -08002627 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002628
Ingo Molnara460e742006-10-17 00:10:03 -07002629 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
2630 handle_edge_irq, "edge");
Eric W. Biederman8b955b02006-10-04 02:16:55 -07002631 }
2632 return vector;
2633}
2634#endif /* CONFIG_HT_IRQ */
2635
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636/* --------------------------------------------------------------------------
2637 ACPI-based IOAPIC Configuration
2638 -------------------------------------------------------------------------- */
2639
Len Brown888ba6c2005-08-24 12:07:20 -04002640#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641
2642int __init io_apic_get_unique_id (int ioapic, int apic_id)
2643{
2644 union IO_APIC_reg_00 reg_00;
2645 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
2646 physid_mask_t tmp;
2647 unsigned long flags;
2648 int i = 0;
2649
2650 /*
2651 * The P4 platform supports up to 256 APIC IDs on two separate APIC
2652 * buses (one for LAPICs, one for IOAPICs), where predecessors only
2653 * supports up to 16 on one shared APIC bus.
2654 *
2655 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
2656 * advantage of new APIC bus architecture.
2657 */
2658
2659 if (physids_empty(apic_id_map))
2660 apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
2661
2662 spin_lock_irqsave(&ioapic_lock, flags);
2663 reg_00.raw = io_apic_read(ioapic, 0);
2664 spin_unlock_irqrestore(&ioapic_lock, flags);
2665
2666 if (apic_id >= get_physical_broadcast()) {
2667 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
2668 "%d\n", ioapic, apic_id, reg_00.bits.ID);
2669 apic_id = reg_00.bits.ID;
2670 }
2671
2672 /*
2673 * Every APIC in a system must have a unique ID or we get lots of nice
2674 * 'stuck on smp_invalidate_needed IPI wait' messages.
2675 */
2676 if (check_apicid_used(apic_id_map, apic_id)) {
2677
2678 for (i = 0; i < get_physical_broadcast(); i++) {
2679 if (!check_apicid_used(apic_id_map, i))
2680 break;
2681 }
2682
2683 if (i == get_physical_broadcast())
2684 panic("Max apic_id exceeded!\n");
2685
2686 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
2687 "trying %d\n", ioapic, apic_id, i);
2688
2689 apic_id = i;
2690 }
2691
2692 tmp = apicid_to_cpu_present(apic_id);
2693 physids_or(apic_id_map, apic_id_map, tmp);
2694
2695 if (reg_00.bits.ID != apic_id) {
2696 reg_00.bits.ID = apic_id;
2697
2698 spin_lock_irqsave(&ioapic_lock, flags);
2699 io_apic_write(ioapic, 0, reg_00.raw);
2700 reg_00.raw = io_apic_read(ioapic, 0);
2701 spin_unlock_irqrestore(&ioapic_lock, flags);
2702
2703 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01002704 if (reg_00.bits.ID != apic_id) {
2705 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
2706 return -1;
2707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708 }
2709
2710 apic_printk(APIC_VERBOSE, KERN_INFO
2711 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
2712
2713 return apic_id;
2714}
2715
2716
2717int __init io_apic_get_version (int ioapic)
2718{
2719 union IO_APIC_reg_01 reg_01;
2720 unsigned long flags;
2721
2722 spin_lock_irqsave(&ioapic_lock, flags);
2723 reg_01.raw = io_apic_read(ioapic, 1);
2724 spin_unlock_irqrestore(&ioapic_lock, flags);
2725
2726 return reg_01.bits.version;
2727}
2728
2729
2730int __init io_apic_get_redir_entries (int ioapic)
2731{
2732 union IO_APIC_reg_01 reg_01;
2733 unsigned long flags;
2734
2735 spin_lock_irqsave(&ioapic_lock, flags);
2736 reg_01.raw = io_apic_read(ioapic, 1);
2737 spin_unlock_irqrestore(&ioapic_lock, flags);
2738
2739 return reg_01.bits.entries;
2740}
2741
2742
2743int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
2744{
2745 struct IO_APIC_route_entry entry;
2746 unsigned long flags;
2747
2748 if (!IO_APIC_IRQ(irq)) {
2749 printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
2750 ioapic);
2751 return -EINVAL;
2752 }
2753
2754 /*
2755 * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
2756 * Note that we mask (disable) IRQs now -- these get enabled when the
2757 * corresponding device driver registers for this IRQ.
2758 */
2759
2760 memset(&entry,0,sizeof(entry));
2761
2762 entry.delivery_mode = INT_DELIVERY_MODE;
2763 entry.dest_mode = INT_DEST_MODE;
2764 entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
2765 entry.trigger = edge_level;
2766 entry.polarity = active_high_low;
2767 entry.mask = 1;
2768
2769 /*
2770 * IRQs < 16 are already in the irq_2_pin[] map
2771 */
2772 if (irq >= 16)
2773 add_pin_to_irq(irq, ioapic, pin);
2774
2775 entry.vector = assign_irq_vector(irq);
2776
2777 apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
2778 "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
2779 mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
2780 edge_level, active_high_low);
2781
2782 ioapic_register_intr(irq, entry.vector, edge_level);
2783
2784 if (!ioapic && (irq < 16))
2785 disable_8259A_irq(irq);
2786
2787 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +01002788 __ioapic_write_entry(ioapic, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 spin_unlock_irqrestore(&ioapic_lock, flags);
2790
2791 return 0;
2792}
2793
Shaohua Li61fd47e2007-11-17 01:05:28 -05002794int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
2795{
2796 int i;
2797
2798 if (skip_ioapic_setup)
2799 return -1;
2800
2801 for (i = 0; i < mp_irq_entries; i++)
2802 if (mp_irqs[i].mpc_irqtype == mp_INT &&
2803 mp_irqs[i].mpc_srcbusirq == bus_irq)
2804 break;
2805 if (i >= mp_irq_entries)
2806 return -1;
2807
2808 *trigger = irq_trigger(i);
2809 *polarity = irq_polarity(i);
2810 return 0;
2811}
2812
Len Brown888ba6c2005-08-24 12:07:20 -04002813#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02002814
2815static int __init parse_disable_timer_pin_1(char *arg)
2816{
2817 disable_timer_pin_1 = 1;
2818 return 0;
2819}
2820early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
2821
2822static int __init parse_enable_timer_pin_1(char *arg)
2823{
2824 disable_timer_pin_1 = -1;
2825 return 0;
2826}
2827early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
2828
2829static int __init parse_noapic(char *arg)
2830{
2831 /* disable IO-APIC */
2832 disable_ioapic_setup();
2833 return 0;
2834}
2835early_param("noapic", parse_noapic);