blob: a997c641b69294b1d6505124384a96d322d93494 [file] [log] [blame]
Florian Fainellib42dfed2012-02-01 11:14:09 +01001/*
2 * Broadcom BCM63xx SPI controller support
3 *
Florian Fainellicde43842012-04-20 15:37:33 +02004 * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
Florian Fainellib42dfed2012-02-01 11:14:09 +01005 * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Florian Fainellib42dfed2012-02-01 11:14:09 +010016 */
17
18#include <linux/kernel.h>
Florian Fainellib42dfed2012-02-01 11:14:09 +010019#include <linux/clk.h>
20#include <linux/io.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
25#include <linux/spi/spi.h>
26#include <linux/completion.h>
27#include <linux/err.h>
Florian Fainellicde43842012-04-20 15:37:33 +020028#include <linux/pm_runtime.h>
Florian Fainellib42dfed2012-02-01 11:14:09 +010029
30#include <bcm63xx_dev_spi.h>
31
Jonas Gorskib17de072013-02-03 15:15:13 +010032#define BCM63XX_SPI_MAX_PREPEND 15
33
Jonas Gorski65059992015-09-10 16:11:40 +020034#define BCM63XX_SPI_MAX_CS 8
35
Florian Fainellib42dfed2012-02-01 11:14:09 +010036struct bcm63xx_spi {
Florian Fainellib42dfed2012-02-01 11:14:09 +010037 struct completion done;
38
39 void __iomem *regs;
40 int irq;
41
42 /* Platform data */
Florian Fainellib42dfed2012-02-01 11:14:09 +010043 unsigned fifo_size;
Florian Fainelli5a670442012-06-18 12:07:51 +020044 unsigned int msg_type_shift;
45 unsigned int msg_ctl_width;
Florian Fainellib42dfed2012-02-01 11:14:09 +010046
Florian Fainellib42dfed2012-02-01 11:14:09 +010047 /* data iomem */
48 u8 __iomem *tx_io;
49 const u8 __iomem *rx_io;
50
Florian Fainellib42dfed2012-02-01 11:14:09 +010051 struct clk *clk;
52 struct platform_device *pdev;
53};
54
55static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
56 unsigned int offset)
57{
58 return bcm_readb(bs->regs + bcm63xx_spireg(offset));
59}
60
61static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
62 unsigned int offset)
63{
64 return bcm_readw(bs->regs + bcm63xx_spireg(offset));
65}
66
67static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
68 u8 value, unsigned int offset)
69{
70 bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
71}
72
73static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
74 u16 value, unsigned int offset)
75{
76 bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
77}
78
79static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
80 { 20000000, SPI_CLK_20MHZ },
81 { 12500000, SPI_CLK_12_50MHZ },
82 { 6250000, SPI_CLK_6_250MHZ },
83 { 3125000, SPI_CLK_3_125MHZ },
84 { 1563000, SPI_CLK_1_563MHZ },
85 { 781000, SPI_CLK_0_781MHZ },
86 { 391000, SPI_CLK_0_391MHZ }
87};
88
Florian Fainellicde43842012-04-20 15:37:33 +020089static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
90 struct spi_transfer *t)
91{
92 struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
Florian Fainellicde43842012-04-20 15:37:33 +020093 u8 clk_cfg, reg;
94 int i;
95
Florian Fainellib42dfed2012-02-01 11:14:09 +010096 /* Find the closest clock configuration */
97 for (i = 0; i < SPI_CLK_MASK; i++) {
Jonas Gorski68792e22013-03-12 00:13:46 +010098 if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
Florian Fainellib42dfed2012-02-01 11:14:09 +010099 clk_cfg = bcm63xx_spi_freq_table[i][1];
100 break;
101 }
102 }
103
104 /* No matching configuration found, default to lowest */
105 if (i == SPI_CLK_MASK)
106 clk_cfg = SPI_CLK_0_391MHZ;
107
108 /* clear existing clock configuration bits of the register */
109 reg = bcm_spi_readb(bs, SPI_CLK_CFG);
110 reg &= ~SPI_CLK_MASK;
111 reg |= clk_cfg;
112
113 bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
114 dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
Jonas Gorski68792e22013-03-12 00:13:46 +0100115 clk_cfg, t->speed_hz);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100116}
117
118/* the spi->mode bits understood by this driver: */
119#define MODEBITS (SPI_CPOL | SPI_CPHA)
120
Jonas Gorskib17de072013-02-03 15:15:13 +0100121static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
122 unsigned int num_transfers)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100123{
124 struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
125 u16 msg_ctl;
126 u16 cmd;
Jonas Gorskib17de072013-02-03 15:15:13 +0100127 unsigned int i, timeout = 0, prepend_len = 0, len = 0;
128 struct spi_transfer *t = first;
129 bool do_rx = false;
130 bool do_tx = false;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100131
Florian Fainellicde43842012-04-20 15:37:33 +0200132 /* Disable the CMD_DONE interrupt */
133 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
134
Florian Fainellib42dfed2012-02-01 11:14:09 +0100135 dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
136 t->tx_buf, t->rx_buf, t->len);
137
Jonas Gorskib17de072013-02-03 15:15:13 +0100138 if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
139 prepend_len = t->len;
140
141 /* prepare the buffer */
142 for (i = 0; i < num_transfers; i++) {
143 if (t->tx_buf) {
144 do_tx = true;
145 memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
146
147 /* don't prepend more than one tx */
148 if (t != first)
149 prepend_len = 0;
150 }
151
152 if (t->rx_buf) {
153 do_rx = true;
154 /* prepend is half-duplex write only */
155 if (t == first)
156 prepend_len = 0;
157 }
158
159 len += t->len;
160
161 t = list_entry(t->transfer_list.next, struct spi_transfer,
162 transfer_list);
163 }
164
Axel Linaa0fe822014-02-09 11:06:04 +0800165 reinit_completion(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100166
167 /* Fill in the Message control register */
Jonas Gorskib17de072013-02-03 15:15:13 +0100168 msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100169
Jonas Gorskib17de072013-02-03 15:15:13 +0100170 if (do_rx && do_tx && prepend_len == 0)
Florian Fainelli5a670442012-06-18 12:07:51 +0200171 msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
Jonas Gorskib17de072013-02-03 15:15:13 +0100172 else if (do_rx)
Florian Fainelli5a670442012-06-18 12:07:51 +0200173 msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
Jonas Gorskib17de072013-02-03 15:15:13 +0100174 else if (do_tx)
Florian Fainelli5a670442012-06-18 12:07:51 +0200175 msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100176
Florian Fainelli5a670442012-06-18 12:07:51 +0200177 switch (bs->msg_ctl_width) {
178 case 8:
179 bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
180 break;
181 case 16:
182 bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
183 break;
184 }
Florian Fainellib42dfed2012-02-01 11:14:09 +0100185
186 /* Issue the transfer */
187 cmd = SPI_CMD_START_IMMEDIATE;
Jonas Gorskib17de072013-02-03 15:15:13 +0100188 cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100189 cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
190 bcm_spi_writew(bs, cmd, SPI_CMD);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100191
Florian Fainellicde43842012-04-20 15:37:33 +0200192 /* Enable the CMD_DONE interrupt */
193 bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100194
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100195 timeout = wait_for_completion_timeout(&bs->done, HZ);
196 if (!timeout)
197 return -ETIMEDOUT;
198
Jonas Gorski20e9e782013-12-17 21:42:08 +0100199 if (!do_rx)
Jonas Gorskib17de072013-02-03 15:15:13 +0100200 return 0;
201
202 len = 0;
203 t = first;
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100204 /* Read out all the data */
Jonas Gorskib17de072013-02-03 15:15:13 +0100205 for (i = 0; i < num_transfers; i++) {
206 if (t->rx_buf)
207 memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
208
209 if (t != first || prepend_len == 0)
210 len += t->len;
211
212 t = list_entry(t->transfer_list.next, struct spi_transfer,
213 transfer_list);
214 }
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100215
216 return 0;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100217}
218
Florian Fainellicde43842012-04-20 15:37:33 +0200219static int bcm63xx_spi_transfer_one(struct spi_master *master,
220 struct spi_message *m)
221{
222 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
Jonas Gorskib17de072013-02-03 15:15:13 +0100223 struct spi_transfer *t, *first = NULL;
Florian Fainellicde43842012-04-20 15:37:33 +0200224 struct spi_device *spi = m->spi;
225 int status = 0;
Jonas Gorskib17de072013-02-03 15:15:13 +0100226 unsigned int n_transfers = 0, total_len = 0;
227 bool can_use_prepend = false;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100228
Jonas Gorskib17de072013-02-03 15:15:13 +0100229 /*
230 * This SPI controller does not support keeping CS active after a
231 * transfer.
232 * Work around this by merging as many transfers we can into one big
233 * full-duplex transfers.
234 */
Florian Fainellib42dfed2012-02-01 11:14:09 +0100235 list_for_each_entry(t, &m->transfers, transfer_list) {
Jonas Gorskib17de072013-02-03 15:15:13 +0100236 if (!first)
237 first = t;
238
239 n_transfers++;
240 total_len += t->len;
241
242 if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
243 first->len <= BCM63XX_SPI_MAX_PREPEND)
244 can_use_prepend = true;
245 else if (can_use_prepend && t->tx_buf)
246 can_use_prepend = false;
247
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100248 /* we can only transfer one fifo worth of data */
Jonas Gorskib17de072013-02-03 15:15:13 +0100249 if ((can_use_prepend &&
250 total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
251 (!can_use_prepend && total_len > bs->fifo_size)) {
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100252 dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
Jonas Gorskib17de072013-02-03 15:15:13 +0100253 total_len, bs->fifo_size);
254 status = -EINVAL;
255 goto exit;
256 }
257
258 /* all combined transfers have to have the same speed */
259 if (t->speed_hz != first->speed_hz) {
260 dev_err(&spi->dev, "unable to change speed between transfers\n");
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100261 status = -EINVAL;
262 goto exit;
263 }
264
265 /* CS will be deasserted directly after transfer */
266 if (t->delay_usecs) {
267 dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
268 status = -EINVAL;
269 goto exit;
270 }
271
Jonas Gorskib17de072013-02-03 15:15:13 +0100272 if (t->cs_change ||
273 list_is_last(&t->transfer_list, &m->transfers)) {
274 /* configure adapter for a new transfer */
275 bcm63xx_spi_setup_transfer(spi, first);
276
277 /* send the data */
278 status = bcm63xx_txrx_bufs(spi, first, n_transfers);
279 if (status)
280 goto exit;
281
282 m->actual_length += total_len;
283
284 first = NULL;
285 n_transfers = 0;
286 total_len = 0;
287 can_use_prepend = false;
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100288 }
Florian Fainellib42dfed2012-02-01 11:14:09 +0100289 }
Florian Fainellicde43842012-04-20 15:37:33 +0200290exit:
291 m->status = status;
292 spi_finalize_current_message(master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100293
Florian Fainellicde43842012-04-20 15:37:33 +0200294 return 0;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100295}
296
297/* This driver supports single master mode only. Hence
298 * CMD_DONE is the only interrupt we care about
299 */
300static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
301{
302 struct spi_master *master = (struct spi_master *)dev_id;
303 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
304 u8 intr;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100305
306 /* Read interupts and clear them immediately */
307 intr = bcm_spi_readb(bs, SPI_INT_STATUS);
308 bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
309 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
310
Florian Fainellicde43842012-04-20 15:37:33 +0200311 /* A transfer completed */
312 if (intr & SPI_INTR_CMD_DONE)
313 complete(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100314
315 return IRQ_HANDLED;
316}
317
318
Grant Likelyfd4a3192012-12-07 16:57:14 +0000319static int bcm63xx_spi_probe(struct platform_device *pdev)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100320{
321 struct resource *r;
322 struct device *dev = &pdev->dev;
Jingoo Han8074cf02013-07-30 16:58:59 +0900323 struct bcm63xx_spi_pdata *pdata = dev_get_platdata(&pdev->dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100324 int irq;
325 struct spi_master *master;
326 struct clk *clk;
327 struct bcm63xx_spi *bs;
328 int ret;
329
Florian Fainellib42dfed2012-02-01 11:14:09 +0100330 irq = platform_get_irq(pdev, 0);
331 if (irq < 0) {
332 dev_err(dev, "no irq\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900333 return -ENXIO;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100334 }
335
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900336 clk = devm_clk_get(dev, "spi");
Florian Fainellib42dfed2012-02-01 11:14:09 +0100337 if (IS_ERR(clk)) {
338 dev_err(dev, "no clock for device\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900339 return PTR_ERR(clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100340 }
341
342 master = spi_alloc_master(dev, sizeof(*bs));
343 if (!master) {
344 dev_err(dev, "out of memory\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900345 return -ENOMEM;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100346 }
347
348 bs = spi_master_get_devdata(master);
Axel Linaa0fe822014-02-09 11:06:04 +0800349 init_completion(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100350
351 platform_set_drvdata(pdev, master);
352 bs->pdev = pdev;
353
Julia Lawallde0fa832013-08-14 11:11:09 +0200354 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jonas Gorskib66c7732013-03-12 00:13:47 +0100355 bs->regs = devm_ioremap_resource(&pdev->dev, r);
356 if (IS_ERR(bs->regs)) {
357 ret = PTR_ERR(bs->regs);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100358 goto out_err;
359 }
360
361 bs->irq = irq;
362 bs->clk = clk;
363 bs->fifo_size = pdata->fifo_size;
364
365 ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
366 pdev->name, master);
367 if (ret) {
368 dev_err(dev, "unable to request irq\n");
369 goto out_err;
370 }
371
372 master->bus_num = pdata->bus_num;
Jonas Gorski65059992015-09-10 16:11:40 +0200373 master->num_chipselect = BCM63XX_SPI_MAX_CS;
Florian Fainellicde43842012-04-20 15:37:33 +0200374 master->transfer_one_message = bcm63xx_spi_transfer_one;
Florian Fainelli88a3a252012-04-20 15:37:35 +0200375 master->mode_bits = MODEBITS;
Stephen Warren24778be2013-05-21 20:36:35 -0600376 master->bits_per_word_mask = SPI_BPW_MASK(8);
Mark Brown5355d962013-07-28 15:34:06 +0100377 master->auto_runtime_pm = true;
Florian Fainelli5a670442012-06-18 12:07:51 +0200378 bs->msg_type_shift = pdata->msg_type_shift;
379 bs->msg_ctl_width = pdata->msg_ctl_width;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100380 bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
381 bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
Florian Fainellib42dfed2012-02-01 11:14:09 +0100382
Florian Fainelli5a670442012-06-18 12:07:51 +0200383 switch (bs->msg_ctl_width) {
384 case 8:
385 case 16:
386 break;
387 default:
388 dev_err(dev, "unsupported MSG_CTL width: %d\n",
389 bs->msg_ctl_width);
Jonas Gorskib435ff22013-03-12 00:13:37 +0100390 goto out_err;
Florian Fainelli5a670442012-06-18 12:07:51 +0200391 }
392
Florian Fainellib42dfed2012-02-01 11:14:09 +0100393 /* Initialize hardware */
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100394 ret = clk_prepare_enable(bs->clk);
395 if (ret)
396 goto out_err;
397
Florian Fainellib42dfed2012-02-01 11:14:09 +0100398 bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
399
400 /* register and we are done */
Jingoo Hanbca76932013-09-24 13:24:57 +0900401 ret = devm_spi_register_master(dev, master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100402 if (ret) {
403 dev_err(dev, "spi register failed\n");
404 goto out_clk_disable;
405 }
406
Florian Fainelli61d15962012-10-03 11:56:53 +0200407 dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
408 r->start, irq, bs->fifo_size);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100409
410 return 0;
411
412out_clk_disable:
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100413 clk_disable_unprepare(clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100414out_err:
Florian Fainellib42dfed2012-02-01 11:14:09 +0100415 spi_master_put(master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100416 return ret;
417}
418
Grant Likelyfd4a3192012-12-07 16:57:14 +0000419static int bcm63xx_spi_remove(struct platform_device *pdev)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100420{
Wei Yongjun9637b862013-11-15 15:50:59 +0800421 struct spi_master *master = platform_get_drvdata(pdev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100422 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
423
424 /* reset spi block */
425 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100426
427 /* HW shutdown */
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100428 clk_disable_unprepare(bs->clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100429
Florian Fainellib42dfed2012-02-01 11:14:09 +0100430 return 0;
431}
432
Jonas Gorski1bae2022013-12-17 21:42:10 +0100433#ifdef CONFIG_PM_SLEEP
Florian Fainellib42dfed2012-02-01 11:14:09 +0100434static int bcm63xx_spi_suspend(struct device *dev)
435{
Axel Lina12163942013-08-09 15:35:16 +0800436 struct spi_master *master = dev_get_drvdata(dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100437 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
438
Florian Fainelli96519952012-10-03 11:56:54 +0200439 spi_master_suspend(master);
440
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100441 clk_disable_unprepare(bs->clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100442
443 return 0;
444}
445
446static int bcm63xx_spi_resume(struct device *dev)
447{
Axel Lina12163942013-08-09 15:35:16 +0800448 struct spi_master *master = dev_get_drvdata(dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100449 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100450 int ret;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100451
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100452 ret = clk_prepare_enable(bs->clk);
453 if (ret)
454 return ret;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100455
Florian Fainelli96519952012-10-03 11:56:54 +0200456 spi_master_resume(master);
457
Florian Fainellib42dfed2012-02-01 11:14:09 +0100458 return 0;
459}
Jonas Gorski1bae2022013-12-17 21:42:10 +0100460#endif
Florian Fainellib42dfed2012-02-01 11:14:09 +0100461
462static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
Jonas Gorski1bae2022013-12-17 21:42:10 +0100463 SET_SYSTEM_SLEEP_PM_OPS(bcm63xx_spi_suspend, bcm63xx_spi_resume)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100464};
465
Florian Fainellib42dfed2012-02-01 11:14:09 +0100466static struct platform_driver bcm63xx_spi_driver = {
467 .driver = {
468 .name = "bcm63xx-spi",
Jonas Gorski1bae2022013-12-17 21:42:10 +0100469 .pm = &bcm63xx_spi_pm_ops,
Florian Fainellib42dfed2012-02-01 11:14:09 +0100470 },
471 .probe = bcm63xx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000472 .remove = bcm63xx_spi_remove,
Florian Fainellib42dfed2012-02-01 11:14:09 +0100473};
474
475module_platform_driver(bcm63xx_spi_driver);
476
477MODULE_ALIAS("platform:bcm63xx_spi");
478MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
479MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
480MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
481MODULE_LICENSE("GPL");