blob: 569b0a29fa8c19d4d35e95473c2187d3f1f56acd [file] [log] [blame]
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001/*
2 * drivers/dma/imx-dma.c
3 *
4 * This file contains a driver for the Freescale i.MX DMA engine
5 * found on i.MX1/21/27
6 *
7 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
Javier Martin9e15db72012-03-02 09:28:47 +01008 * Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
Sascha Hauer1f1846c2010-10-06 10:25:55 +02009 *
10 * The code contained herein is licensed under the GNU General Public
11 * License. You may obtain a copy of the GNU General Public License
12 * Version 2 or later at the following locations:
13 *
14 * http://www.opensource.org/licenses/gpl-license.html
15 * http://www.gnu.org/copyleft/gpl.html
16 */
17#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080018#include <linux/module.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020019#include <linux/types.h>
20#include <linux/mm.h>
21#include <linux/interrupt.h>
22#include <linux/spinlock.h>
23#include <linux/device.h>
24#include <linux/dma-mapping.h>
25#include <linux/slab.h>
26#include <linux/platform_device.h>
Javier Martin6bd08122012-03-22 14:54:01 +010027#include <linux/clk.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020028#include <linux/dmaengine.h>
Vinod Koul5170c052012-03-09 14:55:25 +053029#include <linux/module.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020030
31#include <asm/irq.h>
Javier Martin6bd08122012-03-22 14:54:01 +010032#include <mach/dma.h>
Sascha Hauer1f1846c2010-10-06 10:25:55 +020033#include <mach/hardware.h>
34
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000035#include "dmaengine.h"
Javier Martin9e15db72012-03-02 09:28:47 +010036#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
Javier Martin6bd08122012-03-22 14:54:01 +010037#define IMX_DMA_CHANNELS 16
38
Javier Martinf606ab82012-03-22 14:54:14 +010039#define IMX_DMA_2D_SLOTS 2
40#define IMX_DMA_2D_SLOT_A 0
41#define IMX_DMA_2D_SLOT_B 1
42
Javier Martin6bd08122012-03-22 14:54:01 +010043#define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
44#define IMX_DMA_MEMSIZE_32 (0 << 4)
45#define IMX_DMA_MEMSIZE_8 (1 << 4)
46#define IMX_DMA_MEMSIZE_16 (2 << 4)
47#define IMX_DMA_TYPE_LINEAR (0 << 10)
48#define IMX_DMA_TYPE_2D (1 << 10)
49#define IMX_DMA_TYPE_FIFO (2 << 10)
50
51#define IMX_DMA_ERR_BURST (1 << 0)
52#define IMX_DMA_ERR_REQUEST (1 << 1)
53#define IMX_DMA_ERR_TRANSFER (1 << 2)
54#define IMX_DMA_ERR_BUFFER (1 << 3)
55#define IMX_DMA_ERR_TIMEOUT (1 << 4)
56
57#define DMA_DCR 0x00 /* Control Register */
58#define DMA_DISR 0x04 /* Interrupt status Register */
59#define DMA_DIMR 0x08 /* Interrupt mask Register */
60#define DMA_DBTOSR 0x0c /* Burst timeout status Register */
61#define DMA_DRTOSR 0x10 /* Request timeout Register */
62#define DMA_DSESR 0x14 /* Transfer Error Status Register */
63#define DMA_DBOSR 0x18 /* Buffer overflow status Register */
64#define DMA_DBTOCR 0x1c /* Burst timeout control Register */
65#define DMA_WSRA 0x40 /* W-Size Register A */
66#define DMA_XSRA 0x44 /* X-Size Register A */
67#define DMA_YSRA 0x48 /* Y-Size Register A */
68#define DMA_WSRB 0x4c /* W-Size Register B */
69#define DMA_XSRB 0x50 /* X-Size Register B */
70#define DMA_YSRB 0x54 /* Y-Size Register B */
71#define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
72#define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
73#define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
74#define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
75#define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
76#define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
77#define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
78#define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
79#define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
80
81#define DCR_DRST (1<<1)
82#define DCR_DEN (1<<0)
83#define DBTOCR_EN (1<<15)
84#define DBTOCR_CNT(x) ((x) & 0x7fff)
85#define CNTR_CNT(x) ((x) & 0xffffff)
86#define CCR_ACRPT (1<<14)
87#define CCR_DMOD_LINEAR (0x0 << 12)
88#define CCR_DMOD_2D (0x1 << 12)
89#define CCR_DMOD_FIFO (0x2 << 12)
90#define CCR_DMOD_EOBFIFO (0x3 << 12)
91#define CCR_SMOD_LINEAR (0x0 << 10)
92#define CCR_SMOD_2D (0x1 << 10)
93#define CCR_SMOD_FIFO (0x2 << 10)
94#define CCR_SMOD_EOBFIFO (0x3 << 10)
95#define CCR_MDIR_DEC (1<<9)
96#define CCR_MSEL_B (1<<8)
97#define CCR_DSIZ_32 (0x0 << 6)
98#define CCR_DSIZ_8 (0x1 << 6)
99#define CCR_DSIZ_16 (0x2 << 6)
100#define CCR_SSIZ_32 (0x0 << 4)
101#define CCR_SSIZ_8 (0x1 << 4)
102#define CCR_SSIZ_16 (0x2 << 4)
103#define CCR_REN (1<<3)
104#define CCR_RPT (1<<2)
105#define CCR_FRC (1<<1)
106#define CCR_CEN (1<<0)
107#define RTOR_EN (1<<15)
108#define RTOR_CLK (1<<14)
109#define RTOR_PSC (1<<13)
Javier Martin9e15db72012-03-02 09:28:47 +0100110
111enum imxdma_prep_type {
112 IMXDMA_DESC_MEMCPY,
113 IMXDMA_DESC_INTERLEAVED,
114 IMXDMA_DESC_SLAVE_SG,
115 IMXDMA_DESC_CYCLIC,
116};
117
Javier Martinf606ab82012-03-22 14:54:14 +0100118struct imx_dma_2d_config {
119 u16 xsr;
120 u16 ysr;
121 u16 wsr;
122 int count;
123};
124
Javier Martin9e15db72012-03-02 09:28:47 +0100125struct imxdma_desc {
126 struct list_head node;
127 struct dma_async_tx_descriptor desc;
128 enum dma_status status;
129 dma_addr_t src;
130 dma_addr_t dest;
131 size_t len;
Javier Martin2efc3442012-03-22 14:54:03 +0100132 enum dma_transfer_direction direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100133 enum imxdma_prep_type type;
134 /* For memcpy and interleaved */
135 unsigned int config_port;
136 unsigned int config_mem;
137 /* For interleaved transfers */
138 unsigned int x;
139 unsigned int y;
140 unsigned int w;
141 /* For slave sg and cyclic */
142 struct scatterlist *sg;
143 unsigned int sgcount;
144};
145
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200146struct imxdma_channel {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100147 int hw_chaining;
148 struct timer_list watchdog;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200149 struct imxdma_engine *imxdma;
150 unsigned int channel;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200151
Javier Martin9e15db72012-03-02 09:28:47 +0100152 struct tasklet_struct dma_tasklet;
153 struct list_head ld_free;
154 struct list_head ld_queue;
155 struct list_head ld_active;
156 int descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200157 enum dma_slave_buswidth word_size;
158 dma_addr_t per_address;
159 u32 watermark_level;
160 struct dma_chan chan;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200161 struct dma_async_tx_descriptor desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200162 enum dma_status status;
163 int dma_request;
164 struct scatterlist *sg_list;
Javier Martin359291a2012-03-22 14:54:06 +0100165 u32 ccr_from_device;
166 u32 ccr_to_device;
Javier Martinf606ab82012-03-22 14:54:14 +0100167 bool enabled_2d;
168 int slot_2d;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200169};
170
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200171struct imxdma_engine {
172 struct device *dev;
Sascha Hauer1e070a62011-01-12 13:14:37 +0100173 struct device_dma_parameters dma_parms;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200174 struct dma_device dma_device;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100175 void __iomem *base;
176 struct clk *dma_clk;
Javier Martinf606ab82012-03-22 14:54:14 +0100177 spinlock_t lock;
178 struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
Javier Martin6bd08122012-03-22 14:54:01 +0100179 struct imxdma_channel channel[IMX_DMA_CHANNELS];
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200180};
181
182static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
183{
184 return container_of(chan, struct imxdma_channel, chan);
185}
186
Javier Martin9e15db72012-03-02 09:28:47 +0100187static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200188{
Javier Martin9e15db72012-03-02 09:28:47 +0100189 struct imxdma_desc *desc;
190
191 if (!list_empty(&imxdmac->ld_active)) {
192 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
193 node);
194 if (desc->type == IMXDMA_DESC_CYCLIC)
195 return true;
196 }
197 return false;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200198}
199
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200200
Javier Martincd5cf9d2012-03-22 14:54:12 +0100201
202static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
203 unsigned offset)
Javier Martin6bd08122012-03-22 14:54:01 +0100204{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100205 __raw_writel(val, imxdma->base + offset);
Javier Martin6bd08122012-03-22 14:54:01 +0100206}
207
Javier Martincd5cf9d2012-03-22 14:54:12 +0100208static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
Javier Martin6bd08122012-03-22 14:54:01 +0100209{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100210 return __raw_readl(imxdma->base + offset);
Javier Martin6bd08122012-03-22 14:54:01 +0100211}
212
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100213static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
Javier Martin6bd08122012-03-22 14:54:01 +0100214{
215 if (cpu_is_mx27())
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100216 return imxdmac->hw_chaining;
Javier Martin6bd08122012-03-22 14:54:01 +0100217 else
218 return 0;
219}
220
221/*
222 * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
223 */
Javier Martina6cbb2d2012-03-22 14:54:11 +0100224static inline int imxdma_sg_next(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100225{
Javier Martin2efc3442012-03-22 14:54:03 +0100226 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100227 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100228 struct scatterlist *sg = d->sg;
Javier Martin6bd08122012-03-22 14:54:01 +0100229 unsigned long now;
230
Javier Martin6b0e2f52012-03-22 14:54:09 +0100231 now = min(d->len, sg->length);
232 if (d->len != IMX_DMA_LENGTH_LOOP)
233 d->len -= now;
Javier Martin6bd08122012-03-22 14:54:01 +0100234
Javier Martin2efc3442012-03-22 14:54:03 +0100235 if (d->direction == DMA_DEV_TO_MEM)
Javier Martincd5cf9d2012-03-22 14:54:12 +0100236 imx_dmav1_writel(imxdma, sg->dma_address,
237 DMA_DAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100238 else
Javier Martincd5cf9d2012-03-22 14:54:12 +0100239 imx_dmav1_writel(imxdma, sg->dma_address,
240 DMA_SAR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100241
Javier Martincd5cf9d2012-03-22 14:54:12 +0100242 imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100243
Javier Martinf9b283a2012-03-22 14:54:13 +0100244 dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
245 "size 0x%08x\n", __func__, imxdmac->channel,
Javier Martincd5cf9d2012-03-22 14:54:12 +0100246 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
247 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
248 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
Javier Martin6bd08122012-03-22 14:54:01 +0100249
250 return now;
251}
252
Javier Martin2efc3442012-03-22 14:54:03 +0100253static void imxdma_enable_hw(struct imxdma_desc *d)
Javier Martin6bd08122012-03-22 14:54:01 +0100254{
Javier Martin2efc3442012-03-22 14:54:03 +0100255 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100256 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100257 int channel = imxdmac->channel;
258 unsigned long flags;
259
Javier Martinf9b283a2012-03-22 14:54:13 +0100260 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100261
Javier Martin6bd08122012-03-22 14:54:01 +0100262 local_irq_save(flags);
263
Javier Martincd5cf9d2012-03-22 14:54:12 +0100264 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
265 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
266 ~(1 << channel), DMA_DIMR);
267 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
268 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100269
270 if ((cpu_is_mx21() || cpu_is_mx27()) &&
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100271 d->sg && imxdma_hw_chain(imxdmac)) {
Javier Martin833bc032012-03-22 14:54:07 +0100272 d->sg = sg_next(d->sg);
273 if (d->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100274 u32 tmp;
Javier Martina6cbb2d2012-03-22 14:54:11 +0100275 imxdma_sg_next(d);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100276 tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
277 imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
278 DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100279 }
280 }
Javier Martin6bd08122012-03-22 14:54:01 +0100281
282 local_irq_restore(flags);
283}
284
285static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
286{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100287 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100288 int channel = imxdmac->channel;
289 unsigned long flags;
290
Javier Martinf9b283a2012-03-22 14:54:13 +0100291 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100292
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100293 if (imxdma_hw_chain(imxdmac))
294 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100295
296 local_irq_save(flags);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100297 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
298 (1 << channel), DMA_DIMR);
299 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
300 ~CCR_CEN, DMA_CCR(channel));
301 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100302 local_irq_restore(flags);
303}
304
Javier Martin6bd08122012-03-22 14:54:01 +0100305static void imxdma_watchdog(unsigned long data)
306{
307 struct imxdma_channel *imxdmac = (struct imxdma_channel *)data;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100308 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100309 int channel = imxdmac->channel;
310
Javier Martincd5cf9d2012-03-22 14:54:12 +0100311 imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
Javier Martin6bd08122012-03-22 14:54:01 +0100312
313 /* Tasklet watchdog error handler */
314 tasklet_schedule(&imxdmac->dma_tasklet);
Javier Martinf9b283a2012-03-22 14:54:13 +0100315 dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
316 imxdmac->channel);
Javier Martin6bd08122012-03-22 14:54:01 +0100317}
318
319static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
320{
321 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100322 unsigned int err_mask;
323 int i, disr;
324 int errcode;
325
Javier Martincd5cf9d2012-03-22 14:54:12 +0100326 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100327
Javier Martincd5cf9d2012-03-22 14:54:12 +0100328 err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
329 imx_dmav1_readl(imxdma, DMA_DRTOSR) |
330 imx_dmav1_readl(imxdma, DMA_DSESR) |
331 imx_dmav1_readl(imxdma, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100332
333 if (!err_mask)
334 return IRQ_HANDLED;
335
Javier Martincd5cf9d2012-03-22 14:54:12 +0100336 imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100337
338 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
339 if (!(err_mask & (1 << i)))
340 continue;
Javier Martin6bd08122012-03-22 14:54:01 +0100341 errcode = 0;
342
Javier Martincd5cf9d2012-03-22 14:54:12 +0100343 if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
344 imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100345 errcode |= IMX_DMA_ERR_BURST;
346 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100347 if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
348 imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100349 errcode |= IMX_DMA_ERR_REQUEST;
350 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100351 if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
352 imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
Javier Martin6bd08122012-03-22 14:54:01 +0100353 errcode |= IMX_DMA_ERR_TRANSFER;
354 }
Javier Martincd5cf9d2012-03-22 14:54:12 +0100355 if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
356 imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
Javier Martin6bd08122012-03-22 14:54:01 +0100357 errcode |= IMX_DMA_ERR_BUFFER;
358 }
359 /* Tasklet error handler */
360 tasklet_schedule(&imxdma->channel[i].dma_tasklet);
361
362 printk(KERN_WARNING
363 "DMA timeout on channel %d -%s%s%s%s\n", i,
364 errcode & IMX_DMA_ERR_BURST ? " burst" : "",
365 errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
366 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
367 errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
368 }
369 return IRQ_HANDLED;
370}
371
372static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
373{
Javier Martincd5cf9d2012-03-22 14:54:12 +0100374 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin6bd08122012-03-22 14:54:01 +0100375 int chno = imxdmac->channel;
Javier Martin2efc3442012-03-22 14:54:03 +0100376 struct imxdma_desc *desc;
Javier Martin6bd08122012-03-22 14:54:01 +0100377
Javier Martinf606ab82012-03-22 14:54:14 +0100378 spin_lock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100379 if (list_empty(&imxdmac->ld_active)) {
Javier Martinf606ab82012-03-22 14:54:14 +0100380 spin_unlock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100381 goto out;
382 }
383
384 desc = list_first_entry(&imxdmac->ld_active,
385 struct imxdma_desc,
386 node);
Javier Martinf606ab82012-03-22 14:54:14 +0100387 spin_unlock(&imxdma->lock);
Javier Martin833bc032012-03-22 14:54:07 +0100388
389 if (desc->sg) {
Javier Martin6bd08122012-03-22 14:54:01 +0100390 u32 tmp;
Javier Martin833bc032012-03-22 14:54:07 +0100391 desc->sg = sg_next(desc->sg);
Javier Martin6bd08122012-03-22 14:54:01 +0100392
Javier Martin833bc032012-03-22 14:54:07 +0100393 if (desc->sg) {
Javier Martina6cbb2d2012-03-22 14:54:11 +0100394 imxdma_sg_next(desc);
Javier Martin6bd08122012-03-22 14:54:01 +0100395
Javier Martincd5cf9d2012-03-22 14:54:12 +0100396 tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100397
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100398 if (imxdma_hw_chain(imxdmac)) {
Javier Martin6bd08122012-03-22 14:54:01 +0100399 /* FIXME: The timeout should probably be
400 * configurable
401 */
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100402 mod_timer(&imxdmac->watchdog,
Javier Martin6bd08122012-03-22 14:54:01 +0100403 jiffies + msecs_to_jiffies(500));
404
405 tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100406 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100407 } else {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100408 imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
409 DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100410 tmp |= CCR_CEN;
411 }
412
Javier Martincd5cf9d2012-03-22 14:54:12 +0100413 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100414
415 if (imxdma_chan_is_doing_cyclic(imxdmac))
416 /* Tasklet progression */
417 tasklet_schedule(&imxdmac->dma_tasklet);
418
419 return;
420 }
421
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100422 if (imxdma_hw_chain(imxdmac)) {
423 del_timer(&imxdmac->watchdog);
Javier Martin6bd08122012-03-22 14:54:01 +0100424 return;
425 }
426 }
427
Javier Martin2efc3442012-03-22 14:54:03 +0100428out:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100429 imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
Javier Martin6bd08122012-03-22 14:54:01 +0100430 /* Tasklet irq */
Javier Martin9e15db72012-03-02 09:28:47 +0100431 tasklet_schedule(&imxdmac->dma_tasklet);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200432}
433
Javier Martin6bd08122012-03-22 14:54:01 +0100434static irqreturn_t dma_irq_handler(int irq, void *dev_id)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200435{
Javier Martin6bd08122012-03-22 14:54:01 +0100436 struct imxdma_engine *imxdma = dev_id;
Javier Martin6bd08122012-03-22 14:54:01 +0100437 int i, disr;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200438
Javier Martin6bd08122012-03-22 14:54:01 +0100439 if (cpu_is_mx21() || cpu_is_mx27())
440 imxdma_err_handler(irq, dev_id);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200441
Javier Martincd5cf9d2012-03-22 14:54:12 +0100442 disr = imx_dmav1_readl(imxdma, DMA_DISR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200443
Javier Martinf9b283a2012-03-22 14:54:13 +0100444 dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
Javier Martin6bd08122012-03-22 14:54:01 +0100445
Javier Martincd5cf9d2012-03-22 14:54:12 +0100446 imx_dmav1_writel(imxdma, disr, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +0100447 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100448 if (disr & (1 << i))
Javier Martin6bd08122012-03-22 14:54:01 +0100449 dma_irq_handle_channel(&imxdma->channel[i]);
Javier Martin6bd08122012-03-22 14:54:01 +0100450 }
451
452 return IRQ_HANDLED;
Javier Martin9e15db72012-03-02 09:28:47 +0100453}
454
455static int imxdma_xfer_desc(struct imxdma_desc *d)
456{
457 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
Javier Martin3b4b6df2012-03-22 14:54:04 +0100458 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martinf606ab82012-03-22 14:54:14 +0100459 unsigned long flags;
460 int slot = -1;
461 int i;
Javier Martin9e15db72012-03-02 09:28:47 +0100462
463 /* Configure and enable */
464 switch (d->type) {
Javier Martinf606ab82012-03-22 14:54:14 +0100465 case IMXDMA_DESC_INTERLEAVED:
466 /* Try to get a free 2D slot */
467 spin_lock_irqsave(&imxdma->lock, flags);
468 for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
469 if ((imxdma->slots_2d[i].count > 0) &&
470 ((imxdma->slots_2d[i].xsr != d->x) ||
471 (imxdma->slots_2d[i].ysr != d->y) ||
472 (imxdma->slots_2d[i].wsr != d->w)))
473 continue;
474 slot = i;
475 break;
476 }
477 if (slot < 0)
478 return -EBUSY;
479
480 imxdma->slots_2d[slot].xsr = d->x;
481 imxdma->slots_2d[slot].ysr = d->y;
482 imxdma->slots_2d[slot].wsr = d->w;
483 imxdma->slots_2d[slot].count++;
484
485 imxdmac->slot_2d = slot;
486 imxdmac->enabled_2d = true;
487 spin_unlock_irqrestore(&imxdma->lock, flags);
488
489 if (slot == IMX_DMA_2D_SLOT_A) {
490 d->config_mem &= ~CCR_MSEL_B;
491 d->config_port &= ~CCR_MSEL_B;
492 imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
493 imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
494 imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
495 } else {
496 d->config_mem |= CCR_MSEL_B;
497 d->config_port |= CCR_MSEL_B;
498 imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
499 imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
500 imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
501 }
502 /*
503 * We fall-through here intentionally, since a 2D transfer is
504 * similar to MEMCPY just adding the 2D slot configuration.
505 */
Javier Martin9e15db72012-03-02 09:28:47 +0100506 case IMXDMA_DESC_MEMCPY:
Javier Martincd5cf9d2012-03-22 14:54:12 +0100507 imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
508 imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
509 imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
Javier Martin3b4b6df2012-03-22 14:54:04 +0100510 DMA_CCR(imxdmac->channel));
511
Javier Martincd5cf9d2012-03-22 14:54:12 +0100512 imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
Javier Martin3b4b6df2012-03-22 14:54:04 +0100513
514 dev_dbg(imxdma->dev, "%s channel: %d dest=0x%08x src=0x%08x "
515 "dma_length=%d\n", __func__, imxdmac->channel,
516 d->dest, d->src, d->len);
517
518 break;
Javier Martin6bd08122012-03-22 14:54:01 +0100519 /* Cyclic transfer is the same as slave_sg with special sg configuration. */
Javier Martin9e15db72012-03-02 09:28:47 +0100520 case IMXDMA_DESC_CYCLIC:
Javier Martin9e15db72012-03-02 09:28:47 +0100521 case IMXDMA_DESC_SLAVE_SG:
Javier Martin359291a2012-03-22 14:54:06 +0100522 if (d->direction == DMA_DEV_TO_MEM) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100523 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100524 DMA_SAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100525 imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
Javier Martin359291a2012-03-22 14:54:06 +0100526 DMA_CCR(imxdmac->channel));
527
528 dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
529 "total length=%d dev_addr=0x%08x (dev2mem)\n",
530 __func__, imxdmac->channel, d->sg, d->sgcount,
531 d->len, imxdmac->per_address);
532 } else if (d->direction == DMA_MEM_TO_DEV) {
Javier Martincd5cf9d2012-03-22 14:54:12 +0100533 imx_dmav1_writel(imxdma, imxdmac->per_address,
Javier Martin359291a2012-03-22 14:54:06 +0100534 DMA_DAR(imxdmac->channel));
Javier Martincd5cf9d2012-03-22 14:54:12 +0100535 imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
Javier Martin359291a2012-03-22 14:54:06 +0100536 DMA_CCR(imxdmac->channel));
537
538 dev_dbg(imxdma->dev, "%s channel: %d sg=%p sgcount=%d "
539 "total length=%d dev_addr=0x%08x (mem2dev)\n",
540 __func__, imxdmac->channel, d->sg, d->sgcount,
541 d->len, imxdmac->per_address);
542 } else {
543 dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
544 __func__, imxdmac->channel);
545 return -EINVAL;
546 }
547
Javier Martina6cbb2d2012-03-22 14:54:11 +0100548 imxdma_sg_next(d);
Javier Martin359291a2012-03-22 14:54:06 +0100549
Javier Martin9e15db72012-03-02 09:28:47 +0100550 break;
551 default:
552 return -EINVAL;
553 }
Javier Martin2efc3442012-03-22 14:54:03 +0100554 imxdma_enable_hw(d);
Javier Martin9e15db72012-03-02 09:28:47 +0100555 return 0;
556}
557
558static void imxdma_tasklet(unsigned long data)
559{
560 struct imxdma_channel *imxdmac = (void *)data;
561 struct imxdma_engine *imxdma = imxdmac->imxdma;
562 struct imxdma_desc *desc;
563
Javier Martinf606ab82012-03-22 14:54:14 +0100564 spin_lock(&imxdma->lock);
Javier Martin9e15db72012-03-02 09:28:47 +0100565
566 if (list_empty(&imxdmac->ld_active)) {
567 /* Someone might have called terminate all */
568 goto out;
569 }
570 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
571
572 if (desc->desc.callback)
573 desc->desc.callback(desc->desc.callback_param);
574
Vinod Koul1f3d6dc2012-03-13 12:39:49 +0530575 dma_cookie_complete(&desc->desc);
Javier Martin9e15db72012-03-02 09:28:47 +0100576
577 /* If we are dealing with a cyclic descriptor keep it on ld_active */
578 if (imxdma_chan_is_doing_cyclic(imxdmac))
579 goto out;
580
Javier Martinf606ab82012-03-22 14:54:14 +0100581 /* Free 2D slot if it was an interleaved transfer */
582 if (imxdmac->enabled_2d) {
583 imxdma->slots_2d[imxdmac->slot_2d].count--;
584 imxdmac->enabled_2d = false;
585 }
586
Javier Martin9e15db72012-03-02 09:28:47 +0100587 list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
588
589 if (!list_empty(&imxdmac->ld_queue)) {
590 desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc,
591 node);
592 list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
593 if (imxdma_xfer_desc(desc) < 0)
594 dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
595 __func__, imxdmac->channel);
596 }
597out:
Javier Martinf606ab82012-03-22 14:54:14 +0100598 spin_unlock(&imxdma->lock);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200599}
600
601static int imxdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
602 unsigned long arg)
603{
604 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
605 struct dma_slave_config *dmaengine_cfg = (void *)arg;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100606 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100607 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200608 unsigned int mode = 0;
609
610 switch (cmd) {
611 case DMA_TERMINATE_ALL:
Javier Martin6bd08122012-03-22 14:54:01 +0100612 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100613
Javier Martinf606ab82012-03-22 14:54:14 +0100614 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100615 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
616 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
Javier Martinf606ab82012-03-22 14:54:14 +0100617 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200618 return 0;
619 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +0530620 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200621 imxdmac->per_address = dmaengine_cfg->src_addr;
622 imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
623 imxdmac->word_size = dmaengine_cfg->src_addr_width;
624 } else {
625 imxdmac->per_address = dmaengine_cfg->dst_addr;
626 imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
627 imxdmac->word_size = dmaengine_cfg->dst_addr_width;
628 }
629
630 switch (imxdmac->word_size) {
631 case DMA_SLAVE_BUSWIDTH_1_BYTE:
632 mode = IMX_DMA_MEMSIZE_8;
633 break;
634 case DMA_SLAVE_BUSWIDTH_2_BYTES:
635 mode = IMX_DMA_MEMSIZE_16;
636 break;
637 default:
638 case DMA_SLAVE_BUSWIDTH_4_BYTES:
639 mode = IMX_DMA_MEMSIZE_32;
640 break;
641 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200642
Javier Martin2d9c2fc2012-03-22 14:54:10 +0100643 imxdmac->hw_chaining = 1;
644 if (!imxdma_hw_chain(imxdmac))
Javier Martinbdc0c752012-03-22 14:54:05 +0100645 return -EINVAL;
Javier Martin359291a2012-03-22 14:54:06 +0100646 imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
Javier Martinbdc0c752012-03-22 14:54:05 +0100647 ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
648 CCR_REN;
Javier Martin359291a2012-03-22 14:54:06 +0100649 imxdmac->ccr_to_device =
Javier Martinbdc0c752012-03-22 14:54:05 +0100650 (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
651 ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
Javier Martincd5cf9d2012-03-22 14:54:12 +0100652 imx_dmav1_writel(imxdma, imxdmac->dma_request,
Javier Martinbdc0c752012-03-22 14:54:05 +0100653 DMA_RSSR(imxdmac->channel));
654
Javier Martin6bd08122012-03-22 14:54:01 +0100655 /* Set burst length */
Javier Martincd5cf9d2012-03-22 14:54:12 +0100656 imx_dmav1_writel(imxdma, imxdmac->watermark_level *
657 imxdmac->word_size, DMA_BLR(imxdmac->channel));
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200658
659 return 0;
660 default:
661 return -ENOSYS;
662 }
663
664 return -EINVAL;
665}
666
667static enum dma_status imxdma_tx_status(struct dma_chan *chan,
668 dma_cookie_t cookie,
669 struct dma_tx_state *txstate)
670{
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000671 return dma_cookie_status(chan, cookie, txstate);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200672}
673
674static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
675{
676 struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100677 struct imxdma_engine *imxdma = imxdmac->imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200678 dma_cookie_t cookie;
Javier Martin9e15db72012-03-02 09:28:47 +0100679 unsigned long flags;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200680
Javier Martinf606ab82012-03-22 14:54:14 +0100681 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin660cd0d2012-03-22 14:54:15 +0100682 list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000683 cookie = dma_cookie_assign(tx);
Javier Martinf606ab82012-03-22 14:54:14 +0100684 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200685
686 return cookie;
687}
688
689static int imxdma_alloc_chan_resources(struct dma_chan *chan)
690{
691 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
692 struct imx_dma_data *data = chan->private;
693
Javier Martin6c05f092012-02-28 17:08:17 +0100694 if (data != NULL)
695 imxdmac->dma_request = data->dma_request;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200696
Javier Martin9e15db72012-03-02 09:28:47 +0100697 while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
698 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200699
Javier Martin9e15db72012-03-02 09:28:47 +0100700 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
701 if (!desc)
702 break;
703 __memzero(&desc->desc, sizeof(struct dma_async_tx_descriptor));
704 dma_async_tx_descriptor_init(&desc->desc, chan);
705 desc->desc.tx_submit = imxdma_tx_submit;
706 /* txd.flags will be overwritten in prep funcs */
707 desc->desc.flags = DMA_CTRL_ACK;
708 desc->status = DMA_SUCCESS;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200709
Javier Martin9e15db72012-03-02 09:28:47 +0100710 list_add_tail(&desc->node, &imxdmac->ld_free);
711 imxdmac->descs_allocated++;
712 }
713
714 if (!imxdmac->descs_allocated)
715 return -ENOMEM;
716
717 return imxdmac->descs_allocated;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200718}
719
720static void imxdma_free_chan_resources(struct dma_chan *chan)
721{
722 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martinf606ab82012-03-22 14:54:14 +0100723 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100724 struct imxdma_desc *desc, *_desc;
725 unsigned long flags;
726
Javier Martinf606ab82012-03-22 14:54:14 +0100727 spin_lock_irqsave(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200728
Javier Martin6bd08122012-03-22 14:54:01 +0100729 imxdma_disable_hw(imxdmac);
Javier Martin9e15db72012-03-02 09:28:47 +0100730 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
731 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
732
Javier Martinf606ab82012-03-22 14:54:14 +0100733 spin_unlock_irqrestore(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100734
735 list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
736 kfree(desc);
737 imxdmac->descs_allocated--;
738 }
739 INIT_LIST_HEAD(&imxdmac->ld_free);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200740
741 if (imxdmac->sg_list) {
742 kfree(imxdmac->sg_list);
743 imxdmac->sg_list = NULL;
744 }
745}
746
747static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
748 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530749 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500750 unsigned long flags, void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200751{
752 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
753 struct scatterlist *sg;
Javier Martin9e15db72012-03-02 09:28:47 +0100754 int i, dma_length = 0;
755 struct imxdma_desc *desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200756
Javier Martin9e15db72012-03-02 09:28:47 +0100757 if (list_empty(&imxdmac->ld_free) ||
758 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200759 return NULL;
760
Javier Martin9e15db72012-03-02 09:28:47 +0100761 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200762
763 for_each_sg(sgl, sg, sg_len, i) {
764 dma_length += sg->length;
765 }
766
Sascha Hauerd07102a2011-01-12 14:13:23 +0100767 switch (imxdmac->word_size) {
768 case DMA_SLAVE_BUSWIDTH_4_BYTES:
769 if (sgl->length & 3 || sgl->dma_address & 3)
770 return NULL;
771 break;
772 case DMA_SLAVE_BUSWIDTH_2_BYTES:
773 if (sgl->length & 1 || sgl->dma_address & 1)
774 return NULL;
775 break;
776 case DMA_SLAVE_BUSWIDTH_1_BYTE:
777 break;
778 default:
779 return NULL;
780 }
781
Javier Martin9e15db72012-03-02 09:28:47 +0100782 desc->type = IMXDMA_DESC_SLAVE_SG;
783 desc->sg = sgl;
784 desc->sgcount = sg_len;
785 desc->len = dma_length;
Javier Martin2efc3442012-03-22 14:54:03 +0100786 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100787 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100788 desc->src = imxdmac->per_address;
789 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100790 desc->dest = imxdmac->per_address;
791 }
792 desc->desc.callback = NULL;
793 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200794
Javier Martin9e15db72012-03-02 09:28:47 +0100795 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200796}
797
798static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
799 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500800 size_t period_len, enum dma_transfer_direction direction,
801 void *context)
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200802{
803 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
804 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100805 struct imxdma_desc *desc;
806 int i;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200807 unsigned int periods = buf_len / period_len;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200808
809 dev_dbg(imxdma->dev, "%s channel: %d buf_len=%d period_len=%d\n",
810 __func__, imxdmac->channel, buf_len, period_len);
811
Javier Martin9e15db72012-03-02 09:28:47 +0100812 if (list_empty(&imxdmac->ld_free) ||
813 imxdma_chan_is_doing_cyclic(imxdmac))
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200814 return NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200815
Javier Martin9e15db72012-03-02 09:28:47 +0100816 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200817
818 if (imxdmac->sg_list)
819 kfree(imxdmac->sg_list);
820
821 imxdmac->sg_list = kcalloc(periods + 1,
822 sizeof(struct scatterlist), GFP_KERNEL);
823 if (!imxdmac->sg_list)
824 return NULL;
825
826 sg_init_table(imxdmac->sg_list, periods);
827
828 for (i = 0; i < periods; i++) {
829 imxdmac->sg_list[i].page_link = 0;
830 imxdmac->sg_list[i].offset = 0;
831 imxdmac->sg_list[i].dma_address = dma_addr;
832 imxdmac->sg_list[i].length = period_len;
833 dma_addr += period_len;
834 }
835
836 /* close the loop */
837 imxdmac->sg_list[periods].offset = 0;
838 imxdmac->sg_list[periods].length = 0;
839 imxdmac->sg_list[periods].page_link =
840 ((unsigned long)imxdmac->sg_list | 0x01) & ~0x02;
841
Javier Martin9e15db72012-03-02 09:28:47 +0100842 desc->type = IMXDMA_DESC_CYCLIC;
843 desc->sg = imxdmac->sg_list;
844 desc->sgcount = periods;
845 desc->len = IMX_DMA_LENGTH_LOOP;
Javier Martin2efc3442012-03-22 14:54:03 +0100846 desc->direction = direction;
Javier Martin9e15db72012-03-02 09:28:47 +0100847 if (direction == DMA_DEV_TO_MEM) {
Javier Martin9e15db72012-03-02 09:28:47 +0100848 desc->src = imxdmac->per_address;
849 } else {
Javier Martin9e15db72012-03-02 09:28:47 +0100850 desc->dest = imxdmac->per_address;
851 }
852 desc->desc.callback = NULL;
853 desc->desc.callback_param = NULL;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200854
Javier Martin9e15db72012-03-02 09:28:47 +0100855 return &desc->desc;
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200856}
857
Javier Martin6c05f092012-02-28 17:08:17 +0100858static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
859 struct dma_chan *chan, dma_addr_t dest,
860 dma_addr_t src, size_t len, unsigned long flags)
861{
862 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
863 struct imxdma_engine *imxdma = imxdmac->imxdma;
Javier Martin9e15db72012-03-02 09:28:47 +0100864 struct imxdma_desc *desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100865
866 dev_dbg(imxdma->dev, "%s channel: %d src=0x%x dst=0x%x len=%d\n",
867 __func__, imxdmac->channel, src, dest, len);
868
Javier Martin9e15db72012-03-02 09:28:47 +0100869 if (list_empty(&imxdmac->ld_free) ||
870 imxdma_chan_is_doing_cyclic(imxdmac))
Javier Martin6c05f092012-02-28 17:08:17 +0100871 return NULL;
872
Javier Martin9e15db72012-03-02 09:28:47 +0100873 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
Javier Martin6c05f092012-02-28 17:08:17 +0100874
Javier Martin9e15db72012-03-02 09:28:47 +0100875 desc->type = IMXDMA_DESC_MEMCPY;
876 desc->src = src;
877 desc->dest = dest;
878 desc->len = len;
Javier Martin2efc3442012-03-22 14:54:03 +0100879 desc->direction = DMA_MEM_TO_MEM;
Javier Martin9e15db72012-03-02 09:28:47 +0100880 desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
881 desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
882 desc->desc.callback = NULL;
883 desc->desc.callback_param = NULL;
884
885 return &desc->desc;
Javier Martin6c05f092012-02-28 17:08:17 +0100886}
887
Javier Martinf606ab82012-03-22 14:54:14 +0100888static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
889 struct dma_chan *chan, struct dma_interleaved_template *xt,
890 unsigned long flags)
891{
892 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
893 struct imxdma_engine *imxdma = imxdmac->imxdma;
894 struct imxdma_desc *desc;
895
896 dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%x dst_start=0x%x\n"
897 " src_sgl=%s dst_sgl=%s numf=%d frame_size=%d\n", __func__,
898 imxdmac->channel, xt->src_start, xt->dst_start,
899 xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
900 xt->numf, xt->frame_size);
901
902 if (list_empty(&imxdmac->ld_free) ||
903 imxdma_chan_is_doing_cyclic(imxdmac))
904 return NULL;
905
906 if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
907 return NULL;
908
909 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
910
911 desc->type = IMXDMA_DESC_INTERLEAVED;
912 desc->src = xt->src_start;
913 desc->dest = xt->dst_start;
914 desc->x = xt->sgl[0].size;
915 desc->y = xt->numf;
916 desc->w = xt->sgl[0].icg + desc->x;
917 desc->len = desc->x * desc->y;
918 desc->direction = DMA_MEM_TO_MEM;
919 desc->config_port = IMX_DMA_MEMSIZE_32;
920 desc->config_mem = IMX_DMA_MEMSIZE_32;
921 if (xt->src_sgl)
922 desc->config_mem |= IMX_DMA_TYPE_2D;
923 if (xt->dst_sgl)
924 desc->config_port |= IMX_DMA_TYPE_2D;
925 desc->desc.callback = NULL;
926 desc->desc.callback_param = NULL;
927
928 return &desc->desc;
929}
930
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200931static void imxdma_issue_pending(struct dma_chan *chan)
932{
Sascha Hauer5b316872012-01-09 10:32:49 +0100933 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
Javier Martin9e15db72012-03-02 09:28:47 +0100934 struct imxdma_engine *imxdma = imxdmac->imxdma;
935 struct imxdma_desc *desc;
936 unsigned long flags;
Sascha Hauer5b316872012-01-09 10:32:49 +0100937
Javier Martinf606ab82012-03-22 14:54:14 +0100938 spin_lock_irqsave(&imxdma->lock, flags);
Javier Martin9e15db72012-03-02 09:28:47 +0100939 if (list_empty(&imxdmac->ld_active) &&
940 !list_empty(&imxdmac->ld_queue)) {
941 desc = list_first_entry(&imxdmac->ld_queue,
942 struct imxdma_desc, node);
943
944 if (imxdma_xfer_desc(desc) < 0) {
945 dev_warn(imxdma->dev,
946 "%s: channel: %d couldn't issue DMA xfer\n",
947 __func__, imxdmac->channel);
948 } else {
949 list_move_tail(imxdmac->ld_queue.next,
950 &imxdmac->ld_active);
951 }
952 }
Javier Martinf606ab82012-03-22 14:54:14 +0100953 spin_unlock_irqrestore(&imxdma->lock, flags);
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200954}
955
956static int __init imxdma_probe(struct platform_device *pdev)
Javier Martin6bd08122012-03-22 14:54:01 +0100957 {
Sascha Hauer1f1846c2010-10-06 10:25:55 +0200958 struct imxdma_engine *imxdma;
959 int ret, i;
960
Javier Martin6bd08122012-03-22 14:54:01 +0100961
Javier Martincd5cf9d2012-03-22 14:54:12 +0100962 imxdma = kzalloc(sizeof(*imxdma), GFP_KERNEL);
963 if (!imxdma)
964 return -ENOMEM;
965
966 if (cpu_is_mx1()) {
967 imxdma->base = MX1_IO_ADDRESS(MX1_DMA_BASE_ADDR);
968 } else if (cpu_is_mx21()) {
969 imxdma->base = MX21_IO_ADDRESS(MX21_DMA_BASE_ADDR);
970 } else if (cpu_is_mx27()) {
971 imxdma->base = MX27_IO_ADDRESS(MX27_DMA_BASE_ADDR);
972 } else {
973 kfree(imxdma);
974 return 0;
975 }
976
977 imxdma->dma_clk = clk_get(NULL, "dma");
978 if (IS_ERR(imxdma->dma_clk))
979 return PTR_ERR(imxdma->dma_clk);
980 clk_enable(imxdma->dma_clk);
Javier Martin6bd08122012-03-22 14:54:01 +0100981
982 /* reset DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +0100983 imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +0100984
985 if (cpu_is_mx1()) {
986 ret = request_irq(MX1_DMA_INT, dma_irq_handler, 0, "DMA", imxdma);
987 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +0100988 dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
Javier Martincd5cf9d2012-03-22 14:54:12 +0100989 kfree(imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +0100990 return ret;
991 }
992
993 ret = request_irq(MX1_DMA_ERR, imxdma_err_handler, 0, "DMA", imxdma);
994 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +0100995 dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
Javier Martin6bd08122012-03-22 14:54:01 +0100996 free_irq(MX1_DMA_INT, NULL);
Javier Martincd5cf9d2012-03-22 14:54:12 +0100997 kfree(imxdma);
Javier Martin6bd08122012-03-22 14:54:01 +0100998 return ret;
999 }
1000 }
1001
1002 /* enable DMA module */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001003 imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
Javier Martin6bd08122012-03-22 14:54:01 +01001004
1005 /* clear all interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001006 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
Javier Martin6bd08122012-03-22 14:54:01 +01001007
1008 /* disable interrupts */
Javier Martincd5cf9d2012-03-22 14:54:12 +01001009 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001010
1011 INIT_LIST_HEAD(&imxdma->dma_device.channels);
1012
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001013 dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1014 dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
Javier Martin6c05f092012-02-28 17:08:17 +01001015 dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
Javier Martinf606ab82012-03-22 14:54:14 +01001016 dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1017
1018 /* Initialize 2D global parameters */
1019 for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1020 imxdma->slots_2d[i].count = 0;
1021
1022 spin_lock_init(&imxdma->lock);
Sascha Hauerf8a356f2011-01-31 11:35:59 +01001023
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001024 /* Initialize channel parameters */
Javier Martin6bd08122012-03-22 14:54:01 +01001025 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001026 struct imxdma_channel *imxdmac = &imxdma->channel[i];
Javier Martin2d9c2fc2012-03-22 14:54:10 +01001027
Javier Martin6bd08122012-03-22 14:54:01 +01001028 if (cpu_is_mx21() || cpu_is_mx27()) {
1029 ret = request_irq(MX2x_INT_DMACH0 + i,
1030 dma_irq_handler, 0, "DMA", imxdma);
1031 if (ret) {
Javier Martinf9b283a2012-03-22 14:54:13 +01001032 dev_warn(imxdma->dev, "Can't register IRQ %d "
1033 "for DMA channel %d\n",
1034 MX2x_INT_DMACH0 + i, i);
Javier Martin6bd08122012-03-22 14:54:01 +01001035 goto err_init;
1036 }
Javier Martin2d9c2fc2012-03-22 14:54:10 +01001037 init_timer(&imxdmac->watchdog);
1038 imxdmac->watchdog.function = &imxdma_watchdog;
1039 imxdmac->watchdog.data = (unsigned long)imxdmac;
Sascha Hauer8267f162010-10-20 08:37:19 +02001040 }
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001041
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001042 imxdmac->imxdma = imxdma;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001043
Javier Martin9e15db72012-03-02 09:28:47 +01001044 INIT_LIST_HEAD(&imxdmac->ld_queue);
1045 INIT_LIST_HEAD(&imxdmac->ld_free);
1046 INIT_LIST_HEAD(&imxdmac->ld_active);
1047
1048 tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
1049 (unsigned long)imxdmac);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001050 imxdmac->chan.device = &imxdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001051 dma_cookie_init(&imxdmac->chan);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001052 imxdmac->channel = i;
1053
1054 /* Add the channel to the DMAC list */
Javier Martin9e15db72012-03-02 09:28:47 +01001055 list_add_tail(&imxdmac->chan.device_node,
1056 &imxdma->dma_device.channels);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001057 }
1058
1059 imxdma->dev = &pdev->dev;
1060 imxdma->dma_device.dev = &pdev->dev;
1061
1062 imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1063 imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1064 imxdma->dma_device.device_tx_status = imxdma_tx_status;
1065 imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1066 imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
Javier Martin6c05f092012-02-28 17:08:17 +01001067 imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
Javier Martinf606ab82012-03-22 14:54:14 +01001068 imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001069 imxdma->dma_device.device_control = imxdma_control;
1070 imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1071
1072 platform_set_drvdata(pdev, imxdma);
1073
Javier Martin6c05f092012-02-28 17:08:17 +01001074 imxdma->dma_device.copy_align = 2; /* 2^2 = 4 bytes alignment */
Sascha Hauer1e070a62011-01-12 13:14:37 +01001075 imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
1076 dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1077
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001078 ret = dma_async_device_register(&imxdma->dma_device);
1079 if (ret) {
1080 dev_err(&pdev->dev, "unable to register\n");
1081 goto err_init;
1082 }
1083
1084 return 0;
1085
1086err_init:
Javier Martin6bd08122012-03-22 14:54:01 +01001087
1088 if (cpu_is_mx21() || cpu_is_mx27()) {
1089 while (--i >= 0)
1090 free_irq(MX2x_INT_DMACH0 + i, NULL);
1091 } else if cpu_is_mx1() {
1092 free_irq(MX1_DMA_INT, NULL);
1093 free_irq(MX1_DMA_ERR, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001094 }
1095
1096 kfree(imxdma);
1097 return ret;
1098}
1099
1100static int __exit imxdma_remove(struct platform_device *pdev)
1101{
1102 struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
1103 int i;
1104
1105 dma_async_device_unregister(&imxdma->dma_device);
1106
Javier Martin6bd08122012-03-22 14:54:01 +01001107 if (cpu_is_mx21() || cpu_is_mx27()) {
1108 for (i = 0; i < IMX_DMA_CHANNELS; i++)
1109 free_irq(MX2x_INT_DMACH0 + i, NULL);
1110 } else if cpu_is_mx1() {
1111 free_irq(MX1_DMA_INT, NULL);
1112 free_irq(MX1_DMA_ERR, NULL);
Sascha Hauer1f1846c2010-10-06 10:25:55 +02001113 }
1114
1115 kfree(imxdma);
1116
1117 return 0;
1118}
1119
1120static struct platform_driver imxdma_driver = {
1121 .driver = {
1122 .name = "imx-dma",
1123 },
1124 .remove = __exit_p(imxdma_remove),
1125};
1126
1127static int __init imxdma_module_init(void)
1128{
1129 return platform_driver_probe(&imxdma_driver, imxdma_probe);
1130}
1131subsys_initcall(imxdma_module_init);
1132
1133MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1134MODULE_DESCRIPTION("i.MX dma driver");
1135MODULE_LICENSE("GPL");