blob: 6ad90ccb4bab8da7a63bcce1612fb38b2f3b1a8d [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allan451152d2010-06-16 13:28:11 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/delay.h>
30
31#include "e1000.h"
32
33static s32 e1000_get_phy_cfg_done(struct e1000_hw *hw);
34static s32 e1000_phy_force_speed_duplex(struct e1000_hw *hw);
35static s32 e1000_set_d0_lplu_state(struct e1000_hw *hw, bool active);
36static s32 e1000_wait_autoneg(struct e1000_hw *hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -070037static u32 e1000_get_phy_addr_for_bm_page(u32 page, u32 reg);
38static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
39 u16 *data, bool read);
Bruce Allana4f58f52009-06-02 11:29:18 +000040static u32 e1000_get_phy_addr_for_hv_page(u32 page);
41static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
42 u16 *data, bool read);
Auke Kokbc7f75f2007-09-17 12:30:59 -070043
44/* Cable length tables */
45static const u16 e1000_m88_cable_length_table[] =
46 { 0, 50, 80, 110, 140, 140, E1000_CABLE_LENGTH_UNDEFINED };
Bruce Allaneb656d42009-12-01 15:47:02 +000047#define M88E1000_CABLE_LENGTH_TABLE_SIZE \
48 ARRAY_SIZE(e1000_m88_cable_length_table)
Auke Kokbc7f75f2007-09-17 12:30:59 -070049
50static const u16 e1000_igp_2_cable_length_table[] =
51 { 0, 0, 0, 0, 0, 0, 0, 0, 3, 5, 8, 11, 13, 16, 18, 21, 0, 0, 0, 3,
52 6, 10, 13, 16, 19, 23, 26, 29, 32, 35, 38, 41, 6, 10, 14, 18, 22,
53 26, 30, 33, 37, 41, 44, 48, 51, 54, 58, 61, 21, 26, 31, 35, 40,
54 44, 49, 53, 57, 61, 65, 68, 72, 75, 79, 82, 40, 45, 51, 56, 61,
55 66, 70, 75, 79, 83, 87, 91, 94, 98, 101, 104, 60, 66, 72, 77, 82,
56 87, 92, 96, 100, 104, 108, 111, 114, 117, 119, 121, 83, 89, 95,
57 100, 105, 109, 113, 116, 119, 122, 124, 104, 109, 114, 118, 121,
58 124};
59#define IGP02E1000_CABLE_LENGTH_TABLE_SIZE \
Alejandro Martinez Ruizc00acf42007-10-18 10:16:33 +020060 ARRAY_SIZE(e1000_igp_2_cable_length_table)
Auke Kokbc7f75f2007-09-17 12:30:59 -070061
Bruce Allana4f58f52009-06-02 11:29:18 +000062#define BM_PHY_REG_PAGE(offset) \
63 ((u16)(((offset) >> PHY_PAGE_SHIFT) & 0xFFFF))
64#define BM_PHY_REG_NUM(offset) \
65 ((u16)(((offset) & MAX_PHY_REG_ADDRESS) |\
66 (((offset) >> (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)) &\
67 ~MAX_PHY_REG_ADDRESS)))
68
69#define HV_INTC_FC_PAGE_START 768
70#define I82578_ADDR_REG 29
71#define I82577_ADDR_REG 16
72#define I82577_CFG_REG 22
73#define I82577_CFG_ASSERT_CRS_ON_TX (1 << 15)
74#define I82577_CFG_ENABLE_DOWNSHIFT (3 << 10) /* auto downshift 100/10 */
75#define I82577_CTRL_REG 23
Bruce Allana4f58f52009-06-02 11:29:18 +000076
77/* 82577 specific PHY registers */
78#define I82577_PHY_CTRL_2 18
79#define I82577_PHY_STATUS_2 26
80#define I82577_PHY_DIAG_STATUS 31
81
82/* I82577 PHY Status 2 */
83#define I82577_PHY_STATUS2_REV_POLARITY 0x0400
84#define I82577_PHY_STATUS2_MDIX 0x0800
85#define I82577_PHY_STATUS2_SPEED_MASK 0x0300
86#define I82577_PHY_STATUS2_SPEED_1000MBPS 0x0200
87
88/* I82577 PHY Control 2 */
89#define I82577_PHY_CTRL2_AUTO_MDIX 0x0400
90#define I82577_PHY_CTRL2_FORCE_MDI_MDIX 0x0200
91
92/* I82577 PHY Diagnostics Status */
93#define I82577_DSTATUS_CABLE_LENGTH 0x03FC
94#define I82577_DSTATUS_CABLE_LENGTH_SHIFT 2
95
96/* BM PHY Copper Specific Control 1 */
97#define BM_CS_CTRL1 16
98
Bruce Allana4f58f52009-06-02 11:29:18 +000099#define HV_MUX_DATA_CTRL PHY_REG(776, 16)
100#define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400
101#define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004
102
Auke Kokbc7f75f2007-09-17 12:30:59 -0700103/**
104 * e1000e_check_reset_block_generic - Check if PHY reset is blocked
105 * @hw: pointer to the HW structure
106 *
107 * Read the PHY management control register and check whether a PHY reset
108 * is blocked. If a reset is not blocked return 0, otherwise
109 * return E1000_BLK_PHY_RESET (12).
110 **/
111s32 e1000e_check_reset_block_generic(struct e1000_hw *hw)
112{
113 u32 manc;
114
115 manc = er32(MANC);
116
117 return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ?
118 E1000_BLK_PHY_RESET : 0;
119}
120
121/**
122 * e1000e_get_phy_id - Retrieve the PHY ID and revision
123 * @hw: pointer to the HW structure
124 *
125 * Reads the PHY registers and stores the PHY ID and possibly the PHY
126 * revision in the hardware structure.
127 **/
128s32 e1000e_get_phy_id(struct e1000_hw *hw)
129{
130 struct e1000_phy_info *phy = &hw->phy;
Bruce Allana4f58f52009-06-02 11:29:18 +0000131 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700132 u16 phy_id;
Bruce Allana4f58f52009-06-02 11:29:18 +0000133 u16 retry_count = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700134
Bruce Allan94d81862009-11-20 23:25:26 +0000135 if (!(phy->ops.read_reg))
Bruce Allana4f58f52009-06-02 11:29:18 +0000136 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700137
Bruce Allana4f58f52009-06-02 11:29:18 +0000138 while (retry_count < 2) {
139 ret_val = e1e_rphy(hw, PHY_ID1, &phy_id);
140 if (ret_val)
141 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700142
Bruce Allana4f58f52009-06-02 11:29:18 +0000143 phy->id = (u32)(phy_id << 16);
144 udelay(20);
145 ret_val = e1e_rphy(hw, PHY_ID2, &phy_id);
146 if (ret_val)
147 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700148
Bruce Allana4f58f52009-06-02 11:29:18 +0000149 phy->id |= (u32)(phy_id & PHY_REVISION_MASK);
150 phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
151
152 if (phy->id != 0 && phy->id != PHY_REVISION_MASK)
153 goto out;
154
Bruce Allana4f58f52009-06-02 11:29:18 +0000155 retry_count++;
156 }
157out:
Bruce Allana4f58f52009-06-02 11:29:18 +0000158 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700159}
160
161/**
162 * e1000e_phy_reset_dsp - Reset PHY DSP
163 * @hw: pointer to the HW structure
164 *
165 * Reset the digital signal processor.
166 **/
167s32 e1000e_phy_reset_dsp(struct e1000_hw *hw)
168{
169 s32 ret_val;
170
171 ret_val = e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0xC1);
172 if (ret_val)
173 return ret_val;
174
175 return e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0);
176}
177
178/**
David Graham2d9498f2008-04-23 11:09:14 -0700179 * e1000e_read_phy_reg_mdic - Read MDI control register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700180 * @hw: pointer to the HW structure
181 * @offset: register offset to be read
182 * @data: pointer to the read data
183 *
Auke Kok489815c2008-02-21 15:11:07 -0800184 * Reads the MDI control register in the PHY at offset and stores the
Auke Kokbc7f75f2007-09-17 12:30:59 -0700185 * information read to data.
186 **/
David Graham2d9498f2008-04-23 11:09:14 -0700187s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700188{
189 struct e1000_phy_info *phy = &hw->phy;
190 u32 i, mdic = 0;
191
192 if (offset > MAX_PHY_REG_ADDRESS) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000193 e_dbg("PHY Address %d is out of range\n", offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700194 return -E1000_ERR_PARAM;
195 }
196
Bruce Allanad680762008-03-28 09:15:03 -0700197 /*
198 * Set up Op-code, Phy Address, and register offset in the MDI
Auke Kokbc7f75f2007-09-17 12:30:59 -0700199 * Control register. The MAC will take care of interfacing with the
200 * PHY to retrieve the desired data.
201 */
202 mdic = ((offset << E1000_MDIC_REG_SHIFT) |
203 (phy->addr << E1000_MDIC_PHY_SHIFT) |
204 (E1000_MDIC_OP_READ));
205
206 ew32(MDIC, mdic);
207
Bruce Allanad680762008-03-28 09:15:03 -0700208 /*
209 * Poll the ready bit to see if the MDI read completed
210 * Increasing the time out as testing showed failures with
211 * the lower time out
212 */
David Graham2d9498f2008-04-23 11:09:14 -0700213 for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700214 udelay(50);
215 mdic = er32(MDIC);
216 if (mdic & E1000_MDIC_READY)
217 break;
218 }
219 if (!(mdic & E1000_MDIC_READY)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000220 e_dbg("MDI Read did not complete\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700221 return -E1000_ERR_PHY;
222 }
223 if (mdic & E1000_MDIC_ERROR) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000224 e_dbg("MDI Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700225 return -E1000_ERR_PHY;
226 }
227 *data = (u16) mdic;
228
229 return 0;
230}
231
232/**
David Graham2d9498f2008-04-23 11:09:14 -0700233 * e1000e_write_phy_reg_mdic - Write MDI control register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700234 * @hw: pointer to the HW structure
235 * @offset: register offset to write to
236 * @data: data to write to register at offset
237 *
238 * Writes data to MDI control register in the PHY at offset.
239 **/
David Graham2d9498f2008-04-23 11:09:14 -0700240s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700241{
242 struct e1000_phy_info *phy = &hw->phy;
243 u32 i, mdic = 0;
244
245 if (offset > MAX_PHY_REG_ADDRESS) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000246 e_dbg("PHY Address %d is out of range\n", offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700247 return -E1000_ERR_PARAM;
248 }
249
Bruce Allanad680762008-03-28 09:15:03 -0700250 /*
251 * Set up Op-code, Phy Address, and register offset in the MDI
Auke Kokbc7f75f2007-09-17 12:30:59 -0700252 * Control register. The MAC will take care of interfacing with the
253 * PHY to retrieve the desired data.
254 */
255 mdic = (((u32)data) |
256 (offset << E1000_MDIC_REG_SHIFT) |
257 (phy->addr << E1000_MDIC_PHY_SHIFT) |
258 (E1000_MDIC_OP_WRITE));
259
260 ew32(MDIC, mdic);
261
David Graham2d9498f2008-04-23 11:09:14 -0700262 /*
263 * Poll the ready bit to see if the MDI read completed
264 * Increasing the time out as testing showed failures with
265 * the lower time out
266 */
267 for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
268 udelay(50);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700269 mdic = er32(MDIC);
270 if (mdic & E1000_MDIC_READY)
271 break;
272 }
273 if (!(mdic & E1000_MDIC_READY)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000274 e_dbg("MDI Write did not complete\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700275 return -E1000_ERR_PHY;
276 }
David Graham2d9498f2008-04-23 11:09:14 -0700277 if (mdic & E1000_MDIC_ERROR) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000278 e_dbg("MDI Error\n");
David Graham2d9498f2008-04-23 11:09:14 -0700279 return -E1000_ERR_PHY;
280 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700281
282 return 0;
283}
284
285/**
286 * e1000e_read_phy_reg_m88 - Read m88 PHY register
287 * @hw: pointer to the HW structure
288 * @offset: register offset to be read
289 * @data: pointer to the read data
290 *
291 * Acquires semaphore, if necessary, then reads the PHY register at offset
292 * and storing the retrieved information in data. Release any acquired
293 * semaphores before exiting.
294 **/
295s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data)
296{
297 s32 ret_val;
298
Bruce Allan94d81862009-11-20 23:25:26 +0000299 ret_val = hw->phy.ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700300 if (ret_val)
301 return ret_val;
302
David Graham2d9498f2008-04-23 11:09:14 -0700303 ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
304 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700305
Bruce Allan94d81862009-11-20 23:25:26 +0000306 hw->phy.ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700307
308 return ret_val;
309}
310
311/**
312 * e1000e_write_phy_reg_m88 - Write m88 PHY register
313 * @hw: pointer to the HW structure
314 * @offset: register offset to write to
315 * @data: data to write at register offset
316 *
317 * Acquires semaphore, if necessary, then writes the data to PHY register
318 * at the offset. Release any acquired semaphores before exiting.
319 **/
320s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data)
321{
322 s32 ret_val;
323
Bruce Allan94d81862009-11-20 23:25:26 +0000324 ret_val = hw->phy.ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700325 if (ret_val)
326 return ret_val;
327
David Graham2d9498f2008-04-23 11:09:14 -0700328 ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
329 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700330
Bruce Allan94d81862009-11-20 23:25:26 +0000331 hw->phy.ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700332
333 return ret_val;
334}
335
336/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000337 * __e1000e_read_phy_reg_igp - Read igp PHY register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700338 * @hw: pointer to the HW structure
339 * @offset: register offset to be read
340 * @data: pointer to the read data
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000341 * @locked: semaphore has already been acquired or not
Auke Kokbc7f75f2007-09-17 12:30:59 -0700342 *
343 * Acquires semaphore, if necessary, then reads the PHY register at offset
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000344 * and stores the retrieved information in data. Release any acquired
Auke Kokbc7f75f2007-09-17 12:30:59 -0700345 * semaphores before exiting.
346 **/
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000347static s32 __e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data,
348 bool locked)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700349{
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000350 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700351
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000352 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +0000353 if (!(hw->phy.ops.acquire))
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000354 goto out;
355
Bruce Allan94d81862009-11-20 23:25:26 +0000356 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000357 if (ret_val)
358 goto out;
359 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700360
361 if (offset > MAX_PHY_MULTI_PAGE_REG) {
David Graham2d9498f2008-04-23 11:09:14 -0700362 ret_val = e1000e_write_phy_reg_mdic(hw,
363 IGP01E1000_PHY_PAGE_SELECT,
364 (u16)offset);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000365 if (ret_val)
366 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700367 }
368
David Graham2d9498f2008-04-23 11:09:14 -0700369 ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000370 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700371
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000372release:
373 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +0000374 hw->phy.ops.release(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000375out:
376 return ret_val;
377}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700378
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000379/**
380 * e1000e_read_phy_reg_igp - Read igp PHY register
381 * @hw: pointer to the HW structure
382 * @offset: register offset to be read
383 * @data: pointer to the read data
384 *
385 * Acquires semaphore then reads the PHY register at offset and stores the
386 * retrieved information in data.
387 * Release the acquired semaphore before exiting.
388 **/
389s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data)
390{
391 return __e1000e_read_phy_reg_igp(hw, offset, data, false);
392}
393
394/**
395 * e1000e_read_phy_reg_igp_locked - Read igp PHY register
396 * @hw: pointer to the HW structure
397 * @offset: register offset to be read
398 * @data: pointer to the read data
399 *
400 * Reads the PHY register at offset and stores the retrieved information
401 * in data. Assumes semaphore already acquired.
402 **/
403s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data)
404{
405 return __e1000e_read_phy_reg_igp(hw, offset, data, true);
406}
407
408/**
409 * e1000e_write_phy_reg_igp - Write igp PHY register
410 * @hw: pointer to the HW structure
411 * @offset: register offset to write to
412 * @data: data to write at register offset
413 * @locked: semaphore has already been acquired or not
414 *
415 * Acquires semaphore, if necessary, then writes the data to PHY register
416 * at the offset. Release any acquired semaphores before exiting.
417 **/
418static s32 __e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data,
419 bool locked)
420{
421 s32 ret_val = 0;
422
423 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +0000424 if (!(hw->phy.ops.acquire))
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000425 goto out;
426
Bruce Allan94d81862009-11-20 23:25:26 +0000427 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000428 if (ret_val)
429 goto out;
430 }
431
432 if (offset > MAX_PHY_MULTI_PAGE_REG) {
433 ret_val = e1000e_write_phy_reg_mdic(hw,
434 IGP01E1000_PHY_PAGE_SELECT,
435 (u16)offset);
436 if (ret_val)
437 goto release;
438 }
439
440 ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
441 data);
442
443release:
444 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +0000445 hw->phy.ops.release(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000446
447out:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700448 return ret_val;
449}
450
451/**
452 * e1000e_write_phy_reg_igp - Write igp PHY register
453 * @hw: pointer to the HW structure
454 * @offset: register offset to write to
455 * @data: data to write at register offset
456 *
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000457 * Acquires semaphore then writes the data to PHY register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700458 * at the offset. Release any acquired semaphores before exiting.
459 **/
460s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data)
461{
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000462 return __e1000e_write_phy_reg_igp(hw, offset, data, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700463}
464
465/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000466 * e1000e_write_phy_reg_igp_locked - Write igp PHY register
467 * @hw: pointer to the HW structure
468 * @offset: register offset to write to
469 * @data: data to write at register offset
470 *
471 * Writes the data to PHY register at the offset.
472 * Assumes semaphore already acquired.
473 **/
474s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data)
475{
476 return __e1000e_write_phy_reg_igp(hw, offset, data, true);
477}
478
479/**
480 * __e1000_read_kmrn_reg - Read kumeran register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700481 * @hw: pointer to the HW structure
482 * @offset: register offset to be read
483 * @data: pointer to the read data
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000484 * @locked: semaphore has already been acquired or not
Auke Kokbc7f75f2007-09-17 12:30:59 -0700485 *
486 * Acquires semaphore, if necessary. Then reads the PHY register at offset
487 * using the kumeran interface. The information retrieved is stored in data.
488 * Release any acquired semaphores before exiting.
489 **/
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000490static s32 __e1000_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data,
491 bool locked)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700492{
493 u32 kmrnctrlsta;
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000494 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700495
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000496 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +0000497 if (!(hw->phy.ops.acquire))
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000498 goto out;
499
Bruce Allan94d81862009-11-20 23:25:26 +0000500 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000501 if (ret_val)
502 goto out;
503 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700504
505 kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
506 E1000_KMRNCTRLSTA_OFFSET) | E1000_KMRNCTRLSTA_REN;
507 ew32(KMRNCTRLSTA, kmrnctrlsta);
508
509 udelay(2);
510
511 kmrnctrlsta = er32(KMRNCTRLSTA);
512 *data = (u16)kmrnctrlsta;
513
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000514 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +0000515 hw->phy.ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000517out:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700518 return ret_val;
519}
520
521/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000522 * e1000e_read_kmrn_reg - Read kumeran register
523 * @hw: pointer to the HW structure
524 * @offset: register offset to be read
525 * @data: pointer to the read data
526 *
527 * Acquires semaphore then reads the PHY register at offset using the
528 * kumeran interface. The information retrieved is stored in data.
529 * Release the acquired semaphore before exiting.
530 **/
531s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data)
532{
533 return __e1000_read_kmrn_reg(hw, offset, data, false);
534}
535
536/**
Bruce Allan1d5846b2009-10-29 13:46:05 +0000537 * e1000e_read_kmrn_reg_locked - Read kumeran register
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000538 * @hw: pointer to the HW structure
539 * @offset: register offset to be read
540 * @data: pointer to the read data
541 *
542 * Reads the PHY register at offset using the kumeran interface. The
543 * information retrieved is stored in data.
544 * Assumes semaphore already acquired.
545 **/
Bruce Allan1d5846b2009-10-29 13:46:05 +0000546s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data)
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000547{
548 return __e1000_read_kmrn_reg(hw, offset, data, true);
549}
550
551/**
552 * __e1000_write_kmrn_reg - Write kumeran register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700553 * @hw: pointer to the HW structure
554 * @offset: register offset to write to
555 * @data: data to write at register offset
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000556 * @locked: semaphore has already been acquired or not
Auke Kokbc7f75f2007-09-17 12:30:59 -0700557 *
558 * Acquires semaphore, if necessary. Then write the data to PHY register
559 * at the offset using the kumeran interface. Release any acquired semaphores
560 * before exiting.
561 **/
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000562static s32 __e1000_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data,
563 bool locked)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564{
565 u32 kmrnctrlsta;
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000566 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700567
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000568 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +0000569 if (!(hw->phy.ops.acquire))
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000570 goto out;
571
Bruce Allan94d81862009-11-20 23:25:26 +0000572 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000573 if (ret_val)
574 goto out;
575 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576
577 kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
578 E1000_KMRNCTRLSTA_OFFSET) | data;
579 ew32(KMRNCTRLSTA, kmrnctrlsta);
580
581 udelay(2);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700582
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000583 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +0000584 hw->phy.ops.release(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000585
586out:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700587 return ret_val;
588}
589
590/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000591 * e1000e_write_kmrn_reg - Write kumeran register
592 * @hw: pointer to the HW structure
593 * @offset: register offset to write to
594 * @data: data to write at register offset
595 *
596 * Acquires semaphore then writes the data to the PHY register at the offset
597 * using the kumeran interface. Release the acquired semaphore before exiting.
598 **/
599s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data)
600{
601 return __e1000_write_kmrn_reg(hw, offset, data, false);
602}
603
604/**
Bruce Allan1d5846b2009-10-29 13:46:05 +0000605 * e1000e_write_kmrn_reg_locked - Write kumeran register
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000606 * @hw: pointer to the HW structure
607 * @offset: register offset to write to
608 * @data: data to write at register offset
609 *
610 * Write the data to PHY register at the offset using the kumeran interface.
611 * Assumes semaphore already acquired.
612 **/
Bruce Allan1d5846b2009-10-29 13:46:05 +0000613s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data)
Bruce Allan5ccdcec2009-10-26 11:24:02 +0000614{
615 return __e1000_write_kmrn_reg(hw, offset, data, true);
616}
617
618/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000619 * e1000_copper_link_setup_82577 - Setup 82577 PHY for copper link
620 * @hw: pointer to the HW structure
621 *
622 * Sets up Carrier-sense on Transmit and downshift values.
623 **/
624s32 e1000_copper_link_setup_82577(struct e1000_hw *hw)
625{
626 struct e1000_phy_info *phy = &hw->phy;
627 s32 ret_val;
628 u16 phy_data;
629
630 /* Enable CRS on TX. This must be set for half-duplex operation. */
Bruce Allan94d81862009-11-20 23:25:26 +0000631 ret_val = phy->ops.read_reg(hw, I82577_CFG_REG, &phy_data);
Bruce Allana4f58f52009-06-02 11:29:18 +0000632 if (ret_val)
633 goto out;
634
635 phy_data |= I82577_CFG_ASSERT_CRS_ON_TX;
636
637 /* Enable downshift */
638 phy_data |= I82577_CFG_ENABLE_DOWNSHIFT;
639
Bruce Allan94d81862009-11-20 23:25:26 +0000640 ret_val = phy->ops.write_reg(hw, I82577_CFG_REG, phy_data);
Bruce Allana4f58f52009-06-02 11:29:18 +0000641
642out:
643 return ret_val;
644}
645
646/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700647 * e1000e_copper_link_setup_m88 - Setup m88 PHY's for copper link
648 * @hw: pointer to the HW structure
649 *
650 * Sets up MDI/MDI-X and polarity for m88 PHY's. If necessary, transmit clock
651 * and downshift values are set also.
652 **/
653s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw)
654{
655 struct e1000_phy_info *phy = &hw->phy;
656 s32 ret_val;
657 u16 phy_data;
658
Bruce Allanad680762008-03-28 09:15:03 -0700659 /* Enable CRS on Tx. This must be set for half-duplex operation. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700660 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
661 if (ret_val)
662 return ret_val;
663
Bruce Allana4f58f52009-06-02 11:29:18 +0000664 /* For BM PHY this bit is downshift enable */
665 if (phy->type != e1000_phy_bm)
David Graham2d9498f2008-04-23 11:09:14 -0700666 phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700667
Bruce Allanad680762008-03-28 09:15:03 -0700668 /*
669 * Options:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700670 * MDI/MDI-X = 0 (default)
671 * 0 - Auto for all speeds
672 * 1 - MDI mode
673 * 2 - MDI-X mode
674 * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
675 */
676 phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
677
678 switch (phy->mdix) {
679 case 1:
680 phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;
681 break;
682 case 2:
683 phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;
684 break;
685 case 3:
686 phy_data |= M88E1000_PSCR_AUTO_X_1000T;
687 break;
688 case 0:
689 default:
690 phy_data |= M88E1000_PSCR_AUTO_X_MODE;
691 break;
692 }
693
Bruce Allanad680762008-03-28 09:15:03 -0700694 /*
695 * Options:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700696 * disable_polarity_correction = 0 (default)
697 * Automatic Correction for Reversed Cable Polarity
698 * 0 - Disabled
699 * 1 - Enabled
700 */
701 phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL;
702 if (phy->disable_polarity_correction == 1)
703 phy_data |= M88E1000_PSCR_POLARITY_REVERSAL;
704
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700705 /* Enable downshift on BM (disabled by default) */
706 if (phy->type == e1000_phy_bm)
707 phy_data |= BME1000_PSCR_ENABLE_DOWNSHIFT;
708
Auke Kokbc7f75f2007-09-17 12:30:59 -0700709 ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
710 if (ret_val)
711 return ret_val;
712
Bruce Allan4662e822008-08-26 18:37:06 -0700713 if ((phy->type == e1000_phy_m88) &&
714 (phy->revision < E1000_REVISION_4) &&
715 (phy->id != BME1000_E_PHY_ID_R2)) {
Bruce Allanad680762008-03-28 09:15:03 -0700716 /*
717 * Force TX_CLK in the Extended PHY Specific Control Register
Auke Kokbc7f75f2007-09-17 12:30:59 -0700718 * to 25MHz clock.
719 */
720 ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
721 if (ret_val)
722 return ret_val;
723
724 phy_data |= M88E1000_EPSCR_TX_CLK_25;
725
726 if ((phy->revision == 2) &&
727 (phy->id == M88E1111_I_PHY_ID)) {
728 /* 82573L PHY - set the downshift counter to 5x. */
729 phy_data &= ~M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK;
730 phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X;
731 } else {
732 /* Configure Master and Slave downshift values */
733 phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK |
734 M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK);
735 phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X |
736 M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X);
737 }
738 ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
739 if (ret_val)
740 return ret_val;
741 }
742
Bruce Allan4662e822008-08-26 18:37:06 -0700743 if ((phy->type == e1000_phy_bm) && (phy->id == BME1000_E_PHY_ID_R2)) {
744 /* Set PHY page 0, register 29 to 0x0003 */
745 ret_val = e1e_wphy(hw, 29, 0x0003);
746 if (ret_val)
747 return ret_val;
748
749 /* Set PHY page 0, register 30 to 0x0000 */
750 ret_val = e1e_wphy(hw, 30, 0x0000);
751 if (ret_val)
752 return ret_val;
753 }
754
Auke Kokbc7f75f2007-09-17 12:30:59 -0700755 /* Commit the changes. */
756 ret_val = e1000e_commit_phy(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000757 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000758 e_dbg("Error committing the PHY changes\n");
Bruce Allana4f58f52009-06-02 11:29:18 +0000759 return ret_val;
760 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700761
Bruce Allana4f58f52009-06-02 11:29:18 +0000762 if (phy->type == e1000_phy_82578) {
Bruce Allan94d81862009-11-20 23:25:26 +0000763 ret_val = phy->ops.read_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL,
Bruce Allana4f58f52009-06-02 11:29:18 +0000764 &phy_data);
765 if (ret_val)
766 return ret_val;
767
768 /* 82578 PHY - set the downshift count to 1x. */
769 phy_data |= I82578_EPSCR_DOWNSHIFT_ENABLE;
770 phy_data &= ~I82578_EPSCR_DOWNSHIFT_COUNTER_MASK;
Bruce Allan94d81862009-11-20 23:25:26 +0000771 ret_val = phy->ops.write_reg(hw, M88E1000_EXT_PHY_SPEC_CTRL,
Bruce Allana4f58f52009-06-02 11:29:18 +0000772 phy_data);
773 if (ret_val)
774 return ret_val;
775 }
776
777 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700778}
779
780/**
781 * e1000e_copper_link_setup_igp - Setup igp PHY's for copper link
782 * @hw: pointer to the HW structure
783 *
784 * Sets up LPLU, MDI/MDI-X, polarity, Smartspeed and Master/Slave config for
785 * igp PHY's.
786 **/
787s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw)
788{
789 struct e1000_phy_info *phy = &hw->phy;
790 s32 ret_val;
791 u16 data;
792
793 ret_val = e1000_phy_hw_reset(hw);
794 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000795 e_dbg("Error resetting the PHY.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700796 return ret_val;
797 }
798
David Graham2d9498f2008-04-23 11:09:14 -0700799 /*
800 * Wait 100ms for MAC to configure PHY from NVM settings, to avoid
801 * timeout issues when LFS is enabled.
802 */
803 msleep(100);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700804
805 /* disable lplu d0 during driver init */
Bruce Allan564ea9b2009-11-20 23:26:44 +0000806 ret_val = e1000_set_d0_lplu_state(hw, false);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700807 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000808 e_dbg("Error Disabling LPLU D0\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700809 return ret_val;
810 }
811 /* Configure mdi-mdix settings */
812 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &data);
813 if (ret_val)
814 return ret_val;
815
816 data &= ~IGP01E1000_PSCR_AUTO_MDIX;
817
818 switch (phy->mdix) {
819 case 1:
820 data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
821 break;
822 case 2:
823 data |= IGP01E1000_PSCR_FORCE_MDI_MDIX;
824 break;
825 case 0:
826 default:
827 data |= IGP01E1000_PSCR_AUTO_MDIX;
828 break;
829 }
830 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, data);
831 if (ret_val)
832 return ret_val;
833
834 /* set auto-master slave resolution settings */
835 if (hw->mac.autoneg) {
Bruce Allanad680762008-03-28 09:15:03 -0700836 /*
837 * when autonegotiation advertisement is only 1000Mbps then we
Auke Kokbc7f75f2007-09-17 12:30:59 -0700838 * should disable SmartSpeed and enable Auto MasterSlave
Bruce Allanad680762008-03-28 09:15:03 -0700839 * resolution as hardware default.
840 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700841 if (phy->autoneg_advertised == ADVERTISE_1000_FULL) {
842 /* Disable SmartSpeed */
843 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700844 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700845 if (ret_val)
846 return ret_val;
847
848 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
849 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700850 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700851 if (ret_val)
852 return ret_val;
853
854 /* Set auto Master/Slave resolution process */
855 ret_val = e1e_rphy(hw, PHY_1000T_CTRL, &data);
856 if (ret_val)
857 return ret_val;
858
859 data &= ~CR_1000T_MS_ENABLE;
860 ret_val = e1e_wphy(hw, PHY_1000T_CTRL, data);
861 if (ret_val)
862 return ret_val;
863 }
864
865 ret_val = e1e_rphy(hw, PHY_1000T_CTRL, &data);
866 if (ret_val)
867 return ret_val;
868
869 /* load defaults for future use */
870 phy->original_ms_type = (data & CR_1000T_MS_ENABLE) ?
871 ((data & CR_1000T_MS_VALUE) ?
872 e1000_ms_force_master :
873 e1000_ms_force_slave) :
874 e1000_ms_auto;
875
876 switch (phy->ms_type) {
877 case e1000_ms_force_master:
878 data |= (CR_1000T_MS_ENABLE | CR_1000T_MS_VALUE);
879 break;
880 case e1000_ms_force_slave:
881 data |= CR_1000T_MS_ENABLE;
882 data &= ~(CR_1000T_MS_VALUE);
883 break;
884 case e1000_ms_auto:
885 data &= ~CR_1000T_MS_ENABLE;
886 default:
887 break;
888 }
889 ret_val = e1e_wphy(hw, PHY_1000T_CTRL, data);
890 }
891
892 return ret_val;
893}
894
895/**
896 * e1000_phy_setup_autoneg - Configure PHY for auto-negotiation
897 * @hw: pointer to the HW structure
898 *
899 * Reads the MII auto-neg advertisement register and/or the 1000T control
900 * register and if the PHY is already setup for auto-negotiation, then
901 * return successful. Otherwise, setup advertisement and flow control to
902 * the appropriate values for the wanted auto-negotiation.
903 **/
904static s32 e1000_phy_setup_autoneg(struct e1000_hw *hw)
905{
906 struct e1000_phy_info *phy = &hw->phy;
907 s32 ret_val;
908 u16 mii_autoneg_adv_reg;
909 u16 mii_1000t_ctrl_reg = 0;
910
911 phy->autoneg_advertised &= phy->autoneg_mask;
912
913 /* Read the MII Auto-Neg Advertisement Register (Address 4). */
914 ret_val = e1e_rphy(hw, PHY_AUTONEG_ADV, &mii_autoneg_adv_reg);
915 if (ret_val)
916 return ret_val;
917
918 if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
919 /* Read the MII 1000Base-T Control Register (Address 9). */
920 ret_val = e1e_rphy(hw, PHY_1000T_CTRL, &mii_1000t_ctrl_reg);
921 if (ret_val)
922 return ret_val;
923 }
924
Bruce Allanad680762008-03-28 09:15:03 -0700925 /*
926 * Need to parse both autoneg_advertised and fc and set up
Auke Kokbc7f75f2007-09-17 12:30:59 -0700927 * the appropriate PHY registers. First we will parse for
928 * autoneg_advertised software override. Since we can advertise
929 * a plethora of combinations, we need to check each bit
930 * individually.
931 */
932
Bruce Allanad680762008-03-28 09:15:03 -0700933 /*
934 * First we clear all the 10/100 mb speed bits in the Auto-Neg
Auke Kokbc7f75f2007-09-17 12:30:59 -0700935 * Advertisement Register (Address 4) and the 1000 mb speed bits in
936 * the 1000Base-T Control Register (Address 9).
937 */
938 mii_autoneg_adv_reg &= ~(NWAY_AR_100TX_FD_CAPS |
939 NWAY_AR_100TX_HD_CAPS |
940 NWAY_AR_10T_FD_CAPS |
941 NWAY_AR_10T_HD_CAPS);
942 mii_1000t_ctrl_reg &= ~(CR_1000T_HD_CAPS | CR_1000T_FD_CAPS);
943
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000944 e_dbg("autoneg_advertised %x\n", phy->autoneg_advertised);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700945
946 /* Do we want to advertise 10 Mb Half Duplex? */
947 if (phy->autoneg_advertised & ADVERTISE_10_HALF) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000948 e_dbg("Advertise 10mb Half duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700949 mii_autoneg_adv_reg |= NWAY_AR_10T_HD_CAPS;
950 }
951
952 /* Do we want to advertise 10 Mb Full Duplex? */
953 if (phy->autoneg_advertised & ADVERTISE_10_FULL) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000954 e_dbg("Advertise 10mb Full duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700955 mii_autoneg_adv_reg |= NWAY_AR_10T_FD_CAPS;
956 }
957
958 /* Do we want to advertise 100 Mb Half Duplex? */
959 if (phy->autoneg_advertised & ADVERTISE_100_HALF) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000960 e_dbg("Advertise 100mb Half duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700961 mii_autoneg_adv_reg |= NWAY_AR_100TX_HD_CAPS;
962 }
963
964 /* Do we want to advertise 100 Mb Full Duplex? */
965 if (phy->autoneg_advertised & ADVERTISE_100_FULL) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000966 e_dbg("Advertise 100mb Full duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700967 mii_autoneg_adv_reg |= NWAY_AR_100TX_FD_CAPS;
968 }
969
970 /* We do not allow the Phy to advertise 1000 Mb Half Duplex */
971 if (phy->autoneg_advertised & ADVERTISE_1000_HALF)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000972 e_dbg("Advertise 1000mb Half duplex request denied!\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700973
974 /* Do we want to advertise 1000 Mb Full Duplex? */
975 if (phy->autoneg_advertised & ADVERTISE_1000_FULL) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000976 e_dbg("Advertise 1000mb Full duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700977 mii_1000t_ctrl_reg |= CR_1000T_FD_CAPS;
978 }
979
Bruce Allanad680762008-03-28 09:15:03 -0700980 /*
981 * Check for a software override of the flow control settings, and
Auke Kokbc7f75f2007-09-17 12:30:59 -0700982 * setup the PHY advertisement registers accordingly. If
983 * auto-negotiation is enabled, then software will have to set the
984 * "PAUSE" bits to the correct value in the Auto-Negotiation
985 * Advertisement Register (PHY_AUTONEG_ADV) and re-start auto-
986 * negotiation.
987 *
988 * The possible values of the "fc" parameter are:
989 * 0: Flow control is completely disabled
990 * 1: Rx flow control is enabled (we can receive pause frames
991 * but not send pause frames).
992 * 2: Tx flow control is enabled (we can send pause frames
993 * but we do not support receiving pause frames).
Bruce Allanad680762008-03-28 09:15:03 -0700994 * 3: Both Rx and Tx flow control (symmetric) are enabled.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700995 * other: No software override. The flow control configuration
996 * in the EEPROM is used.
997 */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800998 switch (hw->fc.current_mode) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700999 case e1000_fc_none:
Bruce Allanad680762008-03-28 09:15:03 -07001000 /*
1001 * Flow control (Rx & Tx) is completely disabled by a
Auke Kokbc7f75f2007-09-17 12:30:59 -07001002 * software over-ride.
1003 */
1004 mii_autoneg_adv_reg &= ~(NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
1005 break;
1006 case e1000_fc_rx_pause:
Bruce Allanad680762008-03-28 09:15:03 -07001007 /*
1008 * Rx Flow control is enabled, and Tx Flow control is
Auke Kokbc7f75f2007-09-17 12:30:59 -07001009 * disabled, by a software over-ride.
Bruce Allanad680762008-03-28 09:15:03 -07001010 *
1011 * Since there really isn't a way to advertise that we are
1012 * capable of Rx Pause ONLY, we will advertise that we
1013 * support both symmetric and asymmetric Rx PAUSE. Later
Auke Kokbc7f75f2007-09-17 12:30:59 -07001014 * (in e1000e_config_fc_after_link_up) we will disable the
1015 * hw's ability to send PAUSE frames.
1016 */
1017 mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
1018 break;
1019 case e1000_fc_tx_pause:
Bruce Allanad680762008-03-28 09:15:03 -07001020 /*
1021 * Tx Flow control is enabled, and Rx Flow control is
Auke Kokbc7f75f2007-09-17 12:30:59 -07001022 * disabled, by a software over-ride.
1023 */
1024 mii_autoneg_adv_reg |= NWAY_AR_ASM_DIR;
1025 mii_autoneg_adv_reg &= ~NWAY_AR_PAUSE;
1026 break;
1027 case e1000_fc_full:
Bruce Allanad680762008-03-28 09:15:03 -07001028 /*
1029 * Flow control (both Rx and Tx) is enabled by a software
Auke Kokbc7f75f2007-09-17 12:30:59 -07001030 * over-ride.
1031 */
1032 mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE);
1033 break;
1034 default:
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001035 e_dbg("Flow control param set incorrectly\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001036 ret_val = -E1000_ERR_CONFIG;
1037 return ret_val;
1038 }
1039
1040 ret_val = e1e_wphy(hw, PHY_AUTONEG_ADV, mii_autoneg_adv_reg);
1041 if (ret_val)
1042 return ret_val;
1043
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001044 e_dbg("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001045
1046 if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
1047 ret_val = e1e_wphy(hw, PHY_1000T_CTRL, mii_1000t_ctrl_reg);
1048 }
1049
1050 return ret_val;
1051}
1052
1053/**
1054 * e1000_copper_link_autoneg - Setup/Enable autoneg for copper link
1055 * @hw: pointer to the HW structure
1056 *
1057 * Performs initial bounds checking on autoneg advertisement parameter, then
1058 * configure to advertise the full capability. Setup the PHY to autoneg
1059 * and restart the negotiation process between the link partner. If
Bruce Allanad680762008-03-28 09:15:03 -07001060 * autoneg_wait_to_complete, then wait for autoneg to complete before exiting.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001061 **/
1062static s32 e1000_copper_link_autoneg(struct e1000_hw *hw)
1063{
1064 struct e1000_phy_info *phy = &hw->phy;
1065 s32 ret_val;
1066 u16 phy_ctrl;
1067
Bruce Allanad680762008-03-28 09:15:03 -07001068 /*
1069 * Perform some bounds checking on the autoneg advertisement
Auke Kokbc7f75f2007-09-17 12:30:59 -07001070 * parameter.
1071 */
1072 phy->autoneg_advertised &= phy->autoneg_mask;
1073
Bruce Allanad680762008-03-28 09:15:03 -07001074 /*
1075 * If autoneg_advertised is zero, we assume it was not defaulted
Auke Kokbc7f75f2007-09-17 12:30:59 -07001076 * by the calling code so we set to advertise full capability.
1077 */
1078 if (phy->autoneg_advertised == 0)
1079 phy->autoneg_advertised = phy->autoneg_mask;
1080
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001081 e_dbg("Reconfiguring auto-neg advertisement params\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001082 ret_val = e1000_phy_setup_autoneg(hw);
1083 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001084 e_dbg("Error Setting up Auto-Negotiation\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001085 return ret_val;
1086 }
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001087 e_dbg("Restarting Auto-Neg\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001088
Bruce Allanad680762008-03-28 09:15:03 -07001089 /*
1090 * Restart auto-negotiation by setting the Auto Neg Enable bit and
Auke Kokbc7f75f2007-09-17 12:30:59 -07001091 * the Auto Neg Restart bit in the PHY control register.
1092 */
1093 ret_val = e1e_rphy(hw, PHY_CONTROL, &phy_ctrl);
1094 if (ret_val)
1095 return ret_val;
1096
1097 phy_ctrl |= (MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG);
1098 ret_val = e1e_wphy(hw, PHY_CONTROL, phy_ctrl);
1099 if (ret_val)
1100 return ret_val;
1101
Bruce Allanad680762008-03-28 09:15:03 -07001102 /*
1103 * Does the user want to wait for Auto-Neg to complete here, or
Auke Kokbc7f75f2007-09-17 12:30:59 -07001104 * check at a later time (for example, callback routine).
1105 */
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001106 if (phy->autoneg_wait_to_complete) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001107 ret_val = e1000_wait_autoneg(hw);
1108 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001109 e_dbg("Error while waiting for "
Auke Kokbc7f75f2007-09-17 12:30:59 -07001110 "autoneg to complete\n");
1111 return ret_val;
1112 }
1113 }
1114
1115 hw->mac.get_link_status = 1;
1116
1117 return ret_val;
1118}
1119
1120/**
1121 * e1000e_setup_copper_link - Configure copper link settings
1122 * @hw: pointer to the HW structure
1123 *
1124 * Calls the appropriate function to configure the link for auto-neg or forced
1125 * speed and duplex. Then we check for link, once link is established calls
1126 * to configure collision distance and flow control are called. If link is
1127 * not established, we return -E1000_ERR_PHY (-2).
1128 **/
1129s32 e1000e_setup_copper_link(struct e1000_hw *hw)
1130{
1131 s32 ret_val;
1132 bool link;
1133
1134 if (hw->mac.autoneg) {
Bruce Allanad680762008-03-28 09:15:03 -07001135 /*
1136 * Setup autoneg and flow control advertisement and perform
1137 * autonegotiation.
1138 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001139 ret_val = e1000_copper_link_autoneg(hw);
1140 if (ret_val)
1141 return ret_val;
1142 } else {
Bruce Allanad680762008-03-28 09:15:03 -07001143 /*
1144 * PHY will be set to 10H, 10F, 100H or 100F
1145 * depending on user settings.
1146 */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001147 e_dbg("Forcing Speed and Duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001148 ret_val = e1000_phy_force_speed_duplex(hw);
1149 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001150 e_dbg("Error Forcing Speed and Duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001151 return ret_val;
1152 }
1153 }
1154
Bruce Allanad680762008-03-28 09:15:03 -07001155 /*
1156 * Check link status. Wait up to 100 microseconds for link to become
Auke Kokbc7f75f2007-09-17 12:30:59 -07001157 * valid.
1158 */
1159 ret_val = e1000e_phy_has_link_generic(hw,
1160 COPPER_LINK_UP_LIMIT,
1161 10,
1162 &link);
1163 if (ret_val)
1164 return ret_val;
1165
1166 if (link) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001167 e_dbg("Valid link established!!!\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001168 e1000e_config_collision_dist(hw);
1169 ret_val = e1000e_config_fc_after_link_up(hw);
1170 } else {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001171 e_dbg("Unable to establish link!!!\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001172 }
1173
1174 return ret_val;
1175}
1176
1177/**
1178 * e1000e_phy_force_speed_duplex_igp - Force speed/duplex for igp PHY
1179 * @hw: pointer to the HW structure
1180 *
1181 * Calls the PHY setup function to force speed and duplex. Clears the
1182 * auto-crossover to force MDI manually. Waits for link and returns
1183 * successful if link up is successful, else -E1000_ERR_PHY (-2).
1184 **/
1185s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw)
1186{
1187 struct e1000_phy_info *phy = &hw->phy;
1188 s32 ret_val;
1189 u16 phy_data;
1190 bool link;
1191
1192 ret_val = e1e_rphy(hw, PHY_CONTROL, &phy_data);
1193 if (ret_val)
1194 return ret_val;
1195
1196 e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
1197
1198 ret_val = e1e_wphy(hw, PHY_CONTROL, phy_data);
1199 if (ret_val)
1200 return ret_val;
1201
Bruce Allanad680762008-03-28 09:15:03 -07001202 /*
1203 * Clear Auto-Crossover to force MDI manually. IGP requires MDI
Auke Kokbc7f75f2007-09-17 12:30:59 -07001204 * forced whenever speed and duplex are forced.
1205 */
1206 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data);
1207 if (ret_val)
1208 return ret_val;
1209
1210 phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX;
1211 phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
1212
1213 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, phy_data);
1214 if (ret_val)
1215 return ret_val;
1216
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001217 e_dbg("IGP PSCR: %X\n", phy_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001218
1219 udelay(1);
1220
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001221 if (phy->autoneg_wait_to_complete) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001222 e_dbg("Waiting for forced speed/duplex link on IGP phy.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001223
1224 ret_val = e1000e_phy_has_link_generic(hw,
1225 PHY_FORCE_LIMIT,
1226 100000,
1227 &link);
1228 if (ret_val)
1229 return ret_val;
1230
1231 if (!link)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001232 e_dbg("Link taking longer than expected.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001233
1234 /* Try once more */
1235 ret_val = e1000e_phy_has_link_generic(hw,
1236 PHY_FORCE_LIMIT,
1237 100000,
1238 &link);
1239 if (ret_val)
1240 return ret_val;
1241 }
1242
1243 return ret_val;
1244}
1245
1246/**
1247 * e1000e_phy_force_speed_duplex_m88 - Force speed/duplex for m88 PHY
1248 * @hw: pointer to the HW structure
1249 *
1250 * Calls the PHY setup function to force speed and duplex. Clears the
1251 * auto-crossover to force MDI manually. Resets the PHY to commit the
1252 * changes. If time expires while waiting for link up, we reset the DSP.
Bruce Allanad680762008-03-28 09:15:03 -07001253 * After reset, TX_CLK and CRS on Tx must be set. Return successful upon
Auke Kokbc7f75f2007-09-17 12:30:59 -07001254 * successful completion, else return corresponding error code.
1255 **/
1256s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw)
1257{
1258 struct e1000_phy_info *phy = &hw->phy;
1259 s32 ret_val;
1260 u16 phy_data;
1261 bool link;
1262
Bruce Allanad680762008-03-28 09:15:03 -07001263 /*
1264 * Clear Auto-Crossover to force MDI manually. M88E1000 requires MDI
Auke Kokbc7f75f2007-09-17 12:30:59 -07001265 * forced whenever speed and duplex are forced.
1266 */
1267 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
1268 if (ret_val)
1269 return ret_val;
1270
1271 phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
1272 ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
1273 if (ret_val)
1274 return ret_val;
1275
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001276 e_dbg("M88E1000 PSCR: %X\n", phy_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001277
1278 ret_val = e1e_rphy(hw, PHY_CONTROL, &phy_data);
1279 if (ret_val)
1280 return ret_val;
1281
1282 e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
1283
Auke Kokbc7f75f2007-09-17 12:30:59 -07001284 ret_val = e1e_wphy(hw, PHY_CONTROL, phy_data);
1285 if (ret_val)
1286 return ret_val;
1287
Bruce Allan5aa49c82008-11-21 16:49:53 -08001288 /* Reset the phy to commit changes. */
1289 ret_val = e1000e_commit_phy(hw);
1290 if (ret_val)
1291 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001292
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001293 if (phy->autoneg_wait_to_complete) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001294 e_dbg("Waiting for forced speed/duplex link on M88 phy.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001295
1296 ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
1297 100000, &link);
1298 if (ret_val)
1299 return ret_val;
1300
1301 if (!link) {
Bruce Allan0be84012009-12-02 17:03:18 +00001302 if (hw->phy.type != e1000_phy_m88) {
1303 e_dbg("Link taking longer than expected.\n");
1304 } else {
1305 /*
1306 * We didn't get link.
1307 * Reset the DSP and cross our fingers.
1308 */
1309 ret_val = e1e_wphy(hw,
1310 M88E1000_PHY_PAGE_SELECT,
1311 0x001d);
1312 if (ret_val)
1313 return ret_val;
1314 ret_val = e1000e_phy_reset_dsp(hw);
1315 if (ret_val)
1316 return ret_val;
1317 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001318 }
1319
1320 /* Try once more */
1321 ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
1322 100000, &link);
1323 if (ret_val)
1324 return ret_val;
1325 }
1326
Bruce Allan0be84012009-12-02 17:03:18 +00001327 if (hw->phy.type != e1000_phy_m88)
1328 return 0;
1329
Auke Kokbc7f75f2007-09-17 12:30:59 -07001330 ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
1331 if (ret_val)
1332 return ret_val;
1333
Bruce Allanad680762008-03-28 09:15:03 -07001334 /*
1335 * Resetting the phy means we need to re-force TX_CLK in the
Auke Kokbc7f75f2007-09-17 12:30:59 -07001336 * Extended PHY Specific Control Register to 25MHz clock from
1337 * the reset value of 2.5MHz.
1338 */
1339 phy_data |= M88E1000_EPSCR_TX_CLK_25;
1340 ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
1341 if (ret_val)
1342 return ret_val;
1343
Bruce Allanad680762008-03-28 09:15:03 -07001344 /*
1345 * In addition, we must re-enable CRS on Tx for both half and full
Auke Kokbc7f75f2007-09-17 12:30:59 -07001346 * duplex.
1347 */
1348 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
1349 if (ret_val)
1350 return ret_val;
1351
1352 phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
1353 ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
1354
1355 return ret_val;
1356}
1357
1358/**
Bruce Allan0be84012009-12-02 17:03:18 +00001359 * e1000_phy_force_speed_duplex_ife - Force PHY speed & duplex
1360 * @hw: pointer to the HW structure
1361 *
1362 * Forces the speed and duplex settings of the PHY.
1363 * This is a function pointer entry point only called by
1364 * PHY setup routines.
1365 **/
1366s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw)
1367{
1368 struct e1000_phy_info *phy = &hw->phy;
1369 s32 ret_val;
1370 u16 data;
1371 bool link;
1372
1373 ret_val = e1e_rphy(hw, PHY_CONTROL, &data);
1374 if (ret_val)
1375 goto out;
1376
1377 e1000e_phy_force_speed_duplex_setup(hw, &data);
1378
1379 ret_val = e1e_wphy(hw, PHY_CONTROL, data);
1380 if (ret_val)
1381 goto out;
1382
1383 /* Disable MDI-X support for 10/100 */
1384 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
1385 if (ret_val)
1386 goto out;
1387
1388 data &= ~IFE_PMC_AUTO_MDIX;
1389 data &= ~IFE_PMC_FORCE_MDIX;
1390
1391 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, data);
1392 if (ret_val)
1393 goto out;
1394
1395 e_dbg("IFE PMC: %X\n", data);
1396
1397 udelay(1);
1398
1399 if (phy->autoneg_wait_to_complete) {
1400 e_dbg("Waiting for forced speed/duplex link on IFE phy.\n");
1401
1402 ret_val = e1000e_phy_has_link_generic(hw,
1403 PHY_FORCE_LIMIT,
1404 100000,
1405 &link);
1406 if (ret_val)
1407 goto out;
1408
1409 if (!link)
1410 e_dbg("Link taking longer than expected.\n");
1411
1412 /* Try once more */
1413 ret_val = e1000e_phy_has_link_generic(hw,
1414 PHY_FORCE_LIMIT,
1415 100000,
1416 &link);
1417 if (ret_val)
1418 goto out;
1419 }
1420
1421out:
1422 return ret_val;
1423}
1424
1425/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001426 * e1000e_phy_force_speed_duplex_setup - Configure forced PHY speed/duplex
1427 * @hw: pointer to the HW structure
1428 * @phy_ctrl: pointer to current value of PHY_CONTROL
1429 *
1430 * Forces speed and duplex on the PHY by doing the following: disable flow
1431 * control, force speed/duplex on the MAC, disable auto speed detection,
1432 * disable auto-negotiation, configure duplex, configure speed, configure
1433 * the collision distance, write configuration to CTRL register. The
1434 * caller must write to the PHY_CONTROL register for these settings to
1435 * take affect.
1436 **/
1437void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl)
1438{
1439 struct e1000_mac_info *mac = &hw->mac;
1440 u32 ctrl;
1441
1442 /* Turn off flow control when forcing speed/duplex */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08001443 hw->fc.current_mode = e1000_fc_none;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001444
1445 /* Force speed/duplex on the mac */
1446 ctrl = er32(CTRL);
1447 ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
1448 ctrl &= ~E1000_CTRL_SPD_SEL;
1449
1450 /* Disable Auto Speed Detection */
1451 ctrl &= ~E1000_CTRL_ASDE;
1452
1453 /* Disable autoneg on the phy */
1454 *phy_ctrl &= ~MII_CR_AUTO_NEG_EN;
1455
1456 /* Forcing Full or Half Duplex? */
1457 if (mac->forced_speed_duplex & E1000_ALL_HALF_DUPLEX) {
1458 ctrl &= ~E1000_CTRL_FD;
1459 *phy_ctrl &= ~MII_CR_FULL_DUPLEX;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001460 e_dbg("Half Duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001461 } else {
1462 ctrl |= E1000_CTRL_FD;
1463 *phy_ctrl |= MII_CR_FULL_DUPLEX;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001464 e_dbg("Full Duplex\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001465 }
1466
1467 /* Forcing 10mb or 100mb? */
1468 if (mac->forced_speed_duplex & E1000_ALL_100_SPEED) {
1469 ctrl |= E1000_CTRL_SPD_100;
1470 *phy_ctrl |= MII_CR_SPEED_100;
1471 *phy_ctrl &= ~(MII_CR_SPEED_1000 | MII_CR_SPEED_10);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001472 e_dbg("Forcing 100mb\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001473 } else {
1474 ctrl &= ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1475 *phy_ctrl |= MII_CR_SPEED_10;
1476 *phy_ctrl &= ~(MII_CR_SPEED_1000 | MII_CR_SPEED_100);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001477 e_dbg("Forcing 10mb\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001478 }
1479
1480 e1000e_config_collision_dist(hw);
1481
1482 ew32(CTRL, ctrl);
1483}
1484
1485/**
1486 * e1000e_set_d3_lplu_state - Sets low power link up state for D3
1487 * @hw: pointer to the HW structure
1488 * @active: boolean used to enable/disable lplu
1489 *
1490 * Success returns 0, Failure returns 1
1491 *
1492 * The low power link up (lplu) state is set to the power management level D3
1493 * and SmartSpeed is disabled when active is true, else clear lplu for D3
1494 * and enable Smartspeed. LPLU and Smartspeed are mutually exclusive. LPLU
1495 * is used during Dx states where the power conservation is most important.
1496 * During driver activity, SmartSpeed should be enabled so performance is
1497 * maintained.
1498 **/
1499s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active)
1500{
1501 struct e1000_phy_info *phy = &hw->phy;
1502 s32 ret_val;
1503 u16 data;
1504
1505 ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
1506 if (ret_val)
1507 return ret_val;
1508
1509 if (!active) {
1510 data &= ~IGP02E1000_PM_D3_LPLU;
David Graham2d9498f2008-04-23 11:09:14 -07001511 ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001512 if (ret_val)
1513 return ret_val;
Bruce Allanad680762008-03-28 09:15:03 -07001514 /*
1515 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07001516 * during Dx states where the power conservation is most
1517 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07001518 * SmartSpeed, so performance is maintained.
1519 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001520 if (phy->smart_speed == e1000_smart_speed_on) {
1521 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001522 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001523 if (ret_val)
1524 return ret_val;
1525
1526 data |= IGP01E1000_PSCFR_SMART_SPEED;
1527 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001528 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001529 if (ret_val)
1530 return ret_val;
1531 } else if (phy->smart_speed == e1000_smart_speed_off) {
1532 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001533 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001534 if (ret_val)
1535 return ret_val;
1536
1537 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1538 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001539 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001540 if (ret_val)
1541 return ret_val;
1542 }
1543 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
1544 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
1545 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
1546 data |= IGP02E1000_PM_D3_LPLU;
1547 ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
1548 if (ret_val)
1549 return ret_val;
1550
1551 /* When LPLU is enabled, we should disable SmartSpeed */
1552 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
1553 if (ret_val)
1554 return ret_val;
1555
1556 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1557 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
1558 }
1559
1560 return ret_val;
1561}
1562
1563/**
Auke Kok489815c2008-02-21 15:11:07 -08001564 * e1000e_check_downshift - Checks whether a downshift in speed occurred
Auke Kokbc7f75f2007-09-17 12:30:59 -07001565 * @hw: pointer to the HW structure
1566 *
1567 * Success returns 0, Failure returns 1
1568 *
1569 * A downshift is detected by querying the PHY link health.
1570 **/
1571s32 e1000e_check_downshift(struct e1000_hw *hw)
1572{
1573 struct e1000_phy_info *phy = &hw->phy;
1574 s32 ret_val;
1575 u16 phy_data, offset, mask;
1576
1577 switch (phy->type) {
1578 case e1000_phy_m88:
1579 case e1000_phy_gg82563:
Bruce Allan07f025e2009-12-01 15:53:48 +00001580 case e1000_phy_bm:
Bruce Allana4f58f52009-06-02 11:29:18 +00001581 case e1000_phy_82578:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001582 offset = M88E1000_PHY_SPEC_STATUS;
1583 mask = M88E1000_PSSR_DOWNSHIFT;
1584 break;
1585 case e1000_phy_igp_2:
1586 case e1000_phy_igp_3:
1587 offset = IGP01E1000_PHY_LINK_HEALTH;
1588 mask = IGP01E1000_PLHR_SS_DOWNGRADE;
1589 break;
1590 default:
1591 /* speed downshift not supported */
Bruce Allan564ea9b2009-11-20 23:26:44 +00001592 phy->speed_downgraded = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001593 return 0;
1594 }
1595
1596 ret_val = e1e_rphy(hw, offset, &phy_data);
1597
1598 if (!ret_val)
1599 phy->speed_downgraded = (phy_data & mask);
1600
1601 return ret_val;
1602}
1603
1604/**
1605 * e1000_check_polarity_m88 - Checks the polarity.
1606 * @hw: pointer to the HW structure
1607 *
1608 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1609 *
1610 * Polarity is determined based on the PHY specific status register.
1611 **/
Bruce Allan0be84012009-12-02 17:03:18 +00001612s32 e1000_check_polarity_m88(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001613{
1614 struct e1000_phy_info *phy = &hw->phy;
1615 s32 ret_val;
1616 u16 data;
1617
1618 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &data);
1619
1620 if (!ret_val)
1621 phy->cable_polarity = (data & M88E1000_PSSR_REV_POLARITY)
1622 ? e1000_rev_polarity_reversed
1623 : e1000_rev_polarity_normal;
1624
1625 return ret_val;
1626}
1627
1628/**
1629 * e1000_check_polarity_igp - Checks the polarity.
1630 * @hw: pointer to the HW structure
1631 *
1632 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1633 *
1634 * Polarity is determined based on the PHY port status register, and the
1635 * current speed (since there is no polarity at 100Mbps).
1636 **/
Bruce Allan0be84012009-12-02 17:03:18 +00001637s32 e1000_check_polarity_igp(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001638{
1639 struct e1000_phy_info *phy = &hw->phy;
1640 s32 ret_val;
1641 u16 data, offset, mask;
1642
Bruce Allanad680762008-03-28 09:15:03 -07001643 /*
1644 * Polarity is determined based on the speed of
1645 * our connection.
1646 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001647 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
1648 if (ret_val)
1649 return ret_val;
1650
1651 if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
1652 IGP01E1000_PSSR_SPEED_1000MBPS) {
1653 offset = IGP01E1000_PHY_PCS_INIT_REG;
1654 mask = IGP01E1000_PHY_POLARITY_MASK;
1655 } else {
Bruce Allanad680762008-03-28 09:15:03 -07001656 /*
1657 * This really only applies to 10Mbps since
Auke Kokbc7f75f2007-09-17 12:30:59 -07001658 * there is no polarity for 100Mbps (always 0).
1659 */
1660 offset = IGP01E1000_PHY_PORT_STATUS;
1661 mask = IGP01E1000_PSSR_POLARITY_REVERSED;
1662 }
1663
1664 ret_val = e1e_rphy(hw, offset, &data);
1665
1666 if (!ret_val)
1667 phy->cable_polarity = (data & mask)
1668 ? e1000_rev_polarity_reversed
1669 : e1000_rev_polarity_normal;
1670
1671 return ret_val;
1672}
1673
1674/**
Bruce Allan0be84012009-12-02 17:03:18 +00001675 * e1000_check_polarity_ife - Check cable polarity for IFE PHY
1676 * @hw: pointer to the HW structure
1677 *
1678 * Polarity is determined on the polarity reversal feature being enabled.
1679 **/
1680s32 e1000_check_polarity_ife(struct e1000_hw *hw)
1681{
1682 struct e1000_phy_info *phy = &hw->phy;
1683 s32 ret_val;
1684 u16 phy_data, offset, mask;
1685
1686 /*
1687 * Polarity is determined based on the reversal feature being enabled.
1688 */
1689 if (phy->polarity_correction) {
1690 offset = IFE_PHY_EXTENDED_STATUS_CONTROL;
1691 mask = IFE_PESC_POLARITY_REVERSED;
1692 } else {
1693 offset = IFE_PHY_SPECIAL_CONTROL;
1694 mask = IFE_PSC_FORCE_POLARITY;
1695 }
1696
1697 ret_val = e1e_rphy(hw, offset, &phy_data);
1698
1699 if (!ret_val)
1700 phy->cable_polarity = (phy_data & mask)
1701 ? e1000_rev_polarity_reversed
1702 : e1000_rev_polarity_normal;
1703
1704 return ret_val;
1705}
1706
1707/**
Bruce Allanad680762008-03-28 09:15:03 -07001708 * e1000_wait_autoneg - Wait for auto-neg completion
Auke Kokbc7f75f2007-09-17 12:30:59 -07001709 * @hw: pointer to the HW structure
1710 *
1711 * Waits for auto-negotiation to complete or for the auto-negotiation time
1712 * limit to expire, which ever happens first.
1713 **/
1714static s32 e1000_wait_autoneg(struct e1000_hw *hw)
1715{
1716 s32 ret_val = 0;
1717 u16 i, phy_status;
1718
1719 /* Break after autoneg completes or PHY_AUTO_NEG_LIMIT expires. */
1720 for (i = PHY_AUTO_NEG_LIMIT; i > 0; i--) {
1721 ret_val = e1e_rphy(hw, PHY_STATUS, &phy_status);
1722 if (ret_val)
1723 break;
1724 ret_val = e1e_rphy(hw, PHY_STATUS, &phy_status);
1725 if (ret_val)
1726 break;
1727 if (phy_status & MII_SR_AUTONEG_COMPLETE)
1728 break;
1729 msleep(100);
1730 }
1731
Bruce Allanad680762008-03-28 09:15:03 -07001732 /*
1733 * PHY_AUTO_NEG_TIME expiration doesn't guarantee auto-negotiation
Auke Kokbc7f75f2007-09-17 12:30:59 -07001734 * has completed.
1735 */
1736 return ret_val;
1737}
1738
1739/**
1740 * e1000e_phy_has_link_generic - Polls PHY for link
1741 * @hw: pointer to the HW structure
1742 * @iterations: number of times to poll for link
1743 * @usec_interval: delay between polling attempts
1744 * @success: pointer to whether polling was successful or not
1745 *
1746 * Polls the PHY status register for link, 'iterations' number of times.
1747 **/
1748s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
1749 u32 usec_interval, bool *success)
1750{
1751 s32 ret_val = 0;
1752 u16 i, phy_status;
1753
1754 for (i = 0; i < iterations; i++) {
Bruce Allanad680762008-03-28 09:15:03 -07001755 /*
1756 * Some PHYs require the PHY_STATUS register to be read
Auke Kokbc7f75f2007-09-17 12:30:59 -07001757 * twice due to the link bit being sticky. No harm doing
1758 * it across the board.
1759 */
1760 ret_val = e1e_rphy(hw, PHY_STATUS, &phy_status);
1761 if (ret_val)
Bruce Allan906e8d92009-07-01 13:28:50 +00001762 /*
1763 * If the first read fails, another entity may have
1764 * ownership of the resources, wait and try again to
1765 * see if they have relinquished the resources yet.
1766 */
1767 udelay(usec_interval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001768 ret_val = e1e_rphy(hw, PHY_STATUS, &phy_status);
1769 if (ret_val)
1770 break;
1771 if (phy_status & MII_SR_LINK_STATUS)
1772 break;
1773 if (usec_interval >= 1000)
1774 mdelay(usec_interval/1000);
1775 else
1776 udelay(usec_interval);
1777 }
1778
1779 *success = (i < iterations);
1780
1781 return ret_val;
1782}
1783
1784/**
1785 * e1000e_get_cable_length_m88 - Determine cable length for m88 PHY
1786 * @hw: pointer to the HW structure
1787 *
1788 * Reads the PHY specific status register to retrieve the cable length
1789 * information. The cable length is determined by averaging the minimum and
1790 * maximum values to get the "average" cable length. The m88 PHY has four
1791 * possible cable length values, which are:
1792 * Register Value Cable Length
1793 * 0 < 50 meters
1794 * 1 50 - 80 meters
1795 * 2 80 - 110 meters
1796 * 3 110 - 140 meters
1797 * 4 > 140 meters
1798 **/
1799s32 e1000e_get_cable_length_m88(struct e1000_hw *hw)
1800{
1801 struct e1000_phy_info *phy = &hw->phy;
1802 s32 ret_val;
1803 u16 phy_data, index;
1804
1805 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
1806 if (ret_val)
Bruce Allaneb656d42009-12-01 15:47:02 +00001807 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001808
1809 index = (phy_data & M88E1000_PSSR_CABLE_LENGTH) >>
Bruce Allaneb656d42009-12-01 15:47:02 +00001810 M88E1000_PSSR_CABLE_LENGTH_SHIFT;
1811 if (index >= M88E1000_CABLE_LENGTH_TABLE_SIZE - 1) {
1812 ret_val = -E1000_ERR_PHY;
1813 goto out;
1814 }
1815
Auke Kokbc7f75f2007-09-17 12:30:59 -07001816 phy->min_cable_length = e1000_m88_cable_length_table[index];
Bruce Allaneb656d42009-12-01 15:47:02 +00001817 phy->max_cable_length = e1000_m88_cable_length_table[index + 1];
Auke Kokbc7f75f2007-09-17 12:30:59 -07001818
1819 phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
1820
Bruce Allaneb656d42009-12-01 15:47:02 +00001821out:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001822 return ret_val;
1823}
1824
1825/**
1826 * e1000e_get_cable_length_igp_2 - Determine cable length for igp2 PHY
1827 * @hw: pointer to the HW structure
1828 *
1829 * The automatic gain control (agc) normalizes the amplitude of the
1830 * received signal, adjusting for the attenuation produced by the
Auke Kok489815c2008-02-21 15:11:07 -08001831 * cable. By reading the AGC registers, which represent the
Bruce Allan5ff5b662009-12-01 15:51:11 +00001832 * combination of coarse and fine gain value, the value can be put
Auke Kokbc7f75f2007-09-17 12:30:59 -07001833 * into a lookup table to obtain the approximate cable length
1834 * for each channel.
1835 **/
1836s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw)
1837{
1838 struct e1000_phy_info *phy = &hw->phy;
1839 s32 ret_val;
1840 u16 phy_data, i, agc_value = 0;
1841 u16 cur_agc_index, max_agc_index = 0;
1842 u16 min_agc_index = IGP02E1000_CABLE_LENGTH_TABLE_SIZE - 1;
Jeff Kirsher66744502010-12-01 19:59:50 +00001843 static const u16 agc_reg_array[IGP02E1000_PHY_CHANNEL_NUM] = {
1844 IGP02E1000_PHY_AGC_A,
1845 IGP02E1000_PHY_AGC_B,
1846 IGP02E1000_PHY_AGC_C,
1847 IGP02E1000_PHY_AGC_D
1848 };
Auke Kokbc7f75f2007-09-17 12:30:59 -07001849
1850 /* Read the AGC registers for all channels */
1851 for (i = 0; i < IGP02E1000_PHY_CHANNEL_NUM; i++) {
1852 ret_val = e1e_rphy(hw, agc_reg_array[i], &phy_data);
1853 if (ret_val)
1854 return ret_val;
1855
Bruce Allanad680762008-03-28 09:15:03 -07001856 /*
1857 * Getting bits 15:9, which represent the combination of
Bruce Allan5ff5b662009-12-01 15:51:11 +00001858 * coarse and fine gain values. The result is a number
Auke Kokbc7f75f2007-09-17 12:30:59 -07001859 * that can be put into the lookup table to obtain the
Bruce Allanad680762008-03-28 09:15:03 -07001860 * approximate cable length.
1861 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001862 cur_agc_index = (phy_data >> IGP02E1000_AGC_LENGTH_SHIFT) &
1863 IGP02E1000_AGC_LENGTH_MASK;
1864
1865 /* Array index bound check. */
1866 if ((cur_agc_index >= IGP02E1000_CABLE_LENGTH_TABLE_SIZE) ||
1867 (cur_agc_index == 0))
1868 return -E1000_ERR_PHY;
1869
1870 /* Remove min & max AGC values from calculation. */
1871 if (e1000_igp_2_cable_length_table[min_agc_index] >
1872 e1000_igp_2_cable_length_table[cur_agc_index])
1873 min_agc_index = cur_agc_index;
1874 if (e1000_igp_2_cable_length_table[max_agc_index] <
1875 e1000_igp_2_cable_length_table[cur_agc_index])
1876 max_agc_index = cur_agc_index;
1877
1878 agc_value += e1000_igp_2_cable_length_table[cur_agc_index];
1879 }
1880
1881 agc_value -= (e1000_igp_2_cable_length_table[min_agc_index] +
1882 e1000_igp_2_cable_length_table[max_agc_index]);
1883 agc_value /= (IGP02E1000_PHY_CHANNEL_NUM - 2);
1884
1885 /* Calculate cable length with the error range of +/- 10 meters. */
1886 phy->min_cable_length = ((agc_value - IGP02E1000_AGC_RANGE) > 0) ?
1887 (agc_value - IGP02E1000_AGC_RANGE) : 0;
1888 phy->max_cable_length = agc_value + IGP02E1000_AGC_RANGE;
1889
1890 phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
1891
1892 return ret_val;
1893}
1894
1895/**
1896 * e1000e_get_phy_info_m88 - Retrieve PHY information
1897 * @hw: pointer to the HW structure
1898 *
1899 * Valid for only copper links. Read the PHY status register (sticky read)
1900 * to verify that link is up. Read the PHY special control register to
1901 * determine the polarity and 10base-T extended distance. Read the PHY
1902 * special status register to determine MDI/MDIx and current speed. If
1903 * speed is 1000, then determine cable length, local and remote receiver.
1904 **/
1905s32 e1000e_get_phy_info_m88(struct e1000_hw *hw)
1906{
1907 struct e1000_phy_info *phy = &hw->phy;
1908 s32 ret_val;
1909 u16 phy_data;
1910 bool link;
1911
Bruce Allan0be84012009-12-02 17:03:18 +00001912 if (phy->media_type != e1000_media_type_copper) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001913 e_dbg("Phy info is only valid for copper media\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001914 return -E1000_ERR_CONFIG;
1915 }
1916
1917 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
1918 if (ret_val)
1919 return ret_val;
1920
1921 if (!link) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001922 e_dbg("Phy info is only valid if link is up\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001923 return -E1000_ERR_CONFIG;
1924 }
1925
1926 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
1927 if (ret_val)
1928 return ret_val;
1929
1930 phy->polarity_correction = (phy_data &
1931 M88E1000_PSCR_POLARITY_REVERSAL);
1932
1933 ret_val = e1000_check_polarity_m88(hw);
1934 if (ret_val)
1935 return ret_val;
1936
1937 ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
1938 if (ret_val)
1939 return ret_val;
1940
1941 phy->is_mdix = (phy_data & M88E1000_PSSR_MDIX);
1942
1943 if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) {
1944 ret_val = e1000_get_cable_length(hw);
1945 if (ret_val)
1946 return ret_val;
1947
1948 ret_val = e1e_rphy(hw, PHY_1000T_STATUS, &phy_data);
1949 if (ret_val)
1950 return ret_val;
1951
1952 phy->local_rx = (phy_data & SR_1000T_LOCAL_RX_STATUS)
1953 ? e1000_1000t_rx_status_ok
1954 : e1000_1000t_rx_status_not_ok;
1955
1956 phy->remote_rx = (phy_data & SR_1000T_REMOTE_RX_STATUS)
1957 ? e1000_1000t_rx_status_ok
1958 : e1000_1000t_rx_status_not_ok;
1959 } else {
1960 /* Set values to "undefined" */
1961 phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
1962 phy->local_rx = e1000_1000t_rx_status_undefined;
1963 phy->remote_rx = e1000_1000t_rx_status_undefined;
1964 }
1965
1966 return ret_val;
1967}
1968
1969/**
1970 * e1000e_get_phy_info_igp - Retrieve igp PHY information
1971 * @hw: pointer to the HW structure
1972 *
1973 * Read PHY status to determine if link is up. If link is up, then
1974 * set/determine 10base-T extended distance and polarity correction. Read
1975 * PHY port status to determine MDI/MDIx and speed. Based on the speed,
1976 * determine on the cable length, local and remote receiver.
1977 **/
1978s32 e1000e_get_phy_info_igp(struct e1000_hw *hw)
1979{
1980 struct e1000_phy_info *phy = &hw->phy;
1981 s32 ret_val;
1982 u16 data;
1983 bool link;
1984
1985 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
1986 if (ret_val)
1987 return ret_val;
1988
1989 if (!link) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001990 e_dbg("Phy info is only valid if link is up\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001991 return -E1000_ERR_CONFIG;
1992 }
1993
Bruce Allan564ea9b2009-11-20 23:26:44 +00001994 phy->polarity_correction = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001995
1996 ret_val = e1000_check_polarity_igp(hw);
1997 if (ret_val)
1998 return ret_val;
1999
2000 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
2001 if (ret_val)
2002 return ret_val;
2003
2004 phy->is_mdix = (data & IGP01E1000_PSSR_MDIX);
2005
2006 if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
2007 IGP01E1000_PSSR_SPEED_1000MBPS) {
2008 ret_val = e1000_get_cable_length(hw);
2009 if (ret_val)
2010 return ret_val;
2011
2012 ret_val = e1e_rphy(hw, PHY_1000T_STATUS, &data);
2013 if (ret_val)
2014 return ret_val;
2015
2016 phy->local_rx = (data & SR_1000T_LOCAL_RX_STATUS)
2017 ? e1000_1000t_rx_status_ok
2018 : e1000_1000t_rx_status_not_ok;
2019
2020 phy->remote_rx = (data & SR_1000T_REMOTE_RX_STATUS)
2021 ? e1000_1000t_rx_status_ok
2022 : e1000_1000t_rx_status_not_ok;
2023 } else {
2024 phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
2025 phy->local_rx = e1000_1000t_rx_status_undefined;
2026 phy->remote_rx = e1000_1000t_rx_status_undefined;
2027 }
2028
2029 return ret_val;
2030}
2031
2032/**
Bruce Allan0be84012009-12-02 17:03:18 +00002033 * e1000_get_phy_info_ife - Retrieves various IFE PHY states
2034 * @hw: pointer to the HW structure
2035 *
2036 * Populates "phy" structure with various feature states.
2037 **/
2038s32 e1000_get_phy_info_ife(struct e1000_hw *hw)
2039{
2040 struct e1000_phy_info *phy = &hw->phy;
2041 s32 ret_val;
2042 u16 data;
2043 bool link;
2044
2045 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
2046 if (ret_val)
2047 goto out;
2048
2049 if (!link) {
2050 e_dbg("Phy info is only valid if link is up\n");
2051 ret_val = -E1000_ERR_CONFIG;
2052 goto out;
2053 }
2054
2055 ret_val = e1e_rphy(hw, IFE_PHY_SPECIAL_CONTROL, &data);
2056 if (ret_val)
2057 goto out;
2058 phy->polarity_correction = (data & IFE_PSC_AUTO_POLARITY_DISABLE)
2059 ? false : true;
2060
2061 if (phy->polarity_correction) {
2062 ret_val = e1000_check_polarity_ife(hw);
2063 if (ret_val)
2064 goto out;
2065 } else {
2066 /* Polarity is forced */
2067 phy->cable_polarity = (data & IFE_PSC_FORCE_POLARITY)
2068 ? e1000_rev_polarity_reversed
2069 : e1000_rev_polarity_normal;
2070 }
2071
2072 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
2073 if (ret_val)
2074 goto out;
2075
2076 phy->is_mdix = (data & IFE_PMC_MDIX_STATUS) ? true : false;
2077
2078 /* The following parameters are undefined for 10/100 operation. */
2079 phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
2080 phy->local_rx = e1000_1000t_rx_status_undefined;
2081 phy->remote_rx = e1000_1000t_rx_status_undefined;
2082
2083out:
2084 return ret_val;
2085}
2086
2087/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002088 * e1000e_phy_sw_reset - PHY software reset
2089 * @hw: pointer to the HW structure
2090 *
2091 * Does a software reset of the PHY by reading the PHY control register and
2092 * setting/write the control register reset bit to the PHY.
2093 **/
2094s32 e1000e_phy_sw_reset(struct e1000_hw *hw)
2095{
2096 s32 ret_val;
2097 u16 phy_ctrl;
2098
2099 ret_val = e1e_rphy(hw, PHY_CONTROL, &phy_ctrl);
2100 if (ret_val)
2101 return ret_val;
2102
2103 phy_ctrl |= MII_CR_RESET;
2104 ret_val = e1e_wphy(hw, PHY_CONTROL, phy_ctrl);
2105 if (ret_val)
2106 return ret_val;
2107
2108 udelay(1);
2109
2110 return ret_val;
2111}
2112
2113/**
2114 * e1000e_phy_hw_reset_generic - PHY hardware reset
2115 * @hw: pointer to the HW structure
2116 *
2117 * Verify the reset block is not blocking us from resetting. Acquire
2118 * semaphore (if necessary) and read/set/write the device control reset
2119 * bit in the PHY. Wait the appropriate delay time for the device to
Auke Kok489815c2008-02-21 15:11:07 -08002120 * reset and release the semaphore (if necessary).
Auke Kokbc7f75f2007-09-17 12:30:59 -07002121 **/
2122s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw)
2123{
2124 struct e1000_phy_info *phy = &hw->phy;
2125 s32 ret_val;
2126 u32 ctrl;
2127
2128 ret_val = e1000_check_reset_block(hw);
2129 if (ret_val)
2130 return 0;
2131
Bruce Allan94d81862009-11-20 23:25:26 +00002132 ret_val = phy->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002133 if (ret_val)
2134 return ret_val;
2135
2136 ctrl = er32(CTRL);
2137 ew32(CTRL, ctrl | E1000_CTRL_PHY_RST);
2138 e1e_flush();
2139
2140 udelay(phy->reset_delay_us);
2141
2142 ew32(CTRL, ctrl);
2143 e1e_flush();
2144
2145 udelay(150);
2146
Bruce Allan94d81862009-11-20 23:25:26 +00002147 phy->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002148
2149 return e1000_get_phy_cfg_done(hw);
2150}
2151
2152/**
2153 * e1000e_get_cfg_done - Generic configuration done
2154 * @hw: pointer to the HW structure
2155 *
2156 * Generic function to wait 10 milli-seconds for configuration to complete
2157 * and return success.
2158 **/
2159s32 e1000e_get_cfg_done(struct e1000_hw *hw)
2160{
2161 mdelay(10);
2162 return 0;
2163}
2164
Bruce Allanf4187b52008-08-26 18:36:50 -07002165/**
2166 * e1000e_phy_init_script_igp3 - Inits the IGP3 PHY
2167 * @hw: pointer to the HW structure
2168 *
2169 * Initializes a Intel Gigabit PHY3 when an EEPROM is not present.
2170 **/
2171s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw)
2172{
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002173 e_dbg("Running IGP 3 PHY init script\n");
Bruce Allanf4187b52008-08-26 18:36:50 -07002174
2175 /* PHY init IGP 3 */
2176 /* Enable rise/fall, 10-mode work in class-A */
2177 e1e_wphy(hw, 0x2F5B, 0x9018);
2178 /* Remove all caps from Replica path filter */
2179 e1e_wphy(hw, 0x2F52, 0x0000);
2180 /* Bias trimming for ADC, AFE and Driver (Default) */
2181 e1e_wphy(hw, 0x2FB1, 0x8B24);
2182 /* Increase Hybrid poly bias */
2183 e1e_wphy(hw, 0x2FB2, 0xF8F0);
2184 /* Add 4% to Tx amplitude in Gig mode */
2185 e1e_wphy(hw, 0x2010, 0x10B0);
2186 /* Disable trimming (TTT) */
2187 e1e_wphy(hw, 0x2011, 0x0000);
2188 /* Poly DC correction to 94.6% + 2% for all channels */
2189 e1e_wphy(hw, 0x20DD, 0x249A);
2190 /* ABS DC correction to 95.9% */
2191 e1e_wphy(hw, 0x20DE, 0x00D3);
2192 /* BG temp curve trim */
2193 e1e_wphy(hw, 0x28B4, 0x04CE);
2194 /* Increasing ADC OPAMP stage 1 currents to max */
2195 e1e_wphy(hw, 0x2F70, 0x29E4);
2196 /* Force 1000 ( required for enabling PHY regs configuration) */
2197 e1e_wphy(hw, 0x0000, 0x0140);
2198 /* Set upd_freq to 6 */
2199 e1e_wphy(hw, 0x1F30, 0x1606);
2200 /* Disable NPDFE */
2201 e1e_wphy(hw, 0x1F31, 0xB814);
2202 /* Disable adaptive fixed FFE (Default) */
2203 e1e_wphy(hw, 0x1F35, 0x002A);
2204 /* Enable FFE hysteresis */
2205 e1e_wphy(hw, 0x1F3E, 0x0067);
2206 /* Fixed FFE for short cable lengths */
2207 e1e_wphy(hw, 0x1F54, 0x0065);
2208 /* Fixed FFE for medium cable lengths */
2209 e1e_wphy(hw, 0x1F55, 0x002A);
2210 /* Fixed FFE for long cable lengths */
2211 e1e_wphy(hw, 0x1F56, 0x002A);
2212 /* Enable Adaptive Clip Threshold */
2213 e1e_wphy(hw, 0x1F72, 0x3FB0);
2214 /* AHT reset limit to 1 */
2215 e1e_wphy(hw, 0x1F76, 0xC0FF);
2216 /* Set AHT master delay to 127 msec */
2217 e1e_wphy(hw, 0x1F77, 0x1DEC);
2218 /* Set scan bits for AHT */
2219 e1e_wphy(hw, 0x1F78, 0xF9EF);
2220 /* Set AHT Preset bits */
2221 e1e_wphy(hw, 0x1F79, 0x0210);
2222 /* Change integ_factor of channel A to 3 */
2223 e1e_wphy(hw, 0x1895, 0x0003);
2224 /* Change prop_factor of channels BCD to 8 */
2225 e1e_wphy(hw, 0x1796, 0x0008);
2226 /* Change cg_icount + enable integbp for channels BCD */
2227 e1e_wphy(hw, 0x1798, 0xD008);
2228 /*
2229 * Change cg_icount + enable integbp + change prop_factor_master
2230 * to 8 for channel A
2231 */
2232 e1e_wphy(hw, 0x1898, 0xD918);
2233 /* Disable AHT in Slave mode on channel A */
2234 e1e_wphy(hw, 0x187A, 0x0800);
2235 /*
2236 * Enable LPLU and disable AN to 1000 in non-D0a states,
2237 * Enable SPD+B2B
2238 */
2239 e1e_wphy(hw, 0x0019, 0x008D);
2240 /* Enable restart AN on an1000_dis change */
2241 e1e_wphy(hw, 0x001B, 0x2080);
2242 /* Enable wh_fifo read clock in 10/100 modes */
2243 e1e_wphy(hw, 0x0014, 0x0045);
2244 /* Restart AN, Speed selection is 1000 */
2245 e1e_wphy(hw, 0x0000, 0x1340);
2246
2247 return 0;
2248}
2249
Auke Kokbc7f75f2007-09-17 12:30:59 -07002250/* Internal function pointers */
2251
2252/**
2253 * e1000_get_phy_cfg_done - Generic PHY configuration done
2254 * @hw: pointer to the HW structure
2255 *
2256 * Return success if silicon family did not implement a family specific
2257 * get_cfg_done function.
2258 **/
2259static s32 e1000_get_phy_cfg_done(struct e1000_hw *hw)
2260{
2261 if (hw->phy.ops.get_cfg_done)
2262 return hw->phy.ops.get_cfg_done(hw);
2263
2264 return 0;
2265}
2266
2267/**
2268 * e1000_phy_force_speed_duplex - Generic force PHY speed/duplex
2269 * @hw: pointer to the HW structure
2270 *
2271 * When the silicon family has not implemented a forced speed/duplex
2272 * function for the PHY, simply return 0.
2273 **/
2274static s32 e1000_phy_force_speed_duplex(struct e1000_hw *hw)
2275{
2276 if (hw->phy.ops.force_speed_duplex)
2277 return hw->phy.ops.force_speed_duplex(hw);
2278
2279 return 0;
2280}
2281
2282/**
2283 * e1000e_get_phy_type_from_id - Get PHY type from id
2284 * @phy_id: phy_id read from the phy
2285 *
2286 * Returns the phy type from the id.
2287 **/
2288enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id)
2289{
2290 enum e1000_phy_type phy_type = e1000_phy_unknown;
2291
2292 switch (phy_id) {
2293 case M88E1000_I_PHY_ID:
2294 case M88E1000_E_PHY_ID:
2295 case M88E1111_I_PHY_ID:
2296 case M88E1011_I_PHY_ID:
2297 phy_type = e1000_phy_m88;
2298 break;
2299 case IGP01E1000_I_PHY_ID: /* IGP 1 & 2 share this */
2300 phy_type = e1000_phy_igp_2;
2301 break;
2302 case GG82563_E_PHY_ID:
2303 phy_type = e1000_phy_gg82563;
2304 break;
2305 case IGP03E1000_E_PHY_ID:
2306 phy_type = e1000_phy_igp_3;
2307 break;
2308 case IFE_E_PHY_ID:
2309 case IFE_PLUS_E_PHY_ID:
2310 case IFE_C_E_PHY_ID:
2311 phy_type = e1000_phy_ife;
2312 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002313 case BME1000_E_PHY_ID:
2314 case BME1000_E_PHY_ID_R2:
2315 phy_type = e1000_phy_bm;
2316 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002317 case I82578_E_PHY_ID:
2318 phy_type = e1000_phy_82578;
2319 break;
2320 case I82577_E_PHY_ID:
2321 phy_type = e1000_phy_82577;
2322 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002323 case I82579_E_PHY_ID:
2324 phy_type = e1000_phy_82579;
2325 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002326 default:
2327 phy_type = e1000_phy_unknown;
2328 break;
2329 }
2330 return phy_type;
2331}
2332
2333/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002334 * e1000e_determine_phy_address - Determines PHY address.
2335 * @hw: pointer to the HW structure
2336 *
2337 * This uses a trial and error method to loop through possible PHY
2338 * addresses. It tests each by reading the PHY ID registers and
2339 * checking for a match.
2340 **/
2341s32 e1000e_determine_phy_address(struct e1000_hw *hw)
2342{
2343 s32 ret_val = -E1000_ERR_PHY_TYPE;
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002344 u32 phy_addr = 0;
2345 u32 i;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002346 enum e1000_phy_type phy_type = e1000_phy_unknown;
2347
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002348 hw->phy.id = phy_type;
2349
2350 for (phy_addr = 0; phy_addr < E1000_MAX_PHY_ADDR; phy_addr++) {
2351 hw->phy.addr = phy_addr;
2352 i = 0;
2353
2354 do {
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002355 e1000e_get_phy_id(hw);
2356 phy_type = e1000e_get_phy_type_from_id(hw->phy.id);
2357
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002358 /*
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002359 * If phy_type is valid, break - we found our
2360 * PHY address
2361 */
2362 if (phy_type != e1000_phy_unknown) {
2363 ret_val = 0;
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002364 goto out;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002365 }
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002366 msleep(1);
2367 i++;
2368 } while (i < 10);
2369 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002370
Bruce Allan5eb6f3c2009-12-02 17:02:43 +00002371out:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002372 return ret_val;
2373}
2374
2375/**
2376 * e1000_get_phy_addr_for_bm_page - Retrieve PHY page address
2377 * @page: page to access
2378 *
2379 * Returns the phy address for the page requested.
2380 **/
2381static u32 e1000_get_phy_addr_for_bm_page(u32 page, u32 reg)
2382{
2383 u32 phy_addr = 2;
2384
2385 if ((page >= 768) || (page == 0 && reg == 25) || (reg == 31))
2386 phy_addr = 1;
2387
2388 return phy_addr;
2389}
2390
2391/**
2392 * e1000e_write_phy_reg_bm - Write BM PHY register
2393 * @hw: pointer to the HW structure
2394 * @offset: register offset to write to
2395 * @data: data to write at register offset
2396 *
2397 * Acquires semaphore, if necessary, then writes the data to PHY register
2398 * at the offset. Release any acquired semaphores before exiting.
2399 **/
2400s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data)
2401{
2402 s32 ret_val;
2403 u32 page_select = 0;
2404 u32 page = offset >> IGP_PAGE_SHIFT;
2405 u32 page_shift = 0;
2406
Bruce Allan94d81862009-11-20 23:25:26 +00002407 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002408 if (ret_val)
2409 return ret_val;
2410
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002411 /* Page 800 works differently than the rest so it has its own func */
2412 if (page == BM_WUC_PAGE) {
2413 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
2414 false);
2415 goto out;
2416 }
2417
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002418 hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
2419
2420 if (offset > MAX_PHY_MULTI_PAGE_REG) {
2421 /*
2422 * Page select is register 31 for phy address 1 and 22 for
2423 * phy address 2 and 3. Page select is shifted only for
2424 * phy address 1.
2425 */
2426 if (hw->phy.addr == 1) {
2427 page_shift = IGP_PAGE_SHIFT;
2428 page_select = IGP01E1000_PHY_PAGE_SELECT;
2429 } else {
2430 page_shift = 0;
2431 page_select = BM_PHY_PAGE_SELECT;
2432 }
2433
2434 /* Page is shifted left, PHY expects (page x 32) */
2435 ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
2436 (page << page_shift));
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002437 if (ret_val)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002438 goto out;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002439 }
2440
2441 ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
2442 data);
2443
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002444out:
Bruce Allan94d81862009-11-20 23:25:26 +00002445 hw->phy.ops.release(hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002446 return ret_val;
2447}
2448
2449/**
2450 * e1000e_read_phy_reg_bm - Read BM PHY register
2451 * @hw: pointer to the HW structure
2452 * @offset: register offset to be read
2453 * @data: pointer to the read data
2454 *
2455 * Acquires semaphore, if necessary, then reads the PHY register at offset
2456 * and storing the retrieved information in data. Release any acquired
2457 * semaphores before exiting.
2458 **/
2459s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data)
2460{
2461 s32 ret_val;
2462 u32 page_select = 0;
2463 u32 page = offset >> IGP_PAGE_SHIFT;
2464 u32 page_shift = 0;
2465
Bruce Allan94d81862009-11-20 23:25:26 +00002466 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002467 if (ret_val)
2468 return ret_val;
2469
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002470 /* Page 800 works differently than the rest so it has its own func */
2471 if (page == BM_WUC_PAGE) {
2472 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
2473 true);
2474 goto out;
2475 }
2476
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002477 hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
2478
2479 if (offset > MAX_PHY_MULTI_PAGE_REG) {
2480 /*
2481 * Page select is register 31 for phy address 1 and 22 for
2482 * phy address 2 and 3. Page select is shifted only for
2483 * phy address 1.
2484 */
2485 if (hw->phy.addr == 1) {
2486 page_shift = IGP_PAGE_SHIFT;
2487 page_select = IGP01E1000_PHY_PAGE_SELECT;
2488 } else {
2489 page_shift = 0;
2490 page_select = BM_PHY_PAGE_SELECT;
2491 }
2492
2493 /* Page is shifted left, PHY expects (page x 32) */
2494 ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
2495 (page << page_shift));
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002496 if (ret_val)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002497 goto out;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002498 }
2499
2500 ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
2501 data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002502out:
Bruce Allan94d81862009-11-20 23:25:26 +00002503 hw->phy.ops.release(hw);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002504 return ret_val;
2505}
2506
2507/**
Bruce Allan4662e822008-08-26 18:37:06 -07002508 * e1000e_read_phy_reg_bm2 - Read BM PHY register
2509 * @hw: pointer to the HW structure
2510 * @offset: register offset to be read
2511 * @data: pointer to the read data
2512 *
2513 * Acquires semaphore, if necessary, then reads the PHY register at offset
2514 * and storing the retrieved information in data. Release any acquired
2515 * semaphores before exiting.
2516 **/
2517s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data)
2518{
2519 s32 ret_val;
2520 u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
2521
Bruce Allan94d81862009-11-20 23:25:26 +00002522 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002523 if (ret_val)
2524 return ret_val;
2525
Bruce Allan4662e822008-08-26 18:37:06 -07002526 /* Page 800 works differently than the rest so it has its own func */
2527 if (page == BM_WUC_PAGE) {
2528 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
2529 true);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002530 goto out;
Bruce Allan4662e822008-08-26 18:37:06 -07002531 }
2532
Bruce Allan4662e822008-08-26 18:37:06 -07002533 hw->phy.addr = 1;
2534
2535 if (offset > MAX_PHY_MULTI_PAGE_REG) {
2536
2537 /* Page is shifted left, PHY expects (page x 32) */
2538 ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
2539 page);
2540
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002541 if (ret_val)
2542 goto out;
Bruce Allan4662e822008-08-26 18:37:06 -07002543 }
2544
2545 ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
2546 data);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002547out:
Bruce Allan94d81862009-11-20 23:25:26 +00002548 hw->phy.ops.release(hw);
Bruce Allan4662e822008-08-26 18:37:06 -07002549 return ret_val;
2550}
2551
2552/**
2553 * e1000e_write_phy_reg_bm2 - Write BM PHY register
2554 * @hw: pointer to the HW structure
2555 * @offset: register offset to write to
2556 * @data: data to write at register offset
2557 *
2558 * Acquires semaphore, if necessary, then writes the data to PHY register
2559 * at the offset. Release any acquired semaphores before exiting.
2560 **/
2561s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data)
2562{
2563 s32 ret_val;
2564 u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
2565
Bruce Allan94d81862009-11-20 23:25:26 +00002566 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002567 if (ret_val)
2568 return ret_val;
2569
Bruce Allan4662e822008-08-26 18:37:06 -07002570 /* Page 800 works differently than the rest so it has its own func */
2571 if (page == BM_WUC_PAGE) {
2572 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
2573 false);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002574 goto out;
Bruce Allan4662e822008-08-26 18:37:06 -07002575 }
2576
Bruce Allan4662e822008-08-26 18:37:06 -07002577 hw->phy.addr = 1;
2578
2579 if (offset > MAX_PHY_MULTI_PAGE_REG) {
2580 /* Page is shifted left, PHY expects (page x 32) */
2581 ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
2582 page);
2583
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002584 if (ret_val)
2585 goto out;
Bruce Allan4662e822008-08-26 18:37:06 -07002586 }
2587
2588 ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
2589 data);
2590
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002591out:
Bruce Allan94d81862009-11-20 23:25:26 +00002592 hw->phy.ops.release(hw);
Bruce Allan4662e822008-08-26 18:37:06 -07002593 return ret_val;
2594}
2595
2596/**
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002597 * e1000_access_phy_wakeup_reg_bm - Read BM PHY wakeup register
2598 * @hw: pointer to the HW structure
2599 * @offset: register offset to be read or written
2600 * @data: pointer to the data to read or write
2601 * @read: determines if operation is read or write
2602 *
2603 * Acquires semaphore, if necessary, then reads the PHY register at offset
2604 * and storing the retrieved information in data. Release any acquired
2605 * semaphores before exiting. Note that procedure to read the wakeup
2606 * registers are different. It works as such:
2607 * 1) Set page 769, register 17, bit 2 = 1
2608 * 2) Set page to 800 for host (801 if we were manageability)
2609 * 3) Write the address using the address opcode (0x11)
2610 * 4) Read or write the data using the data opcode (0x12)
2611 * 5) Restore 769_17.2 to its original value
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002612 *
2613 * Assumes semaphore already acquired.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002614 **/
2615static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
2616 u16 *data, bool read)
2617{
2618 s32 ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00002619 u16 reg = BM_PHY_REG_NUM(offset);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002620 u16 phy_reg = 0;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002621
Bruce Allana4f58f52009-06-02 11:29:18 +00002622 /* Gig must be disabled for MDIO accesses to page 800 */
2623 if ((hw->mac.type == e1000_pchlan) &&
2624 (!(er32(PHY_CTRL) & E1000_PHY_CTRL_GBE_DISABLE)))
Bruce Allan9b71b412009-12-01 15:53:07 +00002625 e_dbg("Attempting to access page 800 while gig enabled.\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00002626
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002627 /* All operations in this function are phy address 1 */
2628 hw->phy.addr = 1;
2629
2630 /* Set page 769 */
2631 e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
2632 (BM_WUC_ENABLE_PAGE << IGP_PAGE_SHIFT));
2633
2634 ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, &phy_reg);
Bruce Allan9b71b412009-12-01 15:53:07 +00002635 if (ret_val) {
2636 e_dbg("Could not read PHY page 769\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002637 goto out;
Bruce Allan9b71b412009-12-01 15:53:07 +00002638 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002639
2640 /* First clear bit 4 to avoid a power state change */
2641 phy_reg &= ~(BM_WUC_HOST_WU_BIT);
2642 ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, phy_reg);
Bruce Allan9b71b412009-12-01 15:53:07 +00002643 if (ret_val) {
2644 e_dbg("Could not clear PHY page 769 bit 4\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002645 goto out;
Bruce Allan9b71b412009-12-01 15:53:07 +00002646 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002647
2648 /* Write bit 2 = 1, and clear bit 4 to 769_17 */
2649 ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG,
2650 phy_reg | BM_WUC_ENABLE_BIT);
Bruce Allan9b71b412009-12-01 15:53:07 +00002651 if (ret_val) {
2652 e_dbg("Could not write PHY page 769 bit 2\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002653 goto out;
Bruce Allan9b71b412009-12-01 15:53:07 +00002654 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002655
2656 /* Select page 800 */
2657 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
2658 (BM_WUC_PAGE << IGP_PAGE_SHIFT));
2659
2660 /* Write the page 800 offset value using opcode 0x11 */
2661 ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ADDRESS_OPCODE, reg);
Bruce Allan9b71b412009-12-01 15:53:07 +00002662 if (ret_val) {
2663 e_dbg("Could not write address opcode to page 800\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002664 goto out;
Bruce Allan9b71b412009-12-01 15:53:07 +00002665 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002666
2667 if (read) {
2668 /* Read the page 800 value using opcode 0x12 */
2669 ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
2670 data);
2671 } else {
Bruce Allan5ff5b662009-12-01 15:51:11 +00002672 /* Write the page 800 value using opcode 0x12 */
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002673 ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
2674 *data);
2675 }
2676
Bruce Allan9b71b412009-12-01 15:53:07 +00002677 if (ret_val) {
2678 e_dbg("Could not access data value from page 800\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002679 goto out;
Bruce Allan9b71b412009-12-01 15:53:07 +00002680 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002681
2682 /*
2683 * Restore 769_17.2 to its original value
2684 * Set page 769
2685 */
2686 e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT,
2687 (BM_WUC_ENABLE_PAGE << IGP_PAGE_SHIFT));
2688
2689 /* Clear 769_17.2 */
2690 ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, phy_reg);
Bruce Allan9b71b412009-12-01 15:53:07 +00002691 if (ret_val) {
2692 e_dbg("Could not clear PHY page 769 bit 2\n");
2693 goto out;
2694 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002695
2696out:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002697 return ret_val;
2698}
2699
2700/**
Bruce Allan17f208d2009-12-01 15:47:22 +00002701 * e1000_power_up_phy_copper - Restore copper link in case of PHY power down
2702 * @hw: pointer to the HW structure
2703 *
2704 * In the case of a PHY power down to save power, or to turn off link during a
2705 * driver unload, or wake on lan is not enabled, restore the link to previous
2706 * settings.
2707 **/
2708void e1000_power_up_phy_copper(struct e1000_hw *hw)
2709{
2710 u16 mii_reg = 0;
2711
2712 /* The PHY will retain its settings across a power down/up cycle */
2713 e1e_rphy(hw, PHY_CONTROL, &mii_reg);
2714 mii_reg &= ~MII_CR_POWER_DOWN;
2715 e1e_wphy(hw, PHY_CONTROL, mii_reg);
2716}
2717
2718/**
2719 * e1000_power_down_phy_copper - Restore copper link in case of PHY power down
2720 * @hw: pointer to the HW structure
2721 *
2722 * In the case of a PHY power down to save power, or to turn off link during a
2723 * driver unload, or wake on lan is not enabled, restore the link to previous
2724 * settings.
2725 **/
2726void e1000_power_down_phy_copper(struct e1000_hw *hw)
2727{
2728 u16 mii_reg = 0;
2729
2730 /* The PHY will retain its settings across a power down/up cycle */
2731 e1e_rphy(hw, PHY_CONTROL, &mii_reg);
2732 mii_reg |= MII_CR_POWER_DOWN;
2733 e1e_wphy(hw, PHY_CONTROL, mii_reg);
2734 msleep(1);
2735}
2736
2737/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002738 * e1000e_commit_phy - Soft PHY reset
2739 * @hw: pointer to the HW structure
2740 *
2741 * Performs a soft PHY reset on those that apply. This is a function pointer
2742 * entry point called by drivers.
2743 **/
2744s32 e1000e_commit_phy(struct e1000_hw *hw)
2745{
Bruce Allan94d81862009-11-20 23:25:26 +00002746 if (hw->phy.ops.commit)
2747 return hw->phy.ops.commit(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002748
2749 return 0;
2750}
2751
2752/**
2753 * e1000_set_d0_lplu_state - Sets low power link up state for D0
2754 * @hw: pointer to the HW structure
2755 * @active: boolean used to enable/disable lplu
2756 *
2757 * Success returns 0, Failure returns 1
2758 *
2759 * The low power link up (lplu) state is set to the power management level D0
2760 * and SmartSpeed is disabled when active is true, else clear lplu for D0
2761 * and enable Smartspeed. LPLU and Smartspeed are mutually exclusive. LPLU
2762 * is used during Dx states where the power conservation is most important.
2763 * During driver activity, SmartSpeed should be enabled so performance is
2764 * maintained. This is a function pointer entry point called by drivers.
2765 **/
2766static s32 e1000_set_d0_lplu_state(struct e1000_hw *hw, bool active)
2767{
2768 if (hw->phy.ops.set_d0_lplu_state)
2769 return hw->phy.ops.set_d0_lplu_state(hw, active);
2770
2771 return 0;
2772}
Bruce Allana4f58f52009-06-02 11:29:18 +00002773
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002774/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002775 * __e1000_read_phy_reg_hv - Read HV PHY register
Bruce Allana4f58f52009-06-02 11:29:18 +00002776 * @hw: pointer to the HW structure
2777 * @offset: register offset to be read
2778 * @data: pointer to the read data
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002779 * @locked: semaphore has already been acquired or not
Bruce Allana4f58f52009-06-02 11:29:18 +00002780 *
2781 * Acquires semaphore, if necessary, then reads the PHY register at offset
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002782 * and stores the retrieved information in data. Release any acquired
Bruce Allana4f58f52009-06-02 11:29:18 +00002783 * semaphore before exiting.
2784 **/
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002785static s32 __e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data,
2786 bool locked)
Bruce Allana4f58f52009-06-02 11:29:18 +00002787{
2788 s32 ret_val;
2789 u16 page = BM_PHY_REG_PAGE(offset);
2790 u16 reg = BM_PHY_REG_NUM(offset);
Bruce Allana4f58f52009-06-02 11:29:18 +00002791
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002792 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +00002793 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002794 if (ret_val)
2795 return ret_val;
2796 }
2797
Bruce Allana4f58f52009-06-02 11:29:18 +00002798 /* Page 800 works differently than the rest so it has its own func */
2799 if (page == BM_WUC_PAGE) {
2800 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset,
2801 data, true);
2802 goto out;
2803 }
2804
2805 if (page > 0 && page < HV_INTC_FC_PAGE_START) {
2806 ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
2807 data, true);
2808 goto out;
2809 }
2810
Bruce Allana4f58f52009-06-02 11:29:18 +00002811 hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
2812
2813 if (page == HV_INTC_FC_PAGE_START)
2814 page = 0;
2815
2816 if (reg > MAX_PHY_MULTI_PAGE_REG) {
Bruce Allan842ec8b2009-11-19 12:34:40 +00002817 u32 phy_addr = hw->phy.addr;
Bruce Allana4f58f52009-06-02 11:29:18 +00002818
Bruce Allan842ec8b2009-11-19 12:34:40 +00002819 hw->phy.addr = 1;
Bruce Allana4f58f52009-06-02 11:29:18 +00002820
Bruce Allan842ec8b2009-11-19 12:34:40 +00002821 /* Page is shifted left, PHY expects (page x 32) */
2822 ret_val = e1000e_write_phy_reg_mdic(hw,
2823 IGP01E1000_PHY_PAGE_SELECT,
2824 (page << IGP_PAGE_SHIFT));
2825 hw->phy.addr = phy_addr;
2826
2827 if (ret_val)
2828 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00002829 }
2830
2831 ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
2832 data);
Bruce Allana4f58f52009-06-02 11:29:18 +00002833out:
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002834 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +00002835 hw->phy.ops.release(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002836
Bruce Allana4f58f52009-06-02 11:29:18 +00002837 return ret_val;
2838}
2839
2840/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002841 * e1000_read_phy_reg_hv - Read HV PHY register
2842 * @hw: pointer to the HW structure
2843 * @offset: register offset to be read
2844 * @data: pointer to the read data
2845 *
2846 * Acquires semaphore then reads the PHY register at offset and stores
2847 * the retrieved information in data. Release the acquired semaphore
2848 * before exiting.
2849 **/
2850s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data)
2851{
2852 return __e1000_read_phy_reg_hv(hw, offset, data, false);
2853}
2854
2855/**
2856 * e1000_read_phy_reg_hv_locked - Read HV PHY register
2857 * @hw: pointer to the HW structure
2858 * @offset: register offset to be read
2859 * @data: pointer to the read data
2860 *
2861 * Reads the PHY register at offset and stores the retrieved information
2862 * in data. Assumes semaphore already acquired.
2863 **/
2864s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 *data)
2865{
2866 return __e1000_read_phy_reg_hv(hw, offset, data, true);
2867}
2868
2869/**
2870 * __e1000_write_phy_reg_hv - Write HV PHY register
Bruce Allana4f58f52009-06-02 11:29:18 +00002871 * @hw: pointer to the HW structure
2872 * @offset: register offset to write to
2873 * @data: data to write at register offset
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002874 * @locked: semaphore has already been acquired or not
Bruce Allana4f58f52009-06-02 11:29:18 +00002875 *
2876 * Acquires semaphore, if necessary, then writes the data to PHY register
2877 * at the offset. Release any acquired semaphores before exiting.
2878 **/
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002879static s32 __e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data,
2880 bool locked)
Bruce Allana4f58f52009-06-02 11:29:18 +00002881{
2882 s32 ret_val;
2883 u16 page = BM_PHY_REG_PAGE(offset);
2884 u16 reg = BM_PHY_REG_NUM(offset);
Bruce Allana4f58f52009-06-02 11:29:18 +00002885
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002886 if (!locked) {
Bruce Allan94d81862009-11-20 23:25:26 +00002887 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002888 if (ret_val)
2889 return ret_val;
2890 }
2891
Bruce Allana4f58f52009-06-02 11:29:18 +00002892 /* Page 800 works differently than the rest so it has its own func */
2893 if (page == BM_WUC_PAGE) {
2894 ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset,
2895 &data, false);
2896 goto out;
2897 }
2898
2899 if (page > 0 && page < HV_INTC_FC_PAGE_START) {
2900 ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
2901 &data, false);
2902 goto out;
2903 }
2904
Bruce Allana4f58f52009-06-02 11:29:18 +00002905 hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
2906
2907 if (page == HV_INTC_FC_PAGE_START)
2908 page = 0;
2909
2910 /*
2911 * Workaround MDIO accesses being disabled after entering IEEE Power
2912 * Down (whenever bit 11 of the PHY Control register is set)
2913 */
2914 if ((hw->phy.type == e1000_phy_82578) &&
2915 (hw->phy.revision >= 1) &&
2916 (hw->phy.addr == 2) &&
2917 ((MAX_PHY_REG_ADDRESS & reg) == 0) &&
2918 (data & (1 << 11))) {
2919 u16 data2 = 0x7EFF;
Bruce Allana4f58f52009-06-02 11:29:18 +00002920 ret_val = e1000_access_phy_debug_regs_hv(hw, (1 << 6) | 0x3,
2921 &data2, false);
2922 if (ret_val)
2923 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00002924 }
2925
2926 if (reg > MAX_PHY_MULTI_PAGE_REG) {
Bruce Allan842ec8b2009-11-19 12:34:40 +00002927 u32 phy_addr = hw->phy.addr;
Bruce Allana4f58f52009-06-02 11:29:18 +00002928
Bruce Allan842ec8b2009-11-19 12:34:40 +00002929 hw->phy.addr = 1;
Bruce Allana4f58f52009-06-02 11:29:18 +00002930
Bruce Allan842ec8b2009-11-19 12:34:40 +00002931 /* Page is shifted left, PHY expects (page x 32) */
2932 ret_val = e1000e_write_phy_reg_mdic(hw,
2933 IGP01E1000_PHY_PAGE_SELECT,
2934 (page << IGP_PAGE_SHIFT));
2935 hw->phy.addr = phy_addr;
2936
2937 if (ret_val)
2938 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00002939 }
2940
2941 ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
2942 data);
Bruce Allana4f58f52009-06-02 11:29:18 +00002943
2944out:
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002945 if (!locked)
Bruce Allan94d81862009-11-20 23:25:26 +00002946 hw->phy.ops.release(hw);
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002947
Bruce Allana4f58f52009-06-02 11:29:18 +00002948 return ret_val;
2949}
2950
2951/**
Bruce Allan5ccdcec2009-10-26 11:24:02 +00002952 * e1000_write_phy_reg_hv - Write HV PHY register
2953 * @hw: pointer to the HW structure
2954 * @offset: register offset to write to
2955 * @data: data to write at register offset
2956 *
2957 * Acquires semaphore then writes the data to PHY register at the offset.
2958 * Release the acquired semaphores before exiting.
2959 **/
2960s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data)
2961{
2962 return __e1000_write_phy_reg_hv(hw, offset, data, false);
2963}
2964
2965/**
2966 * e1000_write_phy_reg_hv_locked - Write HV PHY register
2967 * @hw: pointer to the HW structure
2968 * @offset: register offset to write to
2969 * @data: data to write at register offset
2970 *
2971 * Writes the data to PHY register at the offset. Assumes semaphore
2972 * already acquired.
2973 **/
2974s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 data)
2975{
2976 return __e1000_write_phy_reg_hv(hw, offset, data, true);
2977}
2978
2979/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002980 * e1000_get_phy_addr_for_hv_page - Get PHY adrress based on page
2981 * @page: page to be accessed
2982 **/
2983static u32 e1000_get_phy_addr_for_hv_page(u32 page)
2984{
2985 u32 phy_addr = 2;
2986
2987 if (page >= HV_INTC_FC_PAGE_START)
2988 phy_addr = 1;
2989
2990 return phy_addr;
2991}
2992
2993/**
2994 * e1000_access_phy_debug_regs_hv - Read HV PHY vendor specific high registers
2995 * @hw: pointer to the HW structure
2996 * @offset: register offset to be read or written
2997 * @data: pointer to the data to be read or written
2998 * @read: determines if operation is read or written
2999 *
Bruce Allan5ccdcec2009-10-26 11:24:02 +00003000 * Reads the PHY register at offset and stores the retreived information
3001 * in data. Assumes semaphore already acquired. Note that the procedure
3002 * to read these regs uses the address port and data port to read/write.
Bruce Allana4f58f52009-06-02 11:29:18 +00003003 **/
3004static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
3005 u16 *data, bool read)
3006{
3007 s32 ret_val;
3008 u32 addr_reg = 0;
3009 u32 data_reg = 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00003010
3011 /* This takes care of the difference with desktop vs mobile phy */
3012 addr_reg = (hw->phy.type == e1000_phy_82578) ?
3013 I82578_ADDR_REG : I82577_ADDR_REG;
3014 data_reg = addr_reg + 1;
3015
Bruce Allana4f58f52009-06-02 11:29:18 +00003016 /* All operations in this function are phy address 2 */
3017 hw->phy.addr = 2;
3018
3019 /* masking with 0x3F to remove the page from offset */
3020 ret_val = e1000e_write_phy_reg_mdic(hw, addr_reg, (u16)offset & 0x3F);
3021 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003022 e_dbg("Could not write PHY the HV address register\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00003023 goto out;
3024 }
3025
3026 /* Read or write the data value next */
3027 if (read)
3028 ret_val = e1000e_read_phy_reg_mdic(hw, data_reg, data);
3029 else
3030 ret_val = e1000e_write_phy_reg_mdic(hw, data_reg, *data);
3031
3032 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003033 e_dbg("Could not read data value from HV data register\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00003034 goto out;
3035 }
3036
3037out:
Bruce Allana4f58f52009-06-02 11:29:18 +00003038 return ret_val;
3039}
3040
3041/**
3042 * e1000_link_stall_workaround_hv - Si workaround
3043 * @hw: pointer to the HW structure
3044 *
3045 * This function works around a Si bug where the link partner can get
3046 * a link up indication before the PHY does. If small packets are sent
3047 * by the link partner they can be placed in the packet buffer without
3048 * being properly accounted for by the PHY and will stall preventing
3049 * further packets from being received. The workaround is to clear the
3050 * packet buffer after the PHY detects link up.
3051 **/
3052s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw)
3053{
3054 s32 ret_val = 0;
3055 u16 data;
3056
3057 if (hw->phy.type != e1000_phy_82578)
3058 goto out;
3059
Bruce Allane65fa872009-07-01 13:27:31 +00003060 /* Do not apply workaround if in PHY loopback bit 14 set */
Bruce Allan94d81862009-11-20 23:25:26 +00003061 hw->phy.ops.read_reg(hw, PHY_CONTROL, &data);
Bruce Allane65fa872009-07-01 13:27:31 +00003062 if (data & PHY_CONTROL_LB)
3063 goto out;
3064
Bruce Allana4f58f52009-06-02 11:29:18 +00003065 /* check if link is up and at 1Gbps */
Bruce Allan94d81862009-11-20 23:25:26 +00003066 ret_val = hw->phy.ops.read_reg(hw, BM_CS_STATUS, &data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003067 if (ret_val)
3068 goto out;
3069
3070 data &= BM_CS_STATUS_LINK_UP |
3071 BM_CS_STATUS_RESOLVED |
3072 BM_CS_STATUS_SPEED_MASK;
3073
3074 if (data != (BM_CS_STATUS_LINK_UP |
3075 BM_CS_STATUS_RESOLVED |
3076 BM_CS_STATUS_SPEED_1000))
3077 goto out;
3078
3079 mdelay(200);
3080
3081 /* flush the packets in the fifo buffer */
Bruce Allan94d81862009-11-20 23:25:26 +00003082 ret_val = hw->phy.ops.write_reg(hw, HV_MUX_DATA_CTRL,
Bruce Allana4f58f52009-06-02 11:29:18 +00003083 HV_MUX_DATA_CTRL_GEN_TO_MAC |
3084 HV_MUX_DATA_CTRL_FORCE_SPEED);
3085 if (ret_val)
3086 goto out;
3087
Bruce Allan94d81862009-11-20 23:25:26 +00003088 ret_val = hw->phy.ops.write_reg(hw, HV_MUX_DATA_CTRL,
Bruce Allana4f58f52009-06-02 11:29:18 +00003089 HV_MUX_DATA_CTRL_GEN_TO_MAC);
3090
3091out:
3092 return ret_val;
3093}
3094
3095/**
3096 * e1000_check_polarity_82577 - Checks the polarity.
3097 * @hw: pointer to the HW structure
3098 *
3099 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
3100 *
3101 * Polarity is determined based on the PHY specific status register.
3102 **/
3103s32 e1000_check_polarity_82577(struct e1000_hw *hw)
3104{
3105 struct e1000_phy_info *phy = &hw->phy;
3106 s32 ret_val;
3107 u16 data;
3108
Bruce Allan94d81862009-11-20 23:25:26 +00003109 ret_val = phy->ops.read_reg(hw, I82577_PHY_STATUS_2, &data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003110
3111 if (!ret_val)
3112 phy->cable_polarity = (data & I82577_PHY_STATUS2_REV_POLARITY)
3113 ? e1000_rev_polarity_reversed
3114 : e1000_rev_polarity_normal;
3115
3116 return ret_val;
3117}
3118
3119/**
3120 * e1000_phy_force_speed_duplex_82577 - Force speed/duplex for I82577 PHY
3121 * @hw: pointer to the HW structure
3122 *
Bruce Allaneab50ff2010-05-10 15:01:30 +00003123 * Calls the PHY setup function to force speed and duplex.
Bruce Allana4f58f52009-06-02 11:29:18 +00003124 **/
3125s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw)
3126{
3127 struct e1000_phy_info *phy = &hw->phy;
3128 s32 ret_val;
3129 u16 phy_data;
3130 bool link;
3131
Bruce Allan94d81862009-11-20 23:25:26 +00003132 ret_val = phy->ops.read_reg(hw, PHY_CONTROL, &phy_data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003133 if (ret_val)
3134 goto out;
3135
3136 e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
3137
Bruce Allan94d81862009-11-20 23:25:26 +00003138 ret_val = phy->ops.write_reg(hw, PHY_CONTROL, phy_data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003139 if (ret_val)
3140 goto out;
3141
Bruce Allana4f58f52009-06-02 11:29:18 +00003142 udelay(1);
3143
3144 if (phy->autoneg_wait_to_complete) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003145 e_dbg("Waiting for forced speed/duplex link on 82577 phy\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00003146
3147 ret_val = e1000e_phy_has_link_generic(hw,
3148 PHY_FORCE_LIMIT,
3149 100000,
3150 &link);
3151 if (ret_val)
3152 goto out;
3153
3154 if (!link)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003155 e_dbg("Link taking longer than expected.\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00003156
3157 /* Try once more */
3158 ret_val = e1000e_phy_has_link_generic(hw,
3159 PHY_FORCE_LIMIT,
3160 100000,
3161 &link);
3162 if (ret_val)
3163 goto out;
3164 }
3165
3166out:
3167 return ret_val;
3168}
3169
3170/**
3171 * e1000_get_phy_info_82577 - Retrieve I82577 PHY information
3172 * @hw: pointer to the HW structure
3173 *
3174 * Read PHY status to determine if link is up. If link is up, then
3175 * set/determine 10base-T extended distance and polarity correction. Read
3176 * PHY port status to determine MDI/MDIx and speed. Based on the speed,
3177 * determine on the cable length, local and remote receiver.
3178 **/
3179s32 e1000_get_phy_info_82577(struct e1000_hw *hw)
3180{
3181 struct e1000_phy_info *phy = &hw->phy;
3182 s32 ret_val;
3183 u16 data;
3184 bool link;
3185
3186 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3187 if (ret_val)
3188 goto out;
3189
3190 if (!link) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003191 e_dbg("Phy info is only valid if link is up\n");
Bruce Allana4f58f52009-06-02 11:29:18 +00003192 ret_val = -E1000_ERR_CONFIG;
3193 goto out;
3194 }
3195
3196 phy->polarity_correction = true;
3197
3198 ret_val = e1000_check_polarity_82577(hw);
3199 if (ret_val)
3200 goto out;
3201
Bruce Allan94d81862009-11-20 23:25:26 +00003202 ret_val = phy->ops.read_reg(hw, I82577_PHY_STATUS_2, &data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003203 if (ret_val)
3204 goto out;
3205
3206 phy->is_mdix = (data & I82577_PHY_STATUS2_MDIX) ? true : false;
3207
3208 if ((data & I82577_PHY_STATUS2_SPEED_MASK) ==
3209 I82577_PHY_STATUS2_SPEED_1000MBPS) {
3210 ret_val = hw->phy.ops.get_cable_length(hw);
3211 if (ret_val)
3212 goto out;
3213
Bruce Allan94d81862009-11-20 23:25:26 +00003214 ret_val = phy->ops.read_reg(hw, PHY_1000T_STATUS, &data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003215 if (ret_val)
3216 goto out;
3217
3218 phy->local_rx = (data & SR_1000T_LOCAL_RX_STATUS)
3219 ? e1000_1000t_rx_status_ok
3220 : e1000_1000t_rx_status_not_ok;
3221
3222 phy->remote_rx = (data & SR_1000T_REMOTE_RX_STATUS)
3223 ? e1000_1000t_rx_status_ok
3224 : e1000_1000t_rx_status_not_ok;
3225 } else {
3226 phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
3227 phy->local_rx = e1000_1000t_rx_status_undefined;
3228 phy->remote_rx = e1000_1000t_rx_status_undefined;
3229 }
3230
3231out:
3232 return ret_val;
3233}
3234
3235/**
3236 * e1000_get_cable_length_82577 - Determine cable length for 82577 PHY
3237 * @hw: pointer to the HW structure
3238 *
3239 * Reads the diagnostic status register and verifies result is valid before
3240 * placing it in the phy_cable_length field.
3241 **/
3242s32 e1000_get_cable_length_82577(struct e1000_hw *hw)
3243{
3244 struct e1000_phy_info *phy = &hw->phy;
3245 s32 ret_val;
3246 u16 phy_data, length;
3247
Bruce Allan94d81862009-11-20 23:25:26 +00003248 ret_val = phy->ops.read_reg(hw, I82577_PHY_DIAG_STATUS, &phy_data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003249 if (ret_val)
3250 goto out;
3251
3252 length = (phy_data & I82577_DSTATUS_CABLE_LENGTH) >>
3253 I82577_DSTATUS_CABLE_LENGTH_SHIFT;
3254
3255 if (length == E1000_CABLE_LENGTH_UNDEFINED)
Bruce Allan98086a92009-11-20 23:23:53 +00003256 ret_val = -E1000_ERR_PHY;
Bruce Allana4f58f52009-06-02 11:29:18 +00003257
3258 phy->cable_length = length;
3259
3260out:
3261 return ret_val;
3262}