blob: de45a51b3f041d28e644cc6a0ce011d6cd2d4fb6 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_QP_H
34#define MLX4_QP_H
35
36#include <linux/types.h>
Joe Perches574e2af2013-08-01 16:17:48 -070037#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070038
39#include <linux/mlx4/device.h>
40
41#define MLX4_INVALID_LKEY 0x100
42
43enum mlx4_qp_optpar {
44 MLX4_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
45 MLX4_QP_OPTPAR_RRE = 1 << 1,
46 MLX4_QP_OPTPAR_RAE = 1 << 2,
47 MLX4_QP_OPTPAR_RWE = 1 << 3,
48 MLX4_QP_OPTPAR_PKEY_INDEX = 1 << 4,
49 MLX4_QP_OPTPAR_Q_KEY = 1 << 5,
50 MLX4_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
51 MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
52 MLX4_QP_OPTPAR_SRA_MAX = 1 << 8,
53 MLX4_QP_OPTPAR_RRA_MAX = 1 << 9,
54 MLX4_QP_OPTPAR_PM_STATE = 1 << 10,
55 MLX4_QP_OPTPAR_RETRY_COUNT = 1 << 12,
56 MLX4_QP_OPTPAR_RNR_RETRY = 1 << 13,
57 MLX4_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
Or Gerlitzcfcde112011-06-15 14:49:57 +000058 MLX4_QP_OPTPAR_SCHED_QUEUE = 1 << 16,
Matan Barak09e05c32014-09-10 16:41:56 +030059 MLX4_QP_OPTPAR_COUNTER_INDEX = 1 << 20,
60 MLX4_QP_OPTPAR_VLAN_STRIPPING = 1 << 21,
Roland Dreier225c7b12007-05-08 18:00:38 -070061};
62
63enum mlx4_qp_state {
64 MLX4_QP_STATE_RST = 0,
65 MLX4_QP_STATE_INIT = 1,
66 MLX4_QP_STATE_RTR = 2,
67 MLX4_QP_STATE_RTS = 3,
68 MLX4_QP_STATE_SQER = 4,
69 MLX4_QP_STATE_SQD = 5,
70 MLX4_QP_STATE_ERR = 6,
71 MLX4_QP_STATE_SQ_DRAINING = 7,
72 MLX4_QP_NUM_STATE
73};
74
75enum {
76 MLX4_QP_ST_RC = 0x0,
77 MLX4_QP_ST_UC = 0x1,
78 MLX4_QP_ST_RD = 0x2,
79 MLX4_QP_ST_UD = 0x3,
Sean Hefty0a1405d2011-06-02 11:32:15 -070080 MLX4_QP_ST_XRC = 0x6,
Roland Dreier225c7b12007-05-08 18:00:38 -070081 MLX4_QP_ST_MLX = 0x7
82};
83
84enum {
85 MLX4_QP_PM_MIGRATED = 0x3,
86 MLX4_QP_PM_ARMED = 0x0,
87 MLX4_QP_PM_REARM = 0x1
88};
89
90enum {
91 /* params1 */
92 MLX4_QP_BIT_SRE = 1 << 15,
93 MLX4_QP_BIT_SWE = 1 << 14,
94 MLX4_QP_BIT_SAE = 1 << 13,
95 /* params2 */
96 MLX4_QP_BIT_RRE = 1 << 15,
97 MLX4_QP_BIT_RWE = 1 << 14,
98 MLX4_QP_BIT_RAE = 1 << 13,
Moni Shoua59e14e32015-02-03 16:48:32 +020099 MLX4_QP_BIT_FPP = 1 << 3,
Roland Dreier225c7b12007-05-08 18:00:38 -0700100 MLX4_QP_BIT_RIC = 1 << 4,
101};
102
Or Gerlitz876f6e62011-11-26 19:54:58 +0000103enum {
104 MLX4_RSS_HASH_XOR = 0,
105 MLX4_RSS_HASH_TOP = 1,
106
107 MLX4_RSS_UDP_IPV6 = 1 << 0,
108 MLX4_RSS_UDP_IPV4 = 1 << 1,
109 MLX4_RSS_TCP_IPV6 = 1 << 2,
110 MLX4_RSS_IPV6 = 1 << 3,
111 MLX4_RSS_TCP_IPV4 = 1 << 4,
112 MLX4_RSS_IPV4 = 1 << 5,
113
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200114 MLX4_RSS_BY_OUTER_HEADERS = 0 << 6,
115 MLX4_RSS_BY_INNER_HEADERS = 2 << 6,
116 MLX4_RSS_BY_INNER_HEADERS_IPONLY = 3 << 6,
117
Or Gerlitz876f6e62011-11-26 19:54:58 +0000118 /* offset of mlx4_rss_context within mlx4_qp_context.pri_path */
119 MLX4_RSS_OFFSET_IN_QPC_PRI_PATH = 0x24,
120 /* offset of being RSS indirection QP within mlx4_qp_context.flags */
121 MLX4_RSS_QPC_FLAG_OFFSET = 13,
122};
123
Eric Dumazetb9d1ab72014-11-16 06:23:16 -0800124#define MLX4_EN_RSS_KEY_SIZE 40
125
Or Gerlitz876f6e62011-11-26 19:54:58 +0000126struct mlx4_rss_context {
127 __be32 base_qpn;
128 __be32 default_qpn;
129 u16 reserved;
130 u8 hash_fn;
131 u8 flags;
Eric Dumazetb9d1ab72014-11-16 06:23:16 -0800132 __be32 rss_key[MLX4_EN_RSS_KEY_SIZE / sizeof(__be32)];
Or Gerlitz876f6e62011-11-26 19:54:58 +0000133 __be32 base_qpn_udp;
134};
135
Roland Dreier225c7b12007-05-08 18:00:38 -0700136struct mlx4_qp_path {
137 u8 fl;
Rony Efraim7677fc92013-05-08 22:22:35 +0000138 u8 vlan_control;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000139 u8 disable_pkey_check;
Roland Dreier225c7b12007-05-08 18:00:38 -0700140 u8 pkey_index;
Or Gerlitz98a13e42011-06-15 14:43:43 +0000141 u8 counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -0700142 u8 grh_mylmc;
143 __be16 rlid;
144 u8 ackto;
145 u8 mgid_index;
146 u8 static_rate;
147 u8 hop_limit;
148 __be32 tclass_flowlabel;
149 u8 rgid[16];
150 u8 sched_queue;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300151 u8 vlan_index;
Amir Vadai0e98b522012-04-04 21:33:24 +0000152 u8 feup;
Rony Efraim7677fc92013-05-08 22:22:35 +0000153 u8 fvl_rx;
Or Gerlitz98a13e42011-06-15 14:43:43 +0000154 u8 reserved4[2];
Joe Perches574e2af2013-08-01 16:17:48 -0700155 u8 dmac[ETH_ALEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700156};
157
Rony Efraim7677fc92013-05-08 22:22:35 +0000158enum { /* fl */
159 MLX4_FL_CV = 1 << 6,
160 MLX4_FL_ETH_HIDE_CQE_VLAN = 1 << 2
161};
162enum { /* vlan_control */
163 MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED = 1 << 6,
Rony Efraim0a6eac22013-06-27 19:05:22 +0300164 MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED = 1 << 5, /* 802.1p priority tag */
165 MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED = 1 << 4,
Rony Efraim7677fc92013-05-08 22:22:35 +0000166 MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED = 1 << 2,
167 MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED = 1 << 1, /* 802.1p priority tag */
168 MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED = 1 << 0
169};
170
171enum { /* feup */
172 MLX4_FEUP_FORCE_ETH_UP = 1 << 6, /* force Eth UP */
173 MLX4_FSM_FORCE_ETH_SRC_MAC = 1 << 5, /* force Source MAC */
174 MLX4_FVL_FORCE_ETH_VLAN = 1 << 3 /* force Eth vlan */
175};
176
177enum { /* fvl_rx */
178 MLX4_FVL_RX_FORCE_ETH_VLAN = 1 << 0 /* enforce Eth rx vlan */
179};
180
Roland Dreier225c7b12007-05-08 18:00:38 -0700181struct mlx4_qp_context {
182 __be32 flags;
183 __be32 pd;
184 u8 mtu_msgmax;
185 u8 rq_size_stride;
186 u8 sq_size_stride;
187 u8 rlkey;
188 __be32 usr_page;
189 __be32 local_qpn;
190 __be32 remote_qpn;
191 struct mlx4_qp_path pri_path;
192 struct mlx4_qp_path alt_path;
193 __be32 params1;
194 u32 reserved1;
195 __be32 next_send_psn;
196 __be32 cqn_send;
197 u32 reserved2[2];
198 __be32 last_acked_psn;
199 __be32 ssn;
200 __be32 params2;
201 __be32 rnr_nextrecvpsn;
Sean Hefty0a1405d2011-06-02 11:32:15 -0700202 __be32 xrcd;
Roland Dreier225c7b12007-05-08 18:00:38 -0700203 __be32 cqn_recv;
204 __be64 db_rec_addr;
205 __be32 qkey;
206 __be32 srqn;
207 __be32 msn;
208 __be16 rq_wqe_counter;
209 __be16 sq_wqe_counter;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200210 u32 reserved3;
211 __be16 rate_limit_params;
Ido Shamay08068cd2015-04-02 16:31:15 +0300212 u8 reserved4;
213 u8 qos_vport;
Roland Dreier225c7b12007-05-08 18:00:38 -0700214 __be32 param3;
215 __be32 nummmcpeers_basemkey;
216 u8 log_page_size;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200217 u8 reserved5[2];
Roland Dreier225c7b12007-05-08 18:00:38 -0700218 u8 mtt_base_addr_h;
219 __be32 mtt_base_addr_l;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200220 u32 reserved6[10];
Roland Dreier225c7b12007-05-08 18:00:38 -0700221};
222
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300223struct mlx4_update_qp_context {
224 __be64 qp_mask;
225 __be64 primary_addr_path_mask;
226 __be64 secondary_addr_path_mask;
227 u64 reserved1;
228 struct mlx4_qp_context qp_context;
229 u64 reserved2[58];
230};
231
232enum {
233 MLX4_UPD_QP_MASK_PM_STATE = 32,
234 MLX4_UPD_QP_MASK_VSD = 33,
Ido Shamay08068cd2015-04-02 16:31:15 +0300235 MLX4_UPD_QP_MASK_QOS_VPP = 34,
Or Gerlitzfc31e252015-03-18 14:57:34 +0200236 MLX4_UPD_QP_MASK_RATE_LIMIT = 35,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300237};
238
239enum {
240 MLX4_UPD_QP_PATH_MASK_PKEY_INDEX = 0 + 32,
241 MLX4_UPD_QP_PATH_MASK_FSM = 1 + 32,
242 MLX4_UPD_QP_PATH_MASK_MAC_INDEX = 2 + 32,
243 MLX4_UPD_QP_PATH_MASK_FVL = 3 + 32,
244 MLX4_UPD_QP_PATH_MASK_CV = 4 + 32,
245 MLX4_UPD_QP_PATH_MASK_VLAN_INDEX = 5 + 32,
246 MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN = 6 + 32,
247 MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED = 7 + 32,
248 MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P = 8 + 32,
249 MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED = 9 + 32,
250 MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED = 10 + 32,
251 MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P = 11 + 32,
252 MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED = 12 + 32,
253 MLX4_UPD_QP_PATH_MASK_FEUP = 13 + 32,
254 MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE = 14 + 32,
255 MLX4_UPD_QP_PATH_MASK_IF_COUNTER_INDEX = 15 + 32,
256 MLX4_UPD_QP_PATH_MASK_FVL_RX = 16 + 32,
257};
258
Rony Efraim7677fc92013-05-08 22:22:35 +0000259enum { /* param3 */
260 MLX4_STRIP_VLAN = 1 << 30
261};
262
Jack Morgensteinea54b102008-01-28 10:40:59 +0200263/* Which firmware version adds support for NEC (NoErrorCompletion) bit */
264#define MLX4_FW_VER_WQE_CTRL_NEC mlx4_fw_ver(2, 2, 232)
265
Roland Dreier225c7b12007-05-08 18:00:38 -0700266enum {
Eli Cohen8ff095e2008-04-16 21:01:10 -0700267 MLX4_WQE_CTRL_NEC = 1 << 29,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200268 MLX4_WQE_CTRL_IIP = 1 << 28,
269 MLX4_WQE_CTRL_ILP = 1 << 27,
Eli Cohen8ff095e2008-04-16 21:01:10 -0700270 MLX4_WQE_CTRL_FENCE = 1 << 6,
271 MLX4_WQE_CTRL_CQ_UPDATE = 3 << 2,
272 MLX4_WQE_CTRL_SOLICITED = 1 << 1,
273 MLX4_WQE_CTRL_IP_CSUM = 1 << 4,
274 MLX4_WQE_CTRL_TCP_UDP_CSUM = 1 << 5,
Hadar Hen Zione802f8e2015-07-27 14:46:33 +0300275 MLX4_WQE_CTRL_INS_CVLAN = 1 << 6,
Hadar Hen Zione38af4f2015-07-27 14:46:34 +0300276 MLX4_WQE_CTRL_INS_SVLAN = 1 << 7,
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -0700277 MLX4_WQE_CTRL_STRONG_ORDER = 1 << 7,
Eli Cohen96dfa682010-10-20 21:57:02 -0700278 MLX4_WQE_CTRL_FORCE_LOOPBACK = 1 << 0,
Roland Dreier225c7b12007-05-08 18:00:38 -0700279};
280
281struct mlx4_wqe_ctrl_seg {
282 __be32 owner_opcode;
Amir Vadaiec570942014-03-02 10:25:04 +0200283 union {
284 struct {
285 __be16 vlan_tag;
286 u8 ins_vlan;
287 u8 fence_size;
288 };
289 __be32 bf_qpn;
290 };
Roland Dreier225c7b12007-05-08 18:00:38 -0700291 /*
292 * High 24 bits are SRC remote buffer; low 8 bits are flags:
293 * [7] SO (strong ordering)
294 * [5] TCP/UDP checksum
295 * [4] IP checksum
296 * [3:2] C (generate completion queue entry)
297 * [1] SE (solicited event)
Amir Vadai60d6fe92011-11-26 19:55:19 +0000298 * [0] FL (force loopback)
Roland Dreier225c7b12007-05-08 18:00:38 -0700299 */
Eric Dumazet62212172012-02-25 00:51:05 +0000300 union {
301 __be32 srcrb_flags;
302 __be16 srcrb_flags16[2];
303 };
Roland Dreier225c7b12007-05-08 18:00:38 -0700304 /*
305 * imm is immediate data for send/RDMA write w/ immediate;
306 * also invalidation key for send with invalidate; input
307 * modifier for WQEs on CCQs.
308 */
309 __be32 imm;
310};
311
312enum {
313 MLX4_WQE_MLX_VL15 = 1 << 17,
314 MLX4_WQE_MLX_SLR = 1 << 16
315};
316
317struct mlx4_wqe_mlx_seg {
318 u8 owner;
319 u8 reserved1[2];
320 u8 opcode;
Oren Duerc0c1d3d72012-04-29 17:04:24 +0300321 __be16 sched_prio;
322 u8 reserved2;
Roland Dreier225c7b12007-05-08 18:00:38 -0700323 u8 size;
324 /*
325 * [17] VL15
326 * [16] SLR
327 * [15:12] static rate
328 * [11:8] SL
329 * [4] ICRC
330 * [3:2] C
331 * [0] FL (force loopback)
332 */
333 __be32 flags;
334 __be16 rlid;
335 u16 reserved3;
336};
337
338struct mlx4_wqe_datagram_seg {
339 __be32 av[8];
340 __be32 dqpn;
341 __be32 qkey;
Eli Cohen96dfa682010-10-20 21:57:02 -0700342 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700343 u8 mac[ETH_ALEN];
Roland Dreier225c7b12007-05-08 18:00:38 -0700344};
345
Roland Dreier47b37472008-07-22 14:19:39 -0700346struct mlx4_wqe_lso_seg {
Eli Cohenb832be12008-04-16 21:09:27 -0700347 __be32 mss_hdr_size;
348 __be32 header[0];
349};
350
Shani Michaeli6ff63e12013-02-06 16:19:15 +0000351enum mlx4_wqe_bind_seg_flags2 {
352 MLX4_WQE_BIND_ZERO_BASED = (1 << 30),
353 MLX4_WQE_BIND_TYPE_2 = (1 << 31),
354};
355
Roland Dreier225c7b12007-05-08 18:00:38 -0700356struct mlx4_wqe_bind_seg {
357 __be32 flags1;
358 __be32 flags2;
359 __be32 new_rkey;
360 __be32 lkey;
361 __be64 addr;
362 __be64 length;
363};
364
Roland Dreier95d04f02008-07-23 08:12:26 -0700365enum {
366 MLX4_WQE_FMR_PERM_LOCAL_READ = 1 << 27,
367 MLX4_WQE_FMR_PERM_LOCAL_WRITE = 1 << 28,
Shani Michaeli6ff63e12013-02-06 16:19:15 +0000368 MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ = 1 << 29,
369 MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE = 1 << 30,
370 MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC = 1 << 31
Roland Dreier95d04f02008-07-23 08:12:26 -0700371};
372
Roland Dreier225c7b12007-05-08 18:00:38 -0700373struct mlx4_wqe_fmr_seg {
374 __be32 flags;
375 __be32 mem_key;
376 __be64 buf_list;
377 __be64 start_addr;
378 __be64 reg_len;
379 __be32 offset;
380 __be32 page_size;
381 u32 reserved[2];
382};
383
384struct mlx4_wqe_fmr_ext_seg {
385 u8 flags;
386 u8 reserved;
387 __be16 app_mask;
388 __be16 wire_app_tag;
389 __be16 mem_app_tag;
390 __be32 wire_ref_tag_base;
391 __be32 mem_ref_tag_base;
392};
393
394struct mlx4_wqe_local_inval_seg {
Shani Michaeliaee38fa2013-02-06 16:19:07 +0000395 u64 reserved1;
Roland Dreier225c7b12007-05-08 18:00:38 -0700396 __be32 mem_key;
Shani Michaeliaee38fa2013-02-06 16:19:07 +0000397 u32 reserved2;
398 u64 reserved3[2];
Roland Dreier225c7b12007-05-08 18:00:38 -0700399};
400
401struct mlx4_wqe_raddr_seg {
402 __be64 raddr;
403 __be32 rkey;
404 u32 reserved;
405};
406
407struct mlx4_wqe_atomic_seg {
408 __be64 swap_add;
409 __be64 compare;
410};
411
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300412struct mlx4_wqe_masked_atomic_seg {
413 __be64 swap_add;
414 __be64 compare;
415 __be64 swap_add_mask;
416 __be64 compare_mask;
417};
418
Roland Dreier225c7b12007-05-08 18:00:38 -0700419struct mlx4_wqe_data_seg {
420 __be32 byte_count;
421 __be32 lkey;
422 __be64 addr;
423};
424
Roland Dreiere61ef242007-06-18 09:23:47 -0700425enum {
426 MLX4_INLINE_ALIGN = 64,
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000427 MLX4_INLINE_SEG = 1 << 31,
Roland Dreiere61ef242007-06-18 09:23:47 -0700428};
429
Roland Dreier225c7b12007-05-08 18:00:38 -0700430struct mlx4_wqe_inline_seg {
431 __be32 byte_count;
432};
433
Matan Barakce8d9e02014-05-15 15:29:27 +0300434enum mlx4_update_qp_attr {
435 MLX4_UPDATE_QP_SMAC = 1 << 0,
Or Gerlitzf5956fa2015-03-02 18:22:15 +0200436 MLX4_UPDATE_QP_VSD = 1 << 1,
Or Gerlitzfc31e252015-03-18 14:57:34 +0200437 MLX4_UPDATE_QP_RATE_LIMIT = 1 << 2,
Ido Shamay08068cd2015-04-02 16:31:15 +0300438 MLX4_UPDATE_QP_QOS_VPORT = 1 << 3,
439 MLX4_UPDATE_QP_SUPPORTED_ATTRS = (1 << 4) - 1
Matan Barak09e05c32014-09-10 16:41:56 +0300440};
441
442enum mlx4_update_qp_params_flags {
443 MLX4_UPDATE_QP_PARAMS_FLAGS_VSD_ENABLE = 1 << 0,
Matan Barakce8d9e02014-05-15 15:29:27 +0300444};
445
446struct mlx4_update_qp_params {
447 u8 smac_index;
Ido Shamay08068cd2015-04-02 16:31:15 +0300448 u8 qos_vport;
Matan Barak09e05c32014-09-10 16:41:56 +0300449 u32 flags;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200450 u16 rate_unit;
451 u16 rate_val;
Matan Barakce8d9e02014-05-15 15:29:27 +0300452};
453
Matan Barak09e05c32014-09-10 16:41:56 +0300454int mlx4_update_qp(struct mlx4_dev *dev, u32 qpn,
Matan Barakce8d9e02014-05-15 15:29:27 +0300455 enum mlx4_update_qp_attr attr,
456 struct mlx4_update_qp_params *params);
Roland Dreier225c7b12007-05-08 18:00:38 -0700457int mlx4_qp_modify(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
458 enum mlx4_qp_state cur_state, enum mlx4_qp_state new_state,
459 struct mlx4_qp_context *context, enum mlx4_qp_optpar optpar,
460 int sqd_event, struct mlx4_qp *qp);
461
Jack Morgenstein6a775e22007-06-21 12:27:47 +0300462int mlx4_qp_query(struct mlx4_dev *dev, struct mlx4_qp *qp,
463 struct mlx4_qp_context *context);
464
Yevgeny Petrilined4d3c12008-04-25 14:52:32 -0700465int mlx4_qp_to_ready(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
466 struct mlx4_qp_context *context,
467 struct mlx4_qp *qp, enum mlx4_qp_state *qp_state);
468
Roland Dreier225c7b12007-05-08 18:00:38 -0700469static inline struct mlx4_qp *__mlx4_qp_lookup(struct mlx4_dev *dev, u32 qpn)
470{
471 return radix_tree_lookup(&dev->qp_table_tree, qpn & (dev->caps.num_qps - 1));
472}
473
474void mlx4_qp_remove(struct mlx4_dev *dev, struct mlx4_qp *qp);
475
476#endif /* MLX4_QP_H */