blob: d04e168db9c4a08b97537543a675f79662c7d0a7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Mark Rutland3d067702012-10-30 12:13:42 +00007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01008 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040010 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020011 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010012 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010015 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010016 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010017 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010018 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020019 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070021 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010022 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020024 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010025 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010026 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010028 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010029 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070030 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010031 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010034 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090036 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010037 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070038 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010039 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
40 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080041 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010042 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010043 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010044 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020045 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010046 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010047 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010048 select HAVE_C_RECORDMCOUNT
49 select HAVE_DEBUG_KMEMLEAK
50 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010051 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010052 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010053 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070054 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010055 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
56 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
57 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020058 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010060 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
61 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010062 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010063 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070064 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HAVE_KERNEL_LZMA
66 select HAVE_KERNEL_LZO
67 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010068 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080069 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010070 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010071 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070072 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010073 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080074 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010075 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010076 select HAVE_PERF_REGS
77 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070078 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010079 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010080 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070081 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070082 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010083 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010084 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040085 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010086 select OF_EARLY_FLATTREE if OF
87 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010088 select OLD_SIGACTION
89 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010090 select PERF_USE_VMALLOC
91 select RTC_LIB
92 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010093 # Above selects are sorted alphabetically; please add new ones
94 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 help
96 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000097 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +000099 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 Europe. There is an ARM Linux project with a web page at
101 <http://www.arm.linux.org.uk/>.
102
Russell King74facff2011-06-02 11:16:22 +0100103config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700104 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100105 bool
106
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200107config NEED_SG_DMA_LENGTH
108 bool
109
110config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200111 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100112 select ARM_HAS_SG_CHAIN
113 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200114
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900115if ARM_DMA_USE_IOMMU
116
117config ARM_DMA_IOMMU_ALIGNMENT
118 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
119 range 4 9
120 default 8
121 help
122 DMA mapping framework by default aligns all buffers to the smallest
123 PAGE_SIZE order which is greater than or equal to the requested buffer
124 size. This works well for buffers up to a few hundreds kilobytes, but
125 for larger buffers it just a waste of address space. Drivers which has
126 relatively small addressing window (like 64Mib) might run out of
127 virtual space with just a few allocations.
128
129 With this parameter you can specify the maximum PAGE_SIZE order for
130 DMA IOMMU buffers. Larger buffers will be aligned only to this
131 specified order. The order is expressed as a power of two multiplied
132 by the PAGE_SIZE.
133
134endif
135
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100136config MIGHT_HAVE_PCI
137 bool
138
Ralf Baechle75e71532007-02-09 17:08:58 +0000139config SYS_SUPPORTS_APM_EMULATION
140 bool
141
Linus Walleijbc581772009-09-15 17:30:37 +0100142config HAVE_TCM
143 bool
144 select GENERIC_ALLOCATOR
145
Russell Kinge119bff2010-01-10 17:23:29 +0000146config HAVE_PROC_CPU
147 bool
148
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700149config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000150 bool
Al Viro5ea81762007-02-11 15:41:31 +0000151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152config EISA
153 bool
154 ---help---
155 The Extended Industry Standard Architecture (EISA) bus was
156 developed as an open alternative to the IBM MicroChannel bus.
157
158 The EISA bus provided some of the features of the IBM MicroChannel
159 bus while maintaining backward compatibility with cards made for
160 the older ISA bus. The EISA bus saw limited use between 1988 and
161 1995 when it was made obsolete by the PCI bus.
162
163 Say Y here if you are building a kernel for an EISA-based machine.
164
165 Otherwise, say N.
166
167config SBUS
168 bool
169
Russell Kingf16fb1e2007-04-28 09:59:37 +0100170config STACKTRACE_SUPPORT
171 bool
172 default y
173
174config LOCKDEP_SUPPORT
175 bool
176 default y
177
Russell King7ad1bcb2006-08-27 12:07:02 +0100178config TRACE_IRQFLAGS_SUPPORT
179 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100180 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182config RWSEM_XCHGADD_ALGORITHM
183 bool
Will Deacon8a874112014-05-02 17:06:19 +0100184 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
David Howellsf0d1b0b2006-12-08 02:37:49 -0800186config ARCH_HAS_ILOG2_U32
187 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800188
189config ARCH_HAS_ILOG2_U64
190 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800191
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100192config ARCH_HAS_BANDGAP
193 bool
194
Stefan Agnera5f4c562015-08-13 00:01:52 +0100195config FIX_EARLYCON_MEM
196 def_bool y if MMU
197
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800198config GENERIC_HWEIGHT
199 bool
200 default y
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202config GENERIC_CALIBRATE_DELAY
203 bool
204 default y
205
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100206config ARCH_MAY_HAVE_PC_FDC
207 bool
208
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800209config ZONE_DMA
210 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800211
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800212config NEED_DMA_MAP_STATE
213 def_bool y
214
David A. Longc7edc9e2014-03-07 11:23:04 -0500215config ARCH_SUPPORTS_UPROBES
216 def_bool y
217
Rob Herring58af4a22012-03-20 14:33:01 -0500218config ARCH_HAS_DMA_SET_COHERENT_MASK
219 bool
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221config GENERIC_ISA_DMA
222 bool
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224config FIQ
225 bool
226
Rob Herring13a50452012-02-07 09:28:22 -0600227config NEED_RET_TO_USER
228 bool
229
Al Viro034d2f52005-12-19 16:27:59 -0500230config ARCH_MTD_XIP
231 bool
232
Hyok S. Choic760fc12006-03-27 15:18:50 +0100233config VECTORS_BASE
234 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900235 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100236 default DRAM_BASE if REMAP_VECTORS_TO_RAM
237 default 0x00000000
238 help
Russell King19accfd2013-07-04 11:40:32 +0100239 The base address of exception vectors. This must be two pages
240 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100241
Russell Kingdc21af92011-01-04 19:09:43 +0000242config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100243 bool "Patch physical to virtual translations at runtime" if EMBEDDED
244 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100245 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000246 help
Russell King111e9a52011-05-12 10:02:42 +0100247 Patch phys-to-virt and virt-to-phys translation functions at
248 boot and module load time according to the position of the
249 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000250
Russell King111e9a52011-05-12 10:02:42 +0100251 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100252 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000253
Russell Kingc1beced2011-08-10 10:23:45 +0100254 Only disable this option if you know that you do not require
255 this feature (eg, building a kernel for a single machine) and
256 you need to shrink the kernel to the minimal size.
257
Rob Herringc334bc12012-03-04 22:03:33 -0600258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400265config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400266 bool
Russell King111e9a52011-05-12 10:02:42 +0100267 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400271
272config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100273 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100274 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100275 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100276 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100277 ARCH_FOOTBRIDGE || \
278 ARCH_INTEGRATOR || \
279 ARCH_IOP13XX || \
280 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200281 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100282 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
283 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700284 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400285 help
286 Please provide the physical address corresponding to the
287 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000288
Simon Glass87e040b2011-08-16 23:44:26 +0100289config GENERIC_BUG
290 def_bool y
291 depends on BUG
292
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700293config PGTABLE_LEVELS
294 int
295 default 3 if ARM_LPAE
296 default 2
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298source "init/Kconfig"
299
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700300source "kernel/Kconfig.freezer"
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302menu "System Type"
303
Hyok S. Choi3c427972009-07-24 12:35:00 +0100304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800311config ARCH_MMAP_RND_BITS_MIN
312 default 8
313
314config ARCH_MMAP_RND_BITS_MAX
315 default 14 if PAGE_OFFSET=0x40000000
316 default 15 if PAGE_OFFSET=0x80000000
317 default 16
318
Russell Kingccf50e22010-03-15 19:03:06 +0000319#
320# The "ARM system type" choice list is ordered alphabetically by option
321# text. Please add new entries in the option alphabetic order.
322#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323choice
324 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100325 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100326 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Rob Herring387798b2012-09-06 13:41:12 -0500328config ARCH_MULTIPLATFORM
329 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100330 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700331 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500332 select ARM_PATCH_PHYS_VIRT
333 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500334 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600335 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600336 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100337 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500338 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530339 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600340 select SPARSE_IRQ
341 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600342
Stefan Agner9c77bc42015-05-20 00:03:51 +0200343config ARM_SINGLE_ARMV7M
344 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
345 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200346 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200347 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200348 select CLKSRC_OF
349 select COMMON_CLK
350 select CPU_V7M
351 select GENERIC_CLOCKEVENTS
352 select NO_IOPORT_MAP
353 select SPARSE_IRQ
354 select USE_OF
355
Russell King788c9702009-04-26 14:21:59 +0100356config ARCH_GEMINI
357 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200358 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100359 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200360 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200361 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100362 help
363 Support for the Cortina Systems Gemini family SoCs
364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365config ARCH_EBSA110
366 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100367 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000368 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100369 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600370 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400371 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700372 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 help
374 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000375 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 Ethernet interface, two PCMCIA sockets, two serial ports and a
377 parallel port.
378
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000379config ARCH_EP93XX
380 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100381 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000382 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700383 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000384 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700385 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100386 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200387 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100388 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200389 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200390 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000391 help
392 This enables support for the Cirrus EP93xx series of CPUs.
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394config ARCH_FOOTBRIDGE
395 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000396 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000398 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200399 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600400 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400401 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000402 help
403 Support for systems based on the DC21285 companion chip
404 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100406config ARCH_NETX
407 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100408 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100409 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000410 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100411 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000412 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100413 This enables support for systems based on the Hilscher NetX Soc
414
Russell King3b938be2007-05-12 11:25:44 +0100415config ARCH_IOP13XX
416 bool "IOP13xx-based"
417 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100418 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400419 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600420 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100421 select PCI
422 select PLAT_IOP
423 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000424 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100425 help
426 Support for Intel's IOP13XX (XScale) family of processors.
427
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100428config ARCH_IOP32X
429 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100430 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000431 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200432 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200433 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600434 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100435 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100436 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000437 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100438 Support for Intel's 80219 and IOP32X (XScale) family of
439 processors.
440
441config ARCH_IOP33X
442 bool "IOP33x-based"
443 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000444 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200445 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200446 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600447 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100448 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100449 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100450 help
451 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Russell King3b938be2007-05-12 11:25:44 +0100453config ARCH_IXP4XX
454 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100455 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500456 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100457 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100458 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000459 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100460 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100461 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200462 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100463 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600464 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200465 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100466 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100467 help
Russell King3b938be2007-05-12 11:25:44 +0100468 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100469
Saeed Bisharaedabd382009-08-06 15:12:43 +0300470config ARCH_DOVE
471 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100472 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300473 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200474 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100475 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100476 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100477 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100478 select PINCTRL
479 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200480 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100481 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000482 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300483 help
484 Support for the Marvell Dove SoC 88AP510
485
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100486config ARCH_KS8695
487 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200488 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100489 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200490 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200491 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100492 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100493 help
494 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
495 System-on-Chip devices.
496
Russell King788c9702009-04-26 14:21:59 +0100497config ARCH_W90X900
498 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100499 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100500 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100501 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100502 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200503 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200504 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100505 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
506 At present, the w90x900 has been renamed nuc900, regarding
507 the ARM series product line, you can login the following
508 link address to know more.
509
510 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
511 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400512
Russell King93e22562012-10-12 14:20:52 +0100513config ARCH_LPC32XX
514 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100515 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000516 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200517 select CLKSRC_LPC32XX
518 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100519 select CPU_ARM926T
520 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200521 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300522 select MULTI_IRQ_HANDLER
523 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100524 select USE_OF
525 help
526 Support for the NXP LPC32XX family of processors
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700529 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100530 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100531 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100532 select ARM_CPU_SUSPEND if PM
533 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100534 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100535 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200536 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100537 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200538 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100539 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100540 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800541 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200542 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100543 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100544 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100545 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800546 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800547 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000548 help
eric miao2c8086a2007-09-11 19:13:17 -0700549 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800551config ARCH_QCOM
552 bool "Qualcomm MSM (non-multiplatform)"
Runmin Wang88a6fcb2017-04-19 15:28:07 -0700553 select GPIOLIB
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800554 select CPU_V7
555 select AUTO_ZRELADDR
556 select HAVE_SMP
557 select CLKDEV_LOOKUP
558 select GENERIC_CLOCKEVENTS
559 select GENERIC_ALLOCATOR
Jeevan Shriramad58f2b2017-02-15 22:32:06 -0800560 select ARM_GIC
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800561 select ARM_PATCH_PHYS_VIRT
562 select ARM_HAS_SG_CHAIN
563 select ARCH_HAS_OPP
564 select SOC_BUS
565 select MULTI_IRQ_HANDLER
566 select PM_OPP
567 select SPARSE_IRQ
568 select USE_OF
569 select PINCTRL
570 help
571 Support for Qualcomm MSM/QSD based systems. This runs on the
572 apps processor of the MSM/QSD and depends on a shared memory
573 interface to the modem processor which runs the baseband
574 stack and controls some vital subsystems
575 (clock and power control, etc).
576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577config ARCH_RPC
578 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100579 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100581 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100582 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000583 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100584 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100585 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200586 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100587 select HAVE_PATA_PLATFORM
588 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600589 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400590 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700591 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 help
593 On the Acorn Risc-PC, Linux can support the internal IDE disk and
594 CD-ROM interface, serial and parallel port, and the floppy drive.
595
596config ARCH_SA1100
597 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100598 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100599 select ARCH_SPARSEMEM_ENABLE
600 select CLKDEV_LOOKUP
601 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200602 select CLKSRC_PXA
603 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100604 select CPU_FREQ
605 select CPU_SA1100
606 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200607 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200608 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100609 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100610 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100611 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400612 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100613 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000614 help
615 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900617config ARCH_S3C24XX
618 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100619 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100620 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200621 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800622 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900623 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200624 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900625 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900626 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100627 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900628 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600629 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900630 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900632 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
633 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
634 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
635 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900636
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100637config ARCH_DAVINCI
638 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100639 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100640 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100641 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700642 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100643 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100644 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200645 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100646 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530647 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100648 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100649 help
650 Support for TI's DaVinci platform.
651
Tony Lindgrena0694862013-01-11 11:24:20 -0800652config ARCH_OMAP1
653 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600654 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100655 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800656 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200657 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100658 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100659 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800660 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200661 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800662 select HAVE_IDE
663 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700664 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800665 select NEED_MACH_IO_H if PCCARD
666 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700667 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100668 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800669 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671endchoice
672
Rob Herring387798b2012-09-06 13:41:12 -0500673menu "Multiple platform selection"
674 depends on ARCH_MULTIPLATFORM
675
676comment "CPU Core family selection"
677
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100678config ARCH_MULTI_V4
679 bool "ARMv4 based platforms (FA526)"
680 depends on !ARCH_MULTI_V6_V7
681 select ARCH_MULTI_V4_V5
682 select CPU_FA526
683
Rob Herring387798b2012-09-06 13:41:12 -0500684config ARCH_MULTI_V4T
685 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500686 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100687 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200688 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
689 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
690 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500691
692config ARCH_MULTI_V5
693 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500694 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100695 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100696 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200697 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
698 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500699
700config ARCH_MULTI_V4_V5
701 bool
702
703config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800704 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500705 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600706 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500707
708config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800709 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500710 default y
711 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100712 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600713 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500714
715config ARCH_MULTI_V6_V7
716 bool
Rob Herring9352b052014-01-31 15:36:10 -0600717 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500718
719config ARCH_MULTI_CPU_AUTO
720 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
721 select ARCH_MULTI_V5
722
723endmenu
724
Rob Herring05e2a3d2013-12-05 10:04:54 -0600725config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900726 bool "Dummy Virtual Machine"
727 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600728 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600729 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500730 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100731 select ARM_GIC_V3
Rob Herring05e2a3d2013-12-05 10:04:54 -0600732 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600733 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600734
Russell Kingccf50e22010-03-15 19:03:06 +0000735#
736# This is sorted alphabetically by mach-* pathname. However, plat-*
737# Kconfigs may be included either alphabetically (according to the
738# plat- suffix) or along side the corresponding mach-* source.
739#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200740source "arch/arm/mach-mvebu/Kconfig"
741
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200742source "arch/arm/mach-alpine/Kconfig"
743
Lars Persson590b4602016-02-11 17:06:19 +0100744source "arch/arm/mach-artpec/Kconfig"
745
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100746source "arch/arm/mach-asm9260/Kconfig"
747
Russell King95b8f202010-01-14 11:43:54 +0000748source "arch/arm/mach-at91/Kconfig"
749
Anders Berg1d22924e2014-05-23 11:08:35 +0200750source "arch/arm/mach-axxia/Kconfig"
751
Christian Daudt8ac49e02012-11-19 09:46:10 -0800752source "arch/arm/mach-bcm/Kconfig"
753
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200754source "arch/arm/mach-berlin/Kconfig"
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756source "arch/arm/mach-clps711x/Kconfig"
757
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300758source "arch/arm/mach-cns3xxx/Kconfig"
759
Russell King95b8f202010-01-14 11:43:54 +0000760source "arch/arm/mach-davinci/Kconfig"
761
Baruch Siachdf8d7422015-01-14 10:40:30 +0200762source "arch/arm/mach-digicolor/Kconfig"
763
Russell King95b8f202010-01-14 11:43:54 +0000764source "arch/arm/mach-dove/Kconfig"
765
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000766source "arch/arm/mach-ep93xx/Kconfig"
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768source "arch/arm/mach-footbridge/Kconfig"
769
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200770source "arch/arm/mach-gemini/Kconfig"
771
Rob Herring387798b2012-09-06 13:41:12 -0500772source "arch/arm/mach-highbank/Kconfig"
773
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800774source "arch/arm/mach-hisi/Kconfig"
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776source "arch/arm/mach-integrator/Kconfig"
777
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100778source "arch/arm/mach-iop32x/Kconfig"
779
780source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Dan Williams285f5fa2006-12-07 02:59:39 +0100782source "arch/arm/mach-iop13xx/Kconfig"
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784source "arch/arm/mach-ixp4xx/Kconfig"
785
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400786source "arch/arm/mach-keystone/Kconfig"
787
Russell King95b8f202010-01-14 11:43:54 +0000788source "arch/arm/mach-ks8695/Kconfig"
789
Carlo Caione3b8f5032014-09-10 22:16:59 +0200790source "arch/arm/mach-meson/Kconfig"
791
Jonas Jensen17723fd32013-12-18 13:58:45 +0100792source "arch/arm/mach-moxart/Kconfig"
793
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030794source "arch/arm/mach-aspeed/Kconfig"
795
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200796source "arch/arm/mach-mv78xx0/Kconfig"
797
Shawn Guo3995eb82012-09-13 19:48:07 +0800798source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Matthias Bruggerf682a212014-05-13 01:06:13 +0200800source "arch/arm/mach-mediatek/Kconfig"
801
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800802source "arch/arm/mach-mxs/Kconfig"
803
Russell King95b8f202010-01-14 11:43:54 +0000804source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800805
Russell King95b8f202010-01-14 11:43:54 +0000806source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000807
Daniel Tang9851ca52013-06-11 18:40:17 +1000808source "arch/arm/mach-nspire/Kconfig"
809
Tony Lindgrend48af152005-07-10 19:58:17 +0100810source "arch/arm/plat-omap/Kconfig"
811
812source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Tony Lindgren1dbae812005-11-10 14:26:51 +0000814source "arch/arm/mach-omap2/Kconfig"
815
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400816source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400817
Rob Herring387798b2012-09-06 13:41:12 -0500818source "arch/arm/mach-picoxcell/Kconfig"
819
Russell King95b8f202010-01-14 11:43:54 +0000820source "arch/arm/mach-pxa/Kconfig"
821source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Russell King95b8f202010-01-14 11:43:54 +0000823source "arch/arm/mach-mmp/Kconfig"
824
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100825source "arch/arm/mach-oxnas/Kconfig"
826
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600827source "arch/arm/mach-qcom/Kconfig"
828
Russell King95b8f202010-01-14 11:43:54 +0000829source "arch/arm/mach-realview/Kconfig"
830
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200831source "arch/arm/mach-rockchip/Kconfig"
832
Russell King95b8f202010-01-14 11:43:54 +0000833source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300834
Rob Herring387798b2012-09-06 13:41:12 -0500835source "arch/arm/mach-socfpga/Kconfig"
836
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100837source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100838
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100839source "arch/arm/mach-sti/Kconfig"
840
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900841source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Ben Dooks431107e2010-01-26 10:11:04 +0900843source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100844
Kukjin Kim170f4e42010-02-24 16:40:44 +0900845source "arch/arm/mach-s5pv210/Kconfig"
846
Kukjin Kim83014572011-11-06 13:54:56 +0900847source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500848source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900849
Russell King882d01f2010-03-02 23:40:15 +0000850source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Maxime Ripard3b526342012-11-08 12:40:16 +0100852source "arch/arm/mach-sunxi/Kconfig"
853
Barry Song156a0992012-08-23 13:41:58 +0800854source "arch/arm/mach-prima2/Kconfig"
855
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100856source "arch/arm/mach-tango/Kconfig"
857
Erik Gillingc5f80062010-01-21 16:53:02 -0800858source "arch/arm/mach-tegra/Kconfig"
859
Russell King95b8f202010-01-14 11:43:54 +0000860source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900862source "arch/arm/mach-uniphier/Kconfig"
863
Russell King95b8f202010-01-14 11:43:54 +0000864source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866source "arch/arm/mach-versatile/Kconfig"
867
Russell Kingceade892010-02-11 21:44:53 +0000868source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000869source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000870
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300871source "arch/arm/mach-vt8500/Kconfig"
872
wanzongshun7ec80dd2008-12-03 03:55:38 +0100873source "arch/arm/mach-w90x900/Kconfig"
874
Jun Nieacede512015-04-28 17:18:05 +0800875source "arch/arm/mach-zx/Kconfig"
876
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600877source "arch/arm/mach-zynq/Kconfig"
878
Stefan Agner499f1642015-05-21 00:35:44 +0200879# ARMv7-M architecture
880config ARCH_EFM32
881 bool "Energy Micro efm32"
882 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200883 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200884 help
885 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
886 processors.
887
888config ARCH_LPC18XX
889 bool "NXP LPC18xx/LPC43xx"
890 depends on ARM_SINGLE_ARMV7M
891 select ARCH_HAS_RESET_CONTROLLER
892 select ARM_AMBA
893 select CLKSRC_LPC32XX
894 select PINCTRL
895 help
896 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
897 high performance microcontrollers.
898
899config ARCH_STM32
900 bool "STMicrolectronics STM32"
901 depends on ARM_SINGLE_ARMV7M
902 select ARCH_HAS_RESET_CONTROLLER
903 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200904 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200905 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200906 select RESET_CONTROLLER
Alexandre TORGUE47f91512016-09-20 18:00:58 +0200907 select STM32_EXTI
Stefan Agner499f1642015-05-21 00:35:44 +0200908 help
909 Support for STMicroelectronics STM32 processors.
910
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200911config MACH_STM32F429
912 bool "STMicrolectronics STM32F429"
913 depends on ARCH_STM32
914 default y
915
Vladimir Murzin18471192016-04-25 09:49:13 +0100916config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300917 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100918 depends on ARM_SINGLE_ARMV7M
919 select ARM_AMBA
920 select CLKSRC_MPS2
921 help
922 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
923 with a range of available cores like Cortex-M3/M4/M7.
924
925 Please, note that depends which Application Note is used memory map
926 for the platform may vary, so adjustment of RAM base might be needed.
927
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928# Definitions to make life easier
929config ARCH_ACORN
930 bool
931
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100932config PLAT_IOP
933 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700934 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100935
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400936config PLAT_ORION
937 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100938 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100939 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100940 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200941 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400942
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200943config PLAT_ORION_LEGACY
944 bool
945 select PLAT_ORION
946
Eric Miaobd5ce432009-01-20 12:06:01 +0800947config PLAT_PXA
948 bool
949
Russell Kingf4b8b312010-01-14 12:48:06 +0000950config PLAT_VERSATILE
951 bool
952
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900953source "arch/arm/firmware/Kconfig"
954
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955source arch/arm/mm/Kconfig
956
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100957config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100958 bool "Enable iWMMXt support"
959 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
960 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100961 help
962 Enable support for iWMMXt context switching at run time if
963 running on a CPU that supports it.
964
eric miao52108642010-12-13 09:42:34 +0100965config MULTI_IRQ_HANDLER
966 bool
967 help
968 Allow each machine to specify it's own IRQ handler at run time.
969
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100970if !MMU
971source "arch/arm/Kconfig-nommu"
972endif
973
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100974config PJ4B_ERRATA_4742
975 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
976 depends on CPU_PJ4B && MACH_ARMADA_370
977 default y
978 help
979 When coming out of either a Wait for Interrupt (WFI) or a Wait for
980 Event (WFE) IDLE states, a specific timing sensitivity exists between
981 the retiring WFI/WFE instructions and the newly issued subsequent
982 instructions. This sensitivity can result in a CPU hang scenario.
983 Workaround:
984 The software must insert either a Data Synchronization Barrier (DSB)
985 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
986 instruction
987
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100988config ARM_ERRATA_326103
989 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
990 depends on CPU_V6
991 help
992 Executing a SWP instruction to read-only memory does not set bit 11
993 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
994 treat the access as a read, preventing a COW from occurring and
995 causing the faulting task to livelock.
996
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100997config ARM_ERRATA_411920
998 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000999 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +01001000 help
1001 Invalidation of the Instruction Cache operation can
1002 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1003 It does not affect the MPCore. This option enables the ARM Ltd.
1004 recommended workaround.
1005
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001006config ARM_ERRATA_430973
1007 bool "ARM errata: Stale prediction on replaced interworking branch"
1008 depends on CPU_V7
1009 help
1010 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +01001011 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001012 interworking branch is replaced with another code sequence at the
1013 same virtual address, whether due to self-modifying code or virtual
1014 to physical address re-mapping, Cortex-A8 does not recover from the
1015 stale interworking branch prediction. This results in Cortex-A8
1016 executing the new code sequence in the incorrect ARM or Thumb state.
1017 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1018 and also flushes the branch target cache at every context switch.
1019 Note that setting specific bits in the ACTLR register may not be
1020 available in non-secure mode.
1021
Catalin Marinas855c5512009-04-30 17:06:15 +01001022config ARM_ERRATA_458693
1023 bool "ARM errata: Processor deadlock when a false hazard is created"
1024 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001025 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +01001026 help
1027 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1028 erratum. For very specific sequences of memory operations, it is
1029 possible for a hazard condition intended for a cache line to instead
1030 be incorrectly associated with a different cache line. This false
1031 hazard might then cause a processor deadlock. The workaround enables
1032 the L1 caching of the NEON accesses and disables the PLD instruction
1033 in the ACTLR register. Note that setting specific bits in the ACTLR
1034 register may not be available in non-secure mode.
1035
Catalin Marinas0516e462009-04-30 17:06:20 +01001036config ARM_ERRATA_460075
1037 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1038 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001039 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001040 help
1041 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1042 erratum. Any asynchronous access to the L2 cache may encounter a
1043 situation in which recent store transactions to the L2 cache are lost
1044 and overwritten with stale memory contents from external memory. The
1045 workaround disables the write-allocate mode for the L2 cache via the
1046 ACTLR register. Note that setting specific bits in the ACTLR register
1047 may not be available in non-secure mode.
1048
Will Deacon9f050272010-09-14 09:51:43 +01001049config ARM_ERRATA_742230
1050 bool "ARM errata: DMB operation may be faulty"
1051 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001052 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001053 help
1054 This option enables the workaround for the 742230 Cortex-A9
1055 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1056 between two write operations may not ensure the correct visibility
1057 ordering of the two writes. This workaround sets a specific bit in
1058 the diagnostic register of the Cortex-A9 which causes the DMB
1059 instruction to behave as a DSB, ensuring the correct behaviour of
1060 the two writes.
1061
Will Deacona672e992010-09-14 09:53:02 +01001062config ARM_ERRATA_742231
1063 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1064 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001065 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001066 help
1067 This option enables the workaround for the 742231 Cortex-A9
1068 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1069 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1070 accessing some data located in the same cache line, may get corrupted
1071 data due to bad handling of the address hazard when the line gets
1072 replaced from one of the CPUs at the same time as another CPU is
1073 accessing it. This workaround sets specific bits in the diagnostic
1074 register of the Cortex-A9 which reduces the linefill issuing
1075 capabilities of the processor.
1076
Jon Medhurst69155792013-06-07 10:35:35 +01001077config ARM_ERRATA_643719
1078 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1079 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001080 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001081 help
1082 This option enables the workaround for the 643719 Cortex-A9 (prior to
1083 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1084 register returns zero when it should return one. The workaround
1085 corrects this value, ensuring cache maintenance operations which use
1086 it behave as intended and avoiding data corruption.
1087
Will Deaconcdf357f2010-08-05 11:20:51 +01001088config ARM_ERRATA_720789
1089 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001090 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001091 help
1092 This option enables the workaround for the 720789 Cortex-A9 (prior to
1093 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1094 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1095 As a consequence of this erratum, some TLB entries which should be
1096 invalidated are not, resulting in an incoherency in the system page
1097 tables. The workaround changes the TLB flushing routines to invalidate
1098 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001099
1100config ARM_ERRATA_743622
1101 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1102 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001103 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001104 help
1105 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001106 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001107 optimisation in the Cortex-A9 Store Buffer may lead to data
1108 corruption. This workaround sets a specific bit in the diagnostic
1109 register of the Cortex-A9 which disables the Store Buffer
1110 optimisation, preventing the defect from occurring. This has no
1111 visible impact on the overall performance or power consumption of the
1112 processor.
1113
Will Deacon9a27c272011-02-18 16:36:35 +01001114config ARM_ERRATA_751472
1115 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001116 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001117 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001118 help
1119 This option enables the workaround for the 751472 Cortex-A9 (prior
1120 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1121 completion of a following broadcasted operation if the second
1122 operation is received by a CPU before the ICIALLUIS has completed,
1123 potentially leading to corrupted entries in the cache or TLB.
1124
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001125config ARM_ERRATA_754322
1126 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1127 depends on CPU_V7
1128 help
1129 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1130 r3p*) erratum. A speculative memory access may cause a page table walk
1131 which starts prior to an ASID switch but completes afterwards. This
1132 can populate the micro-TLB with a stale entry which may be hit with
1133 the new ASID. This workaround places two dsb instructions in the mm
1134 switching code so that no page table walks can cross the ASID switch.
1135
Will Deacon5dab26af2011-03-04 12:38:54 +01001136config ARM_ERRATA_754327
1137 bool "ARM errata: no automatic Store Buffer drain"
1138 depends on CPU_V7 && SMP
1139 help
1140 This option enables the workaround for the 754327 Cortex-A9 (prior to
1141 r2p0) erratum. The Store Buffer does not have any automatic draining
1142 mechanism and therefore a livelock may occur if an external agent
1143 continuously polls a memory location waiting to observe an update.
1144 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1145 written polling loops from denying visibility of updates to memory.
1146
Catalin Marinas145e10e2011-08-15 11:04:41 +01001147config ARM_ERRATA_364296
1148 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001149 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001150 help
1151 This options enables the workaround for the 364296 ARM1136
1152 r0p2 erratum (possible cache data corruption with
1153 hit-under-miss enabled). It sets the undocumented bit 31 in
1154 the auxiliary control register and the FI bit in the control
1155 register, thus disabling hit-under-miss without putting the
1156 processor into full low interrupt latency mode. ARM11MPCore
1157 is not affected.
1158
Will Deaconf630c1b2011-09-15 11:45:15 +01001159config ARM_ERRATA_764369
1160 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1161 depends on CPU_V7 && SMP
1162 help
1163 This option enables the workaround for erratum 764369
1164 affecting Cortex-A9 MPCore with two or more processors (all
1165 current revisions). Under certain timing circumstances, a data
1166 cache line maintenance operation by MVA targeting an Inner
1167 Shareable memory region may fail to proceed up to either the
1168 Point of Coherency or to the Point of Unification of the
1169 system. This workaround adds a DSB instruction before the
1170 relevant cache maintenance functions and sets a specific bit
1171 in the diagnostic control register of the SCU.
1172
Simon Horman7253b852012-09-28 02:12:45 +01001173config ARM_ERRATA_775420
1174 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1175 depends on CPU_V7
1176 help
1177 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1178 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1179 operation aborts with MMU exception, it might cause the processor
1180 to deadlock. This workaround puts DSB before executing ISB if
1181 an abort may occur on cache maintenance.
1182
Catalin Marinas93dc6882013-03-26 23:35:04 +01001183config ARM_ERRATA_798181
1184 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1185 depends on CPU_V7 && SMP
1186 help
1187 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1188 adequately shooting down all use of the old entries. This
1189 option enables the Linux kernel workaround for this erratum
1190 which sends an IPI to the CPUs that are running the same ASID
1191 as the one being invalidated.
1192
Will Deacon84b65042013-08-20 17:29:55 +01001193config ARM_ERRATA_773022
1194 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1195 depends on CPU_V7
1196 help
1197 This option enables the workaround for the 773022 Cortex-A15
1198 (up to r0p4) erratum. In certain rare sequences of code, the
1199 loop buffer may deliver incorrect instructions. This
1200 workaround disables the loop buffer to avoid the erratum.
1201
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001202config ARM_ERRATA_818325_852422
1203 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1204 depends on CPU_V7
1205 help
1206 This option enables the workaround for:
1207 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1208 instruction might deadlock. Fixed in r0p1.
1209 - Cortex-A12 852422: Execution of a sequence of instructions might
1210 lead to either a data corruption or a CPU deadlock. Not fixed in
1211 any Cortex-A12 cores yet.
1212 This workaround for all both errata involves setting bit[12] of the
1213 Feature Register. This bit disables an optimisation applied to a
1214 sequence of 2 instructions that use opposing condition codes.
1215
Doug Anderson416bcf22016-04-07 00:26:05 +01001216config ARM_ERRATA_821420
1217 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for the 821420 Cortex-A12
1221 (all revs) erratum. In very rare timing conditions, a sequence
1222 of VMOV to Core registers instructions, for which the second
1223 one is in the shadow of a branch or abort, can lead to a
1224 deadlock when the VMOV instructions are issued out-of-order.
1225
Doug Anderson9f6f9352016-04-07 00:27:26 +01001226config ARM_ERRATA_825619
1227 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1228 depends on CPU_V7
1229 help
1230 This option enables the workaround for the 825619 Cortex-A12
1231 (all revs) erratum. Within rare timing constraints, executing a
1232 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1233 and Device/Strongly-Ordered loads and stores might cause deadlock
1234
1235config ARM_ERRATA_852421
1236 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1237 depends on CPU_V7
1238 help
1239 This option enables the workaround for the 852421 Cortex-A17
1240 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1241 execution of a DMB ST instruction might fail to properly order
1242 stores from GroupA and stores from GroupB.
1243
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001244config ARM_ERRATA_852423
1245 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1246 depends on CPU_V7
1247 help
1248 This option enables the workaround for:
1249 - Cortex-A17 852423: Execution of a sequence of instructions might
1250 lead to either a data corruption or a CPU deadlock. Not fixed in
1251 any Cortex-A17 cores yet.
1252 This is identical to Cortex-A12 erratum 852422. It is a separate
1253 config option from the A12 erratum due to the way errata are checked
1254 for and handled.
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256endmenu
1257
1258source "arch/arm/common/Kconfig"
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260menu "Bus support"
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262config ISA
1263 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 help
1265 Find out whether you have ISA slots on your motherboard. ISA is the
1266 name of a bus system, i.e. the way the CPU talks to the other stuff
1267 inside your box. Other bus systems are PCI, EISA, MicroChannel
1268 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1269 newer boards don't support it. If you have ISA, say Y, otherwise N.
1270
Russell King065909b2006-01-04 15:44:16 +00001271# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272config ISA_DMA
1273 bool
Russell King065909b2006-01-04 15:44:16 +00001274 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
Russell King065909b2006-01-04 15:44:16 +00001276# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001277config ISA_DMA_API
1278 bool
Al Viro5cae8412005-05-04 05:39:22 +01001279
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001281 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 help
1283 Find out whether you have a PCI motherboard. PCI is the name of a
1284 bus system, i.e. the way the CPU talks to the other stuff inside
1285 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1286 VESA. If you have PCI, say Y, otherwise N.
1287
Anton Vorontsov52882172010-04-19 13:20:49 +01001288config PCI_DOMAINS
1289 bool
1290 depends on PCI
1291
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001292config PCI_DOMAINS_GENERIC
1293 def_bool PCI_DOMAINS
1294
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001295config PCI_NANOENGINE
1296 bool "BSE nanoEngine PCI support"
1297 depends on SA1100_NANOENGINE
1298 help
1299 Enable PCI on the BSE nanoEngine board.
1300
Matthew Wilcox36e23592007-07-10 10:54:40 -06001301config PCI_SYSCALL
1302 def_bool PCI
1303
Mike Rapoporta0113a92007-11-25 08:55:34 +01001304config PCI_HOST_ITE8152
1305 bool
1306 depends on PCI && MACH_ARMCORE
1307 default y
1308 select DMABOUNCE
1309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310source "drivers/pci/Kconfig"
1311
1312source "drivers/pcmcia/Kconfig"
1313
1314endmenu
1315
1316menu "Kernel Features"
1317
Dave Martin3b556582011-12-07 15:38:04 +00001318config HAVE_SMP
1319 bool
1320 help
1321 This option should be selected by machines which have an SMP-
1322 capable CPU.
1323
1324 The only effect of this option is to make the SMP-related
1325 options available to the user for configuration.
1326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001328 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001329 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001330 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001331 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001332 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001333 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 help
1335 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001336 a system with only one CPU, say N. If you have a system with more
1337 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338
Robert Graffham4a474152014-01-23 15:55:29 -08001339 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001341 you say Y here, the kernel will run on many, but not all,
1342 uniprocessor machines. On a uniprocessor machine, the kernel
1343 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Paul Bolle395cf962011-08-15 02:02:26 +02001345 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001347 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
1349 If you don't know what to do here, say N.
1350
Russell Kingf00ec482010-09-04 10:47:48 +01001351config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001352 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001353 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001354 default y
1355 help
1356 SMP kernels contain instructions which fail on non-SMP processors.
1357 Enabling this option allows the kernel to modify itself to make
1358 these instructions safe. Disabling it allows about 1K of space
1359 savings.
1360
1361 If you don't know what to do here, say Y.
1362
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001363config ARM_CPU_TOPOLOGY
1364 bool "Support cpu topology definition"
1365 depends on SMP && CPU_V7
1366 default y
1367 help
1368 Support ARM cpu topology definition. The MPIDR register defines
1369 affinity between processors which is then used to describe the cpu
1370 topology of an ARM System.
1371
1372config SCHED_MC
1373 bool "Multi-core scheduler support"
1374 depends on ARM_CPU_TOPOLOGY
1375 help
1376 Multi-core scheduler support improves the CPU scheduler's decision
1377 making when dealing with multi-core CPU chips at a cost of slightly
1378 increased overhead in some places. If unsure say N here.
1379
1380config SCHED_SMT
1381 bool "SMT scheduler support"
1382 depends on ARM_CPU_TOPOLOGY
1383 help
1384 Improves the CPU scheduler's decision making when dealing with
1385 MultiThreading at a cost of slightly increased overhead in some
1386 places. If unsure say N here.
1387
Russell Kinga8cbcd92009-05-16 11:51:14 +01001388config HAVE_ARM_SCU
1389 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001390 help
1391 This option enables support for the ARM system coherency unit
1392
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001393config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001394 bool "Architected timer support"
1395 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001396 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001397 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001398 help
1399 This option enables support for the ARM architected timer
1400
Russell Kingf32f4ce2009-05-16 12:14:21 +01001401config HAVE_ARM_TWD
1402 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001403 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001404 help
1405 This options enables support for the ARM timer and watchdog unit
1406
Nicolas Pitree8db2882012-04-12 02:45:22 -04001407config MCPM
1408 bool "Multi-Cluster Power Management"
1409 depends on CPU_V7 && SMP
1410 help
1411 This option provides the common power management infrastructure
1412 for (multi-)cluster based systems, such as big.LITTLE based
1413 systems.
1414
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001415config MCPM_QUAD_CLUSTER
1416 bool
1417 depends on MCPM
1418 help
1419 To avoid wasting resources unnecessarily, MCPM only supports up
1420 to 2 clusters by default.
1421 Platforms with 3 or 4 clusters that use MCPM must select this
1422 option to allow the additional clusters to be managed.
1423
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001424config BIG_LITTLE
1425 bool "big.LITTLE support (Experimental)"
1426 depends on CPU_V7 && SMP
1427 select MCPM
1428 help
1429 This option enables support selections for the big.LITTLE
1430 system architecture.
1431
1432config BL_SWITCHER
1433 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001434 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001435 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001436 help
1437 The big.LITTLE "switcher" provides the core functionality to
1438 transparently handle transition between a cluster of A15's
1439 and a cluster of A7's in a big.LITTLE system.
1440
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001441config BL_SWITCHER_DUMMY_IF
1442 tristate "Simple big.LITTLE switcher user interface"
1443 depends on BL_SWITCHER && DEBUG_KERNEL
1444 help
1445 This is a simple and dummy char dev interface to control
1446 the big.LITTLE switcher core code. It is meant for
1447 debugging purposes only.
1448
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001449choice
1450 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001451 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001452 default VMSPLIT_3G
1453 help
1454 Select the desired split between kernel and user memory.
1455
1456 If you are not absolutely sure what you are doing, leave this
1457 option alone!
1458
1459 config VMSPLIT_3G
1460 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001461 config VMSPLIT_3G_OPT
1462 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001463 config VMSPLIT_2G
1464 bool "2G/2G user/kernel split"
1465 config VMSPLIT_1G
1466 bool "1G/3G user/kernel split"
1467endchoice
1468
1469config PAGE_OFFSET
1470 hex
Russell King006fa252014-02-26 19:40:46 +00001471 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001472 default 0x40000000 if VMSPLIT_1G
1473 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001474 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001475 default 0xC0000000
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477config NR_CPUS
1478 int "Maximum number of CPUs (2-32)"
1479 range 2 32
1480 depends on SMP
1481 default "4"
1482
Russell Kinga054a812005-11-02 22:24:33 +00001483config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001484 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001485 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001486 help
1487 Say Y here to experiment with turning CPUs off and on. CPUs
1488 can be controlled through /sys/devices/system/cpu.
1489
Will Deacon2bdd4242012-12-12 19:20:52 +00001490config ARM_PSCI
1491 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001492 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001493 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001494 help
1495 Say Y here if you want Linux to communicate with system firmware
1496 implementing the PSCI specification for CPU-centric power
1497 management operations described in ARM document number ARM DEN
1498 0022A ("Power State Coordination Interface System Software on
1499 ARM processors").
1500
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001501# The GPIO number here must be sorted by descending number. In case of
1502# a multiplatform kernel, we just want the highest value required by the
1503# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001504config ARCH_NR_GPIO
1505 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001506 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -08001507 ARCH_ZYNQ || ARCH_QCOM
Tomasz Figaaa425872014-07-03 13:17:12 +02001508 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1509 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001510 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001511 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001512 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001513 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001514 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001515 default 0
1516 help
1517 Maximum number of GPIOs in the system.
1518
1519 If unsure, leave the default value.
1520
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001521source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Russell Kingc9218b12013-04-27 23:31:10 +01001523config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001524 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001525 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001526 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001527 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001528 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001529
1530choice
Russell King47d84682013-09-10 23:47:55 +01001531 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001532 prompt "Timer frequency"
1533
1534config HZ_100
1535 bool "100 Hz"
1536
1537config HZ_200
1538 bool "200 Hz"
1539
1540config HZ_250
1541 bool "250 Hz"
1542
1543config HZ_300
1544 bool "300 Hz"
1545
1546config HZ_500
1547 bool "500 Hz"
1548
1549config HZ_1000
1550 bool "1000 Hz"
1551
1552endchoice
1553
1554config HZ
1555 int
Russell King47d84682013-09-10 23:47:55 +01001556 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001557 default 100 if HZ_100
1558 default 200 if HZ_200
1559 default 250 if HZ_250
1560 default 300 if HZ_300
1561 default 500 if HZ_500
1562 default 1000
1563
1564config SCHED_HRTICK
1565 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001566
Catalin Marinas16c79652009-07-24 12:33:02 +01001567config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001568 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001569 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001570 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001571 select AEABI
1572 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001573 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001574 help
1575 By enabling this option, the kernel will be compiled in
1576 Thumb-2 mode. A compiler/assembler that understand the unified
1577 ARM-Thumb syntax is needed.
1578
1579 If unsure, say N.
1580
Dave Martin6f685c52011-03-03 11:41:12 +01001581config THUMB2_AVOID_R_ARM_THM_JUMP11
1582 bool "Work around buggy Thumb-2 short branch relocations in gas"
1583 depends on THUMB2_KERNEL && MODULES
1584 default y
1585 help
1586 Various binutils versions can resolve Thumb-2 branches to
1587 locally-defined, preemptible global symbols as short-range "b.n"
1588 branch instructions.
1589
1590 This is a problem, because there's no guarantee the final
1591 destination of the symbol, or any candidate locations for a
1592 trampoline, are within range of the branch. For this reason, the
1593 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1594 relocation in modules at all, and it makes little sense to add
1595 support.
1596
1597 The symptom is that the kernel fails with an "unsupported
1598 relocation" error when loading some modules.
1599
1600 Until fixed tools are available, passing
1601 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1602 code which hits this problem, at the cost of a bit of extra runtime
1603 stack usage in some cases.
1604
1605 The problem is described in more detail at:
1606 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1607
1608 Only Thumb-2 kernels are affected.
1609
1610 Unless you are sure your tools don't have this problem, say Y.
1611
Catalin Marinas0becb082009-07-24 12:32:53 +01001612config ARM_ASM_UNIFIED
1613 bool
1614
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001615config ARM_PATCH_IDIV
1616 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1617 depends on CPU_32v7 && !XIP_KERNEL
1618 default y
1619 help
1620 The ARM compiler inserts calls to __aeabi_idiv() and
1621 __aeabi_uidiv() when it needs to perform division on signed
1622 and unsigned integers. Some v7 CPUs have support for the sdiv
1623 and udiv instructions that can be used to implement those
1624 functions.
1625
1626 Enabling this option allows the kernel to modify itself to
1627 replace the first two instructions of these library functions
1628 with the sdiv or udiv plus "bx lr" instructions when the CPU
1629 it is running on supports them. Typically this will be faster
1630 and less power intensive than running the original library
1631 code to do integer division.
1632
Nicolas Pitre704bdda02006-01-14 16:33:50 +00001633config AEABI
1634 bool "Use the ARM EABI to compile the kernel"
1635 help
1636 This option allows for the kernel to be compiled using the latest
1637 ARM ABI (aka EABI). This is only useful if you are using a user
1638 space environment that is also compiled with EABI.
1639
1640 Since there are major incompatibilities between the legacy ABI and
1641 EABI, especially with regard to structure member alignment, this
1642 option also changes the kernel syscall calling convention to
1643 disambiguate both ABIs and allow for backward compatibility support
1644 (selected with CONFIG_OABI_COMPAT).
1645
1646 To use this you need GCC version 4.0.0 or later.
1647
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001648config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001649 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001650 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001651 help
1652 This option preserves the old syscall interface along with the
1653 new (ARM EABI) one. It also provides a compatibility layer to
1654 intercept syscalls that have structure arguments which layout
1655 in memory differs between the legacy ABI and the new ARM EABI
1656 (only for non "thumb" binaries). This option adds a tiny
1657 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001658
1659 The seccomp filter system will not be available when this is
1660 selected, since there is no way yet to sensibly distinguish
1661 between calling conventions during filtering.
1662
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001663 If you know you'll be using only pure EABI user space then you
1664 can say N here. If this option is not selected and you attempt
1665 to execute a legacy ABI binary then the result will be
1666 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001667 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001668
Mel Gormaneb335752009-05-13 17:34:48 +01001669config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001670 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001671
Russell King05944d72006-11-30 20:43:51 +00001672config ARCH_SPARSEMEM_ENABLE
1673 bool
1674
Russell King07a2f732008-10-01 21:39:58 +01001675config ARCH_SPARSEMEM_DEFAULT
1676 def_bool ARCH_SPARSEMEM_ENABLE
1677
Russell King05944d72006-11-30 20:43:51 +00001678config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001679 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001680
Will Deacon7b7bf492011-05-19 13:21:14 +01001681config HAVE_ARCH_PFN_VALID
1682 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1683
Steve Capperb8cd51a2014-10-09 15:29:20 -07001684config HAVE_GENERIC_RCU_GUP
1685 def_bool y
1686 depends on ARM_LPAE
1687
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001688config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001689 bool "High Memory Support"
1690 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001691 help
1692 The address space of ARM processors is only 4 Gigabytes large
1693 and it has to accommodate user address space, kernel address
1694 space as well as some memory mapped IO. That means that, if you
1695 have a large amount of physical memory and/or IO, not all of the
1696 memory can be "permanently mapped" by the kernel. The physical
1697 memory that is not permanently mapped is called "high memory".
1698
1699 Depending on the selected kernel/user memory split, minimum
1700 vmalloc space and actual amount of RAM, you may not need this
1701 option which should result in a slightly faster kernel.
1702
1703 If unsure, say n.
1704
Russell King65cec8e2009-08-17 20:02:06 +01001705config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001706 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001707 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001708 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001709 help
1710 The VM uses one page of physical memory for each page table.
1711 For systems with a lot of processes, this can use a lot of
1712 precious low memory, eventually leading to low memory being
1713 consumed by page tables. Setting this option will allow
1714 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001715
Russell Kinga5e090a2015-08-19 20:40:41 +01001716config CPU_SW_DOMAIN_PAN
1717 bool "Enable use of CPU domains to implement privileged no-access"
1718 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001719 default y
1720 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001721 Increase kernel security by ensuring that normal kernel accesses
1722 are unable to access userspace addresses. This can help prevent
1723 use-after-free bugs becoming an exploitable privilege escalation
1724 by ensuring that magic values (such as LIST_POISON) will always
1725 fault when dereferenced.
1726
1727 CPUs with low-vector mappings use a best-efforts implementation.
1728 Their lower 1MB needs to remain accessible for the vectors, but
1729 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
1731config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001732 def_bool y
1733 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001734
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001735config SYS_SUPPORTS_HUGETLBFS
1736 def_bool y
1737 depends on ARM_LPAE
1738
Catalin Marinas8d962502012-07-25 14:39:26 +01001739config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1740 def_bool y
1741 depends on ARM_LPAE
1742
Steven Capper4bfab202013-07-26 14:58:22 +01001743config ARCH_WANT_GENERAL_HUGETLB
1744 def_bool y
1745
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001746config ARM_MODULE_PLTS
1747 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1748 depends on MODULES
1749 help
1750 Allocate PLTs when loading modules so that jumps and calls whose
1751 targets are too far away for their relative offsets to be encoded
1752 in the instructions themselves can be bounced via veneers in the
1753 module's PLT. This allows modules to be allocated in the generic
1754 vmalloc area after the dedicated module memory area has been
1755 exhausted. The modules will use slightly more memory, but after
1756 rounding up to page size, the actual memory footprint is usually
1757 the same.
1758
1759 Say y if you are getting out of memory errors while loading modules
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761source "mm/Kconfig"
1762
Magnus Dammc1b2d972010-07-05 10:00:11 +01001763config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001764 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001765 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001766 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001767 default "11"
1768 help
1769 The kernel memory allocator divides physically contiguous memory
1770 blocks into "zones", where each zone is a power of two number of
1771 pages. This option selects the largest power of two that the kernel
1772 keeps in the memory allocator. If you need to allocate very large
1773 blocks of physically contiguous memory, then you may need to
1774 increase this value.
1775
1776 This config option is actually maximum order plus one. For example,
1777 a value of 11 means that the largest free memory block is 2^10 pages.
1778
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779config ALIGNMENT_TRAP
1780 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001781 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001783 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001785 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1787 address divisible by 4. On 32-bit ARM processors, these non-aligned
1788 fetch/store instructions will be emulated in software if you say
1789 here, which has a severe performance impact. This is necessary for
1790 correct operation of some network protocols. With an IP-only
1791 configuration it is safe to say N, otherwise say Y.
1792
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001793config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001794 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1795 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001796 default y if CPU_FEROCEON
1797 help
1798 Implement faster copy_to_user and clear_user methods for CPU
1799 cores where a 8-word STM instruction give significantly higher
1800 memory write throughput than a sequence of individual 32bit stores.
1801
1802 A possible side effect is a slight increase in scheduling latency
1803 between threads sharing the same address space if they invoke
1804 such copy operations with large buffers.
1805
1806 However, if the CPU data cache is using a write-allocate mode,
1807 this option is unlikely to provide any performance gain.
1808
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001809config SECCOMP
1810 bool
1811 prompt "Enable seccomp to safely compute untrusted bytecode"
1812 ---help---
1813 This kernel feature is useful for number crunching applications
1814 that may need to compute untrusted bytecode during their
1815 execution. By using pipes or other transports made available to
1816 the process as file descriptors supporting the read/write
1817 syscalls, it's possible to isolate those applications in
1818 their own address space using seccomp. Once seccomp is
1819 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1820 and the task is only allowed to execute a few safe syscalls
1821 defined by each seccomp mode.
1822
Stefano Stabellini06e62952013-10-15 15:47:14 +00001823config SWIOTLB
1824 def_bool y
1825
1826config IOMMU_HELPER
1827 def_bool SWIOTLB
1828
Stefano Stabellini02c24332015-11-23 10:32:57 +00001829config PARAVIRT
1830 bool "Enable paravirtualization code"
1831 help
1832 This changes the kernel so it can modify itself when it is run
1833 under a hypervisor, potentially improving performance significantly
1834 over full virtualization.
1835
1836config PARAVIRT_TIME_ACCOUNTING
1837 bool "Paravirtual steal time accounting"
1838 select PARAVIRT
1839 default n
1840 help
1841 Select this option to enable fine granularity task steal time
1842 accounting. Time spent executing other tasks in parallel with
1843 the current vCPU is discounted from the vCPU power. To account for
1844 that, there can be a small performance impact.
1845
1846 If in doubt, say N here.
1847
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001848config XEN_DOM0
1849 def_bool y
1850 depends on XEN
1851
1852config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001853 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001854 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001855 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001856 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001857 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001858 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001859 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001860 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001861 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001862 help
1863 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1864
Dima Zavin1bffa8f2011-08-23 15:56:50 -07001865config ARM_FLUSH_CONSOLE_ON_RESTART
1866 bool "Force flush the console on restart"
1867 help
1868 If the console is locked while the system is rebooted, the messages
1869 in the temporary logbuffer would not have propogated to all the
1870 console drivers. This option forces the console lock to be
1871 released if it failed to be acquired, which will cause all the
1872 pending messages to be flushed.
1873
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874endmenu
1875
1876menu "Boot options"
1877
Grant Likely9eb8f672011-04-28 14:27:20 -06001878config USE_OF
1879 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001880 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001881 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001882 help
1883 Include support for flattened device tree machine descriptions.
1884
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001885config ATAGS
1886 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1887 default y
1888 help
1889 This is the traditional way of passing data to the kernel at boot
1890 time. If you are solely relying on the flattened device tree (or
1891 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1892 to remove ATAGS support from your kernel binary. If unsure,
1893 leave this to y.
1894
1895config DEPRECATED_PARAM_STRUCT
1896 bool "Provide old way to pass kernel parameters"
1897 depends on ATAGS
1898 help
1899 This was deprecated in 2001 and announced to live on for 5 years.
1900 Some old boot loaders still use this way.
1901
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001902config BUILD_ARM_APPENDED_DTB_IMAGE
1903 bool "Build a concatenated zImage/dtb by default"
1904 depends on OF
1905 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001906 Enabling this option will cause a concatenated zImage and list of
1907 DTBs to be built by default (instead of a standalone zImage.)
1908 The image will built in arch/arm/boot/zImage-dtb
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001909
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001910config BUILD_ARM_APPENDED_DTB_IMAGE_NAMES
1911 string "Default dtb names"
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001912 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1913 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001914 Space separated list of names of dtbs to append when
1915 building a concatenated zImage-dtb.
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001916
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917# Compressed boot loader in ROM. Yes, we really want to ask about
1918# TEXT and BSS so we preserve their values in the config files.
1919config ZBOOT_ROM_TEXT
1920 hex "Compressed ROM boot loader base address"
1921 default "0"
1922 help
1923 The physical address at which the ROM-able zImage is to be
1924 placed in the target. Platforms which normally make use of
1925 ROM-able zImage formats normally set this to a suitable
1926 value in their defconfig file.
1927
1928 If ZBOOT_ROM is not enabled, this has no effect.
1929
1930config ZBOOT_ROM_BSS
1931 hex "Compressed ROM boot loader BSS address"
1932 default "0"
1933 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001934 The base address of an area of read/write memory in the target
1935 for the ROM-able zImage which must be available while the
1936 decompressor is running. It must be large enough to hold the
1937 entire decompressed kernel plus an additional 128 KiB.
1938 Platforms which normally make use of ROM-able zImage formats
1939 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
1941 If ZBOOT_ROM is not enabled, this has no effect.
1942
1943config ZBOOT_ROM
1944 bool "Compressed boot loader in ROM/flash"
1945 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001946 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 help
1948 Say Y here if you intend to execute your compressed kernel image
1949 (zImage) directly from ROM or flash. If unsure, say N.
1950
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001951config ARM_APPENDED_DTB
1952 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001953 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001954 help
1955 With this option, the boot code will look for a device tree binary
1956 (DTB) appended to zImage
1957 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1958
1959 This is meant as a backward compatibility convenience for those
1960 systems with a bootloader that can't be upgraded to accommodate
1961 the documented boot protocol using a device tree.
1962
1963 Beware that there is very little in terms of protection against
1964 this option being confused by leftover garbage in memory that might
1965 look like a DTB header after a reboot if no actual DTB is appended
1966 to zImage. Do not leave this option active in a production kernel
1967 if you don't intend to always append a DTB. Proper passing of the
1968 location into r2 of a bootloader provided DTB is always preferable
1969 to this option.
1970
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001971config ARM_ATAG_DTB_COMPAT
1972 bool "Supplement the appended DTB with traditional ATAG information"
1973 depends on ARM_APPENDED_DTB
1974 help
1975 Some old bootloaders can't be updated to a DTB capable one, yet
1976 they provide ATAGs with memory configuration, the ramdisk address,
1977 the kernel cmdline string, etc. Such information is dynamically
1978 provided by the bootloader and can't always be stored in a static
1979 DTB. To allow a device tree enabled kernel to be used with such
1980 bootloaders, this option allows zImage to extract the information
1981 from the ATAG list and store it at run time into the appended DTB.
1982
Genoud Richardd0f34a112012-06-26 16:37:59 +01001983choice
1984 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1985 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1986
1987config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1988 bool "Use bootloader kernel arguments if available"
1989 help
1990 Uses the command-line options passed by the boot loader instead of
1991 the device tree bootargs property. If the boot loader doesn't provide
1992 any, the device tree bootargs property will be used.
1993
1994config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1995 bool "Extend with bootloader kernel arguments"
1996 help
1997 The command-line arguments provided by the boot loader will be
1998 appended to the the device tree bootargs property.
1999
2000endchoice
2001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002config CMDLINE
2003 string "Default kernel command string"
2004 default ""
2005 help
2006 On some architectures (EBSA110 and CATS), there is currently no way
2007 for the boot loader to pass arguments to the kernel. For these
2008 architectures, you should supply some command-line options at build
2009 time by entering them here. As a minimum, you should specify the
2010 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2011
Victor Boivie4394c122011-05-04 17:07:55 +01002012choice
2013 prompt "Kernel command line type" if CMDLINE != ""
2014 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002015 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01002016
2017config CMDLINE_FROM_BOOTLOADER
2018 bool "Use bootloader kernel arguments if available"
2019 help
2020 Uses the command-line options passed by the boot loader. If
2021 the boot loader doesn't provide any, the default kernel command
2022 string provided in CMDLINE will be used.
2023
2024config CMDLINE_EXTEND
2025 bool "Extend bootloader kernel arguments"
2026 help
2027 The command-line arguments provided by the boot loader will be
2028 appended to the default kernel command string.
2029
Alexander Holler92d20402010-02-16 19:04:53 +01002030config CMDLINE_FORCE
2031 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01002032 help
2033 Always use the default kernel command string, even if the boot
2034 loader passes other arguments to the kernel.
2035 This is useful if you cannot or don't want to change the
2036 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01002037endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01002038
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039config XIP_KERNEL
2040 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00002041 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 help
2043 Execute-In-Place allows the kernel to run from non-volatile storage
2044 directly addressable by the CPU, such as NOR flash. This saves RAM
2045 space since the text section of the kernel is not loaded from flash
2046 to RAM. Read-write sections, such as the data section and stack,
2047 are still copied to RAM. The XIP kernel is not compressed since
2048 it has to run directly from flash, so it will take more space to
2049 store it. The flash address used to link the kernel object files,
2050 and for storing it, is configuration dependent. Therefore, if you
2051 say Y here, you must know the proper physical address where to
2052 store the kernel image depending on your own flash memory usage.
2053
2054 Also note that the make target becomes "make xipImage" rather than
2055 "make zImage" or "make Image". The final kernel binary to put in
2056 ROM memory will be arch/arm/boot/xipImage.
2057
2058 If unsure, say N.
2059
2060config XIP_PHYS_ADDR
2061 hex "XIP Kernel Physical Location"
2062 depends on XIP_KERNEL
2063 default "0x00080000"
2064 help
2065 This is the physical address in your flash memory the kernel will
2066 be linked for and stored to. This address is dependent on your
2067 own flash usage.
2068
Richard Purdiec587e4a2007-02-06 21:29:00 +01002069config KEXEC
2070 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002071 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002072 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002073 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002074 help
2075 kexec is a system call that implements the ability to shutdown your
2076 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002077 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002078 you can start any kernel with it, not just Linux.
2079
2080 It is an ongoing process to be certain the hardware in a machine
2081 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002082 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002083
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002084config ATAGS_PROC
2085 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002086 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002087 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002088 help
2089 Should the atags used to boot the kernel be exported in an "atags"
2090 file in procfs. Useful with kexec.
2091
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002092config CRASH_DUMP
2093 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002094 help
2095 Generate crash dump after being started by kexec. This should
2096 be normally only set in special crash dump kernels which are
2097 loaded in the main kernel with kexec-tools into a specially
2098 reserved region and then later executed after a crash by
2099 kdump/kexec. The crash dump kernel must be compiled to a
2100 memory address not used by the main kernel
2101
2102 For more details see Documentation/kdump/kdump.txt
2103
Eric Miaoe69edc792010-07-05 15:56:50 +02002104config AUTO_ZRELADDR
2105 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002106 help
2107 ZRELADDR is the physical address where the decompressed kernel
2108 image will be placed. If AUTO_ZRELADDR is selected, the address
2109 will be determined at run-time by masking the current IP with
2110 0xf8000000. This assumes the zImage being placed in the first 128MB
2111 from start of memory.
2112
Roy Franz81a0bc32015-09-23 20:17:54 -07002113config EFI_STUB
2114 bool
2115
2116config EFI
2117 bool "UEFI runtime support"
2118 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2119 select UCS2_STRING
2120 select EFI_PARAMS_FROM_FDT
2121 select EFI_STUB
2122 select EFI_ARMSTUB
2123 select EFI_RUNTIME_WRAPPERS
2124 ---help---
2125 This option provides support for runtime services provided
2126 by UEFI firmware (such as non-volatile variables, realtime
2127 clock, and platform reset). A UEFI stub is also provided to
2128 allow the kernel to be booted as an EFI application. This
2129 is only useful for kernels that may run on systems that have
2130 UEFI firmware.
2131
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132endmenu
2133
Russell Kingac9d7ef2008-08-18 17:26:00 +01002134menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
Russell Kingac9d7ef2008-08-18 17:26:00 +01002138source "drivers/cpuidle/Kconfig"
2139
2140endmenu
2141
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142menu "Floating point emulation"
2143
2144comment "At least one emulation must be selected"
2145
2146config FPE_NWFPE
2147 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002148 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 ---help---
2150 Say Y to include the NWFPE floating point emulator in the kernel.
2151 This is necessary to run most binaries. Linux does not currently
2152 support floating point hardware so you need to say Y here even if
2153 your machine has an FPA or floating point co-processor podule.
2154
2155 You may say N here if you are going to load the Acorn FPEmulator
2156 early in the bootup.
2157
2158config FPE_NWFPE_XP
2159 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002160 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 help
2162 Say Y to include 80-bit support in the kernel floating-point
2163 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2164 Note that gcc does not generate 80-bit operations by default,
2165 so in most cases this option only enlarges the size of the
2166 floating point emulator without any good reason.
2167
2168 You almost surely want to say N here.
2169
2170config FPE_FASTFPE
2171 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002172 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 ---help---
2174 Say Y here to include the FAST floating point emulator in the kernel.
2175 This is an experimental much faster emulator which now also has full
2176 precision for the mantissa. It does not support any exceptions.
2177 It is very simple, and approximately 3-6 times faster than NWFPE.
2178
2179 It should be sufficient for most programs. It may be not suitable
2180 for scientific calculations, but you have to check this for yourself.
2181 If you do not feel you need a faster FP emulation you should better
2182 choose NWFPE.
2183
2184config VFP
2185 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002186 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 help
2188 Say Y to include VFP support code in the kernel. This is needed
2189 if your hardware includes a VFP unit.
2190
2191 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2192 release notes and additional status information.
2193
2194 Say N if your target does not have VFP hardware.
2195
Catalin Marinas25ebee02007-09-25 15:22:24 +01002196config VFPv3
2197 bool
2198 depends on VFP
2199 default y if CPU_V7
2200
Catalin Marinasb5872db2008-01-10 19:16:17 +01002201config NEON
2202 bool "Advanced SIMD (NEON) Extension support"
2203 depends on VFPv3 && CPU_V7
2204 help
2205 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2206 Extension.
2207
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002208config KERNEL_MODE_NEON
2209 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002210 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002211 help
2212 Say Y to include support for NEON in kernel mode.
2213
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214endmenu
2215
2216menu "Userspace binary formats"
2217
2218source "fs/Kconfig.binfmt"
2219
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220endmenu
2221
2222menu "Power management options"
2223
Russell Kingeceab4a2005-11-15 11:31:41 +00002224source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
Johannes Bergf4cb5702007-12-08 02:14:00 +01002226config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002227 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002228 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002229 def_bool y
2230
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002231config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002232 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002233 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002234
Sebastian Capella603fb422014-03-25 01:20:29 +01002235config ARCH_HIBERNATION_POSSIBLE
2236 bool
2237 depends on MMU
2238 default y if ARCH_SUSPEND_POSSIBLE
2239
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240endmenu
2241
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002242source "net/Kconfig"
2243
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002244source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
Kumar Gala916f7432015-02-26 15:49:09 -06002246source "drivers/firmware/Kconfig"
2247
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248source "fs/Kconfig"
2249
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250source "arch/arm/Kconfig.debug"
2251
2252source "security/Kconfig"
2253
2254source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002255if CRYPTO
2256source "arch/arm/crypto/Kconfig"
2257endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258
2259source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002260
2261source "arch/arm/kvm/Kconfig"