blob: 87d5ef188e29484fe303931c71cc45ac30005cce [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010043#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010049#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020050#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030051#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010052
53#include "tlv320aic3x.h"
54
Jarkko Nikula07779fd2010-04-26 15:49:14 +030055#define AIC3X_NUM_SUPPLIES 4
56static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
57 "IOVDD", /* I/O Voltage */
58 "DVDD", /* Digital Core Voltage */
59 "AVDD", /* Analog DAC Voltage */
60 "DRVDD", /* ADC Analog and Output Driver Voltage */
61};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010062
Jarkko Nikula414c73a2010-11-01 14:03:56 +020063static LIST_HEAD(reset_list);
64
Jarkko Nikula5a895f82010-09-20 10:39:13 +030065struct aic3x_priv;
66
67struct aic3x_disable_nb {
68 struct notifier_block nb;
69 struct aic3x_priv *aic3x;
70};
71
Vladimir Barinov44d0a872007-11-14 17:07:17 +010072/* codec private data */
73struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030074 struct snd_soc_codec *codec;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030075 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030076 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000077 enum snd_soc_control_type control_type;
78 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010079 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020080 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010081 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030082 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030083 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080084#define AIC3X_MODEL_3X 0
85#define AIC3X_MODEL_33 1
86#define AIC3X_MODEL_3007 2
87 u16 model;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010088};
89
90/*
91 * AIC3X register cache
92 * We can't read the AIC3X register space when we are
93 * using 2 wire for device control, so we cache them instead.
94 * There is no point in caching the reset register
95 */
96static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
97 0x00, 0x00, 0x00, 0x10, /* 0 */
98 0x04, 0x00, 0x00, 0x00, /* 4 */
99 0x00, 0x00, 0x00, 0x01, /* 8 */
100 0x00, 0x00, 0x00, 0x80, /* 12 */
101 0x80, 0xff, 0xff, 0x78, /* 16 */
102 0x78, 0x78, 0x78, 0x78, /* 20 */
103 0x78, 0x00, 0x00, 0xfe, /* 24 */
104 0x00, 0x00, 0xfe, 0x00, /* 28 */
105 0x18, 0x18, 0x00, 0x00, /* 32 */
106 0x00, 0x00, 0x00, 0x00, /* 36 */
107 0x00, 0x00, 0x00, 0x80, /* 40 */
108 0x80, 0x00, 0x00, 0x00, /* 44 */
109 0x00, 0x00, 0x00, 0x04, /* 48 */
110 0x00, 0x00, 0x00, 0x00, /* 52 */
111 0x00, 0x00, 0x04, 0x00, /* 56 */
112 0x00, 0x00, 0x00, 0x00, /* 60 */
113 0x00, 0x04, 0x00, 0x00, /* 64 */
114 0x00, 0x00, 0x00, 0x00, /* 68 */
115 0x04, 0x00, 0x00, 0x00, /* 72 */
116 0x00, 0x00, 0x00, 0x00, /* 76 */
117 0x00, 0x00, 0x00, 0x00, /* 80 */
118 0x00, 0x00, 0x00, 0x00, /* 84 */
119 0x00, 0x00, 0x00, 0x00, /* 88 */
120 0x00, 0x00, 0x00, 0x00, /* 92 */
121 0x00, 0x00, 0x00, 0x00, /* 96 */
122 0x00, 0x00, 0x02, /* 100 */
123};
124
125/*
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300126 * read from the aic3x register space. Only use for this function is if
127 * wanting to read volatile bits from those registers that has both read-only
128 * and read/write bits. All other cases should use snd_soc_read.
Daniel Mack54e7e612008-04-30 16:20:52 +0200129 */
130static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
131 u8 *value)
132{
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300133 u8 *cache = codec->reg_cache;
Mark Brown5f345342009-07-05 17:35:28 +0100134
Jarkko Nikula5a895f82010-09-20 10:39:13 +0300135 if (codec->cache_only)
136 return -EINVAL;
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300137 if (reg >= AIC3X_CACHEREGNUM)
138 return -1;
Daniel Mack54e7e612008-04-30 16:20:52 +0200139
Axel Lin38c436a2011-10-14 09:37:00 +0800140 codec->cache_bypass = 1;
141 *value = snd_soc_read(codec, reg);
142 codec->cache_bypass = 0;
143
Jarkko Nikula9900daa2010-09-14 16:59:47 +0300144 cache[reg] = *value;
145
Daniel Mack54e7e612008-04-30 16:20:52 +0200146 return 0;
147}
148
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100149#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
150{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
151 .info = snd_soc_info_volsw, \
152 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
153 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
154
155/*
156 * All input lines are connected when !0xf and disconnected with 0xf bit field,
157 * so we have to use specific dapm_put call for input mixer
158 */
159static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
160 struct snd_ctl_elem_value *ucontrol)
161{
Jarkko Nikula9d035452011-05-13 19:16:52 +0300162 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
163 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200164 struct soc_mixer_control *mc =
165 (struct soc_mixer_control *)kcontrol->private_value;
166 unsigned int reg = mc->reg;
167 unsigned int shift = mc->shift;
168 int max = mc->max;
169 unsigned int mask = (1 << fls(max)) - 1;
170 unsigned int invert = mc->invert;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100171 unsigned short val, val_mask;
172 int ret;
173 struct snd_soc_dapm_path *path;
174 int found = 0;
175
176 val = (ucontrol->value.integer.value[0] & mask);
177
178 mask = 0xf;
179 if (val)
180 val = mask;
181
182 if (invert)
183 val = mask - val;
184 val_mask = mask << shift;
185 val = val << shift;
186
187 mutex_lock(&widget->codec->mutex);
188
189 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
190 /* find dapm widget path assoc with kcontrol */
Jarkko Nikula8ddab3f2010-12-14 12:18:30 +0200191 list_for_each_entry(path, &widget->dapm->card->paths, list) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100192 if (path->kcontrol != kcontrol)
193 continue;
194
195 /* found, now check type */
196 found = 1;
197 if (val)
198 /* new connection */
199 path->connect = invert ? 0 : 1;
200 else
201 /* old connection must be powered down */
202 path->connect = invert ? 1 : 0;
Mark Brown25c77c52011-10-08 13:36:03 +0100203
204 dapm_mark_dirty(path->source, "tlv320aic3x source");
205 dapm_mark_dirty(path->sink, "tlv320aic3x sink");
206
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100207 break;
208 }
209
210 if (found)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200211 snd_soc_dapm_sync(widget->dapm);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100212 }
213
214 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
215
216 mutex_unlock(&widget->codec->mutex);
217 return ret;
218}
219
220static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
221static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
222static const char *aic3x_left_hpcom_mux[] =
223 { "differential of HPLOUT", "constant VCM", "single-ended" };
224static const char *aic3x_right_hpcom_mux[] =
225 { "differential of HPROUT", "constant VCM", "single-ended",
226 "differential of HPLCOM", "external feedback" };
227static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300228static const char *aic3x_adc_hpf[] =
229 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100230
231#define LDAC_ENUM 0
232#define RDAC_ENUM 1
233#define LHPCOM_ENUM 2
234#define RHPCOM_ENUM 3
Jarkko Nikula404b5662011-05-26 11:37:02 +0300235#define LINE1L_2_L_ENUM 4
236#define LINE1L_2_R_ENUM 5
237#define LINE1R_2_L_ENUM 6
238#define LINE1R_2_R_ENUM 7
239#define LINE2L_ENUM 8
240#define LINE2R_ENUM 9
241#define ADC_HPF_ENUM 10
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100242
243static const struct soc_enum aic3x_enum[] = {
244 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
245 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
246 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
247 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
248 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula404b5662011-05-26 11:37:02 +0300249 SOC_ENUM_SINGLE(LINE1L_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
250 SOC_ENUM_SINGLE(LINE1R_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100251 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
252 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
253 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300254 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100255};
256
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200257/*
258 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
259 */
260static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
261/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
262static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
263/*
264 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
265 * Step size is approximately 0.5 dB over most of the scale but increasing
266 * near the very low levels.
267 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
268 * but having increasing dB difference below that (and where it doesn't count
269 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
270 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
271 */
272static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
273
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100274static const struct snd_kcontrol_new aic3x_snd_controls[] = {
275 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200276 SOC_DOUBLE_R_TLV("PCM Playback Volume",
277 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100278
Jarkko Nikula098b1712010-08-27 16:56:50 +0300279 /*
280 * Output controls that map to output mixer switches. Note these are
281 * only for swapped L-to-R and R-to-L routes. See below stereo controls
282 * for direct L-to-L and R-to-R routes.
283 */
284 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
285 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
286 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
287 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
288 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
289 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
290
291 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
292 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
293 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
294 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
295 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
296 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
297
298 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
299 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
300 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
301 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
302 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
303 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
304
305 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
306 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
307 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
308 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
309 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
310 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
311
312 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
313 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
314 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
315 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
316 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
317 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
318
319 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
320 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
321 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
322 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
323 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
324 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
325
326 /* Stereo output controls for direct L-to-L and R-to-R routes */
327 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
328 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
329 0, 118, 1, output_stage_tlv),
330 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
331 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
332 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200333 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
334 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
335 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100336
Jarkko Nikula098b1712010-08-27 16:56:50 +0300337 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
338 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
339 0, 118, 1, output_stage_tlv),
340 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
341 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
342 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200343 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
344 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
345 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100346
Jarkko Nikula098b1712010-08-27 16:56:50 +0300347 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
348 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
349 0, 118, 1, output_stage_tlv),
350 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
351 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
352 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200353 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
354 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
355 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100356
Jarkko Nikula098b1712010-08-27 16:56:50 +0300357 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
358 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
359 0, 118, 1, output_stage_tlv),
360 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
361 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
362 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200363 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
364 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
365 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300366
367 /* Output pin mute controls */
368 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
369 0x01, 0),
370 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
371 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
372 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300373 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100374 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100375
376 /*
377 * Note: enable Automatic input Gain Controller with care. It can
378 * adjust PGA to max value when ADC is on and will never go back.
379 */
380 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
381
382 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200383 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
384 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100385 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300386
387 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100388};
389
Randolph Chung6184f102010-08-20 12:47:53 +0800390/*
391 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
392 */
393static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
394
395static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
396 SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
397
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100398/* Left DAC Mux */
399static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
400SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
401
402/* Right DAC Mux */
403static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
404SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
405
406/* Left HPCOM Mux */
407static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
408SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
409
410/* Right HPCOM Mux */
411static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
412SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
413
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300414/* Left Line Mixer */
415static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
416 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
417 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
418 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
419 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
420 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
421 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100422};
423
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300424/* Right Line Mixer */
425static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
426 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
427 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
428 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
429 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
430 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
431 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
432};
433
434/* Mono Mixer */
435static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
436 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
437 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
438 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
439 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
440 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
441 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
442};
443
444/* Left HP Mixer */
445static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
446 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
447 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
448 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
449 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
450 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
451 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
452};
453
454/* Right HP Mixer */
455static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
456 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
457 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
458 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
459 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
460 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
461 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
462};
463
464/* Left HPCOM Mixer */
465static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
466 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
467 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
468 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
469 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
470 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
471 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
472};
473
474/* Right HPCOM Mixer */
475static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
476 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
477 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
478 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
479 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
480 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
481 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100482};
483
484/* Left PGA Mixer */
485static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
486 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100487 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100488 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
489 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100490 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100491};
492
493/* Right PGA Mixer */
494static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
495 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100496 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100497 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100498 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100499 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
500};
501
502/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300503static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
504SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_L_ENUM]);
505static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
506SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_R_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100507
508/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300509static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
510SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_R_ENUM]);
511static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
512SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_L_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100513
514/* Left Line2 Mux */
515static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
516SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
517
518/* Right Line2 Mux */
519static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
520SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
521
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100522static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
523 /* Left DAC to Left Outputs */
524 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
525 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
526 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100527 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
528 &aic3x_left_hpcom_mux_controls),
529 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
530 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
531 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
532
533 /* Right DAC to Right Outputs */
534 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
535 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
536 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100537 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
538 &aic3x_right_hpcom_mux_controls),
539 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
540 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
541 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
542
543 /* Mono Output */
544 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
545
Daniel Mack54f01912008-11-26 17:47:36 +0100546 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100547 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
548 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
549 &aic3x_left_pga_mixer_controls[0],
550 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
551 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300552 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100553 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300554 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100555 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
556 &aic3x_left_line2_mux_controls),
557
Daniel Mack54f01912008-11-26 17:47:36 +0100558 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100559 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
560 LINE1R_2_RADC_CTRL, 2, 0),
561 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
562 &aic3x_right_pga_mixer_controls[0],
563 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100564 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300565 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100566 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300567 &aic3x_right_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100568 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
569 &aic3x_right_line2_mux_controls),
570
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300571 /*
572 * Not a real mic bias widget but similar function. This is for dynamic
573 * control of GPIO1 digital mic modulator clock output function when
574 * using digital mic.
575 */
576 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
577 AIC3X_GPIO1_REG, 4, 0xf,
578 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
579 AIC3X_GPIO1_FUNC_DISABLED),
580
581 /*
582 * Also similar function like mic bias. Selects digital mic with
583 * configurable oversampling rate instead of ADC converter.
584 */
585 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
586 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
587 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
588 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
589 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
590 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
591
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100592 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300593 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
594 MICBIAS_CTRL, 6, 3, 1, 0),
595 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
596 MICBIAS_CTRL, 6, 3, 2, 0),
597 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
598 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100599
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300600 /* Output mixers */
601 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
602 &aic3x_left_line_mixer_controls[0],
603 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
604 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
605 &aic3x_right_line_mixer_controls[0],
606 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
607 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
608 &aic3x_mono_mixer_controls[0],
609 ARRAY_SIZE(aic3x_mono_mixer_controls)),
610 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
611 &aic3x_left_hp_mixer_controls[0],
612 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
613 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
614 &aic3x_right_hp_mixer_controls[0],
615 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
616 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
617 &aic3x_left_hpcom_mixer_controls[0],
618 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
619 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
620 &aic3x_right_hpcom_mixer_controls[0],
621 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100622
623 SND_SOC_DAPM_OUTPUT("LLOUT"),
624 SND_SOC_DAPM_OUTPUT("RLOUT"),
625 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
626 SND_SOC_DAPM_OUTPUT("HPLOUT"),
627 SND_SOC_DAPM_OUTPUT("HPROUT"),
628 SND_SOC_DAPM_OUTPUT("HPLCOM"),
629 SND_SOC_DAPM_OUTPUT("HPRCOM"),
630
631 SND_SOC_DAPM_INPUT("MIC3L"),
632 SND_SOC_DAPM_INPUT("MIC3R"),
633 SND_SOC_DAPM_INPUT("LINE1L"),
634 SND_SOC_DAPM_INPUT("LINE1R"),
635 SND_SOC_DAPM_INPUT("LINE2L"),
636 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300637
638 /*
639 * Virtual output pin to detection block inside codec. This can be
640 * used to keep codec bias on if gpio or detection features are needed.
641 * Force pin on or construct a path with an input jack and mic bias
642 * widgets.
643 */
644 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100645};
646
Randolph Chung6184f102010-08-20 12:47:53 +0800647static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
648 /* Class-D outputs */
649 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
650 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
651
652 SND_SOC_DAPM_OUTPUT("SPOP"),
653 SND_SOC_DAPM_OUTPUT("SPOM"),
654};
655
Mark Brownd0cc0d32008-05-13 14:55:22 +0200656static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100657 /* Left Input */
658 {"Left Line1L Mux", "single-ended", "LINE1L"},
659 {"Left Line1L Mux", "differential", "LINE1L"},
660
661 {"Left Line2L Mux", "single-ended", "LINE2L"},
662 {"Left Line2L Mux", "differential", "LINE2L"},
663
664 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100665 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100666 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
667 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100668 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100669
670 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300671 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100672
673 /* Right Input */
674 {"Right Line1R Mux", "single-ended", "LINE1R"},
675 {"Right Line1R Mux", "differential", "LINE1R"},
676
677 {"Right Line2R Mux", "single-ended", "LINE2R"},
678 {"Right Line2R Mux", "differential", "LINE2R"},
679
Daniel Mack54f01912008-11-26 17:47:36 +0100680 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100681 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
682 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100683 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100684 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
685
686 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300687 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100688
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300689 /*
690 * Logical path between digital mic enable and GPIO1 modulator clock
691 * output function
692 */
693 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
694 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
695 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300696
697 /* Left DAC Output */
698 {"Left DAC Mux", "DAC_L1", "Left DAC"},
699 {"Left DAC Mux", "DAC_L2", "Left DAC"},
700 {"Left DAC Mux", "DAC_L3", "Left DAC"},
701
702 /* Right DAC Output */
703 {"Right DAC Mux", "DAC_R1", "Right DAC"},
704 {"Right DAC Mux", "DAC_R2", "Right DAC"},
705 {"Right DAC Mux", "DAC_R3", "Right DAC"},
706
707 /* Left Line Output */
708 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
709 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
710 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
711 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
712 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
713 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
714
715 {"Left Line Out", NULL, "Left Line Mixer"},
716 {"Left Line Out", NULL, "Left DAC Mux"},
717 {"LLOUT", NULL, "Left Line Out"},
718
719 /* Right Line Output */
720 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
721 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
722 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
723 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
724 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
725 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
726
727 {"Right Line Out", NULL, "Right Line Mixer"},
728 {"Right Line Out", NULL, "Right DAC Mux"},
729 {"RLOUT", NULL, "Right Line Out"},
730
731 /* Mono Output */
732 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
733 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
734 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
735 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
736 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
737 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
738
739 {"Mono Out", NULL, "Mono Mixer"},
740 {"MONO_LOUT", NULL, "Mono Out"},
741
742 /* Left HP Output */
743 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
744 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
745 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
746 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
747 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
748 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
749
750 {"Left HP Out", NULL, "Left HP Mixer"},
751 {"Left HP Out", NULL, "Left DAC Mux"},
752 {"HPLOUT", NULL, "Left HP Out"},
753
754 /* Right HP Output */
755 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
756 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
757 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
758 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
759 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
760 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
761
762 {"Right HP Out", NULL, "Right HP Mixer"},
763 {"Right HP Out", NULL, "Right DAC Mux"},
764 {"HPROUT", NULL, "Right HP Out"},
765
766 /* Left HPCOM Output */
767 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
768 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
769 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
770 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
771 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
772 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
773
774 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
775 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
776 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
777 {"Left HP Com", NULL, "Left HPCOM Mux"},
778 {"HPLCOM", NULL, "Left HP Com"},
779
780 /* Right HPCOM Output */
781 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
782 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
783 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
784 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
785 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
786 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
787
788 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
789 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
790 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
791 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
792 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
793 {"Right HP Com", NULL, "Right HPCOM Mux"},
794 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100795};
796
Randolph Chung6184f102010-08-20 12:47:53 +0800797static const struct snd_soc_dapm_route intercon_3007[] = {
798 /* Class-D outputs */
799 {"Left Class-D Out", NULL, "Left Line Out"},
800 {"Right Class-D Out", NULL, "Left Line Out"},
801 {"SPOP", NULL, "Left Class-D Out"},
802 {"SPOM", NULL, "Right Class-D Out"},
803};
804
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100805static int aic3x_add_widgets(struct snd_soc_codec *codec)
806{
Randolph Chung6184f102010-08-20 12:47:53 +0800807 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200808 struct snd_soc_dapm_context *dapm = &codec->dapm;
Randolph Chung6184f102010-08-20 12:47:53 +0800809
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200810 snd_soc_dapm_new_controls(dapm, aic3x_dapm_widgets,
Mark Brownd0cc0d32008-05-13 14:55:22 +0200811 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100812
813 /* set up audio path interconnects */
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200814 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100815
Randolph Chung6184f102010-08-20 12:47:53 +0800816 if (aic3x->model == AIC3X_MODEL_3007) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200817 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +0800818 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200819 snd_soc_dapm_add_routes(dapm, intercon_3007,
820 ARRAY_SIZE(intercon_3007));
Randolph Chung6184f102010-08-20 12:47:53 +0800821 }
822
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100823 return 0;
824}
825
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100826static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000827 struct snd_pcm_hw_params *params,
828 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100829{
830 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000831 struct snd_soc_codec *codec =rtd->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900832 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200833 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100834 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
835 u16 d, pll_d = 1;
Chaithrika U S06c71282009-07-22 07:45:04 -0400836 u8 reg;
Peter Meerwald255173b2009-12-14 14:44:56 +0100837 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100838
839 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300840 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100841 switch (params_format(params)) {
842 case SNDRV_PCM_FORMAT_S16_LE:
843 break;
844 case SNDRV_PCM_FORMAT_S20_3LE:
845 data |= (0x01 << 4);
846 break;
847 case SNDRV_PCM_FORMAT_S24_LE:
848 data |= (0x02 << 4);
849 break;
850 case SNDRV_PCM_FORMAT_S32_LE:
851 data |= (0x03 << 4);
852 break;
853 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300854 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100855
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200856 /* Fsref can be 44100 or 48000 */
857 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
858
859 /* Try to find a value for Q which allows us to bypass the PLL and
860 * generate CODEC_CLK directly. */
861 for (pll_q = 2; pll_q < 18; pll_q++)
862 if (aic3x->sysclk / (128 * pll_q) == fsref) {
863 bypass_pll = 1;
864 break;
865 }
866
867 if (bypass_pll) {
868 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300869 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
870 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400871 /* disable PLL if it is bypassed */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300872 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
873 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400874
875 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300876 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400877 /* enable PLL when it is used */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300878 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
879 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400880 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200881
882 /* Route Left DAC to left channel input and
883 * right DAC to right channel input */
884 data = (LDAC2LCH | RDAC2RCH);
885 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
886 if (params_rate(params) >= 64000)
887 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300888 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200889
890 /* codec sample rate select */
891 data = (fsref * 20) / params_rate(params);
892 if (params_rate(params) < 64000)
893 data /= 2;
894 data /= 5;
895 data -= 2;
896 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300897 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200898
899 if (bypass_pll)
900 return 0;
901
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300902 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +0100903 * one wins the game. Try with d==0 first, next with d!=0.
904 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200905 * The sysclk is divided by 1000 to prevent integer overflows.
906 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100907
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200908 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
909
910 for (r = 1; r <= 16; r++)
911 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100912 for (j = 4; j <= 55; j++) {
913 /* This is actually 1000*((j+(d/10000))*r)/p
914 * The term had to be converted to get
915 * rid of the division by 10000; d = 0 here
916 */
Mark Brown5baf8312010-01-02 13:13:42 +0000917 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200918
Peter Meerwald255173b2009-12-14 14:44:56 +0100919 /* Check whether this values get closer than
920 * the best ones we had before
921 */
Mark Brown5baf8312010-01-02 13:13:42 +0000922 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100923 abs(codec_clk - last_clk)) {
924 pll_j = j; pll_d = 0;
925 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000926 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100927 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200928
Peter Meerwald255173b2009-12-14 14:44:56 +0100929 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000930 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100931 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200932 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200933 }
934
Peter Meerwald255173b2009-12-14 14:44:56 +0100935 /* try with d != 0 */
936 for (p = 1; p <= 8; p++) {
937 j = codec_clk * p / 1000;
938
939 if (j < 4 || j > 11)
940 continue;
941
942 /* do not use codec_clk here since we'd loose precision */
943 d = ((2048 * p * fsref) - j * aic3x->sysclk)
944 * 100 / (aic3x->sysclk/100);
945
946 clk = (10000 * j + d) / (10 * p);
947
948 /* check whether this values get closer than the best
949 * ones we had before */
950 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
951 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
952 last_clk = clk;
953 }
954
955 /* Early exit for exact matches */
956 if (clk == codec_clk)
957 goto found;
958 }
959
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200960 if (last_clk == 0) {
961 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
962 return -EINVAL;
963 }
964
Peter Meerwald255173b2009-12-14 14:44:56 +0100965found:
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300966 data = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
967 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
968 data | (pll_p << PLLP_SHIFT));
969 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
970 pll_r << PLLR_SHIFT);
971 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
972 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
973 (pll_d >> 6) << PLLD_MSB_SHIFT);
974 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
975 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200976
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100977 return 0;
978}
979
Liam Girdwoode550e172008-07-07 16:07:52 +0100980static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100981{
982 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300983 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
984 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100985
986 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300987 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
988 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100989 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300990 snd_soc_write(codec, LDAC_VOL, ldac_reg);
991 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100992 }
993
994 return 0;
995}
996
Liam Girdwoode550e172008-07-07 16:07:52 +0100997static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100998 int clk_id, unsigned int freq, int dir)
999{
1000 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001001 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001002
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001003 aic3x->sysclk = freq;
1004 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001005}
1006
Liam Girdwoode550e172008-07-07 16:07:52 +01001007static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001008 unsigned int fmt)
1009{
1010 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001011 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001012 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001013 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +03001014
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001015 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1016 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001017
1018 /* set master/slave audio interface */
1019 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1020 case SND_SOC_DAIFMT_CBM_CFM:
1021 aic3x->master = 1;
1022 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1023 break;
1024 case SND_SOC_DAIFMT_CBS_CFS:
1025 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001026 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001027 break;
1028 default:
1029 return -EINVAL;
1030 }
1031
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001032 /*
1033 * match both interface format and signal polarities since they
1034 * are fixed
1035 */
1036 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1037 SND_SOC_DAIFMT_INV_MASK)) {
1038 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001039 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001040 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1041 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001042 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001043 iface_breg |= (0x01 << 6);
1044 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001045 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001046 iface_breg |= (0x02 << 6);
1047 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001048 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001049 iface_breg |= (0x03 << 6);
1050 break;
1051 default:
1052 return -EINVAL;
1053 }
1054
1055 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001056 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1057 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1058 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001059
1060 return 0;
1061}
1062
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001063static int aic3x_init_3007(struct snd_soc_codec *codec)
1064{
1065 u8 tmp1, tmp2, *cache = codec->reg_cache;
1066
1067 /*
1068 * There is no need to cache writes to undocumented page 0xD but
1069 * respective page 0 register cache entries must be preserved
1070 */
1071 tmp1 = cache[0xD];
1072 tmp2 = cache[0x8];
1073 /* Class-D speaker driver init; datasheet p. 46 */
1074 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
1075 snd_soc_write(codec, 0xD, 0x0D);
1076 snd_soc_write(codec, 0x8, 0x5C);
1077 snd_soc_write(codec, 0x8, 0x5D);
1078 snd_soc_write(codec, 0x8, 0x5C);
1079 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
1080 cache[0xD] = tmp1;
1081 cache[0x8] = tmp2;
1082
1083 return 0;
1084}
1085
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001086static int aic3x_regulator_event(struct notifier_block *nb,
1087 unsigned long event, void *data)
1088{
1089 struct aic3x_disable_nb *disable_nb =
1090 container_of(nb, struct aic3x_disable_nb, nb);
1091 struct aic3x_priv *aic3x = disable_nb->aic3x;
1092
1093 if (event & REGULATOR_EVENT_DISABLE) {
1094 /*
1095 * Put codec to reset and require cache sync as at least one
1096 * of the supplies was disabled
1097 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001098 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001099 gpio_set_value(aic3x->gpio_reset, 0);
1100 aic3x->codec->cache_sync = 1;
1101 }
1102
1103 return 0;
1104}
1105
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001106static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1107{
1108 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1109 int i, ret;
1110 u8 *cache = codec->reg_cache;
1111
1112 if (power) {
1113 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1114 aic3x->supplies);
1115 if (ret)
1116 goto out;
1117 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001118 /*
1119 * Reset release and cache sync is necessary only if some
1120 * supply was off or if there were cached writes
1121 */
1122 if (!codec->cache_sync)
1123 goto out;
1124
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001125 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001126 udelay(1);
1127 gpio_set_value(aic3x->gpio_reset, 1);
1128 }
1129
1130 /* Sync reg_cache with the hardware */
1131 codec->cache_only = 0;
Jarkko Nikula508b7682011-05-20 16:52:37 +03001132 for (i = AIC3X_SAMPLE_RATE_SEL_REG; i < ARRAY_SIZE(aic3x_reg); i++)
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001133 snd_soc_write(codec, i, cache[i]);
1134 if (aic3x->model == AIC3X_MODEL_3007)
1135 aic3x_init_3007(codec);
1136 codec->cache_sync = 0;
1137 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001138 /*
1139 * Do soft reset to this codec instance in order to clear
1140 * possible VDD leakage currents in case the supply regulators
1141 * remain on
1142 */
1143 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
1144 codec->cache_sync = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001145 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001146 /* HW writes are needless when bias is off */
1147 codec->cache_only = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001148 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1149 aic3x->supplies);
1150 }
1151out:
1152 return ret;
1153}
1154
Mark Brown0be98982008-05-19 12:31:28 +02001155static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1156 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001157{
Mark Brownb2c812e2010-04-14 15:35:19 +09001158 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001159 u8 reg;
1160
Mark Brown0be98982008-05-19 12:31:28 +02001161 switch (level) {
1162 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001163 break;
1164 case SND_SOC_BIAS_PREPARE:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001165 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001166 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001167 /* enable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001168 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1169 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1170 reg | PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001171 }
1172 break;
Mark Brown0be98982008-05-19 12:31:28 +02001173 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001174 if (!aic3x->power)
1175 aic3x_set_power(codec, 1);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001176 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001177 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001178 /* disable pll */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001179 reg = snd_soc_read(codec, AIC3X_PLL_PROGA_REG);
1180 snd_soc_write(codec, AIC3X_PLL_PROGA_REG,
1181 reg & ~PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001182 }
1183 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001184 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001185 if (aic3x->power)
1186 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001187 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001188 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001189 codec->dapm.bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001190
1191 return 0;
1192}
1193
Daniel Mack54e7e612008-04-30 16:20:52 +02001194void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
1195{
1196 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
1197 u8 bit = gpio ? 3: 0;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001198 u8 val = snd_soc_read(codec, reg) & ~(1 << bit);
1199 snd_soc_write(codec, reg, val | (!!state << bit));
Daniel Mack54e7e612008-04-30 16:20:52 +02001200}
1201EXPORT_SYMBOL_GPL(aic3x_set_gpio);
1202
1203int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
1204{
1205 u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
Axel Linfe99b552010-11-24 22:40:59 +08001206 u8 val = 0, bit = gpio ? 2 : 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001207
1208 aic3x_read(codec, reg, &val);
1209 return (val >> bit) & 1;
1210}
1211EXPORT_SYMBOL_GPL(aic3x_get_gpio);
1212
Daniel Mack6f2a9742008-12-03 11:44:17 +01001213void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
1214 int headset_debounce, int button_debounce)
1215{
1216 u8 val;
1217
1218 val = ((detect & AIC3X_HEADSET_DETECT_MASK)
1219 << AIC3X_HEADSET_DETECT_SHIFT) |
1220 ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
1221 << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
1222 ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
1223 << AIC3X_BUTTON_DEBOUNCE_SHIFT);
1224
1225 if (detect & AIC3X_HEADSET_DETECT_MASK)
1226 val |= AIC3X_HEADSET_DETECT_ENABLED;
1227
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001228 snd_soc_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
Daniel Mack6f2a9742008-12-03 11:44:17 +01001229}
1230EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
1231
Daniel Mack54e7e612008-04-30 16:20:52 +02001232int aic3x_headset_detected(struct snd_soc_codec *codec)
1233{
Axel Linfe99b552010-11-24 22:40:59 +08001234 u8 val = 0;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001235 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1236 return (val >> 4) & 1;
Daniel Mack54e7e612008-04-30 16:20:52 +02001237}
1238EXPORT_SYMBOL_GPL(aic3x_headset_detected);
1239
Daniel Mack6f2a9742008-12-03 11:44:17 +01001240int aic3x_button_pressed(struct snd_soc_codec *codec)
1241{
Axel Linfe99b552010-11-24 22:40:59 +08001242 u8 val = 0;
Daniel Mack6f2a9742008-12-03 11:44:17 +01001243 aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
1244 return (val >> 5) & 1;
1245}
1246EXPORT_SYMBOL_GPL(aic3x_button_pressed);
1247
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001248#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1249#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1250 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1251
Eric Miao6335d052009-03-03 09:41:00 +08001252static struct snd_soc_dai_ops aic3x_dai_ops = {
1253 .hw_params = aic3x_hw_params,
1254 .digital_mute = aic3x_mute,
1255 .set_sysclk = aic3x_set_dai_sysclk,
1256 .set_fmt = aic3x_set_dai_fmt,
1257};
1258
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001259static struct snd_soc_dai_driver aic3x_dai = {
1260 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001261 .playback = {
1262 .stream_name = "Playback",
1263 .channels_min = 1,
1264 .channels_max = 2,
1265 .rates = AIC3X_RATES,
1266 .formats = AIC3X_FORMATS,},
1267 .capture = {
1268 .stream_name = "Capture",
1269 .channels_min = 1,
1270 .channels_max = 2,
1271 .rates = AIC3X_RATES,
1272 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001273 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001274 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001275};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001276
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001277static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001278{
Mark Brown0be98982008-05-19 12:31:28 +02001279 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001280
1281 return 0;
1282}
1283
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001284static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001285{
Mark Brown29e189c2010-05-07 20:30:00 +01001286 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001287
1288 return 0;
1289}
1290
1291/*
1292 * initialise the AIC3X driver
1293 * register the mixer and dsp interfaces with the kernel
1294 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001295static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001296{
Randolph Chung6184f102010-08-20 12:47:53 +08001297 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001298 int reg;
1299
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001300 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1301 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001302
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001303 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001304 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1305 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001306
1307 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001308 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1309 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1310 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1311 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001312 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001313 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1314 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001315 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001316 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1317 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001318
1319 /* unmute all outputs */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001320 reg = snd_soc_read(codec, LLOPM_CTRL);
1321 snd_soc_write(codec, LLOPM_CTRL, reg | UNMUTE);
1322 reg = snd_soc_read(codec, RLOPM_CTRL);
1323 snd_soc_write(codec, RLOPM_CTRL, reg | UNMUTE);
1324 reg = snd_soc_read(codec, MONOLOPM_CTRL);
1325 snd_soc_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
1326 reg = snd_soc_read(codec, HPLOUT_CTRL);
1327 snd_soc_write(codec, HPLOUT_CTRL, reg | UNMUTE);
1328 reg = snd_soc_read(codec, HPROUT_CTRL);
1329 snd_soc_write(codec, HPROUT_CTRL, reg | UNMUTE);
1330 reg = snd_soc_read(codec, HPLCOM_CTRL);
1331 snd_soc_write(codec, HPLCOM_CTRL, reg | UNMUTE);
1332 reg = snd_soc_read(codec, HPRCOM_CTRL);
1333 snd_soc_write(codec, HPRCOM_CTRL, reg | UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001334
1335 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001336 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1337 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001338 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001339 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1340 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001341
1342 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001343 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1344 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1345 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1346 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001347 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001348 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1349 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001350 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001351 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1352 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001353
1354 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001355 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1356 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1357 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1358 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001359 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001360 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1361 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001362 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001363 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1364 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001365
Randolph Chung6184f102010-08-20 12:47:53 +08001366 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001367 aic3x_init_3007(codec);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001368 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001369 }
1370
Ben Dookscb3826f2009-08-20 22:50:41 +01001371 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001372}
1373
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001374static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1375{
1376 struct aic3x_priv *a;
1377
1378 list_for_each_entry(a, &reset_list, list) {
1379 if (gpio_is_valid(aic3x->gpio_reset) &&
1380 aic3x->gpio_reset == a->gpio_reset)
1381 return true;
1382 }
1383
1384 return false;
1385}
1386
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001387static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001388{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001389 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001390 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001391
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001392 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001393 aic3x->codec = codec;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001394 codec->dapm.idle_bias_off = 1;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001395
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001396 ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
1397 if (ret != 0) {
1398 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1399 return ret;
1400 }
1401
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001402 if (gpio_is_valid(aic3x->gpio_reset) &&
1403 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001404 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1405 if (ret != 0)
1406 goto err_gpio;
1407 gpio_direction_output(aic3x->gpio_reset, 0);
1408 }
1409
1410 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1411 aic3x->supplies[i].supply = aic3x_supply_names[i];
1412
1413 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(aic3x->supplies),
1414 aic3x->supplies);
1415 if (ret != 0) {
1416 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1417 goto err_get;
1418 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001419 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1420 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1421 aic3x->disable_nb[i].aic3x = aic3x;
1422 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1423 &aic3x->disable_nb[i].nb);
1424 if (ret) {
1425 dev_err(codec->dev,
1426 "Failed to request regulator notifier: %d\n",
1427 ret);
1428 goto err_notif;
1429 }
1430 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001431
Jarkko Nikula7d1be0a2010-09-20 10:39:14 +03001432 codec->cache_only = 1;
Jarkko Nikula37b47652010-08-23 10:38:40 +03001433 aic3x_init(codec);
1434
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001435 if (aic3x->setup) {
1436 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001437 snd_soc_write(codec, AIC3X_GPIO1_REG,
1438 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1439 snd_soc_write(codec, AIC3X_GPIO2_REG,
1440 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001441 }
1442
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001443 snd_soc_add_controls(codec, aic3x_snd_controls,
1444 ARRAY_SIZE(aic3x_snd_controls));
Randolph Chung6184f102010-08-20 12:47:53 +08001445 if (aic3x->model == AIC3X_MODEL_3007)
1446 snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001447
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001448 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001449 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001450
1451 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001452
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001453err_notif:
1454 while (i--)
1455 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1456 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001457 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1458err_get:
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001459 if (gpio_is_valid(aic3x->gpio_reset) &&
1460 !aic3x_is_shared_reset(aic3x))
Jarkko Nikula2f241112010-09-20 10:39:11 +03001461 gpio_free(aic3x->gpio_reset);
1462err_gpio:
Jarkko Nikula2f241112010-09-20 10:39:11 +03001463 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001464}
1465
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001466static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001467{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001468 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001469 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001470
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001471 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001472 list_del(&aic3x->list);
1473 if (gpio_is_valid(aic3x->gpio_reset) &&
1474 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001475 gpio_set_value(aic3x->gpio_reset, 0);
1476 gpio_free(aic3x->gpio_reset);
1477 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001478 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1479 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1480 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001481 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1482
Ben Dookscb3826f2009-08-20 22:50:41 +01001483 return 0;
1484}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001485
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001486static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001487 .set_bias_level = aic3x_set_bias_level,
1488 .reg_cache_size = ARRAY_SIZE(aic3x_reg),
1489 .reg_word_size = sizeof(u8),
1490 .reg_cache_default = aic3x_reg,
1491 .probe = aic3x_probe,
1492 .remove = aic3x_remove,
1493 .suspend = aic3x_suspend,
1494 .resume = aic3x_resume,
1495};
1496
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001497#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1498/*
1499 * AIC3X 2 wire address can be up to 4 devices with device addresses
1500 * 0x18, 0x19, 0x1A, 0x1B
1501 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001502
Randolph Chung6184f102010-08-20 12:47:53 +08001503static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001504 { "tlv320aic3x", AIC3X_MODEL_3X },
1505 { "tlv320aic33", AIC3X_MODEL_33 },
1506 { "tlv320aic3007", AIC3X_MODEL_3007 },
Randolph Chung6184f102010-08-20 12:47:53 +08001507 { }
1508};
1509MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1510
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001511/*
1512 * If the i2c layer weren't so broken, we could pass this kind of data
1513 * around
1514 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001515static int aic3x_i2c_probe(struct i2c_client *i2c,
1516 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001517{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001518 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001519 struct aic3x_priv *aic3x;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001520 int ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001521
Ben Dookscb3826f2009-08-20 22:50:41 +01001522 aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
1523 if (aic3x == NULL) {
1524 dev_err(&i2c->dev, "failed to create private data\n");
1525 return -ENOMEM;
1526 }
1527
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001528 aic3x->control_type = SND_SOC_I2C;
1529
Ben Dookscb3826f2009-08-20 22:50:41 +01001530 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001531 if (pdata) {
1532 aic3x->gpio_reset = pdata->gpio_reset;
1533 aic3x->setup = pdata->setup;
1534 } else {
1535 aic3x->gpio_reset = -1;
1536 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001537
Axel Lin177fdd82011-09-28 21:56:48 +08001538 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001539
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001540 ret = snd_soc_register_codec(&i2c->dev,
1541 &soc_codec_dev_aic3x, &aic3x_dai, 1);
1542 if (ret < 0)
Jarkko Nikula2f241112010-09-20 10:39:11 +03001543 kfree(aic3x);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001544 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001545}
1546
Jean Delvareba8ed122008-09-22 14:15:53 +02001547static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001548{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001549 snd_soc_unregister_codec(&client->dev);
1550 kfree(i2c_get_clientdata(client));
1551 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001552}
1553
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001554/* machine i2c codec control layer */
1555static struct i2c_driver aic3x_i2c_driver = {
1556 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001557 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001558 .owner = THIS_MODULE,
1559 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001560 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001561 .remove = aic3x_i2c_remove,
1562 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001563};
1564#endif
1565
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001566static int __init aic3x_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001567{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001568 int ret = 0;
1569#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1570 ret = i2c_add_driver(&aic3x_i2c_driver);
1571 if (ret != 0) {
1572 printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
1573 ret);
1574 }
1575#endif
1576 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001577}
1578module_init(aic3x_modinit);
1579
1580static void __exit aic3x_exit(void)
1581{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001582#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1583 i2c_del_driver(&aic3x_i2c_driver);
1584#endif
Mark Brown64089b82008-12-08 19:17:58 +00001585}
1586module_exit(aic3x_exit);
1587
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001588MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1589MODULE_AUTHOR("Vladimir Barinov");
1590MODULE_LICENSE("GPL");