blob: eefd9a4ed156753b6f07cb41cd0cb97ca0f99a48 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config FRV
2 bool
3 default y
Sam Ravnborgec7748b2008-02-09 10:46:40 +01004 select HAVE_IDE
David Howells4a3b9892009-06-11 13:05:24 +01005 select HAVE_ARCH_TRACEHOOK
Ingo Molnarcdd6c482009-09-21 12:02:48 +02006 select HAVE_PERF_EVENTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -07007 select HAVE_UID16
Stephen Rothwell4febd952013-03-07 15:48:16 +11008 select VIRT_TO_BUS
Thomas Gleixner3062aa52011-03-29 14:05:13 +01009 select GENERIC_IRQ_SHOW
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070010 select HAVE_DEBUG_BUGVERBOSE
Huang Yingdf013ff2011-07-13 13:14:22 +080011 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Ben Hutchings9f13a1f2012-01-10 03:04:32 +000012 select GENERIC_CPU_DEVICES
Dan Williams21266be2015-11-19 18:19:29 -080013 select ARCH_HAS_DEVMEM_IS_ALLOWED
Will Deaconc1d7e012012-07-30 14:42:46 -070014 select ARCH_WANT_IPC_PARSE_VERSION
Al Viro39e08a92012-12-25 16:27:55 -050015 select OLD_SIGSUSPEND3
Al Viro177b6702012-12-25 19:30:17 -050016 select OLD_SIGACTION
Dave Hansend1a1dc02013-07-01 13:04:42 -070017 select HAVE_DEBUG_STACKOVERFLOW
Christoph Hellwigeae07512016-01-20 15:01:44 -080018 select ARCH_NO_COHERENT_DMA_MMAP
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Christoph Lameter66701b12007-02-10 01:43:09 -080020config ZONE_DMA
21 bool
22 default y
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024config RWSEM_GENERIC_SPINLOCK
25 bool
26 default y
27
28config RWSEM_XCHGADD_ALGORITHM
29 bool
30
Akinobu Mita1f6d7a92006-03-26 01:39:22 -080031config GENERIC_HWEIGHT
32 bool
33 default y
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035config GENERIC_CALIBRATE_DELAY
36 bool
37 default n
38
Ingo Molnar06027bd2006-02-14 13:53:15 -080039config TIME_LOW_RES
40 bool
41 default y
42
Christoph Lameter8defab32007-05-09 02:32:48 -070043config QUICKLIST
44 bool
45 default y
46
David Howellsf0d1b0b2006-12-08 02:37:49 -080047config ARCH_HAS_ILOG2_U32
48 bool
49 default y
50
51config ARCH_HAS_ILOG2_U64
52 bool
53 default y
54
H. Peter Anvinbdc80782008-02-08 04:21:26 -080055config HZ
56 int
57 default 1000
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059source "init/Kconfig"
60
Matt Helsleydc52ddc2008-10-18 20:27:21 -070061source "kernel/Kconfig.freezer"
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64menu "Fujitsu FR-V system setup"
65
66config MMU
67 bool "MMU support"
68 help
69 This options switches on and off support for the FR-V MMU
70 (effectively switching between vmlinux and uClinux). Not all FR-V
71 CPUs support this. Currently only the FR451 has a sufficiently
72 featured MMU.
73
74config FRV_OUTOFLINE_ATOMIC_OPS
75 bool "Out-of-line the FRV atomic operations"
76 default n
77 help
78 Setting this option causes the FR-V atomic operations to be mostly
79 implemented out-of-line.
80
Adrian Bunk0868ff72008-02-03 15:54:28 +020081 See Documentation/frv/atomic-ops.txt for more information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83config HIGHMEM
84 bool "High memory support"
85 depends on MMU
86 default y
87 help
88 If you wish to use more than 256MB of memory with your MMU based
89 system, you will need to select this option. The kernel can only see
90 the memory between 0xC0000000 and 0xD0000000 directly... everything
91 else must be kmapped.
92
93 The arch is, however, capable of supporting up to 3GB of SDRAM.
94
95config HIGHPTE
96 bool "Allocate page tables in highmem"
97 depends on HIGHMEM
98 default y
99 help
100 The VM uses one page of memory for each page table. For systems
101 with a lot of RAM, this can be wasteful of precious low memory.
102 Setting this option will put user-space page tables in high memory.
103
Dave Hansen3f22ab22005-06-23 00:07:43 -0700104source "mm/Kconfig"
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106choice
107 prompt "uClinux kernel load address"
108 depends on !MMU
109 default UCPAGE_OFFSET_C0000000
110 help
111 This option sets the base address for the uClinux kernel. The kernel
112 will rearrange the SDRAM layout to start at this address, and move
113 itself to start there. It must be greater than 0, and it must be
114 sufficiently less than 0xE0000000 that the SDRAM does not intersect
115 the I/O region.
116
117 The base address must also be aligned such that the SDRAM controller
118 can decode it. For instance, a 512MB SDRAM bank must be 512MB aligned.
119
120config UCPAGE_OFFSET_20000000
121 bool "0x20000000"
122
123config UCPAGE_OFFSET_40000000
124 bool "0x40000000"
125
126config UCPAGE_OFFSET_60000000
127 bool "0x60000000"
128
129config UCPAGE_OFFSET_80000000
130 bool "0x80000000"
131
132config UCPAGE_OFFSET_A0000000
133 bool "0xA0000000"
134
135config UCPAGE_OFFSET_C0000000
136 bool "0xC0000000 (Recommended)"
137
138endchoice
139
David Howells70382202008-02-04 22:29:53 -0800140config PAGE_OFFSET
141 hex
142 default 0x20000000 if UCPAGE_OFFSET_20000000
143 default 0x40000000 if UCPAGE_OFFSET_40000000
144 default 0x60000000 if UCPAGE_OFFSET_60000000
145 default 0x80000000 if UCPAGE_OFFSET_80000000
146 default 0xA0000000 if UCPAGE_OFFSET_A0000000
147 default 0xC0000000
148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149config PROTECT_KERNEL
150 bool "Protect core kernel against userspace"
151 depends on !MMU
152 default y
153 help
154 Selecting this option causes the uClinux kernel to change the
155 permittivity of DAMPR register covering the core kernel image to
156 prevent userspace accessing the underlying memory directly.
157
158choice
159 prompt "CPU Caching mode"
160 default FRV_DEFL_CACHE_WBACK
161 help
162 This option determines the default caching mode for the kernel.
163
164 Write-Back caching mode involves the all reads and writes causing
165 the affected cacheline to be read into the cache first before being
166 operated upon. Memory is not then updated by a write until the cache
167 is filled and a cacheline needs to be displaced from the cache to
168 make room. Only at that point is it written back.
169
170 Write-Behind caching is similar to Write-Back caching, except that a
171 write won't fetch a cacheline into the cache if there isn't already
172 one there; it will write directly to memory instead.
173
174 Write-Through caching only fetches cachelines from memory on a
175 read. Writes always get written directly to memory. If the affected
176 cacheline is also in cache, it will be updated too.
177
178 The final option is to turn of caching entirely.
179
180 Note that not all CPUs support Write-Behind caching. If the CPU on
181 which the kernel is running doesn't, it'll fall back to Write-Back
182 caching.
183
184config FRV_DEFL_CACHE_WBACK
185 bool "Write-Back"
186
187config FRV_DEFL_CACHE_WBEHIND
188 bool "Write-Behind"
189
190config FRV_DEFL_CACHE_WTHRU
191 bool "Write-Through"
192
193config FRV_DEFL_CACHE_DISABLED
194 bool "Disabled"
195
196endchoice
197
198menu "CPU core support"
199
200config CPU_FR401
201 bool "Include FR401 core support"
202 depends on !MMU
203 default y
204 help
205 This enables support for the FR401, FR401A and FR403 CPUs
206
207config CPU_FR405
208 bool "Include FR405 core support"
209 depends on !MMU
210 default y
211 help
212 This enables support for the FR405 CPU
213
214config CPU_FR451
215 bool "Include FR451 core support"
216 default y
217 help
218 This enables support for the FR451 CPU
219
220config CPU_FR451_COMPILE
221 bool "Specifically compile for FR451 core"
222 depends on CPU_FR451 && !CPU_FR401 && !CPU_FR405 && !CPU_FR551
223 default y
224 help
225 This causes appropriate flags to be passed to the compiler to
226 optimise for the FR451 CPU
227
228config CPU_FR551
229 bool "Include FR551 core support"
230 depends on !MMU
231 default y
232 help
233 This enables support for the FR555 CPU
234
235config CPU_FR551_COMPILE
236 bool "Specifically compile for FR551 core"
237 depends on CPU_FR551 && !CPU_FR401 && !CPU_FR405 && !CPU_FR451
238 default y
239 help
240 This causes appropriate flags to be passed to the compiler to
241 optimise for the FR555 CPU
242
243config FRV_L1_CACHE_SHIFT
244 int
245 default "5" if CPU_FR401 || CPU_FR405 || CPU_FR451
246 default "6" if CPU_FR551
247
248endmenu
249
250choice
251 prompt "System support"
252 default MB93091_VDK
253
254config MB93091_VDK
255 bool "MB93091 CPU board with or without motherboard"
256
257config MB93093_PDK
258 bool "MB93093 PDK unit"
259
260endchoice
261
262if MB93091_VDK
263choice
264 prompt "Motherboard support"
265 default MB93090_MB00
266
267config MB93090_MB00
268 bool "Use the MB93090-MB00 motherboard"
269 help
270 Select this option if the MB93091 CPU board is going to be used with
271 a MB93090-MB00 VDK motherboard
272
273config MB93091_NO_MB
274 bool "Use standalone"
275 help
276 Select this option if the MB93091 CPU board is going to be used
277 without a motherboard
278
279endchoice
280endif
281
David Howells1bcbba32006-09-25 23:32:04 -0700282config FUJITSU_MB93493
283 bool "MB93493 Multimedia chip"
284 help
285 Select this option if the MB93493 multimedia chip is going to be
286 used.
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288choice
289 prompt "GP-Relative data support"
290 default GPREL_DATA_8
291 help
292 This option controls what data, if any, should be placed in the GP
293 relative data sections. Using this means that the compiler can
294 generate accesses to the data using GR16-relative addressing which
295 is faster than absolute instructions and saves space (2 instructions
296 per access).
297
298 However, the GPREL region is limited in size because the immediate
299 value used in the load and store instructions is limited to a 12-bit
300 signed number.
301
302 So if the linker starts complaining that accesses to GPREL data are
303 out of range, try changing this option from the default.
304
305 Note that modules will always be compiled with this feature disabled
306 as the module data will not be in range of the GP base address.
307
308config GPREL_DATA_8
309 bool "Put data objects of up to 8 bytes into GP-REL"
310
311config GPREL_DATA_4
312 bool "Put data objects of up to 4 bytes into GP-REL"
313
314config GPREL_DATA_NONE
315 bool "Don't use GP-REL"
316
317endchoice
318
David Howellsf8aec752006-01-08 01:01:23 -0800319config FRV_ONCPU_SERIAL
320 bool "Use on-CPU serial ports"
321 select SERIAL_8250
322 default y
323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324config PCI
325 bool "Use PCI"
326 depends on MB93090_MB00
327 default y
Michael S. Tsirkin53224182011-11-29 21:20:06 +0200328 select GENERIC_PCI_IOMAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 help
330 Some FR-V systems (such as the MB93090-MB00 VDK) have PCI
331 onboard. If you have one of these boards and you wish to use the PCI
332 facilities, say Y here.
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334config RESERVE_DMA_COHERENT
335 bool "Reserve DMA coherent memory"
336 depends on PCI && !MMU
337 default y
338 help
339 Many PCI drivers require access to uncached memory for DMA device
340 communications (such as is done with some Ethernet buffer rings). If
341 a fully featured MMU is available, this can be done through page
342 table settings, but if not, a region has to be set aside and marked
343 with a special DAMPR register.
344
345 Setting this option causes uClinux to set aside a portion of the
346 available memory for use in this manner. The memory will then be
347 unavailable for normal kernel use.
348
349source "drivers/pci/Kconfig"
350
David Howells7a758312006-01-08 01:01:22 -0800351source "drivers/pcmcia/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353menu "Power management options"
Johannes Bergf4cb5702007-12-08 02:14:00 +0100354
355config ARCH_SUSPEND_POSSIBLE
356 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +0100357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358source kernel/power/Kconfig
359endmenu
360
361endmenu
362
363
364menu "Executable formats"
365
366source "fs/Kconfig.binfmt"
367
368endmenu
369
Sam Ravnborgd5950b42005-07-11 21:03:49 -0700370source "net/Kconfig"
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372source "drivers/Kconfig"
373
374source "fs/Kconfig"
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376source "arch/frv/Kconfig.debug"
377
378source "security/Kconfig"
379
380source "crypto/Kconfig"
381
382source "lib/Kconfig"