blob: a43b82512b60bf97ecd71fbef834d2843ecc7552 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*******************************************************************************
2
3
4 Copyright(c) 1999 - 2004 Intel Corporation. All rights reserved.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published by the Free
8 Software Foundation; either version 2 of the License, or (at your option)
9 any later version.
10
11 This program is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc., 59
18 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19
20 The full GNU General Public License is included in this distribution in the
21 file called LICENSE.
22
23 Contact Information:
24 Linux NICS <linux.nics@intel.com>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
30 * e100.c: Intel(R) PRO/100 ethernet driver
31 *
32 * (Re)written 2003 by scott.feldman@intel.com. Based loosely on
33 * original e100 driver, but better described as a munging of
34 * e100, e1000, eepro100, tg3, 8139cp, and other drivers.
35 *
36 * References:
37 * Intel 8255x 10/100 Mbps Ethernet Controller Family,
38 * Open Source Software Developers Manual,
39 * http://sourceforge.net/projects/e1000
40 *
41 *
42 * Theory of Operation
43 *
44 * I. General
45 *
46 * The driver supports Intel(R) 10/100 Mbps PCI Fast Ethernet
47 * controller family, which includes the 82557, 82558, 82559, 82550,
48 * 82551, and 82562 devices. 82558 and greater controllers
49 * integrate the Intel 82555 PHY. The controllers are used in
50 * server and client network interface cards, as well as in
51 * LAN-On-Motherboard (LOM), CardBus, MiniPCI, and ICHx
52 * configurations. 8255x supports a 32-bit linear addressing
53 * mode and operates at 33Mhz PCI clock rate.
54 *
55 * II. Driver Operation
56 *
57 * Memory-mapped mode is used exclusively to access the device's
58 * shared-memory structure, the Control/Status Registers (CSR). All
59 * setup, configuration, and control of the device, including queuing
60 * of Tx, Rx, and configuration commands is through the CSR.
61 * cmd_lock serializes accesses to the CSR command register. cb_lock
62 * protects the shared Command Block List (CBL).
63 *
64 * 8255x is highly MII-compliant and all access to the PHY go
65 * through the Management Data Interface (MDI). Consequently, the
66 * driver leverages the mii.c library shared with other MII-compliant
67 * devices.
68 *
69 * Big- and Little-Endian byte order as well as 32- and 64-bit
70 * archs are supported. Weak-ordered memory and non-cache-coherent
71 * archs are supported.
72 *
73 * III. Transmit
74 *
75 * A Tx skb is mapped and hangs off of a TCB. TCBs are linked
76 * together in a fixed-size ring (CBL) thus forming the flexible mode
77 * memory structure. A TCB marked with the suspend-bit indicates
78 * the end of the ring. The last TCB processed suspends the
79 * controller, and the controller can be restarted by issue a CU
80 * resume command to continue from the suspend point, or a CU start
81 * command to start at a given position in the ring.
82 *
83 * Non-Tx commands (config, multicast setup, etc) are linked
84 * into the CBL ring along with Tx commands. The common structure
85 * used for both Tx and non-Tx commands is the Command Block (CB).
86 *
87 * cb_to_use is the next CB to use for queuing a command; cb_to_clean
88 * is the next CB to check for completion; cb_to_send is the first
89 * CB to start on in case of a previous failure to resume. CB clean
90 * up happens in interrupt context in response to a CU interrupt.
91 * cbs_avail keeps track of number of free CB resources available.
92 *
93 * Hardware padding of short packets to minimum packet size is
94 * enabled. 82557 pads with 7Eh, while the later controllers pad
95 * with 00h.
96 *
97 * IV. Recieve
98 *
99 * The Receive Frame Area (RFA) comprises a ring of Receive Frame
100 * Descriptors (RFD) + data buffer, thus forming the simplified mode
101 * memory structure. Rx skbs are allocated to contain both the RFD
102 * and the data buffer, but the RFD is pulled off before the skb is
103 * indicated. The data buffer is aligned such that encapsulated
104 * protocol headers are u32-aligned. Since the RFD is part of the
105 * mapped shared memory, and completion status is contained within
106 * the RFD, the RFD must be dma_sync'ed to maintain a consistent
107 * view from software and hardware.
108 *
109 * Under typical operation, the receive unit (RU) is start once,
110 * and the controller happily fills RFDs as frames arrive. If
111 * replacement RFDs cannot be allocated, or the RU goes non-active,
112 * the RU must be restarted. Frame arrival generates an interrupt,
113 * and Rx indication and re-allocation happen in the same context,
114 * therefore no locking is required. A software-generated interrupt
115 * is generated from the watchdog to recover from a failed allocation
116 * senario where all Rx resources have been indicated and none re-
117 * placed.
118 *
119 * V. Miscellaneous
120 *
121 * VLAN offloading of tagging, stripping and filtering is not
122 * supported, but driver will accommodate the extra 4-byte VLAN tag
123 * for processing by upper layers. Tx/Rx Checksum offloading is not
124 * supported. Tx Scatter/Gather is not supported. Jumbo Frames is
125 * not supported (hardware limitation).
126 *
127 * MagicPacket(tm) WoL support is enabled/disabled via ethtool.
128 *
129 * Thanks to JC (jchapman@katalix.com) for helping with
130 * testing/troubleshooting the development driver.
131 *
132 * TODO:
133 * o several entry points race with dev->close
134 * o check for tx-no-resources/stop Q races with tx clean/wake Q
135 */
136
137#include <linux/config.h>
138#include <linux/module.h>
139#include <linux/moduleparam.h>
140#include <linux/kernel.h>
141#include <linux/types.h>
142#include <linux/slab.h>
143#include <linux/delay.h>
144#include <linux/init.h>
145#include <linux/pci.h>
146#include <linux/netdevice.h>
147#include <linux/etherdevice.h>
148#include <linux/mii.h>
149#include <linux/if_vlan.h>
150#include <linux/skbuff.h>
151#include <linux/ethtool.h>
152#include <linux/string.h>
153#include <asm/unaligned.h>
154
155
156#define DRV_NAME "e100"
157#define DRV_EXT "-NAPI"
158#define DRV_VERSION "3.3.6-k2"DRV_EXT
159#define DRV_DESCRIPTION "Intel(R) PRO/100 Network Driver"
160#define DRV_COPYRIGHT "Copyright(c) 1999-2004 Intel Corporation"
161#define PFX DRV_NAME ": "
162
163#define E100_WATCHDOG_PERIOD (2 * HZ)
164#define E100_NAPI_WEIGHT 16
165
166MODULE_DESCRIPTION(DRV_DESCRIPTION);
167MODULE_AUTHOR(DRV_COPYRIGHT);
168MODULE_LICENSE("GPL");
169MODULE_VERSION(DRV_VERSION);
170
171static int debug = 3;
172module_param(debug, int, 0);
173MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
174#define DPRINTK(nlevel, klevel, fmt, args...) \
175 (void)((NETIF_MSG_##nlevel & nic->msg_enable) && \
176 printk(KERN_##klevel PFX "%s: %s: " fmt, nic->netdev->name, \
177 __FUNCTION__ , ## args))
178
179#define INTEL_8255X_ETHERNET_DEVICE(device_id, ich) {\
180 PCI_VENDOR_ID_INTEL, device_id, PCI_ANY_ID, PCI_ANY_ID, \
181 PCI_CLASS_NETWORK_ETHERNET << 8, 0xFFFF00, ich }
182static struct pci_device_id e100_id_table[] = {
183 INTEL_8255X_ETHERNET_DEVICE(0x1029, 0),
184 INTEL_8255X_ETHERNET_DEVICE(0x1030, 0),
185 INTEL_8255X_ETHERNET_DEVICE(0x1031, 3),
186 INTEL_8255X_ETHERNET_DEVICE(0x1032, 3),
187 INTEL_8255X_ETHERNET_DEVICE(0x1033, 3),
188 INTEL_8255X_ETHERNET_DEVICE(0x1034, 3),
189 INTEL_8255X_ETHERNET_DEVICE(0x1038, 3),
190 INTEL_8255X_ETHERNET_DEVICE(0x1039, 4),
191 INTEL_8255X_ETHERNET_DEVICE(0x103A, 4),
192 INTEL_8255X_ETHERNET_DEVICE(0x103B, 4),
193 INTEL_8255X_ETHERNET_DEVICE(0x103C, 4),
194 INTEL_8255X_ETHERNET_DEVICE(0x103D, 4),
195 INTEL_8255X_ETHERNET_DEVICE(0x103E, 4),
196 INTEL_8255X_ETHERNET_DEVICE(0x1050, 5),
197 INTEL_8255X_ETHERNET_DEVICE(0x1051, 5),
198 INTEL_8255X_ETHERNET_DEVICE(0x1052, 5),
199 INTEL_8255X_ETHERNET_DEVICE(0x1053, 5),
200 INTEL_8255X_ETHERNET_DEVICE(0x1054, 5),
201 INTEL_8255X_ETHERNET_DEVICE(0x1055, 5),
202 INTEL_8255X_ETHERNET_DEVICE(0x1056, 5),
203 INTEL_8255X_ETHERNET_DEVICE(0x1057, 5),
204 INTEL_8255X_ETHERNET_DEVICE(0x1059, 0),
205 INTEL_8255X_ETHERNET_DEVICE(0x1064, 6),
206 INTEL_8255X_ETHERNET_DEVICE(0x1065, 6),
207 INTEL_8255X_ETHERNET_DEVICE(0x1066, 6),
208 INTEL_8255X_ETHERNET_DEVICE(0x1067, 6),
209 INTEL_8255X_ETHERNET_DEVICE(0x1068, 6),
210 INTEL_8255X_ETHERNET_DEVICE(0x1069, 6),
211 INTEL_8255X_ETHERNET_DEVICE(0x106A, 6),
212 INTEL_8255X_ETHERNET_DEVICE(0x106B, 6),
213 INTEL_8255X_ETHERNET_DEVICE(0x1209, 0),
214 INTEL_8255X_ETHERNET_DEVICE(0x1229, 0),
215 INTEL_8255X_ETHERNET_DEVICE(0x2449, 2),
216 INTEL_8255X_ETHERNET_DEVICE(0x2459, 2),
217 INTEL_8255X_ETHERNET_DEVICE(0x245D, 2),
218 { 0, }
219};
220MODULE_DEVICE_TABLE(pci, e100_id_table);
221
222enum mac {
223 mac_82557_D100_A = 0,
224 mac_82557_D100_B = 1,
225 mac_82557_D100_C = 2,
226 mac_82558_D101_A4 = 4,
227 mac_82558_D101_B0 = 5,
228 mac_82559_D101M = 8,
229 mac_82559_D101S = 9,
230 mac_82550_D102 = 12,
231 mac_82550_D102_C = 13,
232 mac_82551_E = 14,
233 mac_82551_F = 15,
234 mac_82551_10 = 16,
235 mac_unknown = 0xFF,
236};
237
238enum phy {
239 phy_100a = 0x000003E0,
240 phy_100c = 0x035002A8,
241 phy_82555_tx = 0x015002A8,
242 phy_nsc_tx = 0x5C002000,
243 phy_82562_et = 0x033002A8,
244 phy_82562_em = 0x032002A8,
245 phy_82562_ek = 0x031002A8,
246 phy_82562_eh = 0x017002A8,
247 phy_unknown = 0xFFFFFFFF,
248};
249
250/* CSR (Control/Status Registers) */
251struct csr {
252 struct {
253 u8 status;
254 u8 stat_ack;
255 u8 cmd_lo;
256 u8 cmd_hi;
257 u32 gen_ptr;
258 } scb;
259 u32 port;
260 u16 flash_ctrl;
261 u8 eeprom_ctrl_lo;
262 u8 eeprom_ctrl_hi;
263 u32 mdi_ctrl;
264 u32 rx_dma_count;
265};
266
267enum scb_status {
268 rus_ready = 0x10,
269 rus_mask = 0x3C,
270};
271
Malli Chilakala1f533672005-04-28 19:17:20 -0700272enum ru_state {
273 RU_SUSPENDED = 0,
274 RU_RUNNING = 1,
275 RU_UNINITIALIZED = -1,
276};
277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278enum scb_stat_ack {
279 stat_ack_not_ours = 0x00,
280 stat_ack_sw_gen = 0x04,
281 stat_ack_rnr = 0x10,
282 stat_ack_cu_idle = 0x20,
283 stat_ack_frame_rx = 0x40,
284 stat_ack_cu_cmd_done = 0x80,
285 stat_ack_not_present = 0xFF,
286 stat_ack_rx = (stat_ack_sw_gen | stat_ack_rnr | stat_ack_frame_rx),
287 stat_ack_tx = (stat_ack_cu_idle | stat_ack_cu_cmd_done),
288};
289
290enum scb_cmd_hi {
291 irq_mask_none = 0x00,
292 irq_mask_all = 0x01,
293 irq_sw_gen = 0x02,
294};
295
296enum scb_cmd_lo {
297 cuc_nop = 0x00,
298 ruc_start = 0x01,
299 ruc_load_base = 0x06,
300 cuc_start = 0x10,
301 cuc_resume = 0x20,
302 cuc_dump_addr = 0x40,
303 cuc_dump_stats = 0x50,
304 cuc_load_base = 0x60,
305 cuc_dump_reset = 0x70,
306};
307
308enum cuc_dump {
309 cuc_dump_complete = 0x0000A005,
310 cuc_dump_reset_complete = 0x0000A007,
311};
312
313enum port {
314 software_reset = 0x0000,
315 selftest = 0x0001,
316 selective_reset = 0x0002,
317};
318
319enum eeprom_ctrl_lo {
320 eesk = 0x01,
321 eecs = 0x02,
322 eedi = 0x04,
323 eedo = 0x08,
324};
325
326enum mdi_ctrl {
327 mdi_write = 0x04000000,
328 mdi_read = 0x08000000,
329 mdi_ready = 0x10000000,
330};
331
332enum eeprom_op {
333 op_write = 0x05,
334 op_read = 0x06,
335 op_ewds = 0x10,
336 op_ewen = 0x13,
337};
338
339enum eeprom_offsets {
340 eeprom_cnfg_mdix = 0x03,
341 eeprom_id = 0x0A,
342 eeprom_config_asf = 0x0D,
343 eeprom_smbus_addr = 0x90,
344};
345
346enum eeprom_cnfg_mdix {
347 eeprom_mdix_enabled = 0x0080,
348};
349
350enum eeprom_id {
351 eeprom_id_wol = 0x0020,
352};
353
354enum eeprom_config_asf {
355 eeprom_asf = 0x8000,
356 eeprom_gcl = 0x4000,
357};
358
359enum cb_status {
360 cb_complete = 0x8000,
361 cb_ok = 0x2000,
362};
363
364enum cb_command {
365 cb_nop = 0x0000,
366 cb_iaaddr = 0x0001,
367 cb_config = 0x0002,
368 cb_multi = 0x0003,
369 cb_tx = 0x0004,
370 cb_ucode = 0x0005,
371 cb_dump = 0x0006,
372 cb_tx_sf = 0x0008,
373 cb_cid = 0x1f00,
374 cb_i = 0x2000,
375 cb_s = 0x4000,
376 cb_el = 0x8000,
377};
378
379struct rfd {
380 u16 status;
381 u16 command;
382 u32 link;
383 u32 rbd;
384 u16 actual_size;
385 u16 size;
386};
387
388struct rx {
389 struct rx *next, *prev;
390 struct sk_buff *skb;
391 dma_addr_t dma_addr;
392};
393
394#if defined(__BIG_ENDIAN_BITFIELD)
395#define X(a,b) b,a
396#else
397#define X(a,b) a,b
398#endif
399struct config {
400/*0*/ u8 X(byte_count:6, pad0:2);
401/*1*/ u8 X(X(rx_fifo_limit:4, tx_fifo_limit:3), pad1:1);
402/*2*/ u8 adaptive_ifs;
403/*3*/ u8 X(X(X(X(mwi_enable:1, type_enable:1), read_align_enable:1),
404 term_write_cache_line:1), pad3:4);
405/*4*/ u8 X(rx_dma_max_count:7, pad4:1);
406/*5*/ u8 X(tx_dma_max_count:7, dma_max_count_enable:1);
407/*6*/ u8 X(X(X(X(X(X(X(late_scb_update:1, direct_rx_dma:1),
408 tno_intr:1), cna_intr:1), standard_tcb:1), standard_stat_counter:1),
409 rx_discard_overruns:1), rx_save_bad_frames:1);
410/*7*/ u8 X(X(X(X(X(rx_discard_short_frames:1, tx_underrun_retry:2),
411 pad7:2), rx_extended_rfd:1), tx_two_frames_in_fifo:1),
412 tx_dynamic_tbd:1);
413/*8*/ u8 X(X(mii_mode:1, pad8:6), csma_disabled:1);
414/*9*/ u8 X(X(X(X(X(rx_tcpudp_checksum:1, pad9:3), vlan_arp_tco:1),
415 link_status_wake:1), arp_wake:1), mcmatch_wake:1);
416/*10*/ u8 X(X(X(pad10:3, no_source_addr_insertion:1), preamble_length:2),
417 loopback:2);
418/*11*/ u8 X(linear_priority:3, pad11:5);
419/*12*/ u8 X(X(linear_priority_mode:1, pad12:3), ifs:4);
420/*13*/ u8 ip_addr_lo;
421/*14*/ u8 ip_addr_hi;
422/*15*/ u8 X(X(X(X(X(X(X(promiscuous_mode:1, broadcast_disabled:1),
423 wait_after_win:1), pad15_1:1), ignore_ul_bit:1), crc_16_bit:1),
424 pad15_2:1), crs_or_cdt:1);
425/*16*/ u8 fc_delay_lo;
426/*17*/ u8 fc_delay_hi;
427/*18*/ u8 X(X(X(X(X(rx_stripping:1, tx_padding:1), rx_crc_transfer:1),
428 rx_long_ok:1), fc_priority_threshold:3), pad18:1);
429/*19*/ u8 X(X(X(X(X(X(X(addr_wake:1, magic_packet_disable:1),
430 fc_disable:1), fc_restop:1), fc_restart:1), fc_reject:1),
431 full_duplex_force:1), full_duplex_pin:1);
432/*20*/ u8 X(X(X(pad20_1:5, fc_priority_location:1), multi_ia:1), pad20_2:1);
433/*21*/ u8 X(X(pad21_1:3, multicast_all:1), pad21_2:4);
434/*22*/ u8 X(X(rx_d102_mode:1, rx_vlan_drop:1), pad22:6);
435 u8 pad_d102[9];
436};
437
438#define E100_MAX_MULTICAST_ADDRS 64
439struct multi {
440 u16 count;
441 u8 addr[E100_MAX_MULTICAST_ADDRS * ETH_ALEN + 2/*pad*/];
442};
443
444/* Important: keep total struct u32-aligned */
445#define UCODE_SIZE 134
446struct cb {
447 u16 status;
448 u16 command;
449 u32 link;
450 union {
451 u8 iaaddr[ETH_ALEN];
452 u32 ucode[UCODE_SIZE];
453 struct config config;
454 struct multi multi;
455 struct {
456 u32 tbd_array;
457 u16 tcb_byte_count;
458 u8 threshold;
459 u8 tbd_count;
460 struct {
461 u32 buf_addr;
462 u16 size;
463 u16 eol;
464 } tbd;
465 } tcb;
466 u32 dump_buffer_addr;
467 } u;
468 struct cb *next, *prev;
469 dma_addr_t dma_addr;
470 struct sk_buff *skb;
471};
472
473enum loopback {
474 lb_none = 0, lb_mac = 1, lb_phy = 3,
475};
476
477struct stats {
478 u32 tx_good_frames, tx_max_collisions, tx_late_collisions,
479 tx_underruns, tx_lost_crs, tx_deferred, tx_single_collisions,
480 tx_multiple_collisions, tx_total_collisions;
481 u32 rx_good_frames, rx_crc_errors, rx_alignment_errors,
482 rx_resource_errors, rx_overrun_errors, rx_cdt_errors,
483 rx_short_frame_errors;
484 u32 fc_xmt_pause, fc_rcv_pause, fc_rcv_unsupported;
485 u16 xmt_tco_frames, rcv_tco_frames;
486 u32 complete;
487};
488
489struct mem {
490 struct {
491 u32 signature;
492 u32 result;
493 } selftest;
494 struct stats stats;
495 u8 dump_buf[596];
496};
497
498struct param_range {
499 u32 min;
500 u32 max;
501 u32 count;
502};
503
504struct params {
505 struct param_range rfds;
506 struct param_range cbs;
507};
508
509struct nic {
510 /* Begin: frequently used values: keep adjacent for cache effect */
511 u32 msg_enable ____cacheline_aligned;
512 struct net_device *netdev;
513 struct pci_dev *pdev;
514
515 struct rx *rxs ____cacheline_aligned;
516 struct rx *rx_to_use;
517 struct rx *rx_to_clean;
518 struct rfd blank_rfd;
Malli Chilakala1f533672005-04-28 19:17:20 -0700519 enum ru_state ru_running;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
521 spinlock_t cb_lock ____cacheline_aligned;
522 spinlock_t cmd_lock;
523 struct csr __iomem *csr;
524 enum scb_cmd_lo cuc_cmd;
525 unsigned int cbs_avail;
526 struct cb *cbs;
527 struct cb *cb_to_use;
528 struct cb *cb_to_send;
529 struct cb *cb_to_clean;
530 u16 tx_command;
531 /* End: frequently used values: keep adjacent for cache effect */
532
533 enum {
534 ich = (1 << 0),
535 promiscuous = (1 << 1),
536 multicast_all = (1 << 2),
537 wol_magic = (1 << 3),
538 ich_10h_workaround = (1 << 4),
539 } flags ____cacheline_aligned;
540
541 enum mac mac;
542 enum phy phy;
543 struct params params;
544 struct net_device_stats net_stats;
545 struct timer_list watchdog;
546 struct timer_list blink_timer;
547 struct mii_if_info mii;
Malli Chilakala2acdb1e2005-04-28 19:16:58 -0700548 struct work_struct tx_timeout_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 enum loopback loopback;
550
551 struct mem *mem;
552 dma_addr_t dma_addr;
553
554 dma_addr_t cbs_dma_addr;
555 u8 adaptive_ifs;
556 u8 tx_threshold;
557 u32 tx_frames;
558 u32 tx_collisions;
559 u32 tx_deferred;
560 u32 tx_single_collisions;
561 u32 tx_multiple_collisions;
562 u32 tx_fc_pause;
563 u32 tx_tco_frames;
564
565 u32 rx_fc_pause;
566 u32 rx_fc_unsupported;
567 u32 rx_tco_frames;
568 u32 rx_over_length_errors;
569
570 u8 rev_id;
571 u16 leds;
572 u16 eeprom_wc;
573 u16 eeprom[256];
574};
575
576static inline void e100_write_flush(struct nic *nic)
577{
578 /* Flush previous PCI writes through intermediate bridges
579 * by doing a benign read */
580 (void)readb(&nic->csr->scb.status);
581}
582
583static inline void e100_enable_irq(struct nic *nic)
584{
585 unsigned long flags;
586
587 spin_lock_irqsave(&nic->cmd_lock, flags);
588 writeb(irq_mask_none, &nic->csr->scb.cmd_hi);
589 spin_unlock_irqrestore(&nic->cmd_lock, flags);
590 e100_write_flush(nic);
591}
592
593static inline void e100_disable_irq(struct nic *nic)
594{
595 unsigned long flags;
596
597 spin_lock_irqsave(&nic->cmd_lock, flags);
598 writeb(irq_mask_all, &nic->csr->scb.cmd_hi);
599 spin_unlock_irqrestore(&nic->cmd_lock, flags);
600 e100_write_flush(nic);
601}
602
603static void e100_hw_reset(struct nic *nic)
604{
605 /* Put CU and RU into idle with a selective reset to get
606 * device off of PCI bus */
607 writel(selective_reset, &nic->csr->port);
608 e100_write_flush(nic); udelay(20);
609
610 /* Now fully reset device */
611 writel(software_reset, &nic->csr->port);
612 e100_write_flush(nic); udelay(20);
613
614 /* Mask off our interrupt line - it's unmasked after reset */
615 e100_disable_irq(nic);
616}
617
618static int e100_self_test(struct nic *nic)
619{
620 u32 dma_addr = nic->dma_addr + offsetof(struct mem, selftest);
621
622 /* Passing the self-test is a pretty good indication
623 * that the device can DMA to/from host memory */
624
625 nic->mem->selftest.signature = 0;
626 nic->mem->selftest.result = 0xFFFFFFFF;
627
628 writel(selftest | dma_addr, &nic->csr->port);
629 e100_write_flush(nic);
630 /* Wait 10 msec for self-test to complete */
631 msleep(10);
632
633 /* Interrupts are enabled after self-test */
634 e100_disable_irq(nic);
635
636 /* Check results of self-test */
637 if(nic->mem->selftest.result != 0) {
638 DPRINTK(HW, ERR, "Self-test failed: result=0x%08X\n",
639 nic->mem->selftest.result);
640 return -ETIMEDOUT;
641 }
642 if(nic->mem->selftest.signature == 0) {
643 DPRINTK(HW, ERR, "Self-test failed: timed out\n");
644 return -ETIMEDOUT;
645 }
646
647 return 0;
648}
649
650static void e100_eeprom_write(struct nic *nic, u16 addr_len, u16 addr, u16 data)
651{
652 u32 cmd_addr_data[3];
653 u8 ctrl;
654 int i, j;
655
656 /* Three cmds: write/erase enable, write data, write/erase disable */
657 cmd_addr_data[0] = op_ewen << (addr_len - 2);
658 cmd_addr_data[1] = (((op_write << addr_len) | addr) << 16) |
659 cpu_to_le16(data);
660 cmd_addr_data[2] = op_ewds << (addr_len - 2);
661
662 /* Bit-bang cmds to write word to eeprom */
663 for(j = 0; j < 3; j++) {
664
665 /* Chip select */
666 writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo);
667 e100_write_flush(nic); udelay(4);
668
669 for(i = 31; i >= 0; i--) {
670 ctrl = (cmd_addr_data[j] & (1 << i)) ?
671 eecs | eedi : eecs;
672 writeb(ctrl, &nic->csr->eeprom_ctrl_lo);
673 e100_write_flush(nic); udelay(4);
674
675 writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo);
676 e100_write_flush(nic); udelay(4);
677 }
678 /* Wait 10 msec for cmd to complete */
679 msleep(10);
680
681 /* Chip deselect */
682 writeb(0, &nic->csr->eeprom_ctrl_lo);
683 e100_write_flush(nic); udelay(4);
684 }
685};
686
687/* General technique stolen from the eepro100 driver - very clever */
688static u16 e100_eeprom_read(struct nic *nic, u16 *addr_len, u16 addr)
689{
690 u32 cmd_addr_data;
691 u16 data = 0;
692 u8 ctrl;
693 int i;
694
695 cmd_addr_data = ((op_read << *addr_len) | addr) << 16;
696
697 /* Chip select */
698 writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo);
699 e100_write_flush(nic); udelay(4);
700
701 /* Bit-bang to read word from eeprom */
702 for(i = 31; i >= 0; i--) {
703 ctrl = (cmd_addr_data & (1 << i)) ? eecs | eedi : eecs;
704 writeb(ctrl, &nic->csr->eeprom_ctrl_lo);
705 e100_write_flush(nic); udelay(4);
706
707 writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo);
708 e100_write_flush(nic); udelay(4);
709
710 /* Eeprom drives a dummy zero to EEDO after receiving
711 * complete address. Use this to adjust addr_len. */
712 ctrl = readb(&nic->csr->eeprom_ctrl_lo);
713 if(!(ctrl & eedo) && i > 16) {
714 *addr_len -= (i - 16);
715 i = 17;
716 }
717
718 data = (data << 1) | (ctrl & eedo ? 1 : 0);
719 }
720
721 /* Chip deselect */
722 writeb(0, &nic->csr->eeprom_ctrl_lo);
723 e100_write_flush(nic); udelay(4);
724
725 return le16_to_cpu(data);
726};
727
728/* Load entire EEPROM image into driver cache and validate checksum */
729static int e100_eeprom_load(struct nic *nic)
730{
731 u16 addr, addr_len = 8, checksum = 0;
732
733 /* Try reading with an 8-bit addr len to discover actual addr len */
734 e100_eeprom_read(nic, &addr_len, 0);
735 nic->eeprom_wc = 1 << addr_len;
736
737 for(addr = 0; addr < nic->eeprom_wc; addr++) {
738 nic->eeprom[addr] = e100_eeprom_read(nic, &addr_len, addr);
739 if(addr < nic->eeprom_wc - 1)
740 checksum += cpu_to_le16(nic->eeprom[addr]);
741 }
742
743 /* The checksum, stored in the last word, is calculated such that
744 * the sum of words should be 0xBABA */
745 checksum = le16_to_cpu(0xBABA - checksum);
746 if(checksum != nic->eeprom[nic->eeprom_wc - 1]) {
747 DPRINTK(PROBE, ERR, "EEPROM corrupted\n");
748 return -EAGAIN;
749 }
750
751 return 0;
752}
753
754/* Save (portion of) driver EEPROM cache to device and update checksum */
755static int e100_eeprom_save(struct nic *nic, u16 start, u16 count)
756{
757 u16 addr, addr_len = 8, checksum = 0;
758
759 /* Try reading with an 8-bit addr len to discover actual addr len */
760 e100_eeprom_read(nic, &addr_len, 0);
761 nic->eeprom_wc = 1 << addr_len;
762
763 if(start + count >= nic->eeprom_wc)
764 return -EINVAL;
765
766 for(addr = start; addr < start + count; addr++)
767 e100_eeprom_write(nic, addr_len, addr, nic->eeprom[addr]);
768
769 /* The checksum, stored in the last word, is calculated such that
770 * the sum of words should be 0xBABA */
771 for(addr = 0; addr < nic->eeprom_wc - 1; addr++)
772 checksum += cpu_to_le16(nic->eeprom[addr]);
773 nic->eeprom[nic->eeprom_wc - 1] = le16_to_cpu(0xBABA - checksum);
774 e100_eeprom_write(nic, addr_len, nic->eeprom_wc - 1,
775 nic->eeprom[nic->eeprom_wc - 1]);
776
777 return 0;
778}
779
780#define E100_WAIT_SCB_TIMEOUT 40
781static inline int e100_exec_cmd(struct nic *nic, u8 cmd, dma_addr_t dma_addr)
782{
783 unsigned long flags;
784 unsigned int i;
785 int err = 0;
786
787 spin_lock_irqsave(&nic->cmd_lock, flags);
788
789 /* Previous command is accepted when SCB clears */
790 for(i = 0; i < E100_WAIT_SCB_TIMEOUT; i++) {
791 if(likely(!readb(&nic->csr->scb.cmd_lo)))
792 break;
793 cpu_relax();
794 if(unlikely(i > (E100_WAIT_SCB_TIMEOUT >> 1)))
795 udelay(5);
796 }
797 if(unlikely(i == E100_WAIT_SCB_TIMEOUT)) {
798 err = -EAGAIN;
799 goto err_unlock;
800 }
801
802 if(unlikely(cmd != cuc_resume))
803 writel(dma_addr, &nic->csr->scb.gen_ptr);
804 writeb(cmd, &nic->csr->scb.cmd_lo);
805
806err_unlock:
807 spin_unlock_irqrestore(&nic->cmd_lock, flags);
808
809 return err;
810}
811
812static inline int e100_exec_cb(struct nic *nic, struct sk_buff *skb,
813 void (*cb_prepare)(struct nic *, struct cb *, struct sk_buff *))
814{
815 struct cb *cb;
816 unsigned long flags;
817 int err = 0;
818
819 spin_lock_irqsave(&nic->cb_lock, flags);
820
821 if(unlikely(!nic->cbs_avail)) {
822 err = -ENOMEM;
823 goto err_unlock;
824 }
825
826 cb = nic->cb_to_use;
827 nic->cb_to_use = cb->next;
828 nic->cbs_avail--;
829 cb->skb = skb;
830
831 if(unlikely(!nic->cbs_avail))
832 err = -ENOSPC;
833
834 cb_prepare(nic, cb, skb);
835
836 /* Order is important otherwise we'll be in a race with h/w:
837 * set S-bit in current first, then clear S-bit in previous. */
838 cb->command |= cpu_to_le16(cb_s);
839 wmb();
840 cb->prev->command &= cpu_to_le16(~cb_s);
841
842 while(nic->cb_to_send != nic->cb_to_use) {
843 if(unlikely(e100_exec_cmd(nic, nic->cuc_cmd,
844 nic->cb_to_send->dma_addr))) {
845 /* Ok, here's where things get sticky. It's
846 * possible that we can't schedule the command
847 * because the controller is too busy, so
848 * let's just queue the command and try again
849 * when another command is scheduled. */
850 break;
851 } else {
852 nic->cuc_cmd = cuc_resume;
853 nic->cb_to_send = nic->cb_to_send->next;
854 }
855 }
856
857err_unlock:
858 spin_unlock_irqrestore(&nic->cb_lock, flags);
859
860 return err;
861}
862
863static u16 mdio_ctrl(struct nic *nic, u32 addr, u32 dir, u32 reg, u16 data)
864{
865 u32 data_out = 0;
866 unsigned int i;
867
868 writel((reg << 16) | (addr << 21) | dir | data, &nic->csr->mdi_ctrl);
869
870 for(i = 0; i < 100; i++) {
871 udelay(20);
872 if((data_out = readl(&nic->csr->mdi_ctrl)) & mdi_ready)
873 break;
874 }
875
876 DPRINTK(HW, DEBUG,
877 "%s:addr=%d, reg=%d, data_in=0x%04X, data_out=0x%04X\n",
878 dir == mdi_read ? "READ" : "WRITE", addr, reg, data, data_out);
879 return (u16)data_out;
880}
881
882static int mdio_read(struct net_device *netdev, int addr, int reg)
883{
884 return mdio_ctrl(netdev_priv(netdev), addr, mdi_read, reg, 0);
885}
886
887static void mdio_write(struct net_device *netdev, int addr, int reg, int data)
888{
889 mdio_ctrl(netdev_priv(netdev), addr, mdi_write, reg, data);
890}
891
892static void e100_get_defaults(struct nic *nic)
893{
894 struct param_range rfds = { .min = 64, .max = 256, .count = 64 };
895 struct param_range cbs = { .min = 64, .max = 256, .count = 64 };
896
897 pci_read_config_byte(nic->pdev, PCI_REVISION_ID, &nic->rev_id);
898 /* MAC type is encoded as rev ID; exception: ICH is treated as 82559 */
899 nic->mac = (nic->flags & ich) ? mac_82559_D101M : nic->rev_id;
900 if(nic->mac == mac_unknown)
901 nic->mac = mac_82557_D100_A;
902
903 nic->params.rfds = rfds;
904 nic->params.cbs = cbs;
905
906 /* Quadwords to DMA into FIFO before starting frame transmit */
907 nic->tx_threshold = 0xE0;
908
909 nic->tx_command = cpu_to_le16(cb_tx | cb_i | cb_tx_sf |
910 ((nic->mac >= mac_82558_D101_A4) ? cb_cid : 0));
911
912 /* Template for a freshly allocated RFD */
913 nic->blank_rfd.command = cpu_to_le16(cb_el);
914 nic->blank_rfd.rbd = 0xFFFFFFFF;
915 nic->blank_rfd.size = cpu_to_le16(VLAN_ETH_FRAME_LEN);
916
917 /* MII setup */
918 nic->mii.phy_id_mask = 0x1F;
919 nic->mii.reg_num_mask = 0x1F;
920 nic->mii.dev = nic->netdev;
921 nic->mii.mdio_read = mdio_read;
922 nic->mii.mdio_write = mdio_write;
923}
924
925static void e100_configure(struct nic *nic, struct cb *cb, struct sk_buff *skb)
926{
927 struct config *config = &cb->u.config;
928 u8 *c = (u8 *)config;
929
930 cb->command = cpu_to_le16(cb_config);
931
932 memset(config, 0, sizeof(struct config));
933
934 config->byte_count = 0x16; /* bytes in this struct */
935 config->rx_fifo_limit = 0x8; /* bytes in FIFO before DMA */
936 config->direct_rx_dma = 0x1; /* reserved */
937 config->standard_tcb = 0x1; /* 1=standard, 0=extended */
938 config->standard_stat_counter = 0x1; /* 1=standard, 0=extended */
939 config->rx_discard_short_frames = 0x1; /* 1=discard, 0=pass */
940 config->tx_underrun_retry = 0x3; /* # of underrun retries */
941 config->mii_mode = 0x1; /* 1=MII mode, 0=503 mode */
942 config->pad10 = 0x6;
943 config->no_source_addr_insertion = 0x1; /* 1=no, 0=yes */
944 config->preamble_length = 0x2; /* 0=1, 1=3, 2=7, 3=15 bytes */
945 config->ifs = 0x6; /* x16 = inter frame spacing */
946 config->ip_addr_hi = 0xF2; /* ARP IP filter - not used */
947 config->pad15_1 = 0x1;
948 config->pad15_2 = 0x1;
949 config->crs_or_cdt = 0x0; /* 0=CRS only, 1=CRS or CDT */
950 config->fc_delay_hi = 0x40; /* time delay for fc frame */
951 config->tx_padding = 0x1; /* 1=pad short frames */
952 config->fc_priority_threshold = 0x7; /* 7=priority fc disabled */
953 config->pad18 = 0x1;
954 config->full_duplex_pin = 0x1; /* 1=examine FDX# pin */
955 config->pad20_1 = 0x1F;
956 config->fc_priority_location = 0x1; /* 1=byte#31, 0=byte#19 */
957 config->pad21_1 = 0x5;
958
959 config->adaptive_ifs = nic->adaptive_ifs;
960 config->loopback = nic->loopback;
961
962 if(nic->mii.force_media && nic->mii.full_duplex)
963 config->full_duplex_force = 0x1; /* 1=force, 0=auto */
964
965 if(nic->flags & promiscuous || nic->loopback) {
966 config->rx_save_bad_frames = 0x1; /* 1=save, 0=discard */
967 config->rx_discard_short_frames = 0x0; /* 1=discard, 0=save */
968 config->promiscuous_mode = 0x1; /* 1=on, 0=off */
969 }
970
971 if(nic->flags & multicast_all)
972 config->multicast_all = 0x1; /* 1=accept, 0=no */
973
Malli Chilakala6bdacb12005-04-28 19:17:54 -0700974 /* disable WoL when up */
975 if(netif_running(nic->netdev) || !(nic->flags & wol_magic))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 config->magic_packet_disable = 0x1; /* 1=off, 0=on */
977
978 if(nic->mac >= mac_82558_D101_A4) {
979 config->fc_disable = 0x1; /* 1=Tx fc off, 0=Tx fc on */
980 config->mwi_enable = 0x1; /* 1=enable, 0=disable */
981 config->standard_tcb = 0x0; /* 1=standard, 0=extended */
982 config->rx_long_ok = 0x1; /* 1=VLANs ok, 0=standard */
983 if(nic->mac >= mac_82559_D101M)
984 config->tno_intr = 0x1; /* TCO stats enable */
985 else
986 config->standard_stat_counter = 0x0;
987 }
988
989 DPRINTK(HW, DEBUG, "[00-07]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
990 c[0], c[1], c[2], c[3], c[4], c[5], c[6], c[7]);
991 DPRINTK(HW, DEBUG, "[08-15]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
992 c[8], c[9], c[10], c[11], c[12], c[13], c[14], c[15]);
993 DPRINTK(HW, DEBUG, "[16-23]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n",
994 c[16], c[17], c[18], c[19], c[20], c[21], c[22], c[23]);
995}
996
997static void e100_load_ucode(struct nic *nic, struct cb *cb, struct sk_buff *skb)
998{
999 int i;
1000 static const u32 ucode[UCODE_SIZE] = {
1001 /* NFS packets are misinterpreted as TCO packets and
1002 * incorrectly routed to the BMC over SMBus. This
1003 * microcode patch checks the fragmented IP bit in the
1004 * NFS/UDP header to distinguish between NFS and TCO. */
1005 0x0EF70E36, 0x1FFF1FFF, 0x1FFF1FFF, 0x1FFF1FFF, 0x1FFF1FFF,
1006 0x1FFF1FFF, 0x00906E41, 0x00800E3C, 0x00E00E39, 0x00000000,
1007 0x00906EFD, 0x00900EFD, 0x00E00EF8,
1008 };
1009
1010 if(nic->mac == mac_82551_F || nic->mac == mac_82551_10) {
1011 for(i = 0; i < UCODE_SIZE; i++)
1012 cb->u.ucode[i] = cpu_to_le32(ucode[i]);
1013 cb->command = cpu_to_le16(cb_ucode);
1014 } else
1015 cb->command = cpu_to_le16(cb_nop);
1016}
1017
1018static void e100_setup_iaaddr(struct nic *nic, struct cb *cb,
1019 struct sk_buff *skb)
1020{
1021 cb->command = cpu_to_le16(cb_iaaddr);
1022 memcpy(cb->u.iaaddr, nic->netdev->dev_addr, ETH_ALEN);
1023}
1024
1025static void e100_dump(struct nic *nic, struct cb *cb, struct sk_buff *skb)
1026{
1027 cb->command = cpu_to_le16(cb_dump);
1028 cb->u.dump_buffer_addr = cpu_to_le32(nic->dma_addr +
1029 offsetof(struct mem, dump_buf));
1030}
1031
1032#define NCONFIG_AUTO_SWITCH 0x0080
1033#define MII_NSC_CONG MII_RESV1
1034#define NSC_CONG_ENABLE 0x0100
1035#define NSC_CONG_TXREADY 0x0400
1036#define ADVERTISE_FC_SUPPORTED 0x0400
1037static int e100_phy_init(struct nic *nic)
1038{
1039 struct net_device *netdev = nic->netdev;
1040 u32 addr;
1041 u16 bmcr, stat, id_lo, id_hi, cong;
1042
1043 /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
1044 for(addr = 0; addr < 32; addr++) {
1045 nic->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
1046 bmcr = mdio_read(netdev, nic->mii.phy_id, MII_BMCR);
1047 stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR);
1048 stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR);
1049 if(!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
1050 break;
1051 }
1052 DPRINTK(HW, DEBUG, "phy_addr = %d\n", nic->mii.phy_id);
1053 if(addr == 32)
1054 return -EAGAIN;
1055
1056 /* Selected the phy and isolate the rest */
1057 for(addr = 0; addr < 32; addr++) {
1058 if(addr != nic->mii.phy_id) {
1059 mdio_write(netdev, addr, MII_BMCR, BMCR_ISOLATE);
1060 } else {
1061 bmcr = mdio_read(netdev, addr, MII_BMCR);
1062 mdio_write(netdev, addr, MII_BMCR,
1063 bmcr & ~BMCR_ISOLATE);
1064 }
1065 }
1066
1067 /* Get phy ID */
1068 id_lo = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID1);
1069 id_hi = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID2);
1070 nic->phy = (u32)id_hi << 16 | (u32)id_lo;
1071 DPRINTK(HW, DEBUG, "phy ID = 0x%08X\n", nic->phy);
1072
1073 /* Handle National tx phys */
1074#define NCS_PHY_MODEL_MASK 0xFFF0FFFF
1075 if((nic->phy & NCS_PHY_MODEL_MASK) == phy_nsc_tx) {
1076 /* Disable congestion control */
1077 cong = mdio_read(netdev, nic->mii.phy_id, MII_NSC_CONG);
1078 cong |= NSC_CONG_TXREADY;
1079 cong &= ~NSC_CONG_ENABLE;
1080 mdio_write(netdev, nic->mii.phy_id, MII_NSC_CONG, cong);
1081 }
1082
1083 if((nic->mac >= mac_82550_D102) || ((nic->flags & ich) &&
1084 (mdio_read(netdev, nic->mii.phy_id, MII_TPISTATUS) & 0x8000) &&
1085 (nic->eeprom[eeprom_cnfg_mdix] & eeprom_mdix_enabled)))
1086 /* enable/disable MDI/MDI-X auto-switching */
1087 mdio_write(netdev, nic->mii.phy_id, MII_NCONFIG,
1088 nic->mii.force_media ? 0 : NCONFIG_AUTO_SWITCH);
1089
1090 return 0;
1091}
1092
1093static int e100_hw_init(struct nic *nic)
1094{
1095 int err;
1096
1097 e100_hw_reset(nic);
1098
1099 DPRINTK(HW, ERR, "e100_hw_init\n");
1100 if(!in_interrupt() && (err = e100_self_test(nic)))
1101 return err;
1102
1103 if((err = e100_phy_init(nic)))
1104 return err;
1105 if((err = e100_exec_cmd(nic, cuc_load_base, 0)))
1106 return err;
1107 if((err = e100_exec_cmd(nic, ruc_load_base, 0)))
1108 return err;
1109 if((err = e100_exec_cb(nic, NULL, e100_load_ucode)))
1110 return err;
1111 if((err = e100_exec_cb(nic, NULL, e100_configure)))
1112 return err;
1113 if((err = e100_exec_cb(nic, NULL, e100_setup_iaaddr)))
1114 return err;
1115 if((err = e100_exec_cmd(nic, cuc_dump_addr,
1116 nic->dma_addr + offsetof(struct mem, stats))))
1117 return err;
1118 if((err = e100_exec_cmd(nic, cuc_dump_reset, 0)))
1119 return err;
1120
1121 e100_disable_irq(nic);
1122
1123 return 0;
1124}
1125
1126static void e100_multi(struct nic *nic, struct cb *cb, struct sk_buff *skb)
1127{
1128 struct net_device *netdev = nic->netdev;
1129 struct dev_mc_list *list = netdev->mc_list;
1130 u16 i, count = min(netdev->mc_count, E100_MAX_MULTICAST_ADDRS);
1131
1132 cb->command = cpu_to_le16(cb_multi);
1133 cb->u.multi.count = cpu_to_le16(count * ETH_ALEN);
1134 for(i = 0; list && i < count; i++, list = list->next)
1135 memcpy(&cb->u.multi.addr[i*ETH_ALEN], &list->dmi_addr,
1136 ETH_ALEN);
1137}
1138
1139static void e100_set_multicast_list(struct net_device *netdev)
1140{
1141 struct nic *nic = netdev_priv(netdev);
1142
1143 DPRINTK(HW, DEBUG, "mc_count=%d, flags=0x%04X\n",
1144 netdev->mc_count, netdev->flags);
1145
1146 if(netdev->flags & IFF_PROMISC)
1147 nic->flags |= promiscuous;
1148 else
1149 nic->flags &= ~promiscuous;
1150
1151 if(netdev->flags & IFF_ALLMULTI ||
1152 netdev->mc_count > E100_MAX_MULTICAST_ADDRS)
1153 nic->flags |= multicast_all;
1154 else
1155 nic->flags &= ~multicast_all;
1156
1157 e100_exec_cb(nic, NULL, e100_configure);
1158 e100_exec_cb(nic, NULL, e100_multi);
1159}
1160
1161static void e100_update_stats(struct nic *nic)
1162{
1163 struct net_device_stats *ns = &nic->net_stats;
1164 struct stats *s = &nic->mem->stats;
1165 u32 *complete = (nic->mac < mac_82558_D101_A4) ? &s->fc_xmt_pause :
1166 (nic->mac < mac_82559_D101M) ? (u32 *)&s->xmt_tco_frames :
1167 &s->complete;
1168
1169 /* Device's stats reporting may take several microseconds to
1170 * complete, so where always waiting for results of the
1171 * previous command. */
1172
1173 if(*complete == le32_to_cpu(cuc_dump_reset_complete)) {
1174 *complete = 0;
1175 nic->tx_frames = le32_to_cpu(s->tx_good_frames);
1176 nic->tx_collisions = le32_to_cpu(s->tx_total_collisions);
1177 ns->tx_aborted_errors += le32_to_cpu(s->tx_max_collisions);
1178 ns->tx_window_errors += le32_to_cpu(s->tx_late_collisions);
1179 ns->tx_carrier_errors += le32_to_cpu(s->tx_lost_crs);
1180 ns->tx_fifo_errors += le32_to_cpu(s->tx_underruns);
1181 ns->collisions += nic->tx_collisions;
1182 ns->tx_errors += le32_to_cpu(s->tx_max_collisions) +
1183 le32_to_cpu(s->tx_lost_crs);
1184 ns->rx_dropped += le32_to_cpu(s->rx_resource_errors);
1185 ns->rx_length_errors += le32_to_cpu(s->rx_short_frame_errors) +
1186 nic->rx_over_length_errors;
1187 ns->rx_crc_errors += le32_to_cpu(s->rx_crc_errors);
1188 ns->rx_frame_errors += le32_to_cpu(s->rx_alignment_errors);
1189 ns->rx_over_errors += le32_to_cpu(s->rx_overrun_errors);
1190 ns->rx_fifo_errors += le32_to_cpu(s->rx_overrun_errors);
1191 ns->rx_errors += le32_to_cpu(s->rx_crc_errors) +
1192 le32_to_cpu(s->rx_alignment_errors) +
1193 le32_to_cpu(s->rx_short_frame_errors) +
1194 le32_to_cpu(s->rx_cdt_errors);
1195 nic->tx_deferred += le32_to_cpu(s->tx_deferred);
1196 nic->tx_single_collisions +=
1197 le32_to_cpu(s->tx_single_collisions);
1198 nic->tx_multiple_collisions +=
1199 le32_to_cpu(s->tx_multiple_collisions);
1200 if(nic->mac >= mac_82558_D101_A4) {
1201 nic->tx_fc_pause += le32_to_cpu(s->fc_xmt_pause);
1202 nic->rx_fc_pause += le32_to_cpu(s->fc_rcv_pause);
1203 nic->rx_fc_unsupported +=
1204 le32_to_cpu(s->fc_rcv_unsupported);
1205 if(nic->mac >= mac_82559_D101M) {
1206 nic->tx_tco_frames +=
1207 le16_to_cpu(s->xmt_tco_frames);
1208 nic->rx_tco_frames +=
1209 le16_to_cpu(s->rcv_tco_frames);
1210 }
1211 }
1212 }
1213
Malli Chilakala1f533672005-04-28 19:17:20 -07001214
1215 if(e100_exec_cmd(nic, cuc_dump_reset, 0))
1216 DPRINTK(TX_ERR, DEBUG, "exec cuc_dump_reset failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217}
1218
1219static void e100_adjust_adaptive_ifs(struct nic *nic, int speed, int duplex)
1220{
1221 /* Adjust inter-frame-spacing (IFS) between two transmits if
1222 * we're getting collisions on a half-duplex connection. */
1223
1224 if(duplex == DUPLEX_HALF) {
1225 u32 prev = nic->adaptive_ifs;
1226 u32 min_frames = (speed == SPEED_100) ? 1000 : 100;
1227
1228 if((nic->tx_frames / 32 < nic->tx_collisions) &&
1229 (nic->tx_frames > min_frames)) {
1230 if(nic->adaptive_ifs < 60)
1231 nic->adaptive_ifs += 5;
1232 } else if (nic->tx_frames < min_frames) {
1233 if(nic->adaptive_ifs >= 5)
1234 nic->adaptive_ifs -= 5;
1235 }
1236 if(nic->adaptive_ifs != prev)
1237 e100_exec_cb(nic, NULL, e100_configure);
1238 }
1239}
1240
1241static void e100_watchdog(unsigned long data)
1242{
1243 struct nic *nic = (struct nic *)data;
1244 struct ethtool_cmd cmd;
1245
1246 DPRINTK(TIMER, DEBUG, "right now = %ld\n", jiffies);
1247
1248 /* mii library handles link maintenance tasks */
1249
1250 mii_ethtool_gset(&nic->mii, &cmd);
1251
1252 if(mii_link_ok(&nic->mii) && !netif_carrier_ok(nic->netdev)) {
1253 DPRINTK(LINK, INFO, "link up, %sMbps, %s-duplex\n",
1254 cmd.speed == SPEED_100 ? "100" : "10",
1255 cmd.duplex == DUPLEX_FULL ? "full" : "half");
1256 } else if(!mii_link_ok(&nic->mii) && netif_carrier_ok(nic->netdev)) {
1257 DPRINTK(LINK, INFO, "link down\n");
1258 }
1259
1260 mii_check_link(&nic->mii);
1261
1262 /* Software generated interrupt to recover from (rare) Rx
1263 * allocation failure.
1264 * Unfortunately have to use a spinlock to not re-enable interrupts
1265 * accidentally, due to hardware that shares a register between the
1266 * interrupt mask bit and the SW Interrupt generation bit */
1267 spin_lock_irq(&nic->cmd_lock);
1268 writeb(readb(&nic->csr->scb.cmd_hi) | irq_sw_gen,&nic->csr->scb.cmd_hi);
1269 spin_unlock_irq(&nic->cmd_lock);
1270 e100_write_flush(nic);
1271
1272 e100_update_stats(nic);
1273 e100_adjust_adaptive_ifs(nic, cmd.speed, cmd.duplex);
1274
1275 if(nic->mac <= mac_82557_D100_C)
1276 /* Issue a multicast command to workaround a 557 lock up */
1277 e100_set_multicast_list(nic->netdev);
1278
1279 if(nic->flags & ich && cmd.speed==SPEED_10 && cmd.duplex==DUPLEX_HALF)
1280 /* Need SW workaround for ICH[x] 10Mbps/half duplex Tx hang. */
1281 nic->flags |= ich_10h_workaround;
1282 else
1283 nic->flags &= ~ich_10h_workaround;
1284
1285 mod_timer(&nic->watchdog, jiffies + E100_WATCHDOG_PERIOD);
1286}
1287
1288static inline void e100_xmit_prepare(struct nic *nic, struct cb *cb,
1289 struct sk_buff *skb)
1290{
1291 cb->command = nic->tx_command;
1292 cb->u.tcb.tbd_array = cb->dma_addr + offsetof(struct cb, u.tcb.tbd);
1293 cb->u.tcb.tcb_byte_count = 0;
1294 cb->u.tcb.threshold = nic->tx_threshold;
1295 cb->u.tcb.tbd_count = 1;
1296 cb->u.tcb.tbd.buf_addr = cpu_to_le32(pci_map_single(nic->pdev,
1297 skb->data, skb->len, PCI_DMA_TODEVICE));
1298 cb->u.tcb.tbd.size = cpu_to_le16(skb->len);
1299}
1300
1301static int e100_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
1302{
1303 struct nic *nic = netdev_priv(netdev);
1304 int err;
1305
1306 if(nic->flags & ich_10h_workaround) {
1307 /* SW workaround for ICH[x] 10Mbps/half duplex Tx hang.
1308 Issue a NOP command followed by a 1us delay before
1309 issuing the Tx command. */
Malli Chilakala1f533672005-04-28 19:17:20 -07001310 if(e100_exec_cmd(nic, cuc_nop, 0))
1311 DPRINTK(TX_ERR, DEBUG, "exec cuc_nop failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 udelay(1);
1313 }
1314
1315 err = e100_exec_cb(nic, skb, e100_xmit_prepare);
1316
1317 switch(err) {
1318 case -ENOSPC:
1319 /* We queued the skb, but now we're out of space. */
1320 DPRINTK(TX_ERR, DEBUG, "No space for CB\n");
1321 netif_stop_queue(netdev);
1322 break;
1323 case -ENOMEM:
1324 /* This is a hard error - log it. */
1325 DPRINTK(TX_ERR, DEBUG, "Out of Tx resources, returning skb\n");
1326 netif_stop_queue(netdev);
1327 return 1;
1328 }
1329
1330 netdev->trans_start = jiffies;
1331 return 0;
1332}
1333
1334static inline int e100_tx_clean(struct nic *nic)
1335{
1336 struct cb *cb;
1337 int tx_cleaned = 0;
1338
1339 spin_lock(&nic->cb_lock);
1340
1341 DPRINTK(TX_DONE, DEBUG, "cb->status = 0x%04X\n",
1342 nic->cb_to_clean->status);
1343
1344 /* Clean CBs marked complete */
1345 for(cb = nic->cb_to_clean;
1346 cb->status & cpu_to_le16(cb_complete);
1347 cb = nic->cb_to_clean = cb->next) {
1348 if(likely(cb->skb != NULL)) {
1349 nic->net_stats.tx_packets++;
1350 nic->net_stats.tx_bytes += cb->skb->len;
1351
1352 pci_unmap_single(nic->pdev,
1353 le32_to_cpu(cb->u.tcb.tbd.buf_addr),
1354 le16_to_cpu(cb->u.tcb.tbd.size),
1355 PCI_DMA_TODEVICE);
1356 dev_kfree_skb_any(cb->skb);
1357 cb->skb = NULL;
1358 tx_cleaned = 1;
1359 }
1360 cb->status = 0;
1361 nic->cbs_avail++;
1362 }
1363
1364 spin_unlock(&nic->cb_lock);
1365
1366 /* Recover from running out of Tx resources in xmit_frame */
1367 if(unlikely(tx_cleaned && netif_queue_stopped(nic->netdev)))
1368 netif_wake_queue(nic->netdev);
1369
1370 return tx_cleaned;
1371}
1372
1373static void e100_clean_cbs(struct nic *nic)
1374{
1375 if(nic->cbs) {
1376 while(nic->cbs_avail != nic->params.cbs.count) {
1377 struct cb *cb = nic->cb_to_clean;
1378 if(cb->skb) {
1379 pci_unmap_single(nic->pdev,
1380 le32_to_cpu(cb->u.tcb.tbd.buf_addr),
1381 le16_to_cpu(cb->u.tcb.tbd.size),
1382 PCI_DMA_TODEVICE);
1383 dev_kfree_skb(cb->skb);
1384 }
1385 nic->cb_to_clean = nic->cb_to_clean->next;
1386 nic->cbs_avail++;
1387 }
1388 pci_free_consistent(nic->pdev,
1389 sizeof(struct cb) * nic->params.cbs.count,
1390 nic->cbs, nic->cbs_dma_addr);
1391 nic->cbs = NULL;
1392 nic->cbs_avail = 0;
1393 }
1394 nic->cuc_cmd = cuc_start;
1395 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean =
1396 nic->cbs;
1397}
1398
1399static int e100_alloc_cbs(struct nic *nic)
1400{
1401 struct cb *cb;
1402 unsigned int i, count = nic->params.cbs.count;
1403
1404 nic->cuc_cmd = cuc_start;
1405 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = NULL;
1406 nic->cbs_avail = 0;
1407
1408 nic->cbs = pci_alloc_consistent(nic->pdev,
1409 sizeof(struct cb) * count, &nic->cbs_dma_addr);
1410 if(!nic->cbs)
1411 return -ENOMEM;
1412
1413 for(cb = nic->cbs, i = 0; i < count; cb++, i++) {
1414 cb->next = (i + 1 < count) ? cb + 1 : nic->cbs;
1415 cb->prev = (i == 0) ? nic->cbs + count - 1 : cb - 1;
1416
1417 cb->dma_addr = nic->cbs_dma_addr + i * sizeof(struct cb);
1418 cb->link = cpu_to_le32(nic->cbs_dma_addr +
1419 ((i+1) % count) * sizeof(struct cb));
1420 cb->skb = NULL;
1421 }
1422
1423 nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = nic->cbs;
1424 nic->cbs_avail = count;
1425
1426 return 0;
1427}
1428
Malli Chilakala1f533672005-04-28 19:17:20 -07001429static inline void e100_start_receiver(struct nic *nic, struct rx *rx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430{
Malli Chilakala1f533672005-04-28 19:17:20 -07001431 if(!nic->rxs) return;
1432 if(RU_SUSPENDED != nic->ru_running) return;
1433
1434 /* handle init time starts */
1435 if(!rx) rx = nic->rxs;
1436
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 /* (Re)start RU if suspended or idle and RFA is non-NULL */
Malli Chilakala1f533672005-04-28 19:17:20 -07001438 if(rx->skb) {
1439 e100_exec_cmd(nic, ruc_start, rx->dma_addr);
1440 nic->ru_running = RU_RUNNING;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 }
1442}
1443
1444#define RFD_BUF_LEN (sizeof(struct rfd) + VLAN_ETH_FRAME_LEN)
1445static inline int e100_rx_alloc_skb(struct nic *nic, struct rx *rx)
1446{
1447 if(!(rx->skb = dev_alloc_skb(RFD_BUF_LEN + NET_IP_ALIGN)))
1448 return -ENOMEM;
1449
1450 /* Align, init, and map the RFD. */
1451 rx->skb->dev = nic->netdev;
1452 skb_reserve(rx->skb, NET_IP_ALIGN);
1453 memcpy(rx->skb->data, &nic->blank_rfd, sizeof(struct rfd));
1454 rx->dma_addr = pci_map_single(nic->pdev, rx->skb->data,
1455 RFD_BUF_LEN, PCI_DMA_BIDIRECTIONAL);
1456
Malli Chilakala1f533672005-04-28 19:17:20 -07001457 if(pci_dma_mapping_error(rx->dma_addr)) {
1458 dev_kfree_skb_any(rx->skb);
1459 rx->skb = 0;
1460 rx->dma_addr = 0;
1461 return -ENOMEM;
1462 }
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 /* Link the RFD to end of RFA by linking previous RFD to
1465 * this one, and clearing EL bit of previous. */
1466 if(rx->prev->skb) {
1467 struct rfd *prev_rfd = (struct rfd *)rx->prev->skb->data;
1468 put_unaligned(cpu_to_le32(rx->dma_addr),
1469 (u32 *)&prev_rfd->link);
1470 wmb();
1471 prev_rfd->command &= ~cpu_to_le16(cb_el);
1472 pci_dma_sync_single_for_device(nic->pdev, rx->prev->dma_addr,
1473 sizeof(struct rfd), PCI_DMA_TODEVICE);
1474 }
1475
1476 return 0;
1477}
1478
1479static inline int e100_rx_indicate(struct nic *nic, struct rx *rx,
1480 unsigned int *work_done, unsigned int work_to_do)
1481{
1482 struct sk_buff *skb = rx->skb;
1483 struct rfd *rfd = (struct rfd *)skb->data;
1484 u16 rfd_status, actual_size;
1485
1486 if(unlikely(work_done && *work_done >= work_to_do))
1487 return -EAGAIN;
1488
1489 /* Need to sync before taking a peek at cb_complete bit */
1490 pci_dma_sync_single_for_cpu(nic->pdev, rx->dma_addr,
1491 sizeof(struct rfd), PCI_DMA_FROMDEVICE);
1492 rfd_status = le16_to_cpu(rfd->status);
1493
1494 DPRINTK(RX_STATUS, DEBUG, "status=0x%04X\n", rfd_status);
1495
1496 /* If data isn't ready, nothing to indicate */
1497 if(unlikely(!(rfd_status & cb_complete)))
Malli Chilakala1f533672005-04-28 19:17:20 -07001498 return -ENODATA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 /* Get actual data size */
1501 actual_size = le16_to_cpu(rfd->actual_size) & 0x3FFF;
1502 if(unlikely(actual_size > RFD_BUF_LEN - sizeof(struct rfd)))
1503 actual_size = RFD_BUF_LEN - sizeof(struct rfd);
1504
1505 /* Get data */
1506 pci_unmap_single(nic->pdev, rx->dma_addr,
1507 RFD_BUF_LEN, PCI_DMA_FROMDEVICE);
1508
Malli Chilakala1f533672005-04-28 19:17:20 -07001509 /* this allows for a fast restart without re-enabling interrupts */
1510 if(le16_to_cpu(rfd->command) & cb_el)
1511 nic->ru_running = RU_SUSPENDED;
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 /* Pull off the RFD and put the actual data (minus eth hdr) */
1514 skb_reserve(skb, sizeof(struct rfd));
1515 skb_put(skb, actual_size);
1516 skb->protocol = eth_type_trans(skb, nic->netdev);
1517
1518 if(unlikely(!(rfd_status & cb_ok))) {
1519 /* Don't indicate if hardware indicates errors */
1520 nic->net_stats.rx_dropped++;
1521 dev_kfree_skb_any(skb);
1522 } else if(actual_size > nic->netdev->mtu + VLAN_ETH_HLEN) {
1523 /* Don't indicate oversized frames */
1524 nic->rx_over_length_errors++;
1525 nic->net_stats.rx_dropped++;
1526 dev_kfree_skb_any(skb);
1527 } else {
1528 nic->net_stats.rx_packets++;
1529 nic->net_stats.rx_bytes += actual_size;
1530 nic->netdev->last_rx = jiffies;
1531 netif_receive_skb(skb);
1532 if(work_done)
1533 (*work_done)++;
1534 }
1535
1536 rx->skb = NULL;
1537
1538 return 0;
1539}
1540
1541static inline void e100_rx_clean(struct nic *nic, unsigned int *work_done,
1542 unsigned int work_to_do)
1543{
1544 struct rx *rx;
Malli Chilakala1f533672005-04-28 19:17:20 -07001545 int restart_required = 0;
1546 struct rx *rx_to_start = NULL;
1547
1548 /* are we already rnr? then pay attention!!! this ensures that
1549 * the state machine progression never allows a start with a
1550 * partially cleaned list, avoiding a race between hardware
1551 * and rx_to_clean when in NAPI mode */
1552 if(RU_SUSPENDED == nic->ru_running)
1553 restart_required = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
1555 /* Indicate newly arrived packets */
1556 for(rx = nic->rx_to_clean; rx->skb; rx = nic->rx_to_clean = rx->next) {
Malli Chilakala1f533672005-04-28 19:17:20 -07001557 int err = e100_rx_indicate(nic, rx, work_done, work_to_do);
1558 if(-EAGAIN == err) {
1559 /* hit quota so have more work to do, restart once
1560 * cleanup is complete */
1561 restart_required = 0;
1562 break;
1563 } else if(-ENODATA == err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 break; /* No more to clean */
1565 }
1566
Malli Chilakala1f533672005-04-28 19:17:20 -07001567 /* save our starting point as the place we'll restart the receiver */
1568 if(restart_required)
1569 rx_to_start = nic->rx_to_clean;
1570
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 /* Alloc new skbs to refill list */
1572 for(rx = nic->rx_to_use; !rx->skb; rx = nic->rx_to_use = rx->next) {
1573 if(unlikely(e100_rx_alloc_skb(nic, rx)))
1574 break; /* Better luck next time (see watchdog) */
1575 }
1576
Malli Chilakala1f533672005-04-28 19:17:20 -07001577 if(restart_required) {
1578 // ack the rnr?
1579 writeb(stat_ack_rnr, &nic->csr->scb.stat_ack);
1580 e100_start_receiver(nic, rx_to_start);
1581 if(work_done)
1582 (*work_done)++;
1583 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584}
1585
1586static void e100_rx_clean_list(struct nic *nic)
1587{
1588 struct rx *rx;
1589 unsigned int i, count = nic->params.rfds.count;
1590
Malli Chilakala1f533672005-04-28 19:17:20 -07001591 nic->ru_running = RU_UNINITIALIZED;
1592
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 if(nic->rxs) {
1594 for(rx = nic->rxs, i = 0; i < count; rx++, i++) {
1595 if(rx->skb) {
1596 pci_unmap_single(nic->pdev, rx->dma_addr,
1597 RFD_BUF_LEN, PCI_DMA_FROMDEVICE);
1598 dev_kfree_skb(rx->skb);
1599 }
1600 }
1601 kfree(nic->rxs);
1602 nic->rxs = NULL;
1603 }
1604
1605 nic->rx_to_use = nic->rx_to_clean = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606}
1607
1608static int e100_rx_alloc_list(struct nic *nic)
1609{
1610 struct rx *rx;
1611 unsigned int i, count = nic->params.rfds.count;
1612
1613 nic->rx_to_use = nic->rx_to_clean = NULL;
Malli Chilakala1f533672005-04-28 19:17:20 -07001614 nic->ru_running = RU_UNINITIALIZED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
1616 if(!(nic->rxs = kmalloc(sizeof(struct rx) * count, GFP_ATOMIC)))
1617 return -ENOMEM;
1618 memset(nic->rxs, 0, sizeof(struct rx) * count);
1619
1620 for(rx = nic->rxs, i = 0; i < count; rx++, i++) {
1621 rx->next = (i + 1 < count) ? rx + 1 : nic->rxs;
1622 rx->prev = (i == 0) ? nic->rxs + count - 1 : rx - 1;
1623 if(e100_rx_alloc_skb(nic, rx)) {
1624 e100_rx_clean_list(nic);
1625 return -ENOMEM;
1626 }
1627 }
1628
1629 nic->rx_to_use = nic->rx_to_clean = nic->rxs;
Malli Chilakala1f533672005-04-28 19:17:20 -07001630 nic->ru_running = RU_SUSPENDED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 return 0;
1633}
1634
1635static irqreturn_t e100_intr(int irq, void *dev_id, struct pt_regs *regs)
1636{
1637 struct net_device *netdev = dev_id;
1638 struct nic *nic = netdev_priv(netdev);
1639 u8 stat_ack = readb(&nic->csr->scb.stat_ack);
1640
1641 DPRINTK(INTR, DEBUG, "stat_ack = 0x%02X\n", stat_ack);
1642
1643 if(stat_ack == stat_ack_not_ours || /* Not our interrupt */
1644 stat_ack == stat_ack_not_present) /* Hardware is ejected */
1645 return IRQ_NONE;
1646
1647 /* Ack interrupt(s) */
1648 writeb(stat_ack, &nic->csr->scb.stat_ack);
1649
1650 /* We hit Receive No Resource (RNR); restart RU after cleaning */
1651 if(stat_ack & stat_ack_rnr)
Malli Chilakala1f533672005-04-28 19:17:20 -07001652 nic->ru_running = RU_SUSPENDED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 e100_disable_irq(nic);
1655 netif_rx_schedule(netdev);
1656
1657 return IRQ_HANDLED;
1658}
1659
1660static int e100_poll(struct net_device *netdev, int *budget)
1661{
1662 struct nic *nic = netdev_priv(netdev);
1663 unsigned int work_to_do = min(netdev->quota, *budget);
1664 unsigned int work_done = 0;
1665 int tx_cleaned;
1666
1667 e100_rx_clean(nic, &work_done, work_to_do);
1668 tx_cleaned = e100_tx_clean(nic);
1669
1670 /* If no Rx and Tx cleanup work was done, exit polling mode. */
1671 if((!tx_cleaned && (work_done == 0)) || !netif_running(netdev)) {
1672 netif_rx_complete(netdev);
1673 e100_enable_irq(nic);
1674 return 0;
1675 }
1676
1677 *budget -= work_done;
1678 netdev->quota -= work_done;
1679
1680 return 1;
1681}
1682
1683#ifdef CONFIG_NET_POLL_CONTROLLER
1684static void e100_netpoll(struct net_device *netdev)
1685{
1686 struct nic *nic = netdev_priv(netdev);
1687 e100_disable_irq(nic);
1688 e100_intr(nic->pdev->irq, netdev, NULL);
1689 e100_tx_clean(nic);
1690 e100_enable_irq(nic);
1691}
1692#endif
1693
1694static struct net_device_stats *e100_get_stats(struct net_device *netdev)
1695{
1696 struct nic *nic = netdev_priv(netdev);
1697 return &nic->net_stats;
1698}
1699
1700static int e100_set_mac_address(struct net_device *netdev, void *p)
1701{
1702 struct nic *nic = netdev_priv(netdev);
1703 struct sockaddr *addr = p;
1704
1705 if (!is_valid_ether_addr(addr->sa_data))
1706 return -EADDRNOTAVAIL;
1707
1708 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1709 e100_exec_cb(nic, NULL, e100_setup_iaaddr);
1710
1711 return 0;
1712}
1713
1714static int e100_change_mtu(struct net_device *netdev, int new_mtu)
1715{
1716 if(new_mtu < ETH_ZLEN || new_mtu > ETH_DATA_LEN)
1717 return -EINVAL;
1718 netdev->mtu = new_mtu;
1719 return 0;
1720}
1721
Malli Chilakala6bdacb12005-04-28 19:17:54 -07001722#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723static int e100_asf(struct nic *nic)
1724{
1725 /* ASF can be enabled from eeprom */
1726 return((nic->pdev->device >= 0x1050) && (nic->pdev->device <= 0x1057) &&
1727 (nic->eeprom[eeprom_config_asf] & eeprom_asf) &&
1728 !(nic->eeprom[eeprom_config_asf] & eeprom_gcl) &&
1729 ((nic->eeprom[eeprom_smbus_addr] & 0xFF) != 0xFE));
1730}
Malli Chilakala6bdacb12005-04-28 19:17:54 -07001731#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
1733static int e100_up(struct nic *nic)
1734{
1735 int err;
1736
1737 if((err = e100_rx_alloc_list(nic)))
1738 return err;
1739 if((err = e100_alloc_cbs(nic)))
1740 goto err_rx_clean_list;
1741 if((err = e100_hw_init(nic)))
1742 goto err_clean_cbs;
1743 e100_set_multicast_list(nic->netdev);
Malli Chilakala1f533672005-04-28 19:17:20 -07001744 e100_start_receiver(nic, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 mod_timer(&nic->watchdog, jiffies);
1746 if((err = request_irq(nic->pdev->irq, e100_intr, SA_SHIRQ,
1747 nic->netdev->name, nic->netdev)))
1748 goto err_no_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 netif_wake_queue(nic->netdev);
Malli Chilakala0236ebb2005-04-28 19:17:42 -07001750 netif_poll_enable(nic->netdev);
1751 /* enable ints _after_ enabling poll, preventing a race between
1752 * disable ints+schedule */
1753 e100_enable_irq(nic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 return 0;
1755
1756err_no_irq:
1757 del_timer_sync(&nic->watchdog);
1758err_clean_cbs:
1759 e100_clean_cbs(nic);
1760err_rx_clean_list:
1761 e100_rx_clean_list(nic);
1762 return err;
1763}
1764
1765static void e100_down(struct nic *nic)
1766{
Malli Chilakala0236ebb2005-04-28 19:17:42 -07001767 /* wait here for poll to complete */
1768 netif_poll_disable(nic->netdev);
1769 netif_stop_queue(nic->netdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 e100_hw_reset(nic);
1771 free_irq(nic->pdev->irq, nic->netdev);
1772 del_timer_sync(&nic->watchdog);
1773 netif_carrier_off(nic->netdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 e100_clean_cbs(nic);
1775 e100_rx_clean_list(nic);
1776}
1777
1778static void e100_tx_timeout(struct net_device *netdev)
1779{
1780 struct nic *nic = netdev_priv(netdev);
1781
Malli Chilakala2acdb1e2005-04-28 19:16:58 -07001782 /* Reset outside of interrupt context, to avoid request_irq
1783 * in interrupt context */
1784 schedule_work(&nic->tx_timeout_task);
1785}
1786
1787static void e100_tx_timeout_task(struct net_device *netdev)
1788{
1789 struct nic *nic = netdev_priv(netdev);
1790
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 DPRINTK(TX_ERR, DEBUG, "scb.status=0x%02X\n",
1792 readb(&nic->csr->scb.status));
1793 e100_down(netdev_priv(netdev));
1794 e100_up(netdev_priv(netdev));
1795}
1796
1797static int e100_loopback_test(struct nic *nic, enum loopback loopback_mode)
1798{
1799 int err;
1800 struct sk_buff *skb;
1801
1802 /* Use driver resources to perform internal MAC or PHY
1803 * loopback test. A single packet is prepared and transmitted
1804 * in loopback mode, and the test passes if the received
1805 * packet compares byte-for-byte to the transmitted packet. */
1806
1807 if((err = e100_rx_alloc_list(nic)))
1808 return err;
1809 if((err = e100_alloc_cbs(nic)))
1810 goto err_clean_rx;
1811
1812 /* ICH PHY loopback is broken so do MAC loopback instead */
1813 if(nic->flags & ich && loopback_mode == lb_phy)
1814 loopback_mode = lb_mac;
1815
1816 nic->loopback = loopback_mode;
1817 if((err = e100_hw_init(nic)))
1818 goto err_loopback_none;
1819
1820 if(loopback_mode == lb_phy)
1821 mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR,
1822 BMCR_LOOPBACK);
1823
Malli Chilakala1f533672005-04-28 19:17:20 -07001824 e100_start_receiver(nic, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 if(!(skb = dev_alloc_skb(ETH_DATA_LEN))) {
1827 err = -ENOMEM;
1828 goto err_loopback_none;
1829 }
1830 skb_put(skb, ETH_DATA_LEN);
1831 memset(skb->data, 0xFF, ETH_DATA_LEN);
1832 e100_xmit_frame(skb, nic->netdev);
1833
1834 msleep(10);
1835
1836 if(memcmp(nic->rx_to_clean->skb->data + sizeof(struct rfd),
1837 skb->data, ETH_DATA_LEN))
1838 err = -EAGAIN;
1839
1840err_loopback_none:
1841 mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR, 0);
1842 nic->loopback = lb_none;
1843 e100_hw_init(nic);
1844 e100_clean_cbs(nic);
1845err_clean_rx:
1846 e100_rx_clean_list(nic);
1847 return err;
1848}
1849
1850#define MII_LED_CONTROL 0x1B
1851static void e100_blink_led(unsigned long data)
1852{
1853 struct nic *nic = (struct nic *)data;
1854 enum led_state {
1855 led_on = 0x01,
1856 led_off = 0x04,
1857 led_on_559 = 0x05,
1858 led_on_557 = 0x07,
1859 };
1860
1861 nic->leds = (nic->leds & led_on) ? led_off :
1862 (nic->mac < mac_82559_D101M) ? led_on_557 : led_on_559;
1863 mdio_write(nic->netdev, nic->mii.phy_id, MII_LED_CONTROL, nic->leds);
1864 mod_timer(&nic->blink_timer, jiffies + HZ / 4);
1865}
1866
1867static int e100_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1868{
1869 struct nic *nic = netdev_priv(netdev);
1870 return mii_ethtool_gset(&nic->mii, cmd);
1871}
1872
1873static int e100_set_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1874{
1875 struct nic *nic = netdev_priv(netdev);
1876 int err;
1877
1878 mdio_write(netdev, nic->mii.phy_id, MII_BMCR, BMCR_RESET);
1879 err = mii_ethtool_sset(&nic->mii, cmd);
1880 e100_exec_cb(nic, NULL, e100_configure);
1881
1882 return err;
1883}
1884
1885static void e100_get_drvinfo(struct net_device *netdev,
1886 struct ethtool_drvinfo *info)
1887{
1888 struct nic *nic = netdev_priv(netdev);
1889 strcpy(info->driver, DRV_NAME);
1890 strcpy(info->version, DRV_VERSION);
1891 strcpy(info->fw_version, "N/A");
1892 strcpy(info->bus_info, pci_name(nic->pdev));
1893}
1894
1895static int e100_get_regs_len(struct net_device *netdev)
1896{
1897 struct nic *nic = netdev_priv(netdev);
1898#define E100_PHY_REGS 0x1C
1899#define E100_REGS_LEN 1 + E100_PHY_REGS + \
1900 sizeof(nic->mem->dump_buf) / sizeof(u32)
1901 return E100_REGS_LEN * sizeof(u32);
1902}
1903
1904static void e100_get_regs(struct net_device *netdev,
1905 struct ethtool_regs *regs, void *p)
1906{
1907 struct nic *nic = netdev_priv(netdev);
1908 u32 *buff = p;
1909 int i;
1910
1911 regs->version = (1 << 24) | nic->rev_id;
1912 buff[0] = readb(&nic->csr->scb.cmd_hi) << 24 |
1913 readb(&nic->csr->scb.cmd_lo) << 16 |
1914 readw(&nic->csr->scb.status);
1915 for(i = E100_PHY_REGS; i >= 0; i--)
1916 buff[1 + E100_PHY_REGS - i] =
1917 mdio_read(netdev, nic->mii.phy_id, i);
1918 memset(nic->mem->dump_buf, 0, sizeof(nic->mem->dump_buf));
1919 e100_exec_cb(nic, NULL, e100_dump);
1920 msleep(10);
1921 memcpy(&buff[2 + E100_PHY_REGS], nic->mem->dump_buf,
1922 sizeof(nic->mem->dump_buf));
1923}
1924
1925static void e100_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1926{
1927 struct nic *nic = netdev_priv(netdev);
1928 wol->supported = (nic->mac >= mac_82558_D101_A4) ? WAKE_MAGIC : 0;
1929 wol->wolopts = (nic->flags & wol_magic) ? WAKE_MAGIC : 0;
1930}
1931
1932static int e100_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1933{
1934 struct nic *nic = netdev_priv(netdev);
1935
1936 if(wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
1937 return -EOPNOTSUPP;
1938
1939 if(wol->wolopts)
1940 nic->flags |= wol_magic;
1941 else
1942 nic->flags &= ~wol_magic;
1943
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 e100_exec_cb(nic, NULL, e100_configure);
1945
1946 return 0;
1947}
1948
1949static u32 e100_get_msglevel(struct net_device *netdev)
1950{
1951 struct nic *nic = netdev_priv(netdev);
1952 return nic->msg_enable;
1953}
1954
1955static void e100_set_msglevel(struct net_device *netdev, u32 value)
1956{
1957 struct nic *nic = netdev_priv(netdev);
1958 nic->msg_enable = value;
1959}
1960
1961static int e100_nway_reset(struct net_device *netdev)
1962{
1963 struct nic *nic = netdev_priv(netdev);
1964 return mii_nway_restart(&nic->mii);
1965}
1966
1967static u32 e100_get_link(struct net_device *netdev)
1968{
1969 struct nic *nic = netdev_priv(netdev);
1970 return mii_link_ok(&nic->mii);
1971}
1972
1973static int e100_get_eeprom_len(struct net_device *netdev)
1974{
1975 struct nic *nic = netdev_priv(netdev);
1976 return nic->eeprom_wc << 1;
1977}
1978
1979#define E100_EEPROM_MAGIC 0x1234
1980static int e100_get_eeprom(struct net_device *netdev,
1981 struct ethtool_eeprom *eeprom, u8 *bytes)
1982{
1983 struct nic *nic = netdev_priv(netdev);
1984
1985 eeprom->magic = E100_EEPROM_MAGIC;
1986 memcpy(bytes, &((u8 *)nic->eeprom)[eeprom->offset], eeprom->len);
1987
1988 return 0;
1989}
1990
1991static int e100_set_eeprom(struct net_device *netdev,
1992 struct ethtool_eeprom *eeprom, u8 *bytes)
1993{
1994 struct nic *nic = netdev_priv(netdev);
1995
1996 if(eeprom->magic != E100_EEPROM_MAGIC)
1997 return -EINVAL;
1998
1999 memcpy(&((u8 *)nic->eeprom)[eeprom->offset], bytes, eeprom->len);
2000
2001 return e100_eeprom_save(nic, eeprom->offset >> 1,
2002 (eeprom->len >> 1) + 1);
2003}
2004
2005static void e100_get_ringparam(struct net_device *netdev,
2006 struct ethtool_ringparam *ring)
2007{
2008 struct nic *nic = netdev_priv(netdev);
2009 struct param_range *rfds = &nic->params.rfds;
2010 struct param_range *cbs = &nic->params.cbs;
2011
2012 ring->rx_max_pending = rfds->max;
2013 ring->tx_max_pending = cbs->max;
2014 ring->rx_mini_max_pending = 0;
2015 ring->rx_jumbo_max_pending = 0;
2016 ring->rx_pending = rfds->count;
2017 ring->tx_pending = cbs->count;
2018 ring->rx_mini_pending = 0;
2019 ring->rx_jumbo_pending = 0;
2020}
2021
2022static int e100_set_ringparam(struct net_device *netdev,
2023 struct ethtool_ringparam *ring)
2024{
2025 struct nic *nic = netdev_priv(netdev);
2026 struct param_range *rfds = &nic->params.rfds;
2027 struct param_range *cbs = &nic->params.cbs;
2028
2029 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
2030 return -EINVAL;
2031
2032 if(netif_running(netdev))
2033 e100_down(nic);
2034 rfds->count = max(ring->rx_pending, rfds->min);
2035 rfds->count = min(rfds->count, rfds->max);
2036 cbs->count = max(ring->tx_pending, cbs->min);
2037 cbs->count = min(cbs->count, cbs->max);
2038 DPRINTK(DRV, INFO, "Ring Param settings: rx: %d, tx %d\n",
2039 rfds->count, cbs->count);
2040 if(netif_running(netdev))
2041 e100_up(nic);
2042
2043 return 0;
2044}
2045
2046static const char e100_gstrings_test[][ETH_GSTRING_LEN] = {
2047 "Link test (on/offline)",
2048 "Eeprom test (on/offline)",
2049 "Self test (offline)",
2050 "Mac loopback (offline)",
2051 "Phy loopback (offline)",
2052};
2053#define E100_TEST_LEN sizeof(e100_gstrings_test) / ETH_GSTRING_LEN
2054
2055static int e100_diag_test_count(struct net_device *netdev)
2056{
2057 return E100_TEST_LEN;
2058}
2059
2060static void e100_diag_test(struct net_device *netdev,
2061 struct ethtool_test *test, u64 *data)
2062{
2063 struct ethtool_cmd cmd;
2064 struct nic *nic = netdev_priv(netdev);
2065 int i, err;
2066
2067 memset(data, 0, E100_TEST_LEN * sizeof(u64));
2068 data[0] = !mii_link_ok(&nic->mii);
2069 data[1] = e100_eeprom_load(nic);
2070 if(test->flags & ETH_TEST_FL_OFFLINE) {
2071
2072 /* save speed, duplex & autoneg settings */
2073 err = mii_ethtool_gset(&nic->mii, &cmd);
2074
2075 if(netif_running(netdev))
2076 e100_down(nic);
2077 data[2] = e100_self_test(nic);
2078 data[3] = e100_loopback_test(nic, lb_mac);
2079 data[4] = e100_loopback_test(nic, lb_phy);
2080
2081 /* restore speed, duplex & autoneg settings */
2082 err = mii_ethtool_sset(&nic->mii, &cmd);
2083
2084 if(netif_running(netdev))
2085 e100_up(nic);
2086 }
2087 for(i = 0; i < E100_TEST_LEN; i++)
2088 test->flags |= data[i] ? ETH_TEST_FL_FAILED : 0;
2089}
2090
2091static int e100_phys_id(struct net_device *netdev, u32 data)
2092{
2093 struct nic *nic = netdev_priv(netdev);
2094
2095 if(!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
2096 data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
2097 mod_timer(&nic->blink_timer, jiffies);
2098 msleep_interruptible(data * 1000);
2099 del_timer_sync(&nic->blink_timer);
2100 mdio_write(netdev, nic->mii.phy_id, MII_LED_CONTROL, 0);
2101
2102 return 0;
2103}
2104
2105static const char e100_gstrings_stats[][ETH_GSTRING_LEN] = {
2106 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
2107 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
2108 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
2109 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
2110 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
2111 "tx_heartbeat_errors", "tx_window_errors",
2112 /* device-specific stats */
2113 "tx_deferred", "tx_single_collisions", "tx_multi_collisions",
2114 "tx_flow_control_pause", "rx_flow_control_pause",
2115 "rx_flow_control_unsupported", "tx_tco_packets", "rx_tco_packets",
2116};
2117#define E100_NET_STATS_LEN 21
2118#define E100_STATS_LEN sizeof(e100_gstrings_stats) / ETH_GSTRING_LEN
2119
2120static int e100_get_stats_count(struct net_device *netdev)
2121{
2122 return E100_STATS_LEN;
2123}
2124
2125static void e100_get_ethtool_stats(struct net_device *netdev,
2126 struct ethtool_stats *stats, u64 *data)
2127{
2128 struct nic *nic = netdev_priv(netdev);
2129 int i;
2130
2131 for(i = 0; i < E100_NET_STATS_LEN; i++)
2132 data[i] = ((unsigned long *)&nic->net_stats)[i];
2133
2134 data[i++] = nic->tx_deferred;
2135 data[i++] = nic->tx_single_collisions;
2136 data[i++] = nic->tx_multiple_collisions;
2137 data[i++] = nic->tx_fc_pause;
2138 data[i++] = nic->rx_fc_pause;
2139 data[i++] = nic->rx_fc_unsupported;
2140 data[i++] = nic->tx_tco_frames;
2141 data[i++] = nic->rx_tco_frames;
2142}
2143
2144static void e100_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
2145{
2146 switch(stringset) {
2147 case ETH_SS_TEST:
2148 memcpy(data, *e100_gstrings_test, sizeof(e100_gstrings_test));
2149 break;
2150 case ETH_SS_STATS:
2151 memcpy(data, *e100_gstrings_stats, sizeof(e100_gstrings_stats));
2152 break;
2153 }
2154}
2155
2156static struct ethtool_ops e100_ethtool_ops = {
2157 .get_settings = e100_get_settings,
2158 .set_settings = e100_set_settings,
2159 .get_drvinfo = e100_get_drvinfo,
2160 .get_regs_len = e100_get_regs_len,
2161 .get_regs = e100_get_regs,
2162 .get_wol = e100_get_wol,
2163 .set_wol = e100_set_wol,
2164 .get_msglevel = e100_get_msglevel,
2165 .set_msglevel = e100_set_msglevel,
2166 .nway_reset = e100_nway_reset,
2167 .get_link = e100_get_link,
2168 .get_eeprom_len = e100_get_eeprom_len,
2169 .get_eeprom = e100_get_eeprom,
2170 .set_eeprom = e100_set_eeprom,
2171 .get_ringparam = e100_get_ringparam,
2172 .set_ringparam = e100_set_ringparam,
2173 .self_test_count = e100_diag_test_count,
2174 .self_test = e100_diag_test,
2175 .get_strings = e100_get_strings,
2176 .phys_id = e100_phys_id,
2177 .get_stats_count = e100_get_stats_count,
2178 .get_ethtool_stats = e100_get_ethtool_stats,
2179};
2180
2181static int e100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
2182{
2183 struct nic *nic = netdev_priv(netdev);
2184
2185 return generic_mii_ioctl(&nic->mii, if_mii(ifr), cmd, NULL);
2186}
2187
2188static int e100_alloc(struct nic *nic)
2189{
2190 nic->mem = pci_alloc_consistent(nic->pdev, sizeof(struct mem),
2191 &nic->dma_addr);
2192 return nic->mem ? 0 : -ENOMEM;
2193}
2194
2195static void e100_free(struct nic *nic)
2196{
2197 if(nic->mem) {
2198 pci_free_consistent(nic->pdev, sizeof(struct mem),
2199 nic->mem, nic->dma_addr);
2200 nic->mem = NULL;
2201 }
2202}
2203
2204static int e100_open(struct net_device *netdev)
2205{
2206 struct nic *nic = netdev_priv(netdev);
2207 int err = 0;
2208
2209 netif_carrier_off(netdev);
2210 if((err = e100_up(nic)))
2211 DPRINTK(IFUP, ERR, "Cannot open interface, aborting.\n");
2212 return err;
2213}
2214
2215static int e100_close(struct net_device *netdev)
2216{
2217 e100_down(netdev_priv(netdev));
2218 return 0;
2219}
2220
2221static int __devinit e100_probe(struct pci_dev *pdev,
2222 const struct pci_device_id *ent)
2223{
2224 struct net_device *netdev;
2225 struct nic *nic;
2226 int err;
2227
2228 if(!(netdev = alloc_etherdev(sizeof(struct nic)))) {
2229 if(((1 << debug) - 1) & NETIF_MSG_PROBE)
2230 printk(KERN_ERR PFX "Etherdev alloc failed, abort.\n");
2231 return -ENOMEM;
2232 }
2233
2234 netdev->open = e100_open;
2235 netdev->stop = e100_close;
2236 netdev->hard_start_xmit = e100_xmit_frame;
2237 netdev->get_stats = e100_get_stats;
2238 netdev->set_multicast_list = e100_set_multicast_list;
2239 netdev->set_mac_address = e100_set_mac_address;
2240 netdev->change_mtu = e100_change_mtu;
2241 netdev->do_ioctl = e100_do_ioctl;
2242 SET_ETHTOOL_OPS(netdev, &e100_ethtool_ops);
2243 netdev->tx_timeout = e100_tx_timeout;
2244 netdev->watchdog_timeo = E100_WATCHDOG_PERIOD;
2245 netdev->poll = e100_poll;
2246 netdev->weight = E100_NAPI_WEIGHT;
2247#ifdef CONFIG_NET_POLL_CONTROLLER
2248 netdev->poll_controller = e100_netpoll;
2249#endif
2250 strcpy(netdev->name, pci_name(pdev));
2251
2252 nic = netdev_priv(netdev);
2253 nic->netdev = netdev;
2254 nic->pdev = pdev;
2255 nic->msg_enable = (1 << debug) - 1;
2256 pci_set_drvdata(pdev, netdev);
2257
2258 if((err = pci_enable_device(pdev))) {
2259 DPRINTK(PROBE, ERR, "Cannot enable PCI device, aborting.\n");
2260 goto err_out_free_dev;
2261 }
2262
2263 if(!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2264 DPRINTK(PROBE, ERR, "Cannot find proper PCI device "
2265 "base address, aborting.\n");
2266 err = -ENODEV;
2267 goto err_out_disable_pdev;
2268 }
2269
2270 if((err = pci_request_regions(pdev, DRV_NAME))) {
2271 DPRINTK(PROBE, ERR, "Cannot obtain PCI resources, aborting.\n");
2272 goto err_out_disable_pdev;
2273 }
2274
2275 if((err = pci_set_dma_mask(pdev, 0xFFFFFFFFULL))) {
2276 DPRINTK(PROBE, ERR, "No usable DMA configuration, aborting.\n");
2277 goto err_out_free_res;
2278 }
2279
2280 SET_MODULE_OWNER(netdev);
2281 SET_NETDEV_DEV(netdev, &pdev->dev);
2282
2283 nic->csr = ioremap(pci_resource_start(pdev, 0), sizeof(struct csr));
2284 if(!nic->csr) {
2285 DPRINTK(PROBE, ERR, "Cannot map device registers, aborting.\n");
2286 err = -ENOMEM;
2287 goto err_out_free_res;
2288 }
2289
2290 if(ent->driver_data)
2291 nic->flags |= ich;
2292 else
2293 nic->flags &= ~ich;
2294
2295 e100_get_defaults(nic);
2296
Malli Chilakala1f533672005-04-28 19:17:20 -07002297 /* locks must be initialized before calling hw_reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 spin_lock_init(&nic->cb_lock);
2299 spin_lock_init(&nic->cmd_lock);
2300
2301 /* Reset the device before pci_set_master() in case device is in some
2302 * funky state and has an interrupt pending - hint: we don't have the
2303 * interrupt handler registered yet. */
2304 e100_hw_reset(nic);
2305
2306 pci_set_master(pdev);
2307
2308 init_timer(&nic->watchdog);
2309 nic->watchdog.function = e100_watchdog;
2310 nic->watchdog.data = (unsigned long)nic;
2311 init_timer(&nic->blink_timer);
2312 nic->blink_timer.function = e100_blink_led;
2313 nic->blink_timer.data = (unsigned long)nic;
2314
Malli Chilakala2acdb1e2005-04-28 19:16:58 -07002315 INIT_WORK(&nic->tx_timeout_task,
2316 (void (*)(void *))e100_tx_timeout_task, netdev);
2317
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 if((err = e100_alloc(nic))) {
2319 DPRINTK(PROBE, ERR, "Cannot alloc driver memory, aborting.\n");
2320 goto err_out_iounmap;
2321 }
2322
2323 e100_phy_init(nic);
2324
2325 if((err = e100_eeprom_load(nic)))
2326 goto err_out_free;
2327
2328 memcpy(netdev->dev_addr, nic->eeprom, ETH_ALEN);
2329 if(!is_valid_ether_addr(netdev->dev_addr)) {
2330 DPRINTK(PROBE, ERR, "Invalid MAC address from "
2331 "EEPROM, aborting.\n");
2332 err = -EAGAIN;
2333 goto err_out_free;
2334 }
2335
2336 /* Wol magic packet can be enabled from eeprom */
2337 if((nic->mac >= mac_82558_D101_A4) &&
2338 (nic->eeprom[eeprom_id] & eeprom_id_wol))
2339 nic->flags |= wol_magic;
2340
Malli Chilakala6bdacb12005-04-28 19:17:54 -07002341 /* ack any pending wake events, disable PME */
2342 pci_enable_wake(pdev, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 strcpy(netdev->name, "eth%d");
2345 if((err = register_netdev(netdev))) {
2346 DPRINTK(PROBE, ERR, "Cannot register net device, aborting.\n");
2347 goto err_out_free;
2348 }
2349
2350 DPRINTK(PROBE, INFO, "addr 0x%lx, irq %d, "
2351 "MAC addr %02X:%02X:%02X:%02X:%02X:%02X\n",
2352 pci_resource_start(pdev, 0), pdev->irq,
2353 netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2],
2354 netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]);
2355
2356 return 0;
2357
2358err_out_free:
2359 e100_free(nic);
2360err_out_iounmap:
2361 iounmap(nic->csr);
2362err_out_free_res:
2363 pci_release_regions(pdev);
2364err_out_disable_pdev:
2365 pci_disable_device(pdev);
2366err_out_free_dev:
2367 pci_set_drvdata(pdev, NULL);
2368 free_netdev(netdev);
2369 return err;
2370}
2371
2372static void __devexit e100_remove(struct pci_dev *pdev)
2373{
2374 struct net_device *netdev = pci_get_drvdata(pdev);
2375
2376 if(netdev) {
2377 struct nic *nic = netdev_priv(netdev);
2378 unregister_netdev(netdev);
2379 e100_free(nic);
2380 iounmap(nic->csr);
2381 free_netdev(netdev);
2382 pci_release_regions(pdev);
2383 pci_disable_device(pdev);
2384 pci_set_drvdata(pdev, NULL);
2385 }
2386}
2387
2388#ifdef CONFIG_PM
2389static int e100_suspend(struct pci_dev *pdev, pm_message_t state)
2390{
2391 struct net_device *netdev = pci_get_drvdata(pdev);
2392 struct nic *nic = netdev_priv(netdev);
2393
2394 if(netif_running(netdev))
2395 e100_down(nic);
2396 e100_hw_reset(nic);
2397 netif_device_detach(netdev);
2398
2399 pci_save_state(pdev);
2400 pci_enable_wake(pdev, pci_choose_state(pdev, state), nic->flags & (wol_magic | e100_asf(nic)));
2401 pci_disable_device(pdev);
2402 pci_set_power_state(pdev, pci_choose_state(pdev, state));
2403
2404 return 0;
2405}
2406
2407static int e100_resume(struct pci_dev *pdev)
2408{
2409 struct net_device *netdev = pci_get_drvdata(pdev);
2410 struct nic *nic = netdev_priv(netdev);
2411
2412 pci_set_power_state(pdev, PCI_D0);
2413 pci_restore_state(pdev);
Malli Chilakala6bdacb12005-04-28 19:17:54 -07002414 /* ack any pending wake events, disable PME */
2415 pci_enable_wake(pdev, 0, 0);
Malli Chilakala1f533672005-04-28 19:17:20 -07002416 if(e100_hw_init(nic))
2417 DPRINTK(HW, ERR, "e100_hw_init failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
2419 netif_device_attach(netdev);
2420 if(netif_running(netdev))
2421 e100_up(nic);
2422
2423 return 0;
2424}
2425#endif
2426
Malli Chilakala6bdacb12005-04-28 19:17:54 -07002427
2428static void e100_shutdown(struct device *dev)
2429{
2430 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2431 struct net_device *netdev = pci_get_drvdata(pdev);
2432 struct nic *nic = netdev_priv(netdev);
2433
2434#ifdef CONFIG_PM
2435 pci_enable_wake(pdev, 0, nic->flags & (wol_magic | e100_asf(nic)));
2436#else
2437 pci_enable_wake(pdev, 0, nic->flags & (wol_magic));
2438#endif
2439}
2440
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442static struct pci_driver e100_driver = {
2443 .name = DRV_NAME,
2444 .id_table = e100_id_table,
2445 .probe = e100_probe,
2446 .remove = __devexit_p(e100_remove),
2447#ifdef CONFIG_PM
2448 .suspend = e100_suspend,
2449 .resume = e100_resume,
2450#endif
Malli Chilakala6bdacb12005-04-28 19:17:54 -07002451
2452 .driver = {
2453 .shutdown = e100_shutdown,
2454 }
2455
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456};
2457
2458static int __init e100_init_module(void)
2459{
2460 if(((1 << debug) - 1) & NETIF_MSG_DRV) {
2461 printk(KERN_INFO PFX "%s, %s\n", DRV_DESCRIPTION, DRV_VERSION);
2462 printk(KERN_INFO PFX "%s\n", DRV_COPYRIGHT);
2463 }
2464 return pci_module_init(&e100_driver);
2465}
2466
2467static void __exit e100_cleanup_module(void)
2468{
2469 pci_unregister_driver(&e100_driver);
2470}
2471
2472module_init(e100_init_module);
2473module_exit(e100_cleanup_module);