blob: 6eeaeac56293a1bac60ed08bf04d8f402c7d0841 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
3 * Copyright 2005 Stephane Marchesin
4 *
5 * The Weather Channel (TM) funded Tungsten Graphics to develop the
6 * initial release of the Radeon 8500 driver under the XFree86 license.
7 * This notice must be preserved.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
18 * Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26 * DEALINGS IN THE SOFTWARE.
27 *
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33#include "drmP.h"
34#include "drm.h"
35#include "drm_sarea.h"
36#include "nouveau_drv.h"
37
Ben Skeggs6ee73862009-12-11 19:24:15 +100038/*
Francisco Jereza0af9ad2009-12-11 16:51:09 +010039 * NV10-NV40 tiling helpers
40 */
41
42static void
43nv10_mem_set_region_tiling(struct drm_device *dev, int i, uint32_t addr,
44 uint32_t size, uint32_t pitch)
45{
46 struct drm_nouveau_private *dev_priv = dev->dev_private;
47 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
48 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
49 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
50 struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
51
52 tile->addr = addr;
53 tile->size = size;
54 tile->used = !!pitch;
55 nouveau_fence_unref((void **)&tile->fence);
56
57 if (!pfifo->cache_flush(dev))
58 return;
59
60 pfifo->reassign(dev, false);
61 pfifo->cache_flush(dev);
62 pfifo->cache_pull(dev, false);
63
64 nouveau_wait_for_idle(dev);
65
66 pgraph->set_region_tiling(dev, i, addr, size, pitch);
67 pfb->set_region_tiling(dev, i, addr, size, pitch);
68
69 pfifo->cache_pull(dev, true);
70 pfifo->reassign(dev, true);
71}
72
73struct nouveau_tile_reg *
74nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
75 uint32_t pitch)
76{
77 struct drm_nouveau_private *dev_priv = dev->dev_private;
78 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
79 struct nouveau_tile_reg *tile = dev_priv->tile.reg, *found = NULL;
80 int i;
81
82 spin_lock(&dev_priv->tile.lock);
83
84 for (i = 0; i < pfb->num_tiles; i++) {
85 if (tile[i].used)
86 /* Tile region in use. */
87 continue;
88
89 if (tile[i].fence &&
90 !nouveau_fence_signalled(tile[i].fence, NULL))
91 /* Pending tile region. */
92 continue;
93
94 if (max(tile[i].addr, addr) <
95 min(tile[i].addr + tile[i].size, addr + size))
96 /* Kill an intersecting tile region. */
97 nv10_mem_set_region_tiling(dev, i, 0, 0, 0);
98
99 if (pitch && !found) {
100 /* Free tile region. */
101 nv10_mem_set_region_tiling(dev, i, addr, size, pitch);
102 found = &tile[i];
103 }
104 }
105
106 spin_unlock(&dev_priv->tile.lock);
107
108 return found;
109}
110
111void
112nv10_mem_expire_tiling(struct drm_device *dev, struct nouveau_tile_reg *tile,
113 struct nouveau_fence *fence)
114{
115 if (fence) {
116 /* Mark it as pending. */
117 tile->fence = fence;
118 nouveau_fence_ref(fence);
119 }
120
121 tile->used = false;
122}
123
124/*
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 * NV50 VM helpers
126 */
127int
128nv50_mem_vm_bind_linear(struct drm_device *dev, uint64_t virt, uint32_t size,
129 uint32_t flags, uint64_t phys)
130{
131 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs531e7712010-02-11 11:31:44 +1000132 struct nouveau_gpuobj *pgt;
133 unsigned block;
134 int i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135
Ben Skeggs531e7712010-02-11 11:31:44 +1000136 virt = ((virt - dev_priv->vm_vram_base) >> 16) << 1;
137 size = (size >> 16) << 1;
Ben Skeggs6c429662010-02-20 08:10:11 +1000138
139 phys |= ((uint64_t)flags << 32);
140 phys |= 1;
141 if (dev_priv->vram_sys_base) {
142 phys += dev_priv->vram_sys_base;
143 phys |= 0x30;
144 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145
Ben Skeggs531e7712010-02-11 11:31:44 +1000146 while (size) {
147 unsigned offset_h = upper_32_bits(phys);
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000148 unsigned offset_l = lower_32_bits(phys);
Ben Skeggs531e7712010-02-11 11:31:44 +1000149 unsigned pte, end;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000150
Ben Skeggs531e7712010-02-11 11:31:44 +1000151 for (i = 7; i >= 0; i--) {
152 block = 1 << (i + 1);
153 if (size >= block && !(virt & (block - 1)))
154 break;
155 }
156 offset_l |= (i << 7);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157
Ben Skeggs531e7712010-02-11 11:31:44 +1000158 phys += block << 15;
159 size -= block;
160
161 while (block) {
162 pgt = dev_priv->vm_vram_pt[virt >> 14];
163 pte = virt & 0x3ffe;
164
165 end = pte + block;
166 if (end > 16384)
167 end = 16384;
168 block -= (end - pte);
169 virt += (end - pte);
170
171 while (pte < end) {
Ben Skeggsb3beb162010-09-01 15:24:29 +1000172 nv_wo32(pgt, (pte * 4) + 0, offset_l);
173 nv_wo32(pgt, (pte * 4) + 4, offset_h);
174 pte += 2;
Ben Skeggs531e7712010-02-11 11:31:44 +1000175 }
176 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000178 dev_priv->engine.instmem.flush(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179
Ben Skeggs63187212010-07-08 11:39:18 +1000180 nv50_vm_flush(dev, 5);
181 nv50_vm_flush(dev, 0);
182 nv50_vm_flush(dev, 4);
183 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184 return 0;
185}
186
187void
188nv50_mem_vm_unbind(struct drm_device *dev, uint64_t virt, uint32_t size)
189{
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000190 struct drm_nouveau_private *dev_priv = dev->dev_private;
191 struct nouveau_gpuobj *pgt;
192 unsigned pages, pte, end;
193
194 virt -= dev_priv->vm_vram_base;
195 pages = (size >> 16) << 1;
196
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000197 while (pages) {
198 pgt = dev_priv->vm_vram_pt[virt >> 29];
199 pte = (virt & 0x1ffe0000ULL) >> 15;
200
201 end = pte + pages;
202 if (end > 16384)
203 end = 16384;
204 pages -= (end - pte);
205 virt += (end - pte) << 15;
206
Ben Skeggsb3beb162010-09-01 15:24:29 +1000207 while (pte < end) {
208 nv_wo32(pgt, (pte * 4), 0);
209 pte++;
210 }
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000211 }
Ben Skeggsf56cb862010-07-08 11:29:10 +1000212 dev_priv->engine.instmem.flush(dev);
Ben Skeggs4c27bd32010-02-11 10:25:53 +1000213
Ben Skeggs63187212010-07-08 11:39:18 +1000214 nv50_vm_flush(dev, 5);
215 nv50_vm_flush(dev, 0);
216 nv50_vm_flush(dev, 4);
217 nv50_vm_flush(dev, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218}
219
220/*
221 * Cleanup everything
222 */
Ben Skeggsb833ac22010-06-01 15:32:24 +1000223void
224nouveau_mem_close(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225{
226 struct drm_nouveau_private *dev_priv = dev->dev_private;
227
Ben Skeggsac8fb972010-01-15 09:24:20 +1000228 nouveau_bo_unpin(dev_priv->vga_ram);
229 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
230
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 ttm_bo_device_release(&dev_priv->ttm.bdev);
232
233 nouveau_ttm_global_release(dev_priv);
234
Ben Skeggscd0b0722010-06-01 15:56:22 +1000235 if (drm_core_has_AGP(dev) && dev->agp) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000236 struct drm_agp_mem *entry, *tempe;
237
238 /* Remove AGP resources, but leave dev->agp
239 intact until drv_cleanup is called. */
240 list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
241 if (entry->bound)
242 drm_unbind_agp(entry->memory);
243 drm_free_agp(entry->memory, entry->pages);
244 kfree(entry);
245 }
246 INIT_LIST_HEAD(&dev->agp->memory);
247
248 if (dev->agp->acquired)
249 drm_agp_release(dev);
250
251 dev->agp->acquired = 0;
252 dev->agp->enabled = 0;
253 }
254
255 if (dev_priv->fb_mtrr) {
Jordan Crouse01d73a62010-05-27 13:40:24 -0600256 drm_mtrr_del(dev_priv->fb_mtrr,
257 pci_resource_start(dev->pdev, 1),
258 pci_resource_len(dev->pdev, 1), DRM_MTRR_WC);
Ben Skeggsbaf80352010-07-09 08:45:57 +1000259 dev_priv->fb_mtrr = -1;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 }
261}
262
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263static uint32_t
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000264nouveau_mem_detect_nv04(struct drm_device *dev)
265{
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200266 uint32_t boot0 = nv_rd32(dev, NV04_PFB_BOOT_0);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000267
268 if (boot0 & 0x00000100)
269 return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
270
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200271 switch (boot0 & NV04_PFB_BOOT_0_RAM_AMOUNT) {
272 case NV04_PFB_BOOT_0_RAM_AMOUNT_32MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000273 return 32 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200274 case NV04_PFB_BOOT_0_RAM_AMOUNT_16MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000275 return 16 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200276 case NV04_PFB_BOOT_0_RAM_AMOUNT_8MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000277 return 8 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200278 case NV04_PFB_BOOT_0_RAM_AMOUNT_4MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000279 return 4 * 1024 * 1024;
280 }
281
282 return 0;
283}
284
285static uint32_t
286nouveau_mem_detect_nforce(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287{
288 struct drm_nouveau_private *dev_priv = dev->dev_private;
289 struct pci_dev *bridge;
290 uint32_t mem;
291
292 bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
293 if (!bridge) {
294 NV_ERROR(dev, "no bridge device\n");
295 return 0;
296 }
297
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000298 if (dev_priv->flags & NV_NFORCE) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 pci_read_config_dword(bridge, 0x7C, &mem);
300 return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
301 } else
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000302 if (dev_priv->flags & NV_NFORCE2) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 pci_read_config_dword(bridge, 0x84, &mem);
304 return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
305 }
306
307 NV_ERROR(dev, "impossible!\n");
308 return 0;
309}
310
Ben Skeggs6c3d7ef2010-08-12 12:37:28 +1000311static void
312nv50_vram_preinit(struct drm_device *dev)
313{
314 struct drm_nouveau_private *dev_priv = dev->dev_private;
315 int i, parts, colbits, rowbitsa, rowbitsb, banks;
316 u64 rowsize, predicted;
317 u32 r0, r4, rt, ru;
318
319 r0 = nv_rd32(dev, 0x100200);
320 r4 = nv_rd32(dev, 0x100204);
321 rt = nv_rd32(dev, 0x100250);
322 ru = nv_rd32(dev, 0x001540);
323 NV_DEBUG(dev, "memcfg 0x%08x 0x%08x 0x%08x 0x%08x\n", r0, r4, rt, ru);
324
325 for (i = 0, parts = 0; i < 8; i++) {
326 if (ru & (0x00010000 << i))
327 parts++;
328 }
329
330 colbits = (r4 & 0x0000f000) >> 12;
331 rowbitsa = ((r4 & 0x000f0000) >> 16) + 8;
332 rowbitsb = ((r4 & 0x00f00000) >> 20) + 8;
333 banks = ((r4 & 0x01000000) ? 8 : 4);
334
335 rowsize = parts * banks * (1 << colbits) * 8;
336 predicted = rowsize << rowbitsa;
337 if (r0 & 0x00000004)
338 predicted += rowsize << rowbitsb;
339
340 if (predicted != dev_priv->vram_size) {
341 NV_WARN(dev, "memory controller reports %dMiB VRAM\n",
342 (u32)(dev_priv->vram_size >> 20));
343 NV_WARN(dev, "we calculated %dMiB VRAM\n",
344 (u32)(predicted >> 20));
345 }
346
347 dev_priv->vram_rblock_size = rowsize >> 12;
348 if (rt & 1)
349 dev_priv->vram_rblock_size *= 3;
350
351 NV_DEBUG(dev, "rblock %lld bytes\n",
352 (u64)dev_priv->vram_rblock_size << 12);
353}
354
355static void
356nvaa_vram_preinit(struct drm_device *dev)
357{
358 struct drm_nouveau_private *dev_priv = dev->dev_private;
359
360 /* To our knowledge, there's no large scale reordering of pages
361 * that occurs on IGP chipsets.
362 */
363 dev_priv->vram_rblock_size = 1;
364}
365
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000366int
367nouveau_mem_detect(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000368{
369 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000370
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000371 if (dev_priv->card_type == NV_04) {
372 dev_priv->vram_size = nouveau_mem_detect_nv04(dev);
373 } else
374 if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
375 dev_priv->vram_size = nouveau_mem_detect_nforce(dev);
Ben Skeggs7a2e4e02010-06-02 10:12:00 +1000376 } else
377 if (dev_priv->card_type < NV_50) {
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200378 dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
379 dev_priv->vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
Ben Skeggsc556d982010-08-04 13:44:41 +1000380 } else
381 if (dev_priv->card_type < NV_C0) {
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200382 dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
Ben Skeggs7a2e4e02010-06-02 10:12:00 +1000383 dev_priv->vram_size |= (dev_priv->vram_size & 0xff) << 32;
Francisco Jerez6e86e042010-07-03 18:36:39 +0200384 dev_priv->vram_size &= 0xffffffff00ll;
Ben Skeggs6c3d7ef2010-08-12 12:37:28 +1000385
386 switch (dev_priv->chipset) {
387 case 0xaa:
388 case 0xac:
389 case 0xaf:
Ben Skeggs8b281db2010-05-31 09:04:03 +1000390 dev_priv->vram_sys_base = nv_rd32(dev, 0x100e10);
391 dev_priv->vram_sys_base <<= 12;
Ben Skeggs6c3d7ef2010-08-12 12:37:28 +1000392 nvaa_vram_preinit(dev);
393 break;
394 default:
395 nv50_vram_preinit(dev);
396 break;
Ben Skeggsfb4f5622010-06-02 08:38:19 +1000397 }
Ben Skeggsc556d982010-08-04 13:44:41 +1000398 } else {
399 dev_priv->vram_size = nv_rd32(dev, 0x10f20c) << 20;
400 dev_priv->vram_size *= nv_rd32(dev, 0x121c74);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000401 }
402
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000403 NV_INFO(dev, "Detected %dMiB VRAM\n", (int)(dev_priv->vram_size >> 20));
404 if (dev_priv->vram_sys_base) {
405 NV_INFO(dev, "Stolen system memory at: 0x%010llx\n",
406 dev_priv->vram_sys_base);
407 }
408
409 if (dev_priv->vram_size)
410 return 0;
411 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412}
413
Francisco Jereze04d8e82010-07-23 20:29:13 +0200414int
415nouveau_mem_reset_agp(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416{
Francisco Jereze04d8e82010-07-23 20:29:13 +0200417#if __OS_HAS_AGP
418 uint32_t saved_pci_nv_1, pmc_enable;
419 int ret;
420
421 /* First of all, disable fast writes, otherwise if it's
422 * already enabled in the AGP bridge and we disable the card's
423 * AGP controller we might be locking ourselves out of it. */
Francisco Jerez316f60a2010-08-26 16:13:49 +0200424 if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) |
425 dev->agp->mode) & PCI_AGP_COMMAND_FW) {
Francisco Jereze04d8e82010-07-23 20:29:13 +0200426 struct drm_agp_info info;
427 struct drm_agp_mode mode;
428
429 ret = drm_agp_info(dev, &info);
430 if (ret)
431 return ret;
432
Francisco Jerez2b495262010-07-30 13:57:54 +0200433 mode.mode = info.mode & ~PCI_AGP_COMMAND_FW;
Francisco Jereze04d8e82010-07-23 20:29:13 +0200434 ret = drm_agp_enable(dev, mode);
435 if (ret)
436 return ret;
437 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438
439 saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000440
441 /* clear busmaster bit */
442 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200443 /* disable AGP */
444 nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445
446 /* power cycle pgraph, if enabled */
447 pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
448 if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
449 nv_wr32(dev, NV03_PMC_ENABLE,
450 pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
451 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
452 NV_PMC_ENABLE_PGRAPH);
453 }
454
455 /* and restore (gives effect of resetting AGP) */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000457#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458
Francisco Jereze04d8e82010-07-23 20:29:13 +0200459 return 0;
460}
461
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462int
463nouveau_mem_init_agp(struct drm_device *dev)
464{
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000465#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466 struct drm_nouveau_private *dev_priv = dev->dev_private;
467 struct drm_agp_info info;
468 struct drm_agp_mode mode;
469 int ret;
470
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 if (!dev->agp->acquired) {
472 ret = drm_agp_acquire(dev);
473 if (ret) {
474 NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
475 return ret;
476 }
477 }
478
Francisco Jerez2b495262010-07-30 13:57:54 +0200479 nouveau_mem_reset_agp(dev);
480
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481 ret = drm_agp_info(dev, &info);
482 if (ret) {
483 NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
484 return ret;
485 }
486
487 /* see agp.h for the AGPSTAT_* modes available */
488 mode.mode = info.mode;
489 ret = drm_agp_enable(dev, mode);
490 if (ret) {
491 NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
492 return ret;
493 }
494
495 dev_priv->gart_info.type = NOUVEAU_GART_AGP;
496 dev_priv->gart_info.aper_base = info.aperture_base;
497 dev_priv->gart_info.aper_size = info.aperture_size;
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000498#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499 return 0;
500}
501
502int
503nouveau_mem_init(struct drm_device *dev)
504{
505 struct drm_nouveau_private *dev_priv = dev->dev_private;
506 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
507 int ret, dma_bits = 32;
508
Jordan Crouse01d73a62010-05-27 13:40:24 -0600509 dev_priv->fb_phys = pci_resource_start(dev->pdev, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000510 dev_priv->gart_info.type = NOUVEAU_GART_NONE;
511
512 if (dev_priv->card_type >= NV_50 &&
513 pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
514 dma_bits = 40;
515
516 ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
517 if (ret) {
518 NV_ERROR(dev, "Error setting DMA mask: %d\n", ret);
519 return ret;
520 }
521
522 ret = nouveau_ttm_global_init(dev_priv);
523 if (ret)
524 return ret;
525
526 ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
527 dev_priv->ttm.bo_global_ref.ref.object,
528 &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
529 dma_bits <= 32 ? true : false);
530 if (ret) {
531 NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
532 return ret;
533 }
534
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100535 spin_lock_init(&dev_priv->tile.lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000537 dev_priv->fb_available_size = dev_priv->vram_size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000538 dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600539 if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1))
540 dev_priv->fb_mappable_pages =
541 pci_resource_len(dev->pdev, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000542 dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
543
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544 /* remove reserved space at end of vram from available amount */
545 dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
546 dev_priv->fb_aper_free = dev_priv->fb_available_size;
547
548 /* mappable vram */
549 ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
550 dev_priv->fb_available_size >> PAGE_SHIFT);
551 if (ret) {
552 NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
553 return ret;
554 }
555
Ben Skeggsac8fb972010-01-15 09:24:20 +1000556 ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
557 0, 0, true, true, &dev_priv->vga_ram);
558 if (ret == 0)
559 ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
560 if (ret) {
561 NV_WARN(dev, "failed to reserve VGA memory\n");
562 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
563 }
564
Ben Skeggs6ee73862009-12-11 19:24:15 +1000565 /* GART */
566#if !defined(__powerpc__) && !defined(__ia64__)
Francisco Jereze04d8e82010-07-23 20:29:13 +0200567 if (drm_device_is_agp(dev) && dev->agp && !nouveau_noagp) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568 ret = nouveau_mem_init_agp(dev);
569 if (ret)
570 NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
571 }
572#endif
573
574 if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
575 ret = nouveau_sgdma_init(dev);
576 if (ret) {
577 NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
578 return ret;
579 }
580 }
581
582 NV_INFO(dev, "%d MiB GART (aperture)\n",
583 (int)(dev_priv->gart_info.aper_size >> 20));
584 dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
585
586 ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
587 dev_priv->gart_info.aper_size >> PAGE_SHIFT);
588 if (ret) {
589 NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
590 return ret;
591 }
592
Jordan Crouse01d73a62010-05-27 13:40:24 -0600593 dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1),
594 pci_resource_len(dev->pdev, 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 DRM_MTRR_WC);
Ben Skeggsac8fb972010-01-15 09:24:20 +1000596
Ben Skeggs6ee73862009-12-11 19:24:15 +1000597 return 0;
598}
599
600