blob: 15ba377b10ceda91c434b9ef80d8ecbea873301d [file] [log] [blame]
Brian Austin6d10c912011-11-16 12:32:27 -06001/*
2 * cs42l73.c -- CS42L73 ALSA Soc Audio driver
3 *
4 * Copyright 2011 Cirrus Logic, Inc.
5 *
6 * Authors: Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>
7 * Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#include <linux/module.h>
16#include <linux/moduleparam.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Brian Austin7b09eea2013-10-18 14:30:01 -050020#include <linux/of_gpio.h>
Brian Austin6d10c912011-11-16 12:32:27 -060021#include <linux/pm.h>
22#include <linux/i2c.h>
23#include <linux/regmap.h>
24#include <linux/slab.h>
25#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/soc-dapm.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
Brian Austin3d8c8bc2013-10-17 11:03:33 -050032#include <sound/cs42l73.h>
Brian Austin6d10c912011-11-16 12:32:27 -060033#include "cs42l73.h"
34
35struct sp_config {
36 u8 spc, mmcc, spfs;
37 u32 srate;
38};
39struct cs42l73_private {
Brian Austin3d8c8bc2013-10-17 11:03:33 -050040 struct cs42l73_platform_data pdata;
Brian Austin6d10c912011-11-16 12:32:27 -060041 struct sp_config config[3];
42 struct regmap *regmap;
43 u32 sysclk;
44 u8 mclksel;
45 u32 mclk;
Paul Handrigan41df0822012-12-07 14:53:43 -060046 int shutdwn_delay;
Brian Austin6d10c912011-11-16 12:32:27 -060047};
48
Mark Brown404417e2011-11-22 15:13:30 +000049static const struct reg_default cs42l73_reg_defaults[] = {
Brian Austin6d10c912011-11-16 12:32:27 -060050 { 6, 0xF1 }, /* r06 - Power Ctl 1 */
51 { 7, 0xDF }, /* r07 - Power Ctl 2 */
52 { 8, 0x3F }, /* r08 - Power Ctl 3 */
53 { 9, 0x50 }, /* r09 - Charge Pump Freq */
54 { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
55 { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
56 { 12, 0x00 }, /* r0C - Aux PCM Ctl */
57 { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
58 { 14, 0x00 }, /* r0E - Audio PCM Ctl */
59 { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
60 { 16, 0x00 }, /* r10 - Voice PCM Ctl */
61 { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
62 { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
63 { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
64 { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
65 { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
66 { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
67 { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
68 { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
69 { 25, 0x00 }, /* r19 - Playback Digital Ctl */
70 { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
71 { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
72 { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
73 { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
74 { 30, 0x00 }, /* r1E - HP Left Analog Volume */
75 { 31, 0x00 }, /* r1F - HP Right Analog Volume */
76 { 32, 0x00 }, /* r20 - LO Left Analog Volume */
77 { 33, 0x00 }, /* r21 - LO Right Analog Volume */
78 { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
79 { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
80 { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
81 { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
82 { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
83 { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
84 { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
85 { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
86 { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
87 { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
88 { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
89 { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
90 { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
91 { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
92 { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
93 { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
94 { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
95 { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
96 { 52, 0x18 }, /* r34 - Mixer Ctl */
97 { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
98 { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
99 { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
100 { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
101 { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
102 { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
103 { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
104 { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
105 { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
106 { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
107 { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
108 { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
109 { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
110 { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
111 { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
112 { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
113 { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
114 { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
115 { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
116 { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
117 { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
118 { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
119 { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
120 { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
121 { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
122 { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
123 { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
124 { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
125 { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
126 { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
127 { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
128 { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
129 { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
130 { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
131 { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
132 { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
133 { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
134 { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
135 { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
136 { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
137 { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
138 { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
139 { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
140};
141
142static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
143{
144 switch (reg) {
145 case CS42L73_IS1:
146 case CS42L73_IS2:
147 return true;
148 default:
149 return false;
150 }
151}
152
153static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
154{
155 switch (reg) {
156 case CS42L73_DEVID_AB:
157 case CS42L73_DEVID_CD:
158 case CS42L73_DEVID_E:
159 case CS42L73_REVID:
160 case CS42L73_PWRCTL1:
161 case CS42L73_PWRCTL2:
162 case CS42L73_PWRCTL3:
163 case CS42L73_CPFCHC:
164 case CS42L73_OLMBMSDC:
165 case CS42L73_DMMCC:
166 case CS42L73_XSPC:
167 case CS42L73_XSPMMCC:
168 case CS42L73_ASPC:
169 case CS42L73_ASPMMCC:
170 case CS42L73_VSPC:
171 case CS42L73_VSPMMCC:
172 case CS42L73_VXSPFS:
173 case CS42L73_MIOPC:
174 case CS42L73_ADCIPC:
175 case CS42L73_MICAPREPGAAVOL:
176 case CS42L73_MICBPREPGABVOL:
177 case CS42L73_IPADVOL:
178 case CS42L73_IPBDVOL:
179 case CS42L73_PBDC:
180 case CS42L73_HLADVOL:
181 case CS42L73_HLBDVOL:
182 case CS42L73_SPKDVOL:
183 case CS42L73_ESLDVOL:
184 case CS42L73_HPAAVOL:
185 case CS42L73_HPBAVOL:
186 case CS42L73_LOAAVOL:
187 case CS42L73_LOBAVOL:
188 case CS42L73_STRINV:
189 case CS42L73_XSPINV:
190 case CS42L73_ASPINV:
191 case CS42L73_VSPINV:
192 case CS42L73_LIMARATEHL:
193 case CS42L73_LIMRRATEHL:
194 case CS42L73_LMAXHL:
195 case CS42L73_LIMARATESPK:
196 case CS42L73_LIMRRATESPK:
197 case CS42L73_LMAXSPK:
198 case CS42L73_LIMARATEESL:
199 case CS42L73_LIMRRATEESL:
200 case CS42L73_LMAXESL:
201 case CS42L73_ALCARATE:
202 case CS42L73_ALCRRATE:
203 case CS42L73_ALCMINMAX:
204 case CS42L73_NGCAB:
205 case CS42L73_ALCNGMC:
206 case CS42L73_MIXERCTL:
207 case CS42L73_HLAIPAA:
208 case CS42L73_HLBIPBA:
209 case CS42L73_HLAXSPAA:
210 case CS42L73_HLBXSPBA:
211 case CS42L73_HLAASPAA:
212 case CS42L73_HLBASPBA:
213 case CS42L73_HLAVSPMA:
214 case CS42L73_HLBVSPMA:
215 case CS42L73_XSPAIPAA:
216 case CS42L73_XSPBIPBA:
217 case CS42L73_XSPAXSPAA:
218 case CS42L73_XSPBXSPBA:
219 case CS42L73_XSPAASPAA:
220 case CS42L73_XSPAASPBA:
221 case CS42L73_XSPAVSPMA:
222 case CS42L73_XSPBVSPMA:
223 case CS42L73_ASPAIPAA:
224 case CS42L73_ASPBIPBA:
225 case CS42L73_ASPAXSPAA:
226 case CS42L73_ASPBXSPBA:
227 case CS42L73_ASPAASPAA:
228 case CS42L73_ASPBASPBA:
229 case CS42L73_ASPAVSPMA:
230 case CS42L73_ASPBVSPMA:
231 case CS42L73_VSPAIPAA:
232 case CS42L73_VSPBIPBA:
233 case CS42L73_VSPAXSPAA:
234 case CS42L73_VSPBXSPBA:
235 case CS42L73_VSPAASPAA:
236 case CS42L73_VSPBASPBA:
237 case CS42L73_VSPAVSPMA:
238 case CS42L73_VSPBVSPMA:
239 case CS42L73_MMIXCTL:
240 case CS42L73_SPKMIPMA:
241 case CS42L73_SPKMXSPA:
242 case CS42L73_SPKMASPA:
243 case CS42L73_SPKMVSPMA:
244 case CS42L73_ESLMIPMA:
245 case CS42L73_ESLMXSPA:
246 case CS42L73_ESLMASPA:
247 case CS42L73_ESLMVSPMA:
248 case CS42L73_IM1:
249 case CS42L73_IM2:
250 return true;
251 default:
252 return false;
253 }
254}
255
Lars-Peter Clausen0c812912015-08-02 17:19:36 +0200256static const DECLARE_TLV_DB_RANGE(hpaloa_tlv,
Brian Austin6d10c912011-11-16 12:32:27 -0600257 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
Lars-Peter Clausen0c812912015-08-02 17:19:36 +0200258 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0)
259);
Brian Austin6d10c912011-11-16 12:32:27 -0600260
261static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
262
263static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
264
265static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
266
267static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
268
Lars-Peter Clausen0c812912015-08-02 17:19:36 +0200269static const DECLARE_TLV_DB_RANGE(limiter_tlv,
Brian Austin6d10c912011-11-16 12:32:27 -0600270 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
Lars-Peter Clausen0c812912015-08-02 17:19:36 +0200271 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0)
272);
Brian Austin6d10c912011-11-16 12:32:27 -0600273
274static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
275
276static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
277static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
278
Takashi Iwai52a5b542014-02-18 10:57:55 +0100279static SOC_ENUM_SINGLE_DECL(pgaa_enum,
280 CS42L73_ADCIPC, 3,
281 cs42l73_pgaa_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600282
Takashi Iwai52a5b542014-02-18 10:57:55 +0100283static SOC_ENUM_SINGLE_DECL(pgab_enum,
284 CS42L73_ADCIPC, 7,
285 cs42l73_pgab_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600286
287static const struct snd_kcontrol_new pgaa_mux =
288 SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
289
290static const struct snd_kcontrol_new pgab_mux =
291 SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
292
293static const struct snd_kcontrol_new input_left_mixer[] = {
294 SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
295 5, 1, 1),
296 SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
297 4, 1, 1),
298};
299
300static const struct snd_kcontrol_new input_right_mixer[] = {
301 SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
302 7, 1, 1),
303 SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
304 6, 1, 1),
305};
306
307static const char * const cs42l73_ng_delay_text[] = {
308 "50ms", "100ms", "150ms", "200ms" };
309
Takashi Iwai52a5b542014-02-18 10:57:55 +0100310static SOC_ENUM_SINGLE_DECL(ng_delay_enum,
311 CS42L73_NGCAB, 0,
312 cs42l73_ng_delay_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600313
Brian Austin6d10c912011-11-16 12:32:27 -0600314static const char * const cs42l73_mono_mix_texts[] = {
315 "Left", "Right", "Mono Mix"};
316
317static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
318
319static const struct soc_enum spk_asp_enum =
Brian Austin1555b652014-03-18 13:56:21 -0500320 SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 3,
Brian Austin6d10c912011-11-16 12:32:27 -0600321 ARRAY_SIZE(cs42l73_mono_mix_texts),
322 cs42l73_mono_mix_texts,
323 cs42l73_mono_mix_values);
324
325static const struct snd_kcontrol_new spk_asp_mixer =
326 SOC_DAPM_ENUM("Route", spk_asp_enum);
327
328static const struct soc_enum spk_xsp_enum =
329 SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
330 ARRAY_SIZE(cs42l73_mono_mix_texts),
331 cs42l73_mono_mix_texts,
332 cs42l73_mono_mix_values);
333
334static const struct snd_kcontrol_new spk_xsp_mixer =
335 SOC_DAPM_ENUM("Route", spk_xsp_enum);
336
337static const struct soc_enum esl_asp_enum =
Brian Austin1555b652014-03-18 13:56:21 -0500338 SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 3,
Brian Austin6d10c912011-11-16 12:32:27 -0600339 ARRAY_SIZE(cs42l73_mono_mix_texts),
340 cs42l73_mono_mix_texts,
341 cs42l73_mono_mix_values);
342
343static const struct snd_kcontrol_new esl_asp_mixer =
344 SOC_DAPM_ENUM("Route", esl_asp_enum);
345
346static const struct soc_enum esl_xsp_enum =
Brian Austin1555b652014-03-18 13:56:21 -0500347 SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 3,
Brian Austin6d10c912011-11-16 12:32:27 -0600348 ARRAY_SIZE(cs42l73_mono_mix_texts),
349 cs42l73_mono_mix_texts,
350 cs42l73_mono_mix_values);
351
352static const struct snd_kcontrol_new esl_xsp_mixer =
353 SOC_DAPM_ENUM("Route", esl_xsp_enum);
354
355static const char * const cs42l73_ip_swap_text[] = {
356 "Stereo", "Mono A", "Mono B", "Swap A-B"};
357
Takashi Iwai52a5b542014-02-18 10:57:55 +0100358static SOC_ENUM_SINGLE_DECL(ip_swap_enum,
359 CS42L73_MIOPC, 6,
360 cs42l73_ip_swap_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600361
362static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
363
Takashi Iwai52a5b542014-02-18 10:57:55 +0100364static SOC_ENUM_SINGLE_DECL(vsp_output_mux_enum,
365 CS42L73_MIXERCTL, 5,
366 cs42l73_spo_mixer_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600367
Takashi Iwai52a5b542014-02-18 10:57:55 +0100368static SOC_ENUM_SINGLE_DECL(xsp_output_mux_enum,
369 CS42L73_MIXERCTL, 4,
370 cs42l73_spo_mixer_text);
Brian Austin6d10c912011-11-16 12:32:27 -0600371
372static const struct snd_kcontrol_new vsp_output_mux =
373 SOC_DAPM_ENUM("Route", vsp_output_mux_enum);
374
375static const struct snd_kcontrol_new xsp_output_mux =
376 SOC_DAPM_ENUM("Route", xsp_output_mux_enum);
377
378static const struct snd_kcontrol_new hp_amp_ctl =
379 SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
380
381static const struct snd_kcontrol_new lo_amp_ctl =
382 SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
383
384static const struct snd_kcontrol_new spk_amp_ctl =
385 SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
386
387static const struct snd_kcontrol_new spklo_amp_ctl =
388 SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
389
390static const struct snd_kcontrol_new ear_amp_ctl =
391 SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
392
393static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
394 SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
Brian Austin1d99f242012-03-30 10:43:55 -0500395 CS42L73_HPAAVOL, CS42L73_HPBAVOL, 0,
396 0x41, 0x4B, hpaloa_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600397
398 SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
Brian Austin1d99f242012-03-30 10:43:55 -0500399 CS42L73_LOBAVOL, 0, 0x41, 0x4B, hpaloa_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600400
401 SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
Brian Austina0465582014-07-17 13:16:55 -0500402 CS42L73_MICBPREPGABVOL, 0, 0x34,
Brian Austin1d99f242012-03-30 10:43:55 -0500403 0x24, micpga_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600404
405 SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
406 CS42L73_MICBPREPGABVOL, 6, 1, 1),
407
408 SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
Brian Austin1d99f242012-03-30 10:43:55 -0500409 CS42L73_IPBDVOL, 0, 0xA0, 0x6C, ipd_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600410
411 SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
Brian Austin1d99f242012-03-30 10:43:55 -0500412 CS42L73_HLADVOL, CS42L73_HLBDVOL,
413 0, 0x34, 0xE4, hl_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600414
415 SOC_SINGLE_TLV("ADC A Boost Volume",
416 CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
417
418 SOC_SINGLE_TLV("ADC B Boost Volume",
Brian Austin1d99f242012-03-30 10:43:55 -0500419 CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600420
Brian Austin1d99f242012-03-30 10:43:55 -0500421 SOC_SINGLE_SX_TLV("Speakerphone Digital Volume",
422 CS42L73_SPKDVOL, 0, 0x34, 0xE4, hl_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600423
Brian Austin1d99f242012-03-30 10:43:55 -0500424 SOC_SINGLE_SX_TLV("Ear Speaker Digital Volume",
425 CS42L73_ESLDVOL, 0, 0x34, 0xE4, hl_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600426
427 SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
428 CS42L73_HPBAVOL, 7, 1, 1),
429
430 SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
431 CS42L73_LOBAVOL, 7, 1, 1),
432 SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
433 SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
434 1, 1, 1),
435 SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
436 1),
437 SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
438 1),
439
440 SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
441 SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
442 SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
443 SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
444
445 SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
446 0),
447
448 SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
449 0),
450 SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
451 0x3F, 0),
452
453
454 SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
455 SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
456 0),
457
458 SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
459 1, limiter_tlv),
460
461 SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
462 limiter_tlv),
463
464 SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
465 0x3F, 0),
466 SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
467 0x3F, 0),
468 SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
469 SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
470 6, 1, 0),
471 SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
472 7, 1, limiter_tlv),
473
474 SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
475 limiter_tlv),
476
477 SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
478 0x3F, 0),
479 SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
480 0x3F, 0),
481 SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
482 SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
483 7, 1, limiter_tlv),
484
485 SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
486 limiter_tlv),
487
488 SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
489 SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
490 SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
491 SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
492 limiter_tlv),
493 SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
494 limiter_tlv),
495
496 SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
497 SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
498 /*
499 NG Threshold depends on NG_BOOTSAB, which selects
500 between two threshold scales in decibels.
501 Set linear values for now ..
502 */
503 SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
504 SOC_ENUM("NG Delay", ng_delay_enum),
505
Brian Austin6d10c912011-11-16 12:32:27 -0600506 SOC_DOUBLE_R_TLV("XSP-IP Volume",
507 CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
508 attn_tlv),
509 SOC_DOUBLE_R_TLV("XSP-XSP Volume",
510 CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
511 attn_tlv),
512 SOC_DOUBLE_R_TLV("XSP-ASP Volume",
513 CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
514 attn_tlv),
515 SOC_DOUBLE_R_TLV("XSP-VSP Volume",
516 CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
517 attn_tlv),
518
519 SOC_DOUBLE_R_TLV("ASP-IP Volume",
520 CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
521 attn_tlv),
522 SOC_DOUBLE_R_TLV("ASP-XSP Volume",
523 CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
524 attn_tlv),
525 SOC_DOUBLE_R_TLV("ASP-ASP Volume",
526 CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
527 attn_tlv),
528 SOC_DOUBLE_R_TLV("ASP-VSP Volume",
529 CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
530 attn_tlv),
531
532 SOC_DOUBLE_R_TLV("VSP-IP Volume",
533 CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
534 attn_tlv),
535 SOC_DOUBLE_R_TLV("VSP-XSP Volume",
536 CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
537 attn_tlv),
538 SOC_DOUBLE_R_TLV("VSP-ASP Volume",
539 CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
540 attn_tlv),
541 SOC_DOUBLE_R_TLV("VSP-VSP Volume",
542 CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
543 attn_tlv),
544
545 SOC_DOUBLE_R_TLV("HL-IP Volume",
546 CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
547 attn_tlv),
548 SOC_DOUBLE_R_TLV("HL-XSP Volume",
549 CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
550 attn_tlv),
551 SOC_DOUBLE_R_TLV("HL-ASP Volume",
552 CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
553 attn_tlv),
554 SOC_DOUBLE_R_TLV("HL-VSP Volume",
555 CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
556 attn_tlv),
557
558 SOC_SINGLE_TLV("SPK-IP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500559 CS42L73_SPKMIPMA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600560 SOC_SINGLE_TLV("SPK-XSP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500561 CS42L73_SPKMXSPA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600562 SOC_SINGLE_TLV("SPK-ASP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500563 CS42L73_SPKMASPA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600564 SOC_SINGLE_TLV("SPK-VSP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500565 CS42L73_SPKMVSPMA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600566
567 SOC_SINGLE_TLV("ESL-IP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500568 CS42L73_ESLMIPMA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600569 SOC_SINGLE_TLV("ESL-XSP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500570 CS42L73_ESLMXSPA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600571 SOC_SINGLE_TLV("ESL-ASP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500572 CS42L73_ESLMASPA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600573 SOC_SINGLE_TLV("ESL-VSP Mono Volume",
Brian Austin5807c3b2012-05-11 12:54:45 -0500574 CS42L73_ESLMVSPMA, 0, 0x3F, 1, attn_tlv),
Brian Austin6d10c912011-11-16 12:32:27 -0600575
576 SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
577
578 SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
579 SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
580};
581
Paul Handrigan41df0822012-12-07 14:53:43 -0600582static int cs42l73_spklo_spk_amp_event(struct snd_soc_dapm_widget *w,
583 struct snd_kcontrol *kcontrol, int event)
584{
Lars-Peter Clausen6e2793b2014-11-20 21:05:39 +0100585 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Paul Handrigan41df0822012-12-07 14:53:43 -0600586 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
587 switch (event) {
588 case SND_SOC_DAPM_POST_PMD:
589 /* 150 ms delay between setting PDN and MCLKDIS */
590 priv->shutdwn_delay = 150;
591 break;
592 default:
593 pr_err("Invalid event = 0x%x\n", event);
594 }
595 return 0;
596}
597
598static int cs42l73_ear_amp_event(struct snd_soc_dapm_widget *w,
599 struct snd_kcontrol *kcontrol, int event)
600{
Lars-Peter Clausen6e2793b2014-11-20 21:05:39 +0100601 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Paul Handrigan41df0822012-12-07 14:53:43 -0600602 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
603 switch (event) {
604 case SND_SOC_DAPM_POST_PMD:
605 /* 50 ms delay between setting PDN and MCLKDIS */
606 if (priv->shutdwn_delay < 50)
607 priv->shutdwn_delay = 50;
608 break;
609 default:
610 pr_err("Invalid event = 0x%x\n", event);
611 }
612 return 0;
613}
614
615
616static int cs42l73_hp_amp_event(struct snd_soc_dapm_widget *w,
617 struct snd_kcontrol *kcontrol, int event)
618{
Lars-Peter Clausen6e2793b2014-11-20 21:05:39 +0100619 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Paul Handrigan41df0822012-12-07 14:53:43 -0600620 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
621 switch (event) {
622 case SND_SOC_DAPM_POST_PMD:
623 /* 30 ms delay between setting PDN and MCLKDIS */
624 if (priv->shutdwn_delay < 30)
625 priv->shutdwn_delay = 30;
626 break;
627 default:
628 pr_err("Invalid event = 0x%x\n", event);
629 }
630 return 0;
631}
632
Brian Austin6d10c912011-11-16 12:32:27 -0600633static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
Paul Handrigana1ad5002012-12-07 14:53:42 -0600634 SND_SOC_DAPM_INPUT("DMICA"),
635 SND_SOC_DAPM_INPUT("DMICB"),
Brian Austin6d10c912011-11-16 12:32:27 -0600636 SND_SOC_DAPM_INPUT("LINEINA"),
637 SND_SOC_DAPM_INPUT("LINEINB"),
638 SND_SOC_DAPM_INPUT("MIC1"),
639 SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
640 SND_SOC_DAPM_INPUT("MIC2"),
641 SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
642
Brian Austin33d01882012-05-09 12:33:22 -0500643 SND_SOC_DAPM_AIF_OUT("XSPOUTL", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600644 CS42L73_PWRCTL2, 1, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500645 SND_SOC_DAPM_AIF_OUT("XSPOUTR", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600646 CS42L73_PWRCTL2, 1, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500647 SND_SOC_DAPM_AIF_OUT("ASPOUTL", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600648 CS42L73_PWRCTL2, 3, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500649 SND_SOC_DAPM_AIF_OUT("ASPOUTR", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600650 CS42L73_PWRCTL2, 3, 1),
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600651 SND_SOC_DAPM_AIF_OUT("VSPINOUT", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600652 CS42L73_PWRCTL2, 4, 1),
653
654 SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
655 SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
656
657 SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
658 SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
659
660 SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
661 SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
662 SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
663 SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
664
665 SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
666 0, 0, input_left_mixer,
667 ARRAY_SIZE(input_left_mixer)),
668
669 SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
670 0, 0, input_right_mixer,
671 ARRAY_SIZE(input_right_mixer)),
672
673 SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
674 SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
675 SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
676 SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600677 SND_SOC_DAPM_MIXER("VSP Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
Brian Austin6d10c912011-11-16 12:32:27 -0600678
Brian Austin33d01882012-05-09 12:33:22 -0500679 SND_SOC_DAPM_AIF_IN("XSPINL", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600680 CS42L73_PWRCTL2, 0, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500681 SND_SOC_DAPM_AIF_IN("XSPINR", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600682 CS42L73_PWRCTL2, 0, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500683 SND_SOC_DAPM_AIF_IN("XSPINM", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600684 CS42L73_PWRCTL2, 0, 1),
685
Brian Austin33d01882012-05-09 12:33:22 -0500686 SND_SOC_DAPM_AIF_IN("ASPINL", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600687 CS42L73_PWRCTL2, 2, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500688 SND_SOC_DAPM_AIF_IN("ASPINR", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600689 CS42L73_PWRCTL2, 2, 1),
Brian Austin33d01882012-05-09 12:33:22 -0500690 SND_SOC_DAPM_AIF_IN("ASPINM", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600691 CS42L73_PWRCTL2, 2, 1),
692
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600693 SND_SOC_DAPM_AIF_IN("VSPINOUT", NULL, 0,
Brian Austin6d10c912011-11-16 12:32:27 -0600694 CS42L73_PWRCTL2, 4, 1),
695
696 SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
697 SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
698 SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
699 SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
700
701 SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
702 0, 0, &esl_xsp_mixer),
703
704 SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
705 0, 0, &esl_asp_mixer),
706
707 SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
708 0, 0, &spk_asp_mixer),
709
710 SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
711 0, 0, &spk_xsp_mixer),
712
713 SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
714 SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
715 SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
716 SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
717
Paul Handrigan41df0822012-12-07 14:53:43 -0600718 SND_SOC_DAPM_SWITCH_E("HP Amp", CS42L73_PWRCTL3, 0, 1,
719 &hp_amp_ctl, cs42l73_hp_amp_event,
720 SND_SOC_DAPM_POST_PMD),
Brian Austin6d10c912011-11-16 12:32:27 -0600721 SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
722 &lo_amp_ctl),
Paul Handrigan41df0822012-12-07 14:53:43 -0600723 SND_SOC_DAPM_SWITCH_E("SPK Amp", CS42L73_PWRCTL3, 2, 1,
724 &spk_amp_ctl, cs42l73_spklo_spk_amp_event,
725 SND_SOC_DAPM_POST_PMD),
726 SND_SOC_DAPM_SWITCH_E("EAR Amp", CS42L73_PWRCTL3, 3, 1,
727 &ear_amp_ctl, cs42l73_ear_amp_event,
728 SND_SOC_DAPM_POST_PMD),
729 SND_SOC_DAPM_SWITCH_E("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
730 &spklo_amp_ctl, cs42l73_spklo_spk_amp_event,
731 SND_SOC_DAPM_POST_PMD),
Brian Austin6d10c912011-11-16 12:32:27 -0600732
733 SND_SOC_DAPM_OUTPUT("HPOUTA"),
734 SND_SOC_DAPM_OUTPUT("HPOUTB"),
735 SND_SOC_DAPM_OUTPUT("LINEOUTA"),
736 SND_SOC_DAPM_OUTPUT("LINEOUTB"),
737 SND_SOC_DAPM_OUTPUT("EAROUT"),
738 SND_SOC_DAPM_OUTPUT("SPKOUT"),
739 SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
740};
741
742static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
743
744 /* SPKLO EARSPK Paths */
745 {"EAROUT", NULL, "EAR Amp"},
746 {"SPKLINEOUT", NULL, "SPKLO Amp"},
747
748 {"EAR Amp", "Switch", "ESL DAC"},
749 {"SPKLO Amp", "Switch", "ESL DAC"},
750
751 {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
752 {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600753 {"ESL DAC", "ESL-VSP Mono Volume", "VSPINOUT"},
Brian Austin6d10c912011-11-16 12:32:27 -0600754 /* Loopback */
755 {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
756 {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
757
758 {"ESL Mixer", NULL, "ESL-ASP Mux"},
759 {"ESL Mixer", NULL, "ESL-XSP Mux"},
760
761 {"ESL-ASP Mux", "Left", "ASPINL"},
762 {"ESL-ASP Mux", "Right", "ASPINR"},
763 {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
764
765 {"ESL-XSP Mux", "Left", "XSPINL"},
766 {"ESL-XSP Mux", "Right", "XSPINR"},
767 {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
768
769 /* Speakerphone Paths */
770 {"SPKOUT", NULL, "SPK Amp"},
771 {"SPK Amp", "Switch", "SPK DAC"},
772
773 {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
774 {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600775 {"SPK DAC", "SPK-VSP Mono Volume", "VSPINOUT"},
Brian Austin6d10c912011-11-16 12:32:27 -0600776 /* Loopback */
777 {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
778 {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
779
780 {"SPK Mixer", NULL, "SPK-ASP Mux"},
781 {"SPK Mixer", NULL, "SPK-XSP Mux"},
782
783 {"SPK-ASP Mux", "Left", "ASPINL"},
784 {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
785 {"SPK-ASP Mux", "Right", "ASPINR"},
786
787 {"SPK-XSP Mux", "Left", "XSPINL"},
788 {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
789 {"SPK-XSP Mux", "Right", "XSPINR"},
790
791 /* HP LineOUT Paths */
792 {"HPOUTA", NULL, "HP Amp"},
793 {"HPOUTB", NULL, "HP Amp"},
794 {"LINEOUTA", NULL, "LO Amp"},
795 {"LINEOUTB", NULL, "LO Amp"},
796
797 {"HP Amp", "Switch", "HL Left DAC"},
798 {"HP Amp", "Switch", "HL Right DAC"},
799 {"LO Amp", "Switch", "HL Left DAC"},
800 {"LO Amp", "Switch", "HL Right DAC"},
801
802 {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
803 {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
804 {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
805 {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
806 {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
807 {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
808 /* Loopback */
809 {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
810 {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
811 {"HL Left Mixer", NULL, "Input Left Capture"},
812 {"HL Right Mixer", NULL, "Input Right Capture"},
813
814 {"HL Left Mixer", NULL, "ASPINL"},
815 {"HL Right Mixer", NULL, "ASPINR"},
816 {"HL Left Mixer", NULL, "XSPINL"},
817 {"HL Right Mixer", NULL, "XSPINR"},
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600818 {"HL Left Mixer", NULL, "VSPINOUT"},
819 {"HL Right Mixer", NULL, "VSPINOUT"},
Brian Austin6d10c912011-11-16 12:32:27 -0600820
Brian Austin33d01882012-05-09 12:33:22 -0500821 {"ASPINL", NULL, "ASP Playback"},
822 {"ASPINM", NULL, "ASP Playback"},
823 {"ASPINR", NULL, "ASP Playback"},
824 {"XSPINL", NULL, "XSP Playback"},
825 {"XSPINM", NULL, "XSP Playback"},
826 {"XSPINR", NULL, "XSP Playback"},
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600827 {"VSPINOUT", NULL, "VSP Playback"},
Brian Austin33d01882012-05-09 12:33:22 -0500828
Brian Austin6d10c912011-11-16 12:32:27 -0600829 /* Capture Paths */
830 {"MIC1", NULL, "MIC1 Bias"},
831 {"PGA Left Mux", "Mic 1", "MIC1"},
832 {"MIC2", NULL, "MIC2 Bias"},
833 {"PGA Right Mux", "Mic 2", "MIC2"},
834
835 {"PGA Left Mux", "Line A", "LINEINA"},
836 {"PGA Right Mux", "Line B", "LINEINB"},
837
838 {"PGA Left", NULL, "PGA Left Mux"},
839 {"PGA Right", NULL, "PGA Right Mux"},
840
841 {"ADC Left", NULL, "PGA Left"},
842 {"ADC Right", NULL, "PGA Right"},
Paul Handrigana1ad5002012-12-07 14:53:42 -0600843 {"DMIC Left", NULL, "DMICA"},
844 {"DMIC Right", NULL, "DMICB"},
Brian Austin6d10c912011-11-16 12:32:27 -0600845
846 {"Input Left Capture", "ADC Left Input", "ADC Left"},
847 {"Input Right Capture", "ADC Right Input", "ADC Right"},
848 {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
849 {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
850
851 /* Audio Capture */
852 {"ASPL Output Mixer", NULL, "Input Left Capture"},
853 {"ASPR Output Mixer", NULL, "Input Right Capture"},
854
855 {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
856 {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
857
858 /* Auxillary Capture */
859 {"XSPL Output Mixer", NULL, "Input Left Capture"},
860 {"XSPR Output Mixer", NULL, "Input Right Capture"},
861
862 {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
863 {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
864
865 {"XSPOUTL", NULL, "XSPL Output Mixer"},
866 {"XSPOUTR", NULL, "XSPR Output Mixer"},
867
868 /* Voice Capture */
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600869 {"VSP Output Mixer", NULL, "Input Left Capture"},
870 {"VSP Output Mixer", NULL, "Input Right Capture"},
Brian Austin6d10c912011-11-16 12:32:27 -0600871
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600872 {"VSPINOUT", "VSP-IP Volume", "VSP Output Mixer"},
Brian Austin6d10c912011-11-16 12:32:27 -0600873
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600874 {"VSPINOUT", NULL, "VSP Output Mixer"},
Brian Austin33d01882012-05-09 12:33:22 -0500875
876 {"ASP Capture", NULL, "ASPOUTL"},
877 {"ASP Capture", NULL, "ASPOUTR"},
878 {"XSP Capture", NULL, "XSPOUTL"},
879 {"XSP Capture", NULL, "XSPOUTR"},
Paul Handrigan7f3dd4a2012-12-07 14:53:44 -0600880 {"VSP Capture", NULL, "VSPINOUT"},
Brian Austin6d10c912011-11-16 12:32:27 -0600881};
882
883struct cs42l73_mclk_div {
884 u32 mclk;
885 u32 srate;
886 u8 mmcc;
887};
888
889static struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
890 /* MCLK, Sample Rate, xMMCC[5:0] */
891 {5644800, 11025, 0x30},
892 {5644800, 22050, 0x20},
893 {5644800, 44100, 0x10},
894
895 {6000000, 8000, 0x39},
896 {6000000, 11025, 0x33},
897 {6000000, 12000, 0x31},
898 {6000000, 16000, 0x29},
899 {6000000, 22050, 0x23},
900 {6000000, 24000, 0x21},
901 {6000000, 32000, 0x19},
902 {6000000, 44100, 0x13},
903 {6000000, 48000, 0x11},
904
905 {6144000, 8000, 0x38},
906 {6144000, 12000, 0x30},
907 {6144000, 16000, 0x28},
908 {6144000, 24000, 0x20},
909 {6144000, 32000, 0x18},
910 {6144000, 48000, 0x10},
911
912 {6500000, 8000, 0x3C},
913 {6500000, 11025, 0x35},
914 {6500000, 12000, 0x34},
915 {6500000, 16000, 0x2C},
916 {6500000, 22050, 0x25},
917 {6500000, 24000, 0x24},
918 {6500000, 32000, 0x1C},
919 {6500000, 44100, 0x15},
920 {6500000, 48000, 0x14},
921
922 {6400000, 8000, 0x3E},
923 {6400000, 11025, 0x37},
924 {6400000, 12000, 0x36},
925 {6400000, 16000, 0x2E},
926 {6400000, 22050, 0x27},
927 {6400000, 24000, 0x26},
928 {6400000, 32000, 0x1E},
929 {6400000, 44100, 0x17},
930 {6400000, 48000, 0x16},
931};
932
933struct cs42l73_mclkx_div {
934 u32 mclkx;
935 u8 ratio;
936 u8 mclkdiv;
937};
938
939static struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
940 {5644800, 1, 0}, /* 5644800 */
941 {6000000, 1, 0}, /* 6000000 */
942 {6144000, 1, 0}, /* 6144000 */
943 {11289600, 2, 2}, /* 5644800 */
944 {12288000, 2, 2}, /* 6144000 */
945 {12000000, 2, 2}, /* 6000000 */
946 {13000000, 2, 2}, /* 6500000 */
947 {19200000, 3, 3}, /* 6400000 */
948 {24000000, 4, 4}, /* 6000000 */
949 {26000000, 4, 4}, /* 6500000 */
950 {38400000, 6, 5} /* 6400000 */
951};
952
953static int cs42l73_get_mclkx_coeff(int mclkx)
954{
955 int i;
956
957 for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
958 if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
959 return i;
960 }
961 return -EINVAL;
962}
963
964static int cs42l73_get_mclk_coeff(int mclk, int srate)
965{
966 int i;
967
968 for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
969 if (cs42l73_mclk_coeffs[i].mclk == mclk &&
970 cs42l73_mclk_coeffs[i].srate == srate)
971 return i;
972 }
973 return -EINVAL;
974
975}
976
977static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
978{
979 struct snd_soc_codec *codec = dai->codec;
980 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
981
982 int mclkx_coeff;
983 u32 mclk = 0;
984 u8 dmmcc = 0;
985
986 /* MCLKX -> MCLK */
987 mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
Jesper Juhl86fc4992012-04-12 21:54:34 +0200988 if (mclkx_coeff < 0)
989 return mclkx_coeff;
Brian Austin6d10c912011-11-16 12:32:27 -0600990
991 mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
992 cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
993
994 dev_dbg(codec->dev, "MCLK%u %u <-> internal MCLK %u\n",
995 priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
996 mclk);
997
998 dmmcc = (priv->mclksel << 4) |
999 (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
1000
1001 snd_soc_write(codec, CS42L73_DMMCC, dmmcc);
1002
1003 priv->sysclk = mclkx_coeff;
1004 priv->mclk = mclk;
1005
1006 return 0;
1007}
1008
1009static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
1010 int clk_id, unsigned int freq, int dir)
1011{
1012 struct snd_soc_codec *codec = dai->codec;
1013 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
1014
1015 switch (clk_id) {
1016 case CS42L73_CLKID_MCLK1:
1017 break;
1018 case CS42L73_CLKID_MCLK2:
1019 break;
1020 default:
1021 return -EINVAL;
1022 }
1023
1024 if ((cs42l73_set_mclk(dai, freq)) < 0) {
1025 dev_err(codec->dev, "Unable to set MCLK for dai %s\n",
1026 dai->name);
1027 return -EINVAL;
1028 }
1029
1030 priv->mclksel = clk_id;
1031
1032 return 0;
1033}
1034
1035static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
1036{
1037 struct snd_soc_codec *codec = codec_dai->codec;
1038 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
1039 u8 id = codec_dai->id;
Axel Lindbb1f512011-11-18 17:16:22 +08001040 unsigned int inv, format;
Brian Austin6d10c912011-11-16 12:32:27 -06001041 u8 spc, mmcc;
1042
1043 spc = snd_soc_read(codec, CS42L73_SPC(id));
1044 mmcc = snd_soc_read(codec, CS42L73_MMCC(id));
1045
1046 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1047 case SND_SOC_DAIFMT_CBM_CFM:
Brian Austinf9ca0602013-10-17 11:03:34 -05001048 mmcc |= CS42L73_MS_MASTER;
Brian Austin6d10c912011-11-16 12:32:27 -06001049 break;
1050
1051 case SND_SOC_DAIFMT_CBS_CFS:
Brian Austinf9ca0602013-10-17 11:03:34 -05001052 mmcc &= ~CS42L73_MS_MASTER;
Brian Austin6d10c912011-11-16 12:32:27 -06001053 break;
1054
1055 default:
1056 return -EINVAL;
1057 }
1058
1059 format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1060 inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
1061
1062 switch (format) {
1063 case SND_SOC_DAIFMT_I2S:
Brian Austinf9ca0602013-10-17 11:03:34 -05001064 spc &= ~CS42L73_SPDIF_PCM;
Brian Austin6d10c912011-11-16 12:32:27 -06001065 break;
1066 case SND_SOC_DAIFMT_DSP_A:
1067 case SND_SOC_DAIFMT_DSP_B:
Brian Austinf9ca0602013-10-17 11:03:34 -05001068 if (mmcc & CS42L73_MS_MASTER) {
Brian Austin6d10c912011-11-16 12:32:27 -06001069 dev_err(codec->dev,
1070 "PCM format in slave mode only\n");
1071 return -EINVAL;
1072 }
1073 if (id == CS42L73_ASP) {
1074 dev_err(codec->dev,
1075 "PCM format is not supported on ASP port\n");
1076 return -EINVAL;
1077 }
Brian Austinf9ca0602013-10-17 11:03:34 -05001078 spc |= CS42L73_SPDIF_PCM;
Brian Austin6d10c912011-11-16 12:32:27 -06001079 break;
1080 default:
1081 return -EINVAL;
1082 }
1083
Brian Austinf9ca0602013-10-17 11:03:34 -05001084 if (spc & CS42L73_SPDIF_PCM) {
Axel Lin7b282cb2011-11-29 19:47:38 +08001085 /* Clear PCM mode, clear PCM_BIT_ORDER bit for MSB->LSB */
Brian Austinf9ca0602013-10-17 11:03:34 -05001086 spc &= ~(CS42L73_PCM_MODE_MASK | CS42L73_PCM_BIT_ORDER);
Brian Austin6d10c912011-11-16 12:32:27 -06001087 switch (format) {
1088 case SND_SOC_DAIFMT_DSP_B:
1089 if (inv == SND_SOC_DAIFMT_IB_IF)
Brian Austinf9ca0602013-10-17 11:03:34 -05001090 spc |= CS42L73_PCM_MODE0;
Brian Austin6d10c912011-11-16 12:32:27 -06001091 if (inv == SND_SOC_DAIFMT_IB_NF)
Brian Austinf9ca0602013-10-17 11:03:34 -05001092 spc |= CS42L73_PCM_MODE1;
Brian Austin6d10c912011-11-16 12:32:27 -06001093 break;
1094 case SND_SOC_DAIFMT_DSP_A:
1095 if (inv == SND_SOC_DAIFMT_IB_IF)
Brian Austinf9ca0602013-10-17 11:03:34 -05001096 spc |= CS42L73_PCM_MODE1;
Brian Austin6d10c912011-11-16 12:32:27 -06001097 break;
1098 default:
1099 return -EINVAL;
1100 }
1101 }
1102
1103 priv->config[id].spc = spc;
1104 priv->config[id].mmcc = mmcc;
1105
1106 return 0;
1107}
1108
Lars-Peter Clausen096ae542014-02-05 21:54:32 +01001109static const unsigned int cs42l73_asrc_rates[] = {
Brian Austin6d10c912011-11-16 12:32:27 -06001110 8000, 11025, 12000, 16000, 22050,
1111 24000, 32000, 44100, 48000
1112};
1113
1114static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
1115{
1116 int i;
1117 for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
1118 if (cs42l73_asrc_rates[i] == rate)
1119 return i + 1;
1120 }
1121 return 0; /* 0 = Don't know */
1122}
1123
1124static void cs42l73_update_asrc(struct snd_soc_codec *codec, int id, int srate)
1125{
1126 u8 spfs = 0;
1127
1128 if (srate > 0)
1129 spfs = cs42l73_get_xspfs_coeff(srate);
1130
1131 switch (id) {
1132 case CS42L73_XSP:
1133 snd_soc_update_bits(codec, CS42L73_VXSPFS, 0x0f, spfs);
1134 break;
1135 case CS42L73_ASP:
1136 snd_soc_update_bits(codec, CS42L73_ASPC, 0x3c, spfs << 2);
1137 break;
1138 case CS42L73_VSP:
1139 snd_soc_update_bits(codec, CS42L73_VXSPFS, 0xf0, spfs << 4);
1140 break;
1141 default:
1142 break;
1143 }
1144}
1145
1146static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
1147 struct snd_pcm_hw_params *params,
1148 struct snd_soc_dai *dai)
1149{
Mark Browne6968a12012-04-04 15:58:16 +01001150 struct snd_soc_codec *codec = dai->codec;
Brian Austin6d10c912011-11-16 12:32:27 -06001151 struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
1152 int id = dai->id;
1153 int mclk_coeff;
1154 int srate = params_rate(params);
1155
Brian Austinf9ca0602013-10-17 11:03:34 -05001156 if (priv->config[id].mmcc & CS42L73_MS_MASTER) {
Brian Austin6d10c912011-11-16 12:32:27 -06001157 /* CS42L73 Master */
1158 /* MCLK -> srate */
1159 mclk_coeff =
1160 cs42l73_get_mclk_coeff(priv->mclk, srate);
1161
1162 if (mclk_coeff < 0)
1163 return -EINVAL;
1164
1165 dev_dbg(codec->dev,
1166 "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
1167 id, priv->mclk, srate,
1168 cs42l73_mclk_coeffs[mclk_coeff].mmcc);
1169
1170 priv->config[id].mmcc &= 0xC0;
1171 priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
1172 priv->config[id].spc &= 0xFC;
Paul Handrigancadf2122013-03-05 13:12:56 -06001173 /* Use SCLK=64*Fs if internal MCLK >= 6.4MHz */
1174 if (priv->mclk >= 6400000)
Brian Austinf9ca0602013-10-17 11:03:34 -05001175 priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
Paul Handrigancadf2122013-03-05 13:12:56 -06001176 else
Brian Austinf9ca0602013-10-17 11:03:34 -05001177 priv->config[id].spc |= CS42L73_MCK_SCLK_MCLK;
Brian Austin6d10c912011-11-16 12:32:27 -06001178 } else {
1179 /* CS42L73 Slave */
1180 priv->config[id].spc &= 0xFC;
Brian Austinf9ca0602013-10-17 11:03:34 -05001181 priv->config[id].spc |= CS42L73_MCK_SCLK_64FS;
Brian Austin6d10c912011-11-16 12:32:27 -06001182 }
1183 /* Update ASRCs */
1184 priv->config[id].srate = srate;
1185
1186 snd_soc_write(codec, CS42L73_SPC(id), priv->config[id].spc);
1187 snd_soc_write(codec, CS42L73_MMCC(id), priv->config[id].mmcc);
1188
1189 cs42l73_update_asrc(codec, id, srate);
1190
1191 return 0;
1192}
1193
1194static int cs42l73_set_bias_level(struct snd_soc_codec *codec,
1195 enum snd_soc_bias_level level)
1196{
1197 struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
1198
1199 switch (level) {
1200 case SND_SOC_BIAS_ON:
Brian Austinf9ca0602013-10-17 11:03:34 -05001201 snd_soc_update_bits(codec, CS42L73_DMMCC, CS42L73_MCLKDIS, 0);
1202 snd_soc_update_bits(codec, CS42L73_PWRCTL1, CS42L73_PDN, 0);
Brian Austin6d10c912011-11-16 12:32:27 -06001203 break;
1204
1205 case SND_SOC_BIAS_PREPARE:
1206 break;
1207
1208 case SND_SOC_BIAS_STANDBY:
Lars-Peter Clausen353c10a2015-06-01 10:10:22 +02001209 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
Brian Austin6d10c912011-11-16 12:32:27 -06001210 regcache_cache_only(cs42l73->regmap, false);
1211 regcache_sync(cs42l73->regmap);
1212 }
Brian Austinf9ca0602013-10-17 11:03:34 -05001213 snd_soc_update_bits(codec, CS42L73_PWRCTL1, CS42L73_PDN, 1);
Brian Austin6d10c912011-11-16 12:32:27 -06001214 break;
1215
1216 case SND_SOC_BIAS_OFF:
Brian Austinf9ca0602013-10-17 11:03:34 -05001217 snd_soc_update_bits(codec, CS42L73_PWRCTL1, CS42L73_PDN, 1);
Paul Handrigan41df0822012-12-07 14:53:43 -06001218 if (cs42l73->shutdwn_delay > 0) {
1219 mdelay(cs42l73->shutdwn_delay);
1220 cs42l73->shutdwn_delay = 0;
1221 } else {
1222 mdelay(15); /* Min amount of time requred to power
1223 * down.
1224 */
1225 }
Brian Austinf9ca0602013-10-17 11:03:34 -05001226 snd_soc_update_bits(codec, CS42L73_DMMCC, CS42L73_MCLKDIS, 1);
Brian Austin6d10c912011-11-16 12:32:27 -06001227 break;
1228 }
Brian Austin6d10c912011-11-16 12:32:27 -06001229 return 0;
1230}
1231
1232static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
1233{
1234 struct snd_soc_codec *codec = dai->codec;
1235 int id = dai->id;
1236
1237 return snd_soc_update_bits(codec, CS42L73_SPC(id),
1238 0x7F, tristate << 7);
1239}
1240
Lars-Peter Clausen096ae542014-02-05 21:54:32 +01001241static const struct snd_pcm_hw_constraint_list constraints_12_24 = {
Brian Austin6d10c912011-11-16 12:32:27 -06001242 .count = ARRAY_SIZE(cs42l73_asrc_rates),
1243 .list = cs42l73_asrc_rates,
1244};
1245
1246static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
1247 struct snd_soc_dai *dai)
1248{
1249 snd_pcm_hw_constraint_list(substream->runtime, 0,
1250 SNDRV_PCM_HW_PARAM_RATE,
1251 &constraints_12_24);
1252 return 0;
1253}
1254
Brian Austin6d10c912011-11-16 12:32:27 -06001255
1256#define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
1257 SNDRV_PCM_FMTBIT_S24_LE)
1258
Lars-Peter Clausen890754a2011-11-23 14:11:21 +01001259static const struct snd_soc_dai_ops cs42l73_ops = {
Brian Austin6d10c912011-11-16 12:32:27 -06001260 .startup = cs42l73_pcm_startup,
1261 .hw_params = cs42l73_pcm_hw_params,
1262 .set_fmt = cs42l73_set_dai_fmt,
1263 .set_sysclk = cs42l73_set_sysclk,
1264 .set_tristate = cs42l73_set_tristate,
1265};
1266
1267static struct snd_soc_dai_driver cs42l73_dai[] = {
1268 {
1269 .name = "cs42l73-xsp",
1270 .id = CS42L73_XSP,
1271 .playback = {
1272 .stream_name = "XSP Playback",
1273 .channels_min = 1,
1274 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001275 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001276 .formats = CS42L73_FORMATS,
1277 },
1278 .capture = {
1279 .stream_name = "XSP Capture",
1280 .channels_min = 1,
1281 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001282 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001283 .formats = CS42L73_FORMATS,
1284 },
1285 .ops = &cs42l73_ops,
1286 .symmetric_rates = 1,
1287 },
1288 {
1289 .name = "cs42l73-asp",
1290 .id = CS42L73_ASP,
1291 .playback = {
1292 .stream_name = "ASP Playback",
1293 .channels_min = 2,
1294 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001295 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001296 .formats = CS42L73_FORMATS,
1297 },
1298 .capture = {
1299 .stream_name = "ASP Capture",
1300 .channels_min = 2,
1301 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001302 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001303 .formats = CS42L73_FORMATS,
1304 },
1305 .ops = &cs42l73_ops,
1306 .symmetric_rates = 1,
1307 },
1308 {
1309 .name = "cs42l73-vsp",
1310 .id = CS42L73_VSP,
1311 .playback = {
1312 .stream_name = "VSP Playback",
1313 .channels_min = 1,
1314 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001315 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001316 .formats = CS42L73_FORMATS,
1317 },
1318 .capture = {
1319 .stream_name = "VSP Capture",
1320 .channels_min = 1,
1321 .channels_max = 2,
Lars-Peter Clausen6e84b972014-02-04 20:55:31 +01001322 .rates = SNDRV_PCM_RATE_KNOT,
Brian Austin6d10c912011-11-16 12:32:27 -06001323 .formats = CS42L73_FORMATS,
1324 },
1325 .ops = &cs42l73_ops,
1326 .symmetric_rates = 1,
1327 }
1328};
1329
Brian Austin6d10c912011-11-16 12:32:27 -06001330static int cs42l73_probe(struct snd_soc_codec *codec)
1331{
Brian Austin6d10c912011-11-16 12:32:27 -06001332 struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
1333
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001334 /* Set Charge Pump Frequency */
1335 if (cs42l73->pdata.chgfreq)
1336 snd_soc_update_bits(codec, CS42L73_CPFCHC,
1337 CS42L73_CHARGEPUMP_MASK,
1338 cs42l73->pdata.chgfreq << 4);
1339
1340 /* MCLK1 as master clk */
1341 cs42l73->mclksel = CS42L73_CLKID_MCLK1;
Brian Austin6d10c912011-11-16 12:32:27 -06001342 cs42l73->mclk = 0;
1343
Xiubo Li5d6be5a2014-03-11 12:43:20 +08001344 return 0;
Brian Austin6d10c912011-11-16 12:32:27 -06001345}
1346
Krzysztof Kozlowskicd2ee8a2015-01-05 10:18:25 +01001347static const struct snd_soc_codec_driver soc_codec_dev_cs42l73 = {
Brian Austin6d10c912011-11-16 12:32:27 -06001348 .probe = cs42l73_probe,
Brian Austin6d10c912011-11-16 12:32:27 -06001349 .set_bias_level = cs42l73_set_bias_level,
Lars-Peter Clausen02bf34f2014-09-09 20:42:42 +02001350 .suspend_bias_off = true,
Brian Austin6d10c912011-11-16 12:32:27 -06001351
1352 .dapm_widgets = cs42l73_dapm_widgets,
1353 .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
1354 .dapm_routes = cs42l73_audio_map,
1355 .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
1356
1357 .controls = cs42l73_snd_controls,
1358 .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
1359};
1360
Krzysztof Kozlowskicd2ee8a2015-01-05 10:18:25 +01001361static const struct regmap_config cs42l73_regmap = {
Brian Austin6d10c912011-11-16 12:32:27 -06001362 .reg_bits = 8,
1363 .val_bits = 8,
1364
1365 .max_register = CS42L73_MAX_REGISTER,
1366 .reg_defaults = cs42l73_reg_defaults,
1367 .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
1368 .volatile_reg = cs42l73_volatile_register,
1369 .readable_reg = cs42l73_readable_register,
1370 .cache_type = REGCACHE_RBTREE,
1371};
1372
Bill Pemberton7a79e942012-12-07 09:26:37 -05001373static int cs42l73_i2c_probe(struct i2c_client *i2c_client,
1374 const struct i2c_device_id *id)
Brian Austin6d10c912011-11-16 12:32:27 -06001375{
1376 struct cs42l73_private *cs42l73;
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001377 struct cs42l73_platform_data *pdata = dev_get_platdata(&i2c_client->dev);
Brian Austin6d10c912011-11-16 12:32:27 -06001378 int ret;
1379 unsigned int devid = 0;
1380 unsigned int reg;
Brian Austin7b09eea2013-10-18 14:30:01 -05001381 u32 val32;
Brian Austin6d10c912011-11-16 12:32:27 -06001382
Brian Austincc0b4012011-11-28 15:49:31 -06001383 cs42l73 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs42l73_private),
1384 GFP_KERNEL);
Sachin Kamat10d95ad2014-06-20 15:28:58 +05301385 if (!cs42l73)
Brian Austin6d10c912011-11-16 12:32:27 -06001386 return -ENOMEM;
Brian Austin6d10c912011-11-16 12:32:27 -06001387
Brian Austin571f6a72012-06-04 13:19:41 -05001388 cs42l73->regmap = devm_regmap_init_i2c(i2c_client, &cs42l73_regmap);
Brian Austin6d10c912011-11-16 12:32:27 -06001389 if (IS_ERR(cs42l73->regmap)) {
1390 ret = PTR_ERR(cs42l73->regmap);
1391 dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
Brian Austin571f6a72012-06-04 13:19:41 -05001392 return ret;
Brian Austin6d10c912011-11-16 12:32:27 -06001393 }
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001394
Brian Austin7b09eea2013-10-18 14:30:01 -05001395 if (pdata) {
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001396 cs42l73->pdata = *pdata;
Brian Austin7b09eea2013-10-18 14:30:01 -05001397 } else {
1398 pdata = devm_kzalloc(&i2c_client->dev,
1399 sizeof(struct cs42l73_platform_data),
1400 GFP_KERNEL);
1401 if (!pdata) {
1402 dev_err(&i2c_client->dev, "could not allocate pdata\n");
1403 return -ENOMEM;
1404 }
1405 if (i2c_client->dev.of_node) {
1406 if (of_property_read_u32(i2c_client->dev.of_node,
1407 "chgfreq", &val32) >= 0)
1408 pdata->chgfreq = val32;
1409 }
1410 pdata->reset_gpio = of_get_named_gpio(i2c_client->dev.of_node,
1411 "reset-gpio", 0);
1412 cs42l73->pdata = *pdata;
1413 }
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001414
1415 i2c_set_clientdata(i2c_client, cs42l73);
1416
1417 if (cs42l73->pdata.reset_gpio) {
Axel Lin2b216942014-04-08 22:11:40 +08001418 ret = devm_gpio_request_one(&i2c_client->dev,
1419 cs42l73->pdata.reset_gpio,
1420 GPIOF_OUT_INIT_HIGH,
1421 "CS42L73 /RST");
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001422 if (ret < 0) {
1423 dev_err(&i2c_client->dev, "Failed to request /RST %d: %d\n",
1424 cs42l73->pdata.reset_gpio, ret);
1425 return ret;
1426 }
1427 gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 0);
1428 gpio_set_value_cansleep(cs42l73->pdata.reset_gpio, 1);
1429 }
1430
1431 regcache_cache_bypass(cs42l73->regmap, true);
1432
Brian Austin6d10c912011-11-16 12:32:27 -06001433 /* initialize codec */
1434 ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_AB, &reg);
1435 devid = (reg & 0xFF) << 12;
1436
1437 ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_CD, &reg);
1438 devid |= (reg & 0xFF) << 4;
1439
1440 ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_E, &reg);
1441 devid |= (reg & 0xF0) >> 4;
1442
Brian Austin6d10c912011-11-16 12:32:27 -06001443 if (devid != CS42L73_DEVID) {
Axel Linea075612011-11-19 10:15:53 +08001444 ret = -ENODEV;
Brian Austin6d10c912011-11-16 12:32:27 -06001445 dev_err(&i2c_client->dev,
1446 "CS42L73 Device ID (%X). Expected %X\n",
1447 devid, CS42L73_DEVID);
Brian Austin571f6a72012-06-04 13:19:41 -05001448 return ret;
Brian Austin6d10c912011-11-16 12:32:27 -06001449 }
1450
1451 ret = regmap_read(cs42l73->regmap, CS42L73_REVID, &reg);
1452 if (ret < 0) {
1453 dev_err(&i2c_client->dev, "Get Revision ID failed\n");
Brian Austin571f6a72012-06-04 13:19:41 -05001454 return ret;;
Brian Austin6d10c912011-11-16 12:32:27 -06001455 }
1456
1457 dev_info(&i2c_client->dev,
Axel Lin8421f622011-11-19 10:17:36 +08001458 "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
Brian Austin6d10c912011-11-16 12:32:27 -06001459
Brian Austin3d8c8bc2013-10-17 11:03:33 -05001460 regcache_cache_bypass(cs42l73->regmap, false);
Brian Austin6d10c912011-11-16 12:32:27 -06001461
1462 ret = snd_soc_register_codec(&i2c_client->dev,
1463 &soc_codec_dev_cs42l73, cs42l73_dai,
1464 ARRAY_SIZE(cs42l73_dai));
1465 if (ret < 0)
Brian Austin571f6a72012-06-04 13:19:41 -05001466 return ret;
Brian Austin6d10c912011-11-16 12:32:27 -06001467 return 0;
Brian Austin6d10c912011-11-16 12:32:27 -06001468}
1469
Bill Pemberton7a79e942012-12-07 09:26:37 -05001470static int cs42l73_i2c_remove(struct i2c_client *client)
Brian Austin6d10c912011-11-16 12:32:27 -06001471{
Brian Austin6d10c912011-11-16 12:32:27 -06001472 snd_soc_unregister_codec(&client->dev);
Brian Austin6d10c912011-11-16 12:32:27 -06001473 return 0;
1474}
1475
Brian Austin7b09eea2013-10-18 14:30:01 -05001476static const struct of_device_id cs42l73_of_match[] = {
1477 { .compatible = "cirrus,cs42l73", },
1478 {},
1479};
1480MODULE_DEVICE_TABLE(of, cs42l73_of_match);
1481
Brian Austin6d10c912011-11-16 12:32:27 -06001482static const struct i2c_device_id cs42l73_id[] = {
1483 {"cs42l73", 0},
1484 {}
1485};
1486
1487MODULE_DEVICE_TABLE(i2c, cs42l73_id);
1488
1489static struct i2c_driver cs42l73_i2c_driver = {
1490 .driver = {
1491 .name = "cs42l73",
1492 .owner = THIS_MODULE,
Brian Austin7b09eea2013-10-18 14:30:01 -05001493 .of_match_table = cs42l73_of_match,
Brian Austin6d10c912011-11-16 12:32:27 -06001494 },
1495 .id_table = cs42l73_id,
1496 .probe = cs42l73_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05001497 .remove = cs42l73_i2c_remove,
Brian Austin6d10c912011-11-16 12:32:27 -06001498
1499};
1500
Brian Austin5edd3c22012-05-09 12:14:02 -05001501module_i2c_driver(cs42l73_i2c_driver);
Brian Austin6d10c912011-11-16 12:32:27 -06001502
1503MODULE_DESCRIPTION("ASoC CS42L73 driver");
1504MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
1505MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
1506MODULE_LICENSE("GPL");