blob: 717b5373d2b0112e41f5afea863be9f40d174367 [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000181 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
Christian König4c87bc22011-10-19 19:02:21 +0200189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100194 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200198 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200199 }
200 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500201 .irq = {
202 .set = &r100_irq_set,
203 .process = &r100_irq_process,
204 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500205 .display = {
206 .bandwidth_update = &r100_bandwidth_update,
207 .get_vblank_counter = &r100_get_vblank_counter,
208 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400209 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400210 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500211 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500212 .copy = {
213 .blit = &r100_copy_blit,
214 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
215 .dma = NULL,
216 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
217 .copy = &r100_copy_blit,
218 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
219 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500220 .surface = {
221 .set_reg = r100_set_surface_reg,
222 .clear_reg = r100_clear_surface_reg,
223 },
Alex Deucher901ea572012-02-23 17:53:39 -0500224 .hpd = {
225 .init = &r100_hpd_init,
226 .fini = &r100_hpd_fini,
227 .sense = &r100_hpd_sense,
228 .set_polarity = &r100_hpd_set_polarity,
229 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500230 .pm = {
231 .misc = &r100_pm_misc,
232 .prepare = &r100_pm_prepare,
233 .finish = &r100_pm_finish,
234 .init_profile = &r100_pm_init_profile,
235 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500236 .get_engine_clock = &radeon_legacy_get_engine_clock,
237 .set_engine_clock = &radeon_legacy_set_engine_clock,
238 .get_memory_clock = &radeon_legacy_get_memory_clock,
239 .set_memory_clock = NULL,
240 .get_pcie_lanes = NULL,
241 .set_pcie_lanes = NULL,
242 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500243 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500244 .pflip = {
245 .pre_page_flip = &r100_pre_page_flip,
246 .page_flip = &r100_page_flip,
247 .post_page_flip = &r100_post_page_flip,
248 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000249};
250
251static struct radeon_asic r200_asic = {
252 .init = &r100_init,
253 .fini = &r100_fini,
254 .suspend = &r100_suspend,
255 .resume = &r100_resume,
256 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000257 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500258 .ioctl_wait_idle = NULL,
259 .gui_idle = &r100_gui_idle,
260 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500261 .gart = {
262 .tlb_flush = &r100_pci_gart_tlb_flush,
263 .set_page = &r100_pci_gart_set_page,
264 },
Christian König4c87bc22011-10-19 19:02:21 +0200265 .ring = {
266 [RADEON_RING_TYPE_GFX_INDEX] = {
267 .ib_execute = &r100_ring_ib_execute,
268 .emit_fence = &r100_fence_ring_emit,
269 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100270 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500271 .ring_start = &r100_ring_start,
272 .ring_test = &r100_ring_test,
273 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200274 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200275 }
276 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500277 .irq = {
278 .set = &r100_irq_set,
279 .process = &r100_irq_process,
280 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500281 .display = {
282 .bandwidth_update = &r100_bandwidth_update,
283 .get_vblank_counter = &r100_get_vblank_counter,
284 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400285 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400286 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500287 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500288 .copy = {
289 .blit = &r100_copy_blit,
290 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
291 .dma = &r200_copy_dma,
292 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
293 .copy = &r100_copy_blit,
294 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
295 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500296 .surface = {
297 .set_reg = r100_set_surface_reg,
298 .clear_reg = r100_clear_surface_reg,
299 },
Alex Deucher901ea572012-02-23 17:53:39 -0500300 .hpd = {
301 .init = &r100_hpd_init,
302 .fini = &r100_hpd_fini,
303 .sense = &r100_hpd_sense,
304 .set_polarity = &r100_hpd_set_polarity,
305 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500306 .pm = {
307 .misc = &r100_pm_misc,
308 .prepare = &r100_pm_prepare,
309 .finish = &r100_pm_finish,
310 .init_profile = &r100_pm_init_profile,
311 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500312 .get_engine_clock = &radeon_legacy_get_engine_clock,
313 .set_engine_clock = &radeon_legacy_set_engine_clock,
314 .get_memory_clock = &radeon_legacy_get_memory_clock,
315 .set_memory_clock = NULL,
316 .get_pcie_lanes = NULL,
317 .set_pcie_lanes = NULL,
318 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500319 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500320 .pflip = {
321 .pre_page_flip = &r100_pre_page_flip,
322 .page_flip = &r100_page_flip,
323 .post_page_flip = &r100_post_page_flip,
324 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000325};
326
327static struct radeon_asic r300_asic = {
328 .init = &r300_init,
329 .fini = &r300_fini,
330 .suspend = &r300_suspend,
331 .resume = &r300_resume,
332 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000333 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500334 .ioctl_wait_idle = NULL,
335 .gui_idle = &r100_gui_idle,
336 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500337 .gart = {
338 .tlb_flush = &r100_pci_gart_tlb_flush,
339 .set_page = &r100_pci_gart_set_page,
340 },
Christian König4c87bc22011-10-19 19:02:21 +0200341 .ring = {
342 [RADEON_RING_TYPE_GFX_INDEX] = {
343 .ib_execute = &r100_ring_ib_execute,
344 .emit_fence = &r300_fence_ring_emit,
345 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100346 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500347 .ring_start = &r300_ring_start,
348 .ring_test = &r100_ring_test,
349 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200350 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200351 }
352 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500353 .irq = {
354 .set = &r100_irq_set,
355 .process = &r100_irq_process,
356 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500357 .display = {
358 .bandwidth_update = &r100_bandwidth_update,
359 .get_vblank_counter = &r100_get_vblank_counter,
360 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400361 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400362 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500363 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500364 .copy = {
365 .blit = &r100_copy_blit,
366 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
367 .dma = &r200_copy_dma,
368 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
369 .copy = &r100_copy_blit,
370 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
371 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500372 .surface = {
373 .set_reg = r100_set_surface_reg,
374 .clear_reg = r100_clear_surface_reg,
375 },
Alex Deucher901ea572012-02-23 17:53:39 -0500376 .hpd = {
377 .init = &r100_hpd_init,
378 .fini = &r100_hpd_fini,
379 .sense = &r100_hpd_sense,
380 .set_polarity = &r100_hpd_set_polarity,
381 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500382 .pm = {
383 .misc = &r100_pm_misc,
384 .prepare = &r100_pm_prepare,
385 .finish = &r100_pm_finish,
386 .init_profile = &r100_pm_init_profile,
387 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500388 .get_engine_clock = &radeon_legacy_get_engine_clock,
389 .set_engine_clock = &radeon_legacy_set_engine_clock,
390 .get_memory_clock = &radeon_legacy_get_memory_clock,
391 .set_memory_clock = NULL,
392 .get_pcie_lanes = &rv370_get_pcie_lanes,
393 .set_pcie_lanes = &rv370_set_pcie_lanes,
394 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500395 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500396 .pflip = {
397 .pre_page_flip = &r100_pre_page_flip,
398 .page_flip = &r100_page_flip,
399 .post_page_flip = &r100_post_page_flip,
400 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000401};
402
403static struct radeon_asic r300_asic_pcie = {
404 .init = &r300_init,
405 .fini = &r300_fini,
406 .suspend = &r300_suspend,
407 .resume = &r300_resume,
408 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000409 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500410 .ioctl_wait_idle = NULL,
411 .gui_idle = &r100_gui_idle,
412 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500413 .gart = {
414 .tlb_flush = &rv370_pcie_gart_tlb_flush,
415 .set_page = &rv370_pcie_gart_set_page,
416 },
Christian König4c87bc22011-10-19 19:02:21 +0200417 .ring = {
418 [RADEON_RING_TYPE_GFX_INDEX] = {
419 .ib_execute = &r100_ring_ib_execute,
420 .emit_fence = &r300_fence_ring_emit,
421 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100422 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500423 .ring_start = &r300_ring_start,
424 .ring_test = &r100_ring_test,
425 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200426 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200427 }
428 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500429 .irq = {
430 .set = &r100_irq_set,
431 .process = &r100_irq_process,
432 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500433 .display = {
434 .bandwidth_update = &r100_bandwidth_update,
435 .get_vblank_counter = &r100_get_vblank_counter,
436 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400437 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400438 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500439 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500440 .copy = {
441 .blit = &r100_copy_blit,
442 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
443 .dma = &r200_copy_dma,
444 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
445 .copy = &r100_copy_blit,
446 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
447 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500448 .surface = {
449 .set_reg = r100_set_surface_reg,
450 .clear_reg = r100_clear_surface_reg,
451 },
Alex Deucher901ea572012-02-23 17:53:39 -0500452 .hpd = {
453 .init = &r100_hpd_init,
454 .fini = &r100_hpd_fini,
455 .sense = &r100_hpd_sense,
456 .set_polarity = &r100_hpd_set_polarity,
457 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500458 .pm = {
459 .misc = &r100_pm_misc,
460 .prepare = &r100_pm_prepare,
461 .finish = &r100_pm_finish,
462 .init_profile = &r100_pm_init_profile,
463 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500464 .get_engine_clock = &radeon_legacy_get_engine_clock,
465 .set_engine_clock = &radeon_legacy_set_engine_clock,
466 .get_memory_clock = &radeon_legacy_get_memory_clock,
467 .set_memory_clock = NULL,
468 .get_pcie_lanes = &rv370_get_pcie_lanes,
469 .set_pcie_lanes = &rv370_set_pcie_lanes,
470 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500471 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500472 .pflip = {
473 .pre_page_flip = &r100_pre_page_flip,
474 .page_flip = &r100_page_flip,
475 .post_page_flip = &r100_post_page_flip,
476 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000477};
478
479static struct radeon_asic r420_asic = {
480 .init = &r420_init,
481 .fini = &r420_fini,
482 .suspend = &r420_suspend,
483 .resume = &r420_resume,
484 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000485 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500486 .ioctl_wait_idle = NULL,
487 .gui_idle = &r100_gui_idle,
488 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500489 .gart = {
490 .tlb_flush = &rv370_pcie_gart_tlb_flush,
491 .set_page = &rv370_pcie_gart_set_page,
492 },
Christian König4c87bc22011-10-19 19:02:21 +0200493 .ring = {
494 [RADEON_RING_TYPE_GFX_INDEX] = {
495 .ib_execute = &r100_ring_ib_execute,
496 .emit_fence = &r300_fence_ring_emit,
497 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100498 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500499 .ring_start = &r300_ring_start,
500 .ring_test = &r100_ring_test,
501 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200502 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200503 }
504 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500505 .irq = {
506 .set = &r100_irq_set,
507 .process = &r100_irq_process,
508 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500509 .display = {
510 .bandwidth_update = &r100_bandwidth_update,
511 .get_vblank_counter = &r100_get_vblank_counter,
512 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400513 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400514 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500515 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500516 .copy = {
517 .blit = &r100_copy_blit,
518 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
519 .dma = &r200_copy_dma,
520 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
521 .copy = &r100_copy_blit,
522 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
523 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500524 .surface = {
525 .set_reg = r100_set_surface_reg,
526 .clear_reg = r100_clear_surface_reg,
527 },
Alex Deucher901ea572012-02-23 17:53:39 -0500528 .hpd = {
529 .init = &r100_hpd_init,
530 .fini = &r100_hpd_fini,
531 .sense = &r100_hpd_sense,
532 .set_polarity = &r100_hpd_set_polarity,
533 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500534 .pm = {
535 .misc = &r100_pm_misc,
536 .prepare = &r100_pm_prepare,
537 .finish = &r100_pm_finish,
538 .init_profile = &r420_pm_init_profile,
539 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500540 .get_engine_clock = &radeon_atom_get_engine_clock,
541 .set_engine_clock = &radeon_atom_set_engine_clock,
542 .get_memory_clock = &radeon_atom_get_memory_clock,
543 .set_memory_clock = &radeon_atom_set_memory_clock,
544 .get_pcie_lanes = &rv370_get_pcie_lanes,
545 .set_pcie_lanes = &rv370_set_pcie_lanes,
546 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500547 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500548 .pflip = {
549 .pre_page_flip = &r100_pre_page_flip,
550 .page_flip = &r100_page_flip,
551 .post_page_flip = &r100_post_page_flip,
552 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000553};
554
555static struct radeon_asic rs400_asic = {
556 .init = &rs400_init,
557 .fini = &rs400_fini,
558 .suspend = &rs400_suspend,
559 .resume = &rs400_resume,
560 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000561 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500562 .ioctl_wait_idle = NULL,
563 .gui_idle = &r100_gui_idle,
564 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500565 .gart = {
566 .tlb_flush = &rs400_gart_tlb_flush,
567 .set_page = &rs400_gart_set_page,
568 },
Christian König4c87bc22011-10-19 19:02:21 +0200569 .ring = {
570 [RADEON_RING_TYPE_GFX_INDEX] = {
571 .ib_execute = &r100_ring_ib_execute,
572 .emit_fence = &r300_fence_ring_emit,
573 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100574 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500575 .ring_start = &r300_ring_start,
576 .ring_test = &r100_ring_test,
577 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200578 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200579 }
580 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500581 .irq = {
582 .set = &r100_irq_set,
583 .process = &r100_irq_process,
584 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500585 .display = {
586 .bandwidth_update = &r100_bandwidth_update,
587 .get_vblank_counter = &r100_get_vblank_counter,
588 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400589 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400590 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500591 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500592 .copy = {
593 .blit = &r100_copy_blit,
594 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
595 .dma = &r200_copy_dma,
596 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
597 .copy = &r100_copy_blit,
598 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
599 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500600 .surface = {
601 .set_reg = r100_set_surface_reg,
602 .clear_reg = r100_clear_surface_reg,
603 },
Alex Deucher901ea572012-02-23 17:53:39 -0500604 .hpd = {
605 .init = &r100_hpd_init,
606 .fini = &r100_hpd_fini,
607 .sense = &r100_hpd_sense,
608 .set_polarity = &r100_hpd_set_polarity,
609 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500610 .pm = {
611 .misc = &r100_pm_misc,
612 .prepare = &r100_pm_prepare,
613 .finish = &r100_pm_finish,
614 .init_profile = &r100_pm_init_profile,
615 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500616 .get_engine_clock = &radeon_legacy_get_engine_clock,
617 .set_engine_clock = &radeon_legacy_set_engine_clock,
618 .get_memory_clock = &radeon_legacy_get_memory_clock,
619 .set_memory_clock = NULL,
620 .get_pcie_lanes = NULL,
621 .set_pcie_lanes = NULL,
622 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500623 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500624 .pflip = {
625 .pre_page_flip = &r100_pre_page_flip,
626 .page_flip = &r100_page_flip,
627 .post_page_flip = &r100_post_page_flip,
628 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000629};
630
631static struct radeon_asic rs600_asic = {
632 .init = &rs600_init,
633 .fini = &rs600_fini,
634 .suspend = &rs600_suspend,
635 .resume = &rs600_resume,
636 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000637 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500638 .ioctl_wait_idle = NULL,
639 .gui_idle = &r100_gui_idle,
640 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500641 .gart = {
642 .tlb_flush = &rs600_gart_tlb_flush,
643 .set_page = &rs600_gart_set_page,
644 },
Christian König4c87bc22011-10-19 19:02:21 +0200645 .ring = {
646 [RADEON_RING_TYPE_GFX_INDEX] = {
647 .ib_execute = &r100_ring_ib_execute,
648 .emit_fence = &r300_fence_ring_emit,
649 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100650 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500651 .ring_start = &r300_ring_start,
652 .ring_test = &r100_ring_test,
653 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200654 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200655 }
656 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500657 .irq = {
658 .set = &rs600_irq_set,
659 .process = &rs600_irq_process,
660 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500661 .display = {
662 .bandwidth_update = &rs600_bandwidth_update,
663 .get_vblank_counter = &rs600_get_vblank_counter,
664 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400665 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400666 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400667 .hdmi_enable = &r600_hdmi_enable,
668 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500669 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500670 .copy = {
671 .blit = &r100_copy_blit,
672 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
673 .dma = &r200_copy_dma,
674 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
675 .copy = &r100_copy_blit,
676 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
677 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500678 .surface = {
679 .set_reg = r100_set_surface_reg,
680 .clear_reg = r100_clear_surface_reg,
681 },
Alex Deucher901ea572012-02-23 17:53:39 -0500682 .hpd = {
683 .init = &rs600_hpd_init,
684 .fini = &rs600_hpd_fini,
685 .sense = &rs600_hpd_sense,
686 .set_polarity = &rs600_hpd_set_polarity,
687 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500688 .pm = {
689 .misc = &rs600_pm_misc,
690 .prepare = &rs600_pm_prepare,
691 .finish = &rs600_pm_finish,
692 .init_profile = &r420_pm_init_profile,
693 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500694 .get_engine_clock = &radeon_atom_get_engine_clock,
695 .set_engine_clock = &radeon_atom_set_engine_clock,
696 .get_memory_clock = &radeon_atom_get_memory_clock,
697 .set_memory_clock = &radeon_atom_set_memory_clock,
698 .get_pcie_lanes = NULL,
699 .set_pcie_lanes = NULL,
700 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500701 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500702 .pflip = {
703 .pre_page_flip = &rs600_pre_page_flip,
704 .page_flip = &rs600_page_flip,
705 .post_page_flip = &rs600_post_page_flip,
706 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000707};
708
709static struct radeon_asic rs690_asic = {
710 .init = &rs690_init,
711 .fini = &rs690_fini,
712 .suspend = &rs690_suspend,
713 .resume = &rs690_resume,
714 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000715 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500716 .ioctl_wait_idle = NULL,
717 .gui_idle = &r100_gui_idle,
718 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500719 .gart = {
720 .tlb_flush = &rs400_gart_tlb_flush,
721 .set_page = &rs400_gart_set_page,
722 },
Christian König4c87bc22011-10-19 19:02:21 +0200723 .ring = {
724 [RADEON_RING_TYPE_GFX_INDEX] = {
725 .ib_execute = &r100_ring_ib_execute,
726 .emit_fence = &r300_fence_ring_emit,
727 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100728 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500729 .ring_start = &r300_ring_start,
730 .ring_test = &r100_ring_test,
731 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200732 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200733 }
734 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500735 .irq = {
736 .set = &rs600_irq_set,
737 .process = &rs600_irq_process,
738 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500739 .display = {
740 .get_vblank_counter = &rs600_get_vblank_counter,
741 .bandwidth_update = &rs690_bandwidth_update,
742 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400743 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400744 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400745 .hdmi_enable = &r600_hdmi_enable,
746 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500747 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500748 .copy = {
749 .blit = &r100_copy_blit,
750 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
751 .dma = &r200_copy_dma,
752 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
753 .copy = &r200_copy_dma,
754 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
755 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500756 .surface = {
757 .set_reg = r100_set_surface_reg,
758 .clear_reg = r100_clear_surface_reg,
759 },
Alex Deucher901ea572012-02-23 17:53:39 -0500760 .hpd = {
761 .init = &rs600_hpd_init,
762 .fini = &rs600_hpd_fini,
763 .sense = &rs600_hpd_sense,
764 .set_polarity = &rs600_hpd_set_polarity,
765 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500766 .pm = {
767 .misc = &rs600_pm_misc,
768 .prepare = &rs600_pm_prepare,
769 .finish = &rs600_pm_finish,
770 .init_profile = &r420_pm_init_profile,
771 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500772 .get_engine_clock = &radeon_atom_get_engine_clock,
773 .set_engine_clock = &radeon_atom_set_engine_clock,
774 .get_memory_clock = &radeon_atom_get_memory_clock,
775 .set_memory_clock = &radeon_atom_set_memory_clock,
776 .get_pcie_lanes = NULL,
777 .set_pcie_lanes = NULL,
778 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500779 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500780 .pflip = {
781 .pre_page_flip = &rs600_pre_page_flip,
782 .page_flip = &rs600_page_flip,
783 .post_page_flip = &rs600_post_page_flip,
784 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000785};
786
787static struct radeon_asic rv515_asic = {
788 .init = &rv515_init,
789 .fini = &rv515_fini,
790 .suspend = &rv515_suspend,
791 .resume = &rv515_resume,
792 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000793 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500794 .ioctl_wait_idle = NULL,
795 .gui_idle = &r100_gui_idle,
796 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500797 .gart = {
798 .tlb_flush = &rv370_pcie_gart_tlb_flush,
799 .set_page = &rv370_pcie_gart_set_page,
800 },
Christian König4c87bc22011-10-19 19:02:21 +0200801 .ring = {
802 [RADEON_RING_TYPE_GFX_INDEX] = {
803 .ib_execute = &r100_ring_ib_execute,
804 .emit_fence = &r300_fence_ring_emit,
805 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100806 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500807 .ring_start = &rv515_ring_start,
808 .ring_test = &r100_ring_test,
809 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200810 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200811 }
812 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500813 .irq = {
814 .set = &rs600_irq_set,
815 .process = &rs600_irq_process,
816 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500817 .display = {
818 .get_vblank_counter = &rs600_get_vblank_counter,
819 .bandwidth_update = &rv515_bandwidth_update,
820 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400821 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400822 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500823 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500824 .copy = {
825 .blit = &r100_copy_blit,
826 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
827 .dma = &r200_copy_dma,
828 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
829 .copy = &r100_copy_blit,
830 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
831 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500832 .surface = {
833 .set_reg = r100_set_surface_reg,
834 .clear_reg = r100_clear_surface_reg,
835 },
Alex Deucher901ea572012-02-23 17:53:39 -0500836 .hpd = {
837 .init = &rs600_hpd_init,
838 .fini = &rs600_hpd_fini,
839 .sense = &rs600_hpd_sense,
840 .set_polarity = &rs600_hpd_set_polarity,
841 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500842 .pm = {
843 .misc = &rs600_pm_misc,
844 .prepare = &rs600_pm_prepare,
845 .finish = &rs600_pm_finish,
846 .init_profile = &r420_pm_init_profile,
847 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500848 .get_engine_clock = &radeon_atom_get_engine_clock,
849 .set_engine_clock = &radeon_atom_set_engine_clock,
850 .get_memory_clock = &radeon_atom_get_memory_clock,
851 .set_memory_clock = &radeon_atom_set_memory_clock,
852 .get_pcie_lanes = &rv370_get_pcie_lanes,
853 .set_pcie_lanes = &rv370_set_pcie_lanes,
854 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500855 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500856 .pflip = {
857 .pre_page_flip = &rs600_pre_page_flip,
858 .page_flip = &rs600_page_flip,
859 .post_page_flip = &rs600_post_page_flip,
860 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000861};
862
863static struct radeon_asic r520_asic = {
864 .init = &r520_init,
865 .fini = &rv515_fini,
866 .suspend = &rv515_suspend,
867 .resume = &r520_resume,
868 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000869 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500870 .ioctl_wait_idle = NULL,
871 .gui_idle = &r100_gui_idle,
872 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500873 .gart = {
874 .tlb_flush = &rv370_pcie_gart_tlb_flush,
875 .set_page = &rv370_pcie_gart_set_page,
876 },
Christian König4c87bc22011-10-19 19:02:21 +0200877 .ring = {
878 [RADEON_RING_TYPE_GFX_INDEX] = {
879 .ib_execute = &r100_ring_ib_execute,
880 .emit_fence = &r300_fence_ring_emit,
881 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100882 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500883 .ring_start = &rv515_ring_start,
884 .ring_test = &r100_ring_test,
885 .ib_test = &r100_ib_test,
Christian König8ba957b2012-05-02 15:11:24 +0200886 .is_lockup = &r100_gpu_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200887 }
888 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500889 .irq = {
890 .set = &rs600_irq_set,
891 .process = &rs600_irq_process,
892 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500893 .display = {
894 .bandwidth_update = &rv515_bandwidth_update,
895 .get_vblank_counter = &rs600_get_vblank_counter,
896 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400897 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400898 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500899 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500900 .copy = {
901 .blit = &r100_copy_blit,
902 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
903 .dma = &r200_copy_dma,
904 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
905 .copy = &r100_copy_blit,
906 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
907 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500908 .surface = {
909 .set_reg = r100_set_surface_reg,
910 .clear_reg = r100_clear_surface_reg,
911 },
Alex Deucher901ea572012-02-23 17:53:39 -0500912 .hpd = {
913 .init = &rs600_hpd_init,
914 .fini = &rs600_hpd_fini,
915 .sense = &rs600_hpd_sense,
916 .set_polarity = &rs600_hpd_set_polarity,
917 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500918 .pm = {
919 .misc = &rs600_pm_misc,
920 .prepare = &rs600_pm_prepare,
921 .finish = &rs600_pm_finish,
922 .init_profile = &r420_pm_init_profile,
923 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500924 .get_engine_clock = &radeon_atom_get_engine_clock,
925 .set_engine_clock = &radeon_atom_set_engine_clock,
926 .get_memory_clock = &radeon_atom_get_memory_clock,
927 .set_memory_clock = &radeon_atom_set_memory_clock,
928 .get_pcie_lanes = &rv370_get_pcie_lanes,
929 .set_pcie_lanes = &rv370_set_pcie_lanes,
930 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500931 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500932 .pflip = {
933 .pre_page_flip = &rs600_pre_page_flip,
934 .page_flip = &rs600_page_flip,
935 .post_page_flip = &rs600_post_page_flip,
936 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000937};
938
939static struct radeon_asic r600_asic = {
940 .init = &r600_init,
941 .fini = &r600_fini,
942 .suspend = &r600_suspend,
943 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000944 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000945 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500946 .ioctl_wait_idle = r600_ioctl_wait_idle,
947 .gui_idle = &r600_gui_idle,
948 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500949 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500950 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500951 .gart = {
952 .tlb_flush = &r600_pcie_gart_tlb_flush,
953 .set_page = &rs600_gart_set_page,
954 },
Christian König4c87bc22011-10-19 19:02:21 +0200955 .ring = {
956 [RADEON_RING_TYPE_GFX_INDEX] = {
957 .ib_execute = &r600_ring_ib_execute,
958 .emit_fence = &r600_fence_ring_emit,
959 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100960 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500961 .ring_test = &r600_ring_test,
962 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -0500963 .is_lockup = &r600_gfx_is_lockup,
Alex Deucher4d756582012-09-27 15:08:35 -0400964 },
965 [R600_RING_TYPE_DMA_INDEX] = {
966 .ib_execute = &r600_dma_ring_ib_execute,
967 .emit_fence = &r600_dma_fence_ring_emit,
968 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500969 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -0400970 .ring_test = &r600_dma_ring_test,
971 .ib_test = &r600_dma_ib_test,
972 .is_lockup = &r600_dma_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +0200973 }
974 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500975 .irq = {
976 .set = &r600_irq_set,
977 .process = &r600_irq_process,
978 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500979 .display = {
980 .bandwidth_update = &rv515_bandwidth_update,
981 .get_vblank_counter = &rs600_get_vblank_counter,
982 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400983 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400984 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400985 .hdmi_enable = &r600_hdmi_enable,
986 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500987 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500988 .copy = {
989 .blit = &r600_copy_blit,
990 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -0400991 .dma = &r600_copy_dma,
992 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -0400993 .copy = &r600_copy_dma,
994 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -0500995 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500996 .surface = {
997 .set_reg = r600_set_surface_reg,
998 .clear_reg = r600_clear_surface_reg,
999 },
Alex Deucher901ea572012-02-23 17:53:39 -05001000 .hpd = {
1001 .init = &r600_hpd_init,
1002 .fini = &r600_hpd_fini,
1003 .sense = &r600_hpd_sense,
1004 .set_polarity = &r600_hpd_set_polarity,
1005 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001006 .pm = {
1007 .misc = &r600_pm_misc,
1008 .prepare = &rs600_pm_prepare,
1009 .finish = &rs600_pm_finish,
1010 .init_profile = &r600_pm_init_profile,
1011 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001012 .get_engine_clock = &radeon_atom_get_engine_clock,
1013 .set_engine_clock = &radeon_atom_set_engine_clock,
1014 .get_memory_clock = &radeon_atom_get_memory_clock,
1015 .set_memory_clock = &radeon_atom_set_memory_clock,
1016 .get_pcie_lanes = &r600_get_pcie_lanes,
1017 .set_pcie_lanes = &r600_set_pcie_lanes,
1018 .set_clock_gating = NULL,
Alex Deuchera02fa392012-02-23 17:53:41 -05001019 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001020 .pflip = {
1021 .pre_page_flip = &rs600_pre_page_flip,
1022 .page_flip = &rs600_page_flip,
1023 .post_page_flip = &rs600_post_page_flip,
1024 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001025};
1026
Alex Deucherf47299c2010-03-16 20:54:38 -04001027static struct radeon_asic rs780_asic = {
1028 .init = &r600_init,
1029 .fini = &r600_fini,
1030 .suspend = &r600_suspend,
1031 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001032 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001033 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -05001034 .ioctl_wait_idle = r600_ioctl_wait_idle,
1035 .gui_idle = &r600_gui_idle,
1036 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001037 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001038 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001039 .gart = {
1040 .tlb_flush = &r600_pcie_gart_tlb_flush,
1041 .set_page = &rs600_gart_set_page,
1042 },
Christian König4c87bc22011-10-19 19:02:21 +02001043 .ring = {
1044 [RADEON_RING_TYPE_GFX_INDEX] = {
1045 .ib_execute = &r600_ring_ib_execute,
1046 .emit_fence = &r600_fence_ring_emit,
1047 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001048 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001049 .ring_test = &r600_ring_test,
1050 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001051 .is_lockup = &r600_gfx_is_lockup,
Alex Deucher4d756582012-09-27 15:08:35 -04001052 },
1053 [R600_RING_TYPE_DMA_INDEX] = {
1054 .ib_execute = &r600_dma_ring_ib_execute,
1055 .emit_fence = &r600_dma_fence_ring_emit,
1056 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001057 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001058 .ring_test = &r600_dma_ring_test,
1059 .ib_test = &r600_dma_ib_test,
1060 .is_lockup = &r600_dma_is_lockup,
Christian König4c87bc22011-10-19 19:02:21 +02001061 }
1062 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001063 .irq = {
1064 .set = &r600_irq_set,
1065 .process = &r600_irq_process,
1066 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001067 .display = {
1068 .bandwidth_update = &rs690_bandwidth_update,
1069 .get_vblank_counter = &rs600_get_vblank_counter,
1070 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001071 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001072 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001073 .hdmi_enable = &r600_hdmi_enable,
1074 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001075 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001076 .copy = {
1077 .blit = &r600_copy_blit,
1078 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001079 .dma = &r600_copy_dma,
1080 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001081 .copy = &r600_copy_dma,
1082 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001083 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001084 .surface = {
1085 .set_reg = r600_set_surface_reg,
1086 .clear_reg = r600_clear_surface_reg,
1087 },
Alex Deucher901ea572012-02-23 17:53:39 -05001088 .hpd = {
1089 .init = &r600_hpd_init,
1090 .fini = &r600_hpd_fini,
1091 .sense = &r600_hpd_sense,
1092 .set_polarity = &r600_hpd_set_polarity,
1093 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001094 .pm = {
1095 .misc = &r600_pm_misc,
1096 .prepare = &rs600_pm_prepare,
1097 .finish = &rs600_pm_finish,
1098 .init_profile = &rs780_pm_init_profile,
1099 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001100 .get_engine_clock = &radeon_atom_get_engine_clock,
1101 .set_engine_clock = &radeon_atom_set_engine_clock,
1102 .get_memory_clock = NULL,
1103 .set_memory_clock = NULL,
1104 .get_pcie_lanes = NULL,
1105 .set_pcie_lanes = NULL,
1106 .set_clock_gating = NULL,
Alex Deuchera02fa392012-02-23 17:53:41 -05001107 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001108 .pflip = {
1109 .pre_page_flip = &rs600_pre_page_flip,
1110 .page_flip = &rs600_page_flip,
1111 .post_page_flip = &rs600_post_page_flip,
1112 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001113};
1114
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001115static struct radeon_asic rv770_asic = {
1116 .init = &rv770_init,
1117 .fini = &rv770_fini,
1118 .suspend = &rv770_suspend,
1119 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001120 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001121 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001122 .ioctl_wait_idle = r600_ioctl_wait_idle,
1123 .gui_idle = &r600_gui_idle,
1124 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001125 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001126 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001127 .gart = {
1128 .tlb_flush = &r600_pcie_gart_tlb_flush,
1129 .set_page = &rs600_gart_set_page,
1130 },
Christian König4c87bc22011-10-19 19:02:21 +02001131 .ring = {
1132 [RADEON_RING_TYPE_GFX_INDEX] = {
1133 .ib_execute = &r600_ring_ib_execute,
1134 .emit_fence = &r600_fence_ring_emit,
1135 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001136 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001137 .ring_test = &r600_ring_test,
1138 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001139 .is_lockup = &r600_gfx_is_lockup,
Alex Deucher4d756582012-09-27 15:08:35 -04001140 },
1141 [R600_RING_TYPE_DMA_INDEX] = {
1142 .ib_execute = &r600_dma_ring_ib_execute,
1143 .emit_fence = &r600_dma_fence_ring_emit,
1144 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001145 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001146 .ring_test = &r600_dma_ring_test,
1147 .ib_test = &r600_dma_ib_test,
1148 .is_lockup = &r600_dma_is_lockup,
Christian Königf2ba57b2013-04-08 12:41:29 +02001149 },
1150 [R600_RING_TYPE_UVD_INDEX] = {
1151 .ib_execute = &r600_uvd_ib_execute,
1152 .emit_fence = &r600_uvd_fence_emit,
1153 .emit_semaphore = &r600_uvd_semaphore_emit,
1154 .cs_parse = &radeon_uvd_cs_parse,
1155 .ring_test = &r600_uvd_ring_test,
1156 .ib_test = &r600_uvd_ib_test,
1157 .is_lockup = &radeon_ring_test_lockup,
Christian König4c87bc22011-10-19 19:02:21 +02001158 }
1159 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001160 .irq = {
1161 .set = &r600_irq_set,
1162 .process = &r600_irq_process,
1163 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001164 .display = {
1165 .bandwidth_update = &rv515_bandwidth_update,
1166 .get_vblank_counter = &rs600_get_vblank_counter,
1167 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001168 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001169 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001170 .hdmi_enable = &r600_hdmi_enable,
1171 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001172 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001173 .copy = {
1174 .blit = &r600_copy_blit,
1175 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001176 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001177 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001178 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001179 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001180 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001181 .surface = {
1182 .set_reg = r600_set_surface_reg,
1183 .clear_reg = r600_clear_surface_reg,
1184 },
Alex Deucher901ea572012-02-23 17:53:39 -05001185 .hpd = {
1186 .init = &r600_hpd_init,
1187 .fini = &r600_hpd_fini,
1188 .sense = &r600_hpd_sense,
1189 .set_polarity = &r600_hpd_set_polarity,
1190 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001191 .pm = {
1192 .misc = &rv770_pm_misc,
1193 .prepare = &rs600_pm_prepare,
1194 .finish = &rs600_pm_finish,
1195 .init_profile = &r600_pm_init_profile,
1196 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001197 .get_engine_clock = &radeon_atom_get_engine_clock,
1198 .set_engine_clock = &radeon_atom_set_engine_clock,
1199 .get_memory_clock = &radeon_atom_get_memory_clock,
1200 .set_memory_clock = &radeon_atom_set_memory_clock,
1201 .get_pcie_lanes = &r600_get_pcie_lanes,
1202 .set_pcie_lanes = &r600_set_pcie_lanes,
1203 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001204 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001205 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001206 .pflip = {
1207 .pre_page_flip = &rs600_pre_page_flip,
1208 .page_flip = &rv770_page_flip,
1209 .post_page_flip = &rs600_post_page_flip,
1210 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001211};
1212
1213static struct radeon_asic evergreen_asic = {
1214 .init = &evergreen_init,
1215 .fini = &evergreen_fini,
1216 .suspend = &evergreen_suspend,
1217 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001218 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001219 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001220 .ioctl_wait_idle = r600_ioctl_wait_idle,
1221 .gui_idle = &r600_gui_idle,
1222 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001223 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001224 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001225 .gart = {
1226 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1227 .set_page = &rs600_gart_set_page,
1228 },
Christian König4c87bc22011-10-19 19:02:21 +02001229 .ring = {
1230 [RADEON_RING_TYPE_GFX_INDEX] = {
1231 .ib_execute = &evergreen_ring_ib_execute,
1232 .emit_fence = &r600_fence_ring_emit,
1233 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001234 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001235 .ring_test = &r600_ring_test,
1236 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001237 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001238 },
1239 [R600_RING_TYPE_DMA_INDEX] = {
1240 .ib_execute = &evergreen_dma_ring_ib_execute,
1241 .emit_fence = &evergreen_dma_fence_ring_emit,
1242 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001243 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001244 .ring_test = &r600_dma_ring_test,
1245 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001246 .is_lockup = &evergreen_dma_is_lockup,
Christian Königf2ba57b2013-04-08 12:41:29 +02001247 },
1248 [R600_RING_TYPE_UVD_INDEX] = {
1249 .ib_execute = &r600_uvd_ib_execute,
1250 .emit_fence = &r600_uvd_fence_emit,
1251 .emit_semaphore = &r600_uvd_semaphore_emit,
1252 .cs_parse = &radeon_uvd_cs_parse,
1253 .ring_test = &r600_uvd_ring_test,
1254 .ib_test = &r600_uvd_ib_test,
1255 .is_lockup = &radeon_ring_test_lockup,
Christian König4c87bc22011-10-19 19:02:21 +02001256 }
1257 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001258 .irq = {
1259 .set = &evergreen_irq_set,
1260 .process = &evergreen_irq_process,
1261 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001262 .display = {
1263 .bandwidth_update = &evergreen_bandwidth_update,
1264 .get_vblank_counter = &evergreen_get_vblank_counter,
1265 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001266 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001267 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001268 .hdmi_enable = &evergreen_hdmi_enable,
1269 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001270 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001271 .copy = {
1272 .blit = &r600_copy_blit,
1273 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001274 .dma = &evergreen_copy_dma,
1275 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001276 .copy = &evergreen_copy_dma,
1277 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001278 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001279 .surface = {
1280 .set_reg = r600_set_surface_reg,
1281 .clear_reg = r600_clear_surface_reg,
1282 },
Alex Deucher901ea572012-02-23 17:53:39 -05001283 .hpd = {
1284 .init = &evergreen_hpd_init,
1285 .fini = &evergreen_hpd_fini,
1286 .sense = &evergreen_hpd_sense,
1287 .set_polarity = &evergreen_hpd_set_polarity,
1288 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001289 .pm = {
1290 .misc = &evergreen_pm_misc,
1291 .prepare = &evergreen_pm_prepare,
1292 .finish = &evergreen_pm_finish,
1293 .init_profile = &r600_pm_init_profile,
1294 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001295 .get_engine_clock = &radeon_atom_get_engine_clock,
1296 .set_engine_clock = &radeon_atom_set_engine_clock,
1297 .get_memory_clock = &radeon_atom_get_memory_clock,
1298 .set_memory_clock = &radeon_atom_set_memory_clock,
1299 .get_pcie_lanes = &r600_get_pcie_lanes,
1300 .set_pcie_lanes = &r600_set_pcie_lanes,
1301 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001302 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001303 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001304 .pflip = {
1305 .pre_page_flip = &evergreen_pre_page_flip,
1306 .page_flip = &evergreen_page_flip,
1307 .post_page_flip = &evergreen_post_page_flip,
1308 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001309};
1310
Alex Deucher958261d2010-11-22 17:56:30 -05001311static struct radeon_asic sumo_asic = {
1312 .init = &evergreen_init,
1313 .fini = &evergreen_fini,
1314 .suspend = &evergreen_suspend,
1315 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001316 .asic_reset = &evergreen_asic_reset,
1317 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001318 .ioctl_wait_idle = r600_ioctl_wait_idle,
1319 .gui_idle = &r600_gui_idle,
1320 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001321 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001322 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001323 .gart = {
1324 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1325 .set_page = &rs600_gart_set_page,
1326 },
Christian König4c87bc22011-10-19 19:02:21 +02001327 .ring = {
1328 [RADEON_RING_TYPE_GFX_INDEX] = {
1329 .ib_execute = &evergreen_ring_ib_execute,
1330 .emit_fence = &r600_fence_ring_emit,
1331 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001332 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001333 .ring_test = &r600_ring_test,
1334 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001335 .is_lockup = &evergreen_gfx_is_lockup,
Christian Königeb0c19c2012-02-23 15:18:44 +01001336 },
Alex Deucher233d1ad2012-12-04 15:25:59 -05001337 [R600_RING_TYPE_DMA_INDEX] = {
1338 .ib_execute = &evergreen_dma_ring_ib_execute,
1339 .emit_fence = &evergreen_dma_fence_ring_emit,
1340 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001341 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001342 .ring_test = &r600_dma_ring_test,
1343 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001344 .is_lockup = &evergreen_dma_is_lockup,
Christian Königf2ba57b2013-04-08 12:41:29 +02001345 },
1346 [R600_RING_TYPE_UVD_INDEX] = {
1347 .ib_execute = &r600_uvd_ib_execute,
1348 .emit_fence = &r600_uvd_fence_emit,
1349 .emit_semaphore = &r600_uvd_semaphore_emit,
1350 .cs_parse = &radeon_uvd_cs_parse,
1351 .ring_test = &r600_uvd_ring_test,
1352 .ib_test = &r600_uvd_ib_test,
1353 .is_lockup = &radeon_ring_test_lockup,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001354 }
Christian König4c87bc22011-10-19 19:02:21 +02001355 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001356 .irq = {
1357 .set = &evergreen_irq_set,
1358 .process = &evergreen_irq_process,
1359 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001360 .display = {
1361 .bandwidth_update = &evergreen_bandwidth_update,
1362 .get_vblank_counter = &evergreen_get_vblank_counter,
1363 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001364 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001365 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001366 .hdmi_enable = &evergreen_hdmi_enable,
1367 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001368 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001369 .copy = {
1370 .blit = &r600_copy_blit,
1371 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001372 .dma = &evergreen_copy_dma,
1373 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001374 .copy = &evergreen_copy_dma,
1375 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001376 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001377 .surface = {
1378 .set_reg = r600_set_surface_reg,
1379 .clear_reg = r600_clear_surface_reg,
1380 },
Alex Deucher901ea572012-02-23 17:53:39 -05001381 .hpd = {
1382 .init = &evergreen_hpd_init,
1383 .fini = &evergreen_hpd_fini,
1384 .sense = &evergreen_hpd_sense,
1385 .set_polarity = &evergreen_hpd_set_polarity,
1386 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001387 .pm = {
1388 .misc = &evergreen_pm_misc,
1389 .prepare = &evergreen_pm_prepare,
1390 .finish = &evergreen_pm_finish,
1391 .init_profile = &sumo_pm_init_profile,
1392 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001393 .get_engine_clock = &radeon_atom_get_engine_clock,
1394 .set_engine_clock = &radeon_atom_set_engine_clock,
1395 .get_memory_clock = NULL,
1396 .set_memory_clock = NULL,
1397 .get_pcie_lanes = NULL,
1398 .set_pcie_lanes = NULL,
1399 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001400 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001401 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001402 .pflip = {
1403 .pre_page_flip = &evergreen_pre_page_flip,
1404 .page_flip = &evergreen_page_flip,
1405 .post_page_flip = &evergreen_post_page_flip,
1406 },
Alex Deucher958261d2010-11-22 17:56:30 -05001407};
1408
Alex Deuchera43b7662011-01-06 21:19:33 -05001409static struct radeon_asic btc_asic = {
1410 .init = &evergreen_init,
1411 .fini = &evergreen_fini,
1412 .suspend = &evergreen_suspend,
1413 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001414 .asic_reset = &evergreen_asic_reset,
1415 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001416 .ioctl_wait_idle = r600_ioctl_wait_idle,
1417 .gui_idle = &r600_gui_idle,
1418 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001419 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001420 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001421 .gart = {
1422 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1423 .set_page = &rs600_gart_set_page,
1424 },
Christian König4c87bc22011-10-19 19:02:21 +02001425 .ring = {
1426 [RADEON_RING_TYPE_GFX_INDEX] = {
1427 .ib_execute = &evergreen_ring_ib_execute,
1428 .emit_fence = &r600_fence_ring_emit,
1429 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001430 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001431 .ring_test = &r600_ring_test,
1432 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001433 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001434 },
1435 [R600_RING_TYPE_DMA_INDEX] = {
1436 .ib_execute = &evergreen_dma_ring_ib_execute,
1437 .emit_fence = &evergreen_dma_fence_ring_emit,
1438 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001439 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001440 .ring_test = &r600_dma_ring_test,
1441 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001442 .is_lockup = &evergreen_dma_is_lockup,
Christian Königf2ba57b2013-04-08 12:41:29 +02001443 },
1444 [R600_RING_TYPE_UVD_INDEX] = {
1445 .ib_execute = &r600_uvd_ib_execute,
1446 .emit_fence = &r600_uvd_fence_emit,
1447 .emit_semaphore = &r600_uvd_semaphore_emit,
1448 .cs_parse = &radeon_uvd_cs_parse,
1449 .ring_test = &r600_uvd_ring_test,
1450 .ib_test = &r600_uvd_ib_test,
1451 .is_lockup = &radeon_ring_test_lockup,
Christian König4c87bc22011-10-19 19:02:21 +02001452 }
1453 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001454 .irq = {
1455 .set = &evergreen_irq_set,
1456 .process = &evergreen_irq_process,
1457 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001458 .display = {
1459 .bandwidth_update = &evergreen_bandwidth_update,
1460 .get_vblank_counter = &evergreen_get_vblank_counter,
1461 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001462 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001463 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001464 .hdmi_enable = &evergreen_hdmi_enable,
1465 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001466 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001467 .copy = {
1468 .blit = &r600_copy_blit,
1469 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001470 .dma = &evergreen_copy_dma,
1471 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001472 .copy = &evergreen_copy_dma,
1473 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001474 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001475 .surface = {
1476 .set_reg = r600_set_surface_reg,
1477 .clear_reg = r600_clear_surface_reg,
1478 },
Alex Deucher901ea572012-02-23 17:53:39 -05001479 .hpd = {
1480 .init = &evergreen_hpd_init,
1481 .fini = &evergreen_hpd_fini,
1482 .sense = &evergreen_hpd_sense,
1483 .set_polarity = &evergreen_hpd_set_polarity,
1484 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001485 .pm = {
1486 .misc = &evergreen_pm_misc,
1487 .prepare = &evergreen_pm_prepare,
1488 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001489 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001490 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001491 .get_engine_clock = &radeon_atom_get_engine_clock,
1492 .set_engine_clock = &radeon_atom_set_engine_clock,
1493 .get_memory_clock = &radeon_atom_get_memory_clock,
1494 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001495 .get_pcie_lanes = &r600_get_pcie_lanes,
1496 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001497 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001498 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001499 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001500 .pflip = {
1501 .pre_page_flip = &evergreen_pre_page_flip,
1502 .page_flip = &evergreen_page_flip,
1503 .post_page_flip = &evergreen_post_page_flip,
1504 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001505};
1506
Alex Deuchere3487622011-03-02 20:07:36 -05001507static struct radeon_asic cayman_asic = {
1508 .init = &cayman_init,
1509 .fini = &cayman_fini,
1510 .suspend = &cayman_suspend,
1511 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001512 .asic_reset = &cayman_asic_reset,
1513 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001514 .ioctl_wait_idle = r600_ioctl_wait_idle,
1515 .gui_idle = &r600_gui_idle,
1516 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001517 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001518 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001519 .gart = {
1520 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1521 .set_page = &rs600_gart_set_page,
1522 },
Christian König05b07142012-08-06 20:21:10 +02001523 .vm = {
1524 .init = &cayman_vm_init,
1525 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001526 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001527 .set_page = &cayman_vm_set_page,
1528 },
Christian König4c87bc22011-10-19 19:02:21 +02001529 .ring = {
1530 [RADEON_RING_TYPE_GFX_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001531 .ib_execute = &cayman_ring_ib_execute,
1532 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001533 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001534 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001535 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001536 .ring_test = &r600_ring_test,
1537 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001538 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001539 .vm_flush = &cayman_vm_flush,
Christian König4c87bc22011-10-19 19:02:21 +02001540 },
1541 [CAYMAN_RING_TYPE_CP1_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001542 .ib_execute = &cayman_ring_ib_execute,
1543 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001544 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001545 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001546 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001547 .ring_test = &r600_ring_test,
1548 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001549 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001550 .vm_flush = &cayman_vm_flush,
Christian König4c87bc22011-10-19 19:02:21 +02001551 },
1552 [CAYMAN_RING_TYPE_CP2_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001553 .ib_execute = &cayman_ring_ib_execute,
1554 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001555 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001556 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001557 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001558 .ring_test = &r600_ring_test,
1559 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001560 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001561 .vm_flush = &cayman_vm_flush,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001562 },
1563 [R600_RING_TYPE_DMA_INDEX] = {
1564 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001565 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001566 .emit_fence = &evergreen_dma_fence_ring_emit,
1567 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001568 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001569 .ring_test = &r600_dma_ring_test,
1570 .ib_test = &r600_dma_ib_test,
1571 .is_lockup = &cayman_dma_is_lockup,
1572 .vm_flush = &cayman_dma_vm_flush,
1573 },
1574 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1575 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001576 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001577 .emit_fence = &evergreen_dma_fence_ring_emit,
1578 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001579 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001580 .ring_test = &r600_dma_ring_test,
1581 .ib_test = &r600_dma_ib_test,
1582 .is_lockup = &cayman_dma_is_lockup,
1583 .vm_flush = &cayman_dma_vm_flush,
Christian Königf2ba57b2013-04-08 12:41:29 +02001584 },
1585 [R600_RING_TYPE_UVD_INDEX] = {
1586 .ib_execute = &r600_uvd_ib_execute,
1587 .emit_fence = &r600_uvd_fence_emit,
1588 .emit_semaphore = &cayman_uvd_semaphore_emit,
1589 .cs_parse = &radeon_uvd_cs_parse,
1590 .ring_test = &r600_uvd_ring_test,
1591 .ib_test = &r600_uvd_ib_test,
1592 .is_lockup = &radeon_ring_test_lockup,
Christian König4c87bc22011-10-19 19:02:21 +02001593 }
1594 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001595 .irq = {
1596 .set = &evergreen_irq_set,
1597 .process = &evergreen_irq_process,
1598 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001599 .display = {
1600 .bandwidth_update = &evergreen_bandwidth_update,
1601 .get_vblank_counter = &evergreen_get_vblank_counter,
1602 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001603 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001604 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001605 .hdmi_enable = &evergreen_hdmi_enable,
1606 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001607 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001608 .copy = {
1609 .blit = &r600_copy_blit,
1610 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001611 .dma = &evergreen_copy_dma,
1612 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001613 .copy = &evergreen_copy_dma,
1614 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001615 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001616 .surface = {
1617 .set_reg = r600_set_surface_reg,
1618 .clear_reg = r600_clear_surface_reg,
1619 },
Alex Deucher901ea572012-02-23 17:53:39 -05001620 .hpd = {
1621 .init = &evergreen_hpd_init,
1622 .fini = &evergreen_hpd_fini,
1623 .sense = &evergreen_hpd_sense,
1624 .set_polarity = &evergreen_hpd_set_polarity,
1625 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001626 .pm = {
1627 .misc = &evergreen_pm_misc,
1628 .prepare = &evergreen_pm_prepare,
1629 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001630 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001631 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001632 .get_engine_clock = &radeon_atom_get_engine_clock,
1633 .set_engine_clock = &radeon_atom_set_engine_clock,
1634 .get_memory_clock = &radeon_atom_get_memory_clock,
1635 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001636 .get_pcie_lanes = &r600_get_pcie_lanes,
1637 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001638 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001639 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001640 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001641 .pflip = {
1642 .pre_page_flip = &evergreen_pre_page_flip,
1643 .page_flip = &evergreen_page_flip,
1644 .post_page_flip = &evergreen_post_page_flip,
1645 },
Alex Deuchere3487622011-03-02 20:07:36 -05001646};
1647
Alex Deucherbe63fe82012-03-20 17:18:40 -04001648static struct radeon_asic trinity_asic = {
1649 .init = &cayman_init,
1650 .fini = &cayman_fini,
1651 .suspend = &cayman_suspend,
1652 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001653 .asic_reset = &cayman_asic_reset,
1654 .vga_set_state = &r600_vga_set_state,
1655 .ioctl_wait_idle = r600_ioctl_wait_idle,
1656 .gui_idle = &r600_gui_idle,
1657 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001658 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001659 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001660 .gart = {
1661 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1662 .set_page = &rs600_gart_set_page,
1663 },
Christian König05b07142012-08-06 20:21:10 +02001664 .vm = {
1665 .init = &cayman_vm_init,
1666 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001667 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001668 .set_page = &cayman_vm_set_page,
1669 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001670 .ring = {
1671 [RADEON_RING_TYPE_GFX_INDEX] = {
1672 .ib_execute = &cayman_ring_ib_execute,
1673 .ib_parse = &evergreen_ib_parse,
1674 .emit_fence = &cayman_fence_ring_emit,
1675 .emit_semaphore = &r600_semaphore_ring_emit,
1676 .cs_parse = &evergreen_cs_parse,
1677 .ring_test = &r600_ring_test,
1678 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001679 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001680 .vm_flush = &cayman_vm_flush,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001681 },
1682 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1683 .ib_execute = &cayman_ring_ib_execute,
1684 .ib_parse = &evergreen_ib_parse,
1685 .emit_fence = &cayman_fence_ring_emit,
1686 .emit_semaphore = &r600_semaphore_ring_emit,
1687 .cs_parse = &evergreen_cs_parse,
1688 .ring_test = &r600_ring_test,
1689 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001690 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001691 .vm_flush = &cayman_vm_flush,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001692 },
1693 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1694 .ib_execute = &cayman_ring_ib_execute,
1695 .ib_parse = &evergreen_ib_parse,
1696 .emit_fence = &cayman_fence_ring_emit,
1697 .emit_semaphore = &r600_semaphore_ring_emit,
1698 .cs_parse = &evergreen_cs_parse,
1699 .ring_test = &r600_ring_test,
1700 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001701 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001702 .vm_flush = &cayman_vm_flush,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001703 },
1704 [R600_RING_TYPE_DMA_INDEX] = {
1705 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001706 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001707 .emit_fence = &evergreen_dma_fence_ring_emit,
1708 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001709 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001710 .ring_test = &r600_dma_ring_test,
1711 .ib_test = &r600_dma_ib_test,
1712 .is_lockup = &cayman_dma_is_lockup,
1713 .vm_flush = &cayman_dma_vm_flush,
1714 },
1715 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1716 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001717 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001718 .emit_fence = &evergreen_dma_fence_ring_emit,
1719 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001720 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001721 .ring_test = &r600_dma_ring_test,
1722 .ib_test = &r600_dma_ib_test,
1723 .is_lockup = &cayman_dma_is_lockup,
1724 .vm_flush = &cayman_dma_vm_flush,
Christian Königf2ba57b2013-04-08 12:41:29 +02001725 },
1726 [R600_RING_TYPE_UVD_INDEX] = {
1727 .ib_execute = &r600_uvd_ib_execute,
1728 .emit_fence = &r600_uvd_fence_emit,
1729 .emit_semaphore = &cayman_uvd_semaphore_emit,
1730 .cs_parse = &radeon_uvd_cs_parse,
1731 .ring_test = &r600_uvd_ring_test,
1732 .ib_test = &r600_uvd_ib_test,
1733 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001734 }
1735 },
1736 .irq = {
1737 .set = &evergreen_irq_set,
1738 .process = &evergreen_irq_process,
1739 },
1740 .display = {
1741 .bandwidth_update = &dce6_bandwidth_update,
1742 .get_vblank_counter = &evergreen_get_vblank_counter,
1743 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001744 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001745 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001746 },
1747 .copy = {
1748 .blit = &r600_copy_blit,
1749 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001750 .dma = &evergreen_copy_dma,
1751 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001752 .copy = &evergreen_copy_dma,
1753 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001754 },
1755 .surface = {
1756 .set_reg = r600_set_surface_reg,
1757 .clear_reg = r600_clear_surface_reg,
1758 },
1759 .hpd = {
1760 .init = &evergreen_hpd_init,
1761 .fini = &evergreen_hpd_fini,
1762 .sense = &evergreen_hpd_sense,
1763 .set_polarity = &evergreen_hpd_set_polarity,
1764 },
1765 .pm = {
1766 .misc = &evergreen_pm_misc,
1767 .prepare = &evergreen_pm_prepare,
1768 .finish = &evergreen_pm_finish,
1769 .init_profile = &sumo_pm_init_profile,
1770 .get_dynpm_state = &r600_pm_get_dynpm_state,
1771 .get_engine_clock = &radeon_atom_get_engine_clock,
1772 .set_engine_clock = &radeon_atom_set_engine_clock,
1773 .get_memory_clock = NULL,
1774 .set_memory_clock = NULL,
1775 .get_pcie_lanes = NULL,
1776 .set_pcie_lanes = NULL,
1777 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001778 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001779 },
1780 .pflip = {
1781 .pre_page_flip = &evergreen_pre_page_flip,
1782 .page_flip = &evergreen_page_flip,
1783 .post_page_flip = &evergreen_post_page_flip,
1784 },
1785};
1786
Alex Deucher02779c02012-03-20 17:18:25 -04001787static struct radeon_asic si_asic = {
1788 .init = &si_init,
1789 .fini = &si_fini,
1790 .suspend = &si_suspend,
1791 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04001792 .asic_reset = &si_asic_reset,
1793 .vga_set_state = &r600_vga_set_state,
1794 .ioctl_wait_idle = r600_ioctl_wait_idle,
1795 .gui_idle = &r600_gui_idle,
1796 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001797 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001798 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04001799 .gart = {
1800 .tlb_flush = &si_pcie_gart_tlb_flush,
1801 .set_page = &rs600_gart_set_page,
1802 },
Christian König05b07142012-08-06 20:21:10 +02001803 .vm = {
1804 .init = &si_vm_init,
1805 .fini = &si_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001806 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher82ffd922012-10-02 14:47:46 -04001807 .set_page = &si_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02001808 },
Alex Deucher02779c02012-03-20 17:18:25 -04001809 .ring = {
1810 [RADEON_RING_TYPE_GFX_INDEX] = {
1811 .ib_execute = &si_ring_ib_execute,
1812 .ib_parse = &si_ib_parse,
1813 .emit_fence = &si_fence_ring_emit,
1814 .emit_semaphore = &r600_semaphore_ring_emit,
1815 .cs_parse = NULL,
1816 .ring_test = &r600_ring_test,
1817 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001818 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02001819 .vm_flush = &si_vm_flush,
Alex Deucher02779c02012-03-20 17:18:25 -04001820 },
1821 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1822 .ib_execute = &si_ring_ib_execute,
1823 .ib_parse = &si_ib_parse,
1824 .emit_fence = &si_fence_ring_emit,
1825 .emit_semaphore = &r600_semaphore_ring_emit,
1826 .cs_parse = NULL,
1827 .ring_test = &r600_ring_test,
1828 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001829 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02001830 .vm_flush = &si_vm_flush,
Alex Deucher02779c02012-03-20 17:18:25 -04001831 },
1832 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1833 .ib_execute = &si_ring_ib_execute,
1834 .ib_parse = &si_ib_parse,
1835 .emit_fence = &si_fence_ring_emit,
1836 .emit_semaphore = &r600_semaphore_ring_emit,
1837 .cs_parse = NULL,
1838 .ring_test = &r600_ring_test,
1839 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001840 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02001841 .vm_flush = &si_vm_flush,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001842 },
1843 [R600_RING_TYPE_DMA_INDEX] = {
1844 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001845 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001846 .emit_fence = &evergreen_dma_fence_ring_emit,
1847 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1848 .cs_parse = NULL,
1849 .ring_test = &r600_dma_ring_test,
1850 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001851 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001852 .vm_flush = &si_dma_vm_flush,
1853 },
1854 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1855 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001856 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001857 .emit_fence = &evergreen_dma_fence_ring_emit,
1858 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1859 .cs_parse = NULL,
1860 .ring_test = &r600_dma_ring_test,
1861 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001862 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001863 .vm_flush = &si_dma_vm_flush,
Christian Königf2ba57b2013-04-08 12:41:29 +02001864 },
1865 [R600_RING_TYPE_UVD_INDEX] = {
1866 .ib_execute = &r600_uvd_ib_execute,
1867 .emit_fence = &r600_uvd_fence_emit,
1868 .emit_semaphore = &cayman_uvd_semaphore_emit,
1869 .cs_parse = &radeon_uvd_cs_parse,
1870 .ring_test = &r600_uvd_ring_test,
1871 .ib_test = &r600_uvd_ib_test,
1872 .is_lockup = &radeon_ring_test_lockup,
Alex Deucher02779c02012-03-20 17:18:25 -04001873 }
1874 },
1875 .irq = {
1876 .set = &si_irq_set,
1877 .process = &si_irq_process,
1878 },
1879 .display = {
1880 .bandwidth_update = &dce6_bandwidth_update,
1881 .get_vblank_counter = &evergreen_get_vblank_counter,
1882 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001883 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001884 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher02779c02012-03-20 17:18:25 -04001885 },
1886 .copy = {
1887 .blit = NULL,
1888 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001889 .dma = &si_copy_dma,
1890 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001891 .copy = &si_copy_dma,
1892 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04001893 },
1894 .surface = {
1895 .set_reg = r600_set_surface_reg,
1896 .clear_reg = r600_clear_surface_reg,
1897 },
1898 .hpd = {
1899 .init = &evergreen_hpd_init,
1900 .fini = &evergreen_hpd_fini,
1901 .sense = &evergreen_hpd_sense,
1902 .set_polarity = &evergreen_hpd_set_polarity,
1903 },
1904 .pm = {
1905 .misc = &evergreen_pm_misc,
1906 .prepare = &evergreen_pm_prepare,
1907 .finish = &evergreen_pm_finish,
1908 .init_profile = &sumo_pm_init_profile,
1909 .get_dynpm_state = &r600_pm_get_dynpm_state,
1910 .get_engine_clock = &radeon_atom_get_engine_clock,
1911 .set_engine_clock = &radeon_atom_set_engine_clock,
1912 .get_memory_clock = &radeon_atom_get_memory_clock,
1913 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001914 .get_pcie_lanes = &r600_get_pcie_lanes,
1915 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04001916 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02001917 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher02779c02012-03-20 17:18:25 -04001918 },
1919 .pflip = {
1920 .pre_page_flip = &evergreen_pre_page_flip,
1921 .page_flip = &evergreen_page_flip,
1922 .post_page_flip = &evergreen_post_page_flip,
1923 },
1924};
1925
Alex Deucherabf1dc62012-07-17 14:02:36 -04001926/**
1927 * radeon_asic_init - register asic specific callbacks
1928 *
1929 * @rdev: radeon device pointer
1930 *
1931 * Registers the appropriate asic specific callbacks for each
1932 * chip family. Also sets other asics specific info like the number
1933 * of crtcs and the register aperture accessors (all asics).
1934 * Returns 0 for success.
1935 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00001936int radeon_asic_init(struct radeon_device *rdev)
1937{
1938 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00001939
1940 /* set the number of crtcs */
1941 if (rdev->flags & RADEON_SINGLE_CRTC)
1942 rdev->num_crtc = 1;
1943 else
1944 rdev->num_crtc = 2;
1945
Alex Deucher948bee32013-05-14 12:08:35 -04001946 rdev->has_uvd = false;
1947
Daniel Vetter0a10c852010-03-11 21:19:14 +00001948 switch (rdev->family) {
1949 case CHIP_R100:
1950 case CHIP_RV100:
1951 case CHIP_RS100:
1952 case CHIP_RV200:
1953 case CHIP_RS200:
1954 rdev->asic = &r100_asic;
1955 break;
1956 case CHIP_R200:
1957 case CHIP_RV250:
1958 case CHIP_RS300:
1959 case CHIP_RV280:
1960 rdev->asic = &r200_asic;
1961 break;
1962 case CHIP_R300:
1963 case CHIP_R350:
1964 case CHIP_RV350:
1965 case CHIP_RV380:
1966 if (rdev->flags & RADEON_IS_PCIE)
1967 rdev->asic = &r300_asic_pcie;
1968 else
1969 rdev->asic = &r300_asic;
1970 break;
1971 case CHIP_R420:
1972 case CHIP_R423:
1973 case CHIP_RV410:
1974 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04001975 /* handle macs */
1976 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05001977 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
1978 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
1979 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
1980 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001981 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04001982 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00001983 break;
1984 case CHIP_RS400:
1985 case CHIP_RS480:
1986 rdev->asic = &rs400_asic;
1987 break;
1988 case CHIP_RS600:
1989 rdev->asic = &rs600_asic;
1990 break;
1991 case CHIP_RS690:
1992 case CHIP_RS740:
1993 rdev->asic = &rs690_asic;
1994 break;
1995 case CHIP_RV515:
1996 rdev->asic = &rv515_asic;
1997 break;
1998 case CHIP_R520:
1999 case CHIP_RV530:
2000 case CHIP_RV560:
2001 case CHIP_RV570:
2002 case CHIP_R580:
2003 rdev->asic = &r520_asic;
2004 break;
2005 case CHIP_R600:
2006 case CHIP_RV610:
2007 case CHIP_RV630:
2008 case CHIP_RV620:
2009 case CHIP_RV635:
2010 case CHIP_RV670:
Alex Deucherf47299c2010-03-16 20:54:38 -04002011 rdev->asic = &r600_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002012 if (rdev->family == CHIP_R600)
2013 rdev->has_uvd = false;
2014 else
2015 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002016 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002017 case CHIP_RS780:
2018 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002019 rdev->asic = &rs780_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002020 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002021 break;
2022 case CHIP_RV770:
2023 case CHIP_RV730:
2024 case CHIP_RV710:
2025 case CHIP_RV740:
2026 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002027 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002028 break;
2029 case CHIP_CEDAR:
2030 case CHIP_REDWOOD:
2031 case CHIP_JUNIPER:
2032 case CHIP_CYPRESS:
2033 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002034 /* set num crtcs */
2035 if (rdev->family == CHIP_CEDAR)
2036 rdev->num_crtc = 4;
2037 else
2038 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002039 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002040 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002041 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002042 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002043 case CHIP_SUMO:
2044 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002045 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002046 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002047 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002048 case CHIP_BARTS:
2049 case CHIP_TURKS:
2050 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002051 /* set num crtcs */
2052 if (rdev->family == CHIP_CAICOS)
2053 rdev->num_crtc = 4;
2054 else
2055 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002056 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002057 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002058 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002059 case CHIP_CAYMAN:
2060 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002061 /* set num crtcs */
2062 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002063 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002064 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002065 case CHIP_ARUBA:
2066 rdev->asic = &trinity_asic;
2067 /* set num crtcs */
2068 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002069 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002070 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002071 case CHIP_TAHITI:
2072 case CHIP_PITCAIRN:
2073 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002074 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002075 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002076 rdev->asic = &si_asic;
2077 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002078 if (rdev->family == CHIP_HAINAN)
2079 rdev->num_crtc = 0;
2080 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002081 rdev->num_crtc = 2;
2082 else
2083 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002084 if (rdev->family == CHIP_HAINAN)
2085 rdev->has_uvd = false;
2086 else
2087 rdev->has_uvd = true;
Alex Deucher02779c02012-03-20 17:18:25 -04002088 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002089 default:
2090 /* FIXME: not supported yet */
2091 return -EINVAL;
2092 }
2093
2094 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002095 rdev->asic->pm.get_memory_clock = NULL;
2096 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002097 }
2098
Daniel Vetter0a10c852010-03-11 21:19:14 +00002099 return 0;
2100}
2101