blob: 056033791d243414fe7e4e8f2e192267ab550b2e [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawsky6670a5a2013-06-27 16:30:04 -070031#define GEN6_PPGTT_PD_ENTRIES 512
32#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
Ben Widawskyd31eb102013-11-02 21:07:17 -070033typedef uint64_t gen8_gtt_pte_t;
Ben Widawsky37aca442013-11-04 20:47:32 -080034typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
Ben Widawsky6670a5a2013-06-27 16:30:04 -070035
Ben Widawsky26b1ff32012-11-04 09:21:31 -080036/* PPGTT stuff */
37#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
Ben Widawsky0d8ff152013-07-04 11:02:03 -070038#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
Ben Widawsky26b1ff32012-11-04 09:21:31 -080039
40#define GEN6_PDE_VALID (1 << 0)
41/* gen6+ has bit 11-4 for physical addr bit 39-32 */
42#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
43
44#define GEN6_PTE_VALID (1 << 0)
45#define GEN6_PTE_UNCACHED (1 << 1)
46#define HSW_PTE_UNCACHED (0)
47#define GEN6_PTE_CACHE_LLC (2 << 1)
Chris Wilson350ec882013-08-06 13:17:02 +010048#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080049#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070050#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
51
52/* Cacheability Control is a 4-bit value. The low three bits are stored in *
53 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
54 */
55#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
56 (((bits) & 0x8) << (11 - 3)))
Ben Widawsky87a6b682013-08-04 23:47:29 -070057#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070058#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
Ben Widawsky4d15c142013-07-04 11:02:06 -070059#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
Chris Wilson651d7942013-08-08 14:41:10 +010060#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080061
Ben Widawsky459108b2013-11-02 21:07:23 -070062#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
Ben Widawsky37aca442013-11-04 20:47:32 -080063#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
64#define GEN8_LEGACY_PDPS 4
65
Ben Widawskyfbe5d362013-11-04 19:56:49 -080066#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
67#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
68#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
69#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
70
Ben Widawsky94ec8f62013-11-02 21:07:18 -070071static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
72 enum i915_cache_level level,
73 bool valid)
74{
75 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
76 pte |= addr;
Ben Widawskyfbe5d362013-11-04 19:56:49 -080077 if (level != I915_CACHE_NONE)
78 pte |= PPAT_CACHED_INDEX;
79 else
80 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky94ec8f62013-11-02 21:07:18 -070081 return pte;
82}
83
Ben Widawskyb1fe6672013-11-04 21:20:14 -080084static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
85 dma_addr_t addr,
86 enum i915_cache_level level)
87{
88 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
89 pde |= addr;
90 if (level != I915_CACHE_NONE)
91 pde |= PPAT_CACHED_PDE_INDEX;
92 else
93 pde |= PPAT_UNCACHED_INDEX;
94 return pde;
95}
96
Chris Wilson350ec882013-08-06 13:17:02 +010097static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -070098 enum i915_cache_level level,
99 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700100{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700101 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700102 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700103
104 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100105 case I915_CACHE_L3_LLC:
106 case I915_CACHE_LLC:
107 pte |= GEN6_PTE_CACHE_LLC;
108 break;
109 case I915_CACHE_NONE:
110 pte |= GEN6_PTE_UNCACHED;
111 break;
112 default:
113 WARN_ON(1);
114 }
115
116 return pte;
117}
118
119static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700120 enum i915_cache_level level,
121 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100122{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700123 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100124 pte |= GEN6_PTE_ADDR_ENCODE(addr);
125
126 switch (level) {
127 case I915_CACHE_L3_LLC:
128 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700129 break;
130 case I915_CACHE_LLC:
131 pte |= GEN6_PTE_CACHE_LLC;
132 break;
133 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700134 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700135 break;
136 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100137 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700138 }
139
Ben Widawsky54d12522012-09-24 16:44:32 -0700140 return pte;
141}
142
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700143#define BYT_PTE_WRITEABLE (1 << 1)
144#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
145
Ben Widawsky80a74f72013-06-27 16:30:19 -0700146static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700147 enum i915_cache_level level,
148 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700149{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700150 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700151 pte |= GEN6_PTE_ADDR_ENCODE(addr);
152
153 /* Mark the page as writeable. Other platforms don't have a
154 * setting for read-only/writable, so this matches that behavior.
155 */
156 pte |= BYT_PTE_WRITEABLE;
157
158 if (level != I915_CACHE_NONE)
159 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
160
161 return pte;
162}
163
Ben Widawsky80a74f72013-06-27 16:30:19 -0700164static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700165 enum i915_cache_level level,
166 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700167{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700168 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700169 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700170
171 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700172 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700173
174 return pte;
175}
176
Ben Widawsky4d15c142013-07-04 11:02:06 -0700177static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700178 enum i915_cache_level level,
179 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700180{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700181 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700182 pte |= HSW_PTE_ADDR_ENCODE(addr);
183
Chris Wilson651d7942013-08-08 14:41:10 +0100184 switch (level) {
185 case I915_CACHE_NONE:
186 break;
187 case I915_CACHE_WT:
188 pte |= HSW_WT_ELLC_LLC_AGE0;
189 break;
190 default:
Ben Widawsky4d15c142013-07-04 11:02:06 -0700191 pte |= HSW_WB_ELLC_LLC_AGE0;
Chris Wilson651d7942013-08-08 14:41:10 +0100192 break;
193 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700194
195 return pte;
196}
197
Ben Widawsky94e409c2013-11-04 22:29:36 -0800198/* Broadwell Page Directory Pointer Descriptors */
199static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800200 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800201{
Ben Widawskye178f702013-12-06 14:10:47 -0800202 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800203 int ret;
204
205 BUG_ON(entry >= 4);
206
Ben Widawskye178f702013-12-06 14:10:47 -0800207 if (synchronous) {
208 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
209 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
210 return 0;
211 }
212
Ben Widawsky94e409c2013-11-04 22:29:36 -0800213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
218 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
219 intel_ring_emit(ring, (u32)(val >> 32));
220 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
221 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
222 intel_ring_emit(ring, (u32)(val));
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int gen8_ppgtt_enable(struct drm_device *dev)
229{
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 struct intel_ring_buffer *ring;
232 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
233 int i, j, ret;
234
235 /* bit of a hack to find the actual last used pd */
236 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
237
238 for_each_ring(ring, dev_priv, j) {
239 I915_WRITE(RING_MODE_GEN7(ring),
240 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
241 }
242
243 for (i = used_pd - 1; i >= 0; i--) {
244 dma_addr_t addr = ppgtt->pd_dma_addr[i];
245 for_each_ring(ring, dev_priv, j) {
Ben Widawskye178f702013-12-06 14:10:47 -0800246 ret = gen8_write_pdp(ring, i, addr,
247 i915_reset_in_progress(&dev_priv->gpu_error));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248 if (ret)
Ben Widawskyd595bd42013-11-25 09:54:32 -0800249 goto err_out;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800250 }
251 }
252 return 0;
Ben Widawskyd595bd42013-11-25 09:54:32 -0800253
254err_out:
255 for_each_ring(ring, dev_priv, j)
256 I915_WRITE(RING_MODE_GEN7(ring),
257 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
258 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800259}
260
Ben Widawsky459108b2013-11-02 21:07:23 -0700261static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
262 unsigned first_entry,
263 unsigned num_entries,
264 bool use_scratch)
265{
266 struct i915_hw_ppgtt *ppgtt =
267 container_of(vm, struct i915_hw_ppgtt, base);
268 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
269 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
270 unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
271 unsigned last_pte, i;
272
273 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
274 I915_CACHE_LLC, use_scratch);
275
276 while (num_entries) {
277 struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
278
279 last_pte = first_pte + num_entries;
280 if (last_pte > GEN8_PTES_PER_PAGE)
281 last_pte = GEN8_PTES_PER_PAGE;
282
283 pt_vaddr = kmap_atomic(page_table);
284
285 for (i = first_pte; i < last_pte; i++)
286 pt_vaddr[i] = scratch_pte;
287
288 kunmap_atomic(pt_vaddr);
289
290 num_entries -= last_pte - first_pte;
291 first_pte = 0;
292 act_pt++;
293 }
294}
295
Ben Widawsky9df15b42013-11-02 21:07:24 -0700296static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
297 struct sg_table *pages,
298 unsigned first_entry,
299 enum i915_cache_level cache_level)
300{
301 struct i915_hw_ppgtt *ppgtt =
302 container_of(vm, struct i915_hw_ppgtt, base);
303 gen8_gtt_pte_t *pt_vaddr;
304 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
305 unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
306 struct sg_page_iter sg_iter;
307
308 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
309 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
310 dma_addr_t page_addr;
311
312 page_addr = sg_dma_address(sg_iter.sg) +
313 (sg_iter.sg_pgoffset << PAGE_SHIFT);
314 pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
315 true);
316 if (++act_pte == GEN8_PTES_PER_PAGE) {
317 kunmap_atomic(pt_vaddr);
318 act_pt++;
319 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
320 act_pte = 0;
321
322 }
323 }
324 kunmap_atomic(pt_vaddr);
325}
326
Ben Widawsky37aca442013-11-04 20:47:32 -0800327static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
328{
329 struct i915_hw_ppgtt *ppgtt =
330 container_of(vm, struct i915_hw_ppgtt, base);
331 int i, j;
332
Ben Widawsky686e1f62013-11-25 09:54:34 -0800333 drm_mm_takedown(&vm->mm);
334
Ben Widawsky37aca442013-11-04 20:47:32 -0800335 for (i = 0; i < ppgtt->num_pd_pages ; i++) {
336 if (ppgtt->pd_dma_addr[i]) {
337 pci_unmap_page(ppgtt->base.dev->pdev,
338 ppgtt->pd_dma_addr[i],
339 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
340
341 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
342 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
343 if (addr)
344 pci_unmap_page(ppgtt->base.dev->pdev,
345 addr,
346 PAGE_SIZE,
347 PCI_DMA_BIDIRECTIONAL);
348
349 }
350 }
351 kfree(ppgtt->gen8_pt_dma_addr[i]);
352 }
353
Ben Widawsky230f9552013-11-07 21:40:48 -0800354 __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
355 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
Ben Widawsky37aca442013-11-04 20:47:32 -0800356}
357
358/**
359 * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
360 * net effect resembling a 2-level page table in normal x86 terms. Each PDP
361 * represents 1GB of memory
362 * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
363 *
364 * TODO: Do something with the size parameter
365 **/
366static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
367{
368 struct page *pt_pages;
369 int i, j, ret = -ENOMEM;
370 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
371 const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
372
373 if (size % (1<<30))
374 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
375
376 /* FIXME: split allocation into smaller pieces. For now we only ever do
377 * this once, but with full PPGTT, the multiple contiguous allocations
378 * will be bad.
379 */
380 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
381 if (!ppgtt->pd_pages)
382 return -ENOMEM;
383
384 pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
385 if (!pt_pages) {
386 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
387 return -ENOMEM;
388 }
389
390 ppgtt->gen8_pt_pages = pt_pages;
391 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
392 ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
393 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800394 ppgtt->enable = gen8_ppgtt_enable;
Ben Widawsky459108b2013-11-02 21:07:23 -0700395 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700396 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800397 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800398 ppgtt->base.start = 0;
399 ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawsky37aca442013-11-04 20:47:32 -0800400
401 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
402
403 /*
404 * - Create a mapping for the page directories.
405 * - For each page directory:
406 * allocate space for page table mappings.
407 * map each page table
408 */
409 for (i = 0; i < max_pdp; i++) {
410 dma_addr_t temp;
411 temp = pci_map_page(ppgtt->base.dev->pdev,
412 &ppgtt->pd_pages[i], 0,
413 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
414 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
415 goto err_out;
416
417 ppgtt->pd_dma_addr[i] = temp;
418
419 ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
420 if (!ppgtt->gen8_pt_dma_addr[i])
421 goto err_out;
422
423 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
424 struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
425 temp = pci_map_page(ppgtt->base.dev->pdev,
426 p, 0, PAGE_SIZE,
427 PCI_DMA_BIDIRECTIONAL);
428
429 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
430 goto err_out;
431
432 ppgtt->gen8_pt_dma_addr[i][j] = temp;
433 }
434 }
435
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800436 /* For now, the PPGTT helper functions all require that the PDEs are
437 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
438 * will never need to touch the PDEs again */
439 for (i = 0; i < max_pdp; i++) {
440 gen8_ppgtt_pde_t *pd_vaddr;
441 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
442 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
443 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
444 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
445 I915_CACHE_LLC);
446 }
447 kunmap_atomic(pd_vaddr);
448 }
449
Ben Widawsky459108b2013-11-02 21:07:23 -0700450 ppgtt->base.clear_range(&ppgtt->base, 0,
451 ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
452 true);
453
Ben Widawsky37aca442013-11-04 20:47:32 -0800454 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
455 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
456 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
457 ppgtt->num_pt_pages,
458 (ppgtt->num_pt_pages - num_pt_pages) +
459 size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700460 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800461
462err_out:
463 ppgtt->base.cleanup(&ppgtt->base);
464 return ret;
465}
466
Ben Widawsky3e302542013-04-23 23:15:32 -0700467static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700468{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700469 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700470 gen6_gtt_pte_t __iomem *pd_addr;
471 uint32_t pd_entry;
472 int i;
473
Ben Widawsky0a732872013-04-23 23:15:30 -0700474 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700475 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
476 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
477 for (i = 0; i < ppgtt->num_pd_entries; i++) {
478 dma_addr_t pt_addr;
479
480 pt_addr = ppgtt->pt_dma_addr[i];
481 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
482 pd_entry |= GEN6_PDE_VALID;
483
484 writel(pd_entry, pd_addr + i);
485 }
486 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700487}
488
489static int gen6_ppgtt_enable(struct drm_device *dev)
490{
491 drm_i915_private_t *dev_priv = dev->dev_private;
492 uint32_t pd_offset;
493 struct intel_ring_buffer *ring;
494 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
495 int i;
496
497 BUG_ON(ppgtt->pd_offset & 0x3f);
498
499 gen6_write_pdes(ppgtt);
Ben Widawsky61973492013-04-08 18:43:54 -0700500
501 pd_offset = ppgtt->pd_offset;
502 pd_offset /= 64; /* in cachelines, */
503 pd_offset <<= 16;
504
505 if (INTEL_INFO(dev)->gen == 6) {
506 uint32_t ecochk, gab_ctl, ecobits;
507
508 ecobits = I915_READ(GAC_ECO_BITS);
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300509 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
510 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700511
512 gab_ctl = I915_READ(GAB_CTL);
513 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
514
515 ecochk = I915_READ(GAM_ECOCHK);
516 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
517 ECOCHK_PPGTT_CACHE64B);
518 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
519 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300520 uint32_t ecochk, ecobits;
Ville Syrjäläa65c2fc2013-04-04 15:13:41 +0300521
522 ecobits = I915_READ(GAC_ECO_BITS);
523 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
524
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300525 ecochk = I915_READ(GAM_ECOCHK);
526 if (IS_HASWELL(dev)) {
527 ecochk |= ECOCHK_PPGTT_WB_HSW;
528 } else {
529 ecochk |= ECOCHK_PPGTT_LLC_IVB;
530 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
531 }
532 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawsky61973492013-04-08 18:43:54 -0700533 /* GFX_MODE is per-ring on gen7+ */
534 }
535
536 for_each_ring(ring, dev_priv, i) {
537 if (INTEL_INFO(dev)->gen >= 7)
538 I915_WRITE(RING_MODE_GEN7(ring),
539 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
540
541 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
542 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
543 }
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700544 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700545}
546
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100547/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700548static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100549 unsigned first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700550 unsigned num_entries,
551 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100552{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700553 struct i915_hw_ppgtt *ppgtt =
554 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700555 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +0100556 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100557 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
558 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100559
Ben Widawskyb35b3802013-10-16 09:18:21 -0700560 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100561
Daniel Vetter7bddb012012-02-09 17:15:47 +0100562 while (num_entries) {
563 last_pte = first_pte + num_entries;
564 if (last_pte > I915_PPGTT_PT_ENTRIES)
565 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100566
Daniel Vettera15326a2013-03-19 23:48:39 +0100567 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100568
569 for (i = first_pte; i < last_pte; i++)
570 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100571
572 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100573
Daniel Vetter7bddb012012-02-09 17:15:47 +0100574 num_entries -= last_pte - first_pte;
575 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100576 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100577 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100578}
579
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700580static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800581 struct sg_table *pages,
582 unsigned first_entry,
583 enum i915_cache_level cache_level)
584{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700585 struct i915_hw_ppgtt *ppgtt =
586 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700587 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100588 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200589 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
590 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800591
Daniel Vettera15326a2013-03-19 23:48:39 +0100592 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200593 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
594 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800595
Imre Deak2db76d72013-03-26 15:14:18 +0200596 page_addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -0700597 pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +0200598 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
599 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100600 act_pt++;
601 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200602 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800603
Daniel Vetterdef886c2013-01-24 14:44:56 -0800604 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800605 }
Imre Deak6e995e22013-02-18 19:28:04 +0200606 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800607}
608
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700609static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100610{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700611 struct i915_hw_ppgtt *ppgtt =
612 container_of(vm, struct i915_hw_ppgtt, base);
Daniel Vetter3440d262013-01-24 13:49:56 -0800613 int i;
614
Ben Widawsky93bd8642013-07-16 16:50:06 -0700615 drm_mm_takedown(&ppgtt->base.mm);
616
Daniel Vetter3440d262013-01-24 13:49:56 -0800617 if (ppgtt->pt_dma_addr) {
618 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700619 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800620 ppgtt->pt_dma_addr[i],
621 4096, PCI_DMA_BIDIRECTIONAL);
622 }
623
624 kfree(ppgtt->pt_dma_addr);
625 for (i = 0; i < ppgtt->num_pd_entries; i++)
626 __free_page(ppgtt->pt_pages[i]);
627 kfree(ppgtt->pt_pages);
628 kfree(ppgtt);
629}
630
631static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
632{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700633 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100634 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100635 unsigned first_pd_entry_in_global_pt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100636 int i;
637 int ret = -ENOMEM;
638
639 /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
640 * entries. For aliasing ppgtt support we just steal them at the end for
641 * now. */
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200642 first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100643
Chris Wilson08c45262013-07-30 19:04:37 +0100644 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky6670a5a2013-06-27 16:30:04 -0700645 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawsky61973492013-04-08 18:43:54 -0700646 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700647 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
648 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
649 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
650 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800651 ppgtt->base.start = 0;
652 ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Daniel Vettera1e22652013-09-21 00:35:38 +0200653 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100654 GFP_KERNEL);
655 if (!ppgtt->pt_pages)
Daniel Vetter3440d262013-01-24 13:49:56 -0800656 return -ENOMEM;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100657
658 for (i = 0; i < ppgtt->num_pd_entries; i++) {
659 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
660 if (!ppgtt->pt_pages[i])
661 goto err_pt_alloc;
662 }
663
Daniel Vettera1e22652013-09-21 00:35:38 +0200664 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800665 GFP_KERNEL);
666 if (!ppgtt->pt_dma_addr)
667 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100668
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800669 for (i = 0; i < ppgtt->num_pd_entries; i++) {
670 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200671
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800672 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
673 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100674
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800675 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
676 ret = -EIO;
677 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100678
Daniel Vetter211c5682012-04-10 17:29:17 +0200679 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800680 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100681 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100682
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700683 ppgtt->base.clear_range(&ppgtt->base, 0,
Ben Widawsky828c7902013-10-16 09:21:30 -0700684 ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100685
Ben Widawskye7c2b582013-04-08 18:43:48 -0700686 ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100687
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100688 return 0;
689
690err_pd_pin:
691 if (ppgtt->pt_dma_addr) {
692 for (i--; i >= 0; i--)
693 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
694 4096, PCI_DMA_BIDIRECTIONAL);
695 }
696err_pt_alloc:
697 kfree(ppgtt->pt_dma_addr);
698 for (i = 0; i < ppgtt->num_pd_entries; i++) {
699 if (ppgtt->pt_pages[i])
700 __free_page(ppgtt->pt_pages[i]);
701 }
702 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800703
704 return ret;
705}
706
707static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
708{
709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct i915_hw_ppgtt *ppgtt;
711 int ret;
712
713 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
714 if (!ppgtt)
715 return -ENOMEM;
716
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700717 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -0800718
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700719 if (INTEL_INFO(dev)->gen < 8)
720 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -0700721 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -0800722 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700723 else
724 BUG();
725
Daniel Vetter3440d262013-01-24 13:49:56 -0800726 if (ret)
727 kfree(ppgtt);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700728 else {
Daniel Vetter3440d262013-01-24 13:49:56 -0800729 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawsky93bd8642013-07-16 16:50:06 -0700730 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
731 ppgtt->base.total);
732 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100733
734 return ret;
735}
736
737void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
738{
739 struct drm_i915_private *dev_priv = dev->dev_private;
740 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100741
742 if (!ppgtt)
743 return;
744
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700745 ppgtt->base.cleanup(&ppgtt->base);
Ben Widawsky5963cf02013-04-08 18:43:55 -0700746 dev_priv->mm.aliasing_ppgtt = NULL;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100747}
748
Daniel Vetter7bddb012012-02-09 17:15:47 +0100749void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
750 struct drm_i915_gem_object *obj,
751 enum i915_cache_level cache_level)
752{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700753 ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
754 i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
755 cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100756}
757
758void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
759 struct drm_i915_gem_object *obj)
760{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700761 ppgtt->base.clear_range(&ppgtt->base,
762 i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
Ben Widawsky828c7902013-10-16 09:21:30 -0700763 obj->base.size >> PAGE_SHIFT,
764 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100765}
766
Ben Widawskya81cc002013-01-18 12:30:31 -0800767extern int intel_iommu_gfx_mapped;
768/* Certain Gen5 chipsets require require idling the GPU before
769 * unmapping anything from the GTT when VT-d is enabled.
770 */
771static inline bool needs_idle_maps(struct drm_device *dev)
772{
773#ifdef CONFIG_INTEL_IOMMU
774 /* Query intel_iommu to see if we need the workaround. Presumably that
775 * was loaded first.
776 */
777 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
778 return true;
779#endif
780 return false;
781}
782
Ben Widawsky5c042282011-10-17 15:51:55 -0700783static bool do_idling(struct drm_i915_private *dev_priv)
784{
785 bool ret = dev_priv->mm.interruptible;
786
Ben Widawskya81cc002013-01-18 12:30:31 -0800787 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700788 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700789 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700790 DRM_ERROR("Couldn't idle GPU\n");
791 /* Wait a bit, in hopes it avoids the hang */
792 udelay(10);
793 }
794 }
795
796 return ret;
797}
798
799static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
800{
Ben Widawskya81cc002013-01-18 12:30:31 -0800801 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700802 dev_priv->mm.interruptible = interruptible;
803}
804
Ben Widawsky828c7902013-10-16 09:21:30 -0700805void i915_check_and_clear_faults(struct drm_device *dev)
806{
807 struct drm_i915_private *dev_priv = dev->dev_private;
808 struct intel_ring_buffer *ring;
809 int i;
810
811 if (INTEL_INFO(dev)->gen < 6)
812 return;
813
814 for_each_ring(ring, dev_priv, i) {
815 u32 fault_reg;
816 fault_reg = I915_READ(RING_FAULT_REG(ring));
817 if (fault_reg & RING_FAULT_VALID) {
818 DRM_DEBUG_DRIVER("Unexpected fault\n"
819 "\tAddr: 0x%08lx\\n"
820 "\tAddress space: %s\n"
821 "\tSource ID: %d\n"
822 "\tType: %d\n",
823 fault_reg & PAGE_MASK,
824 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
825 RING_FAULT_SRCID(fault_reg),
826 RING_FAULT_FAULT_TYPE(fault_reg));
827 I915_WRITE(RING_FAULT_REG(ring),
828 fault_reg & ~RING_FAULT_VALID);
829 }
830 }
831 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
832}
833
834void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
835{
836 struct drm_i915_private *dev_priv = dev->dev_private;
837
838 /* Don't bother messing with faults pre GEN6 as we have little
839 * documentation supporting that it's a good idea.
840 */
841 if (INTEL_INFO(dev)->gen < 6)
842 return;
843
844 i915_check_and_clear_faults(dev);
845
846 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
847 dev_priv->gtt.base.start / PAGE_SIZE,
848 dev_priv->gtt.base.total / PAGE_SIZE,
849 false);
850}
851
Daniel Vetter76aaf222010-11-05 22:23:30 +0100852void i915_gem_restore_gtt_mappings(struct drm_device *dev)
853{
854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000855 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100856
Ben Widawsky828c7902013-10-16 09:21:30 -0700857 i915_check_and_clear_faults(dev);
858
Chris Wilsonbee4a182011-01-21 10:54:32 +0000859 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700860 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
861 dev_priv->gtt.base.start / PAGE_SIZE,
Ben Widawsky828c7902013-10-16 09:21:30 -0700862 dev_priv->gtt.base.total / PAGE_SIZE,
863 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000864
Ben Widawsky35c20a62013-05-31 11:28:48 -0700865 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson2c225692013-08-09 12:26:45 +0100866 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetter74163902012-02-15 23:50:21 +0100867 i915_gem_gtt_bind_object(obj, obj->cache_level);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100868 }
869
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800870 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100871}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100872
Daniel Vetter74163902012-02-15 23:50:21 +0100873int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100874{
Chris Wilson9da3da62012-06-01 15:20:22 +0100875 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +0100876 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100877
878 if (!dma_map_sg(&obj->base.dev->pdev->dev,
879 obj->pages->sgl, obj->pages->nents,
880 PCI_DMA_BIDIRECTIONAL))
881 return -ENOSPC;
882
883 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100884}
885
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700886static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
887{
888#ifdef writeq
889 writeq(pte, addr);
890#else
891 iowrite32((u32)pte, addr);
892 iowrite32(pte >> 32, addr + 4);
893#endif
894}
895
896static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
897 struct sg_table *st,
898 unsigned int first_entry,
899 enum i915_cache_level level)
900{
901 struct drm_i915_private *dev_priv = vm->dev->dev_private;
902 gen8_gtt_pte_t __iomem *gtt_entries =
903 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
904 int i = 0;
905 struct sg_page_iter sg_iter;
906 dma_addr_t addr;
907
908 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
909 addr = sg_dma_address(sg_iter.sg) +
910 (sg_iter.sg_pgoffset << PAGE_SHIFT);
911 gen8_set_pte(&gtt_entries[i],
912 gen8_pte_encode(addr, level, true));
913 i++;
914 }
915
916 /*
917 * XXX: This serves as a posting read to make sure that the PTE has
918 * actually been updated. There is some concern that even though
919 * registers and PTEs are within the same BAR that they are potentially
920 * of NUMA access patterns. Therefore, even with the way we assume
921 * hardware should work, we must keep this posting read for paranoia.
922 */
923 if (i != 0)
924 WARN_ON(readq(&gtt_entries[i-1])
925 != gen8_pte_encode(addr, level, true));
926
927#if 0 /* TODO: Still needed on GEN8? */
928 /* This next bit makes the above posting read even more important. We
929 * want to flush the TLBs only after we're certain all the PTE updates
930 * have finished.
931 */
932 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
933 POSTING_READ(GFX_FLSH_CNTL_GEN6);
934#endif
935}
936
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800937/*
938 * Binds an object into the global gtt with the specified cache level. The object
939 * will be accessible to the GPU via commands whose operands reference offsets
940 * within the global GTT as well as accessible by the GPU through the GMADR
941 * mapped BAR (dev_priv->mm.gtt->gtt).
942 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700943static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800944 struct sg_table *st,
945 unsigned int first_entry,
946 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800947{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700948 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700949 gen6_gtt_pte_t __iomem *gtt_entries =
950 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +0200951 int i = 0;
952 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800953 dma_addr_t addr;
954
Imre Deak6e995e22013-02-18 19:28:04 +0200955 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200956 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -0700957 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +0200958 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800959 }
960
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800961 /* XXX: This serves as a posting read to make sure that the PTE has
962 * actually been updated. There is some concern that even though
963 * registers and PTEs are within the same BAR that they are potentially
964 * of NUMA access patterns. Therefore, even with the way we assume
965 * hardware should work, we must keep this posting read for paranoia.
966 */
967 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700968 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -0700969 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800970
971 /* This next bit makes the above posting read even more important. We
972 * want to flush the TLBs only after we're certain all the PTE updates
973 * have finished.
974 */
975 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
976 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800977}
978
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700979static void gen8_ggtt_clear_range(struct i915_address_space *vm,
980 unsigned int first_entry,
981 unsigned int num_entries,
982 bool use_scratch)
983{
984 struct drm_i915_private *dev_priv = vm->dev->dev_private;
985 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
986 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
987 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
988 int i;
989
990 if (WARN(num_entries > max_entries,
991 "First entry = %d; Num entries = %d (max=%d)\n",
992 first_entry, num_entries, max_entries))
993 num_entries = max_entries;
994
995 scratch_pte = gen8_pte_encode(vm->scratch.addr,
996 I915_CACHE_LLC,
997 use_scratch);
998 for (i = 0; i < num_entries; i++)
999 gen8_set_pte(&gtt_base[i], scratch_pte);
1000 readl(gtt_base);
1001}
1002
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001003static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001004 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001005 unsigned int num_entries,
1006 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001007{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001008 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001009 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1010 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001011 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001012 int i;
1013
1014 if (WARN(num_entries > max_entries,
1015 "First entry = %d; Num entries = %d (max=%d)\n",
1016 first_entry, num_entries, max_entries))
1017 num_entries = max_entries;
1018
Ben Widawsky828c7902013-10-16 09:21:30 -07001019 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1020
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001021 for (i = 0; i < num_entries; i++)
1022 iowrite32(scratch_pte, &gtt_base[i]);
1023 readl(gtt_base);
1024}
1025
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001026static void i915_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001027 struct sg_table *st,
1028 unsigned int pg_start,
1029 enum i915_cache_level cache_level)
1030{
1031 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1032 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1033
1034 intel_gtt_insert_sg_entries(st, pg_start, flags);
1035
1036}
1037
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001038static void i915_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001039 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001040 unsigned int num_entries,
1041 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001042{
1043 intel_gtt_clear_range(first_entry, num_entries);
1044}
1045
1046
Daniel Vetter74163902012-02-15 23:50:21 +01001047void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1048 enum i915_cache_level cache_level)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001049{
1050 struct drm_device *dev = obj->base.dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001051 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001052 const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001053
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001054 dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
1055 entry,
1056 cache_level);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001057
Daniel Vetter74898d72012-02-15 23:50:22 +01001058 obj->has_global_gtt_mapping = 1;
Chris Wilsond5bd1442011-04-14 06:48:26 +01001059}
1060
Chris Wilson05394f32010-11-08 19:18:58 +00001061void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001062{
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001063 struct drm_device *dev = obj->base.dev;
1064 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001065 const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001066
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001067 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1068 entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001069 obj->base.size >> PAGE_SHIFT,
1070 true);
Daniel Vetter74898d72012-02-15 23:50:22 +01001071
1072 obj->has_global_gtt_mapping = 0;
Daniel Vetter74163902012-02-15 23:50:21 +01001073}
1074
1075void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1076{
Ben Widawsky5c042282011-10-17 15:51:55 -07001077 struct drm_device *dev = obj->base.dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 bool interruptible;
1080
1081 interruptible = do_idling(dev_priv);
1082
Chris Wilson9da3da62012-06-01 15:20:22 +01001083 if (!obj->has_dma_mapping)
1084 dma_unmap_sg(&dev->pdev->dev,
1085 obj->pages->sgl, obj->pages->nents,
1086 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001087
1088 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001089}
Daniel Vetter644ec022012-03-26 09:45:40 +02001090
Chris Wilson42d6ab42012-07-26 11:49:32 +01001091static void i915_gtt_color_adjust(struct drm_mm_node *node,
1092 unsigned long color,
1093 unsigned long *start,
1094 unsigned long *end)
1095{
1096 if (node->color != color)
1097 *start += 4096;
1098
1099 if (!list_empty(&node->node_list)) {
1100 node = list_entry(node->node_list.next,
1101 struct drm_mm_node,
1102 node_list);
1103 if (node->allocated && node->color != color)
1104 *end -= 4096;
1105 }
1106}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001107
Ben Widawskyd7e50082012-12-18 10:31:25 -08001108void i915_gem_setup_global_gtt(struct drm_device *dev,
1109 unsigned long start,
1110 unsigned long mappable_end,
1111 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001112{
Ben Widawskye78891c2013-01-25 16:41:04 -08001113 /* Let GEM Manage all of the aperture.
1114 *
1115 * However, leave one page at the end still bound to the scratch page.
1116 * There are a number of places where the hardware apparently prefetches
1117 * past the end of the object, and we've seen multiple hangs with the
1118 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1119 * aperture. One page should be enough to keep any prefetching inside
1120 * of the aperture.
1121 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001124 struct drm_mm_node *entry;
1125 struct drm_i915_gem_object *obj;
1126 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001127
Ben Widawsky35451cb2013-01-17 12:45:13 -08001128 BUG_ON(mappable_end > end);
1129
Chris Wilsoned2f3452012-11-15 11:32:19 +00001130 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001131 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001132 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001133 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001134
Chris Wilsoned2f3452012-11-15 11:32:19 +00001135 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001136 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001137 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001138 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001139 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001140 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001141
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001142 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001143 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001144 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001145 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001146 obj->has_global_gtt_mapping = 1;
1147 }
1148
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001149 dev_priv->gtt.base.start = start;
1150 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001151
Chris Wilsoned2f3452012-11-15 11:32:19 +00001152 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001153 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001154 const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001155 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1156 hole_start, hole_end);
Ben Widawsky828c7902013-10-16 09:21:30 -07001157 ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001158 }
1159
1160 /* And finally clear the reserved guard page */
Ben Widawsky828c7902013-10-16 09:21:30 -07001161 ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001162}
1163
Ben Widawskyd7e50082012-12-18 10:31:25 -08001164static bool
1165intel_enable_ppgtt(struct drm_device *dev)
1166{
1167 if (i915_enable_ppgtt >= 0)
1168 return i915_enable_ppgtt;
1169
1170#ifdef CONFIG_INTEL_IOMMU
1171 /* Disable ppgtt on SNB if VT-d is on. */
1172 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
1173 return false;
1174#endif
1175
1176 return true;
1177}
1178
1179void i915_gem_init_global_gtt(struct drm_device *dev)
1180{
1181 struct drm_i915_private *dev_priv = dev->dev_private;
1182 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001183
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001184 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001185 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001186
1187 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
Ben Widawskye78891c2013-01-25 16:41:04 -08001188 int ret;
Ben Widawsky3eb1c002013-04-08 18:43:52 -07001189
1190 if (INTEL_INFO(dev)->gen <= 7) {
1191 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
1192 * aperture accordingly when using aliasing ppgtt. */
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001193 gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
Ben Widawsky3eb1c002013-04-08 18:43:52 -07001194 }
Ben Widawskyd7e50082012-12-18 10:31:25 -08001195
1196 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1197
1198 ret = i915_gem_init_aliasing_ppgtt(dev);
Ben Widawskye78891c2013-01-25 16:41:04 -08001199 if (!ret)
Ben Widawskyd7e50082012-12-18 10:31:25 -08001200 return;
Ben Widawskye78891c2013-01-25 16:41:04 -08001201
1202 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001203 drm_mm_takedown(&dev_priv->gtt.base.mm);
Ville Syrjäläb42218c2013-11-02 21:07:29 -07001204 if (INTEL_INFO(dev)->gen < 8)
1205 gtt_size += GEN6_PPGTT_PD_ENTRIES*PAGE_SIZE;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001206 }
Ben Widawskye78891c2013-01-25 16:41:04 -08001207 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001208}
1209
1210static int setup_scratch_page(struct drm_device *dev)
1211{
1212 struct drm_i915_private *dev_priv = dev->dev_private;
1213 struct page *page;
1214 dma_addr_t dma_addr;
1215
1216 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1217 if (page == NULL)
1218 return -ENOMEM;
1219 get_page(page);
1220 set_pages_uc(page, 1);
1221
1222#ifdef CONFIG_INTEL_IOMMU
1223 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1224 PCI_DMA_BIDIRECTIONAL);
1225 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1226 return -EINVAL;
1227#else
1228 dma_addr = page_to_phys(page);
1229#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001230 dev_priv->gtt.base.scratch.page = page;
1231 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001232
1233 return 0;
1234}
1235
1236static void teardown_scratch_page(struct drm_device *dev)
1237{
1238 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001239 struct page *page = dev_priv->gtt.base.scratch.page;
1240
1241 set_pages_wb(page, 1);
1242 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001243 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001244 put_page(page);
1245 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001246}
1247
1248static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1249{
1250 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1251 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1252 return snb_gmch_ctl << 20;
1253}
1254
Ben Widawsky9459d252013-11-03 16:53:55 -08001255static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1256{
1257 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1258 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1259 if (bdw_gmch_ctl)
1260 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky3a2ffb62013-11-07 21:40:51 -08001261 if (bdw_gmch_ctl > 4) {
1262 WARN_ON(!i915_preliminary_hw_support);
1263 return 4<<20;
1264 }
1265
Ben Widawsky9459d252013-11-03 16:53:55 -08001266 return bdw_gmch_ctl << 20;
1267}
1268
Ben Widawskybaa09f52013-01-24 13:49:57 -08001269static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001270{
1271 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1272 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1273 return snb_gmch_ctl << 25; /* 32 MB units */
1274}
1275
Ben Widawsky9459d252013-11-03 16:53:55 -08001276static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1277{
1278 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1279 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1280 return bdw_gmch_ctl << 25; /* 32 MB units */
1281}
1282
Ben Widawsky63340132013-11-04 19:32:22 -08001283static int ggtt_probe_common(struct drm_device *dev,
1284 size_t gtt_size)
1285{
1286 struct drm_i915_private *dev_priv = dev->dev_private;
1287 phys_addr_t gtt_bus_addr;
1288 int ret;
1289
1290 /* For Modern GENs the PTEs and register space are split in the BAR */
1291 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
1292 (pci_resource_len(dev->pdev, 0) / 2);
1293
1294 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
1295 if (!dev_priv->gtt.gsm) {
1296 DRM_ERROR("Failed to map the gtt page table\n");
1297 return -ENOMEM;
1298 }
1299
1300 ret = setup_scratch_page(dev);
1301 if (ret) {
1302 DRM_ERROR("Scratch setup failed\n");
1303 /* iounmap will also get called at remove, but meh */
1304 iounmap(dev_priv->gtt.gsm);
1305 }
1306
1307 return ret;
1308}
1309
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001310/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1311 * bits. When using advanced contexts each context stores its own PAT, but
1312 * writing this data shouldn't be harmful even in those cases. */
1313static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1314{
1315#define GEN8_PPAT_UC (0<<0)
1316#define GEN8_PPAT_WC (1<<0)
1317#define GEN8_PPAT_WT (2<<0)
1318#define GEN8_PPAT_WB (3<<0)
1319#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1320/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1321#define GEN8_PPAT_LLC (1<<2)
1322#define GEN8_PPAT_LLCELLC (2<<2)
1323#define GEN8_PPAT_LLCeLLC (3<<2)
1324#define GEN8_PPAT_AGE(x) (x<<4)
1325#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1326 uint64_t pat;
1327
1328 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1329 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1330 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1331 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1332 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1333 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1334 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1335 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1336
1337 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1338 * write would work. */
1339 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1340 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1341}
1342
Ben Widawsky63340132013-11-04 19:32:22 -08001343static int gen8_gmch_probe(struct drm_device *dev,
1344 size_t *gtt_total,
1345 size_t *stolen,
1346 phys_addr_t *mappable_base,
1347 unsigned long *mappable_end)
1348{
1349 struct drm_i915_private *dev_priv = dev->dev_private;
1350 unsigned int gtt_size;
1351 u16 snb_gmch_ctl;
1352 int ret;
1353
1354 /* TODO: We're not aware of mappable constraints on gen8 yet */
1355 *mappable_base = pci_resource_start(dev->pdev, 2);
1356 *mappable_end = pci_resource_len(dev->pdev, 2);
1357
1358 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1359 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1360
1361 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1362
1363 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1364
1365 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001366 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001367
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001368 gen8_setup_private_ppat(dev_priv);
1369
Ben Widawsky63340132013-11-04 19:32:22 -08001370 ret = ggtt_probe_common(dev, gtt_size);
1371
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001372 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1373 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001374
1375 return ret;
1376}
1377
Ben Widawskybaa09f52013-01-24 13:49:57 -08001378static int gen6_gmch_probe(struct drm_device *dev,
1379 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001380 size_t *stolen,
1381 phys_addr_t *mappable_base,
1382 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001383{
1384 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001385 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001386 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001387 int ret;
1388
Ben Widawsky41907dd2013-02-08 11:32:47 -08001389 *mappable_base = pci_resource_start(dev->pdev, 2);
1390 *mappable_end = pci_resource_len(dev->pdev, 2);
1391
Ben Widawskybaa09f52013-01-24 13:49:57 -08001392 /* 64/512MB is the current min/max we actually know of, but this is just
1393 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001394 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001395 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001396 DRM_ERROR("Unknown GMADR size (%lx)\n",
1397 dev_priv->gtt.mappable_end);
1398 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001399 }
1400
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001401 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1402 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001403 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001404
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001405 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001406
Ben Widawsky63340132013-11-04 19:32:22 -08001407 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001408 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1409
Ben Widawsky63340132013-11-04 19:32:22 -08001410 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001411
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001412 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1413 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001414
1415 return ret;
1416}
1417
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001418static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001419{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001420
1421 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001422
1423 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001424 iounmap(gtt->gsm);
1425 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001426}
1427
1428static int i915_gmch_probe(struct drm_device *dev,
1429 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001430 size_t *stolen,
1431 phys_addr_t *mappable_base,
1432 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001433{
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 int ret;
1436
Ben Widawskybaa09f52013-01-24 13:49:57 -08001437 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1438 if (!ret) {
1439 DRM_ERROR("failed to set up gmch\n");
1440 return -EIO;
1441 }
1442
Ben Widawsky41907dd2013-02-08 11:32:47 -08001443 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001444
1445 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001446 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
1447 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001448
1449 return 0;
1450}
1451
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001452static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001453{
1454 intel_gmch_remove();
1455}
1456
1457int i915_gem_gtt_init(struct drm_device *dev)
1458{
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001461 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001462
Ben Widawskybaa09f52013-01-24 13:49:57 -08001463 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001464 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001465 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08001466 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001467 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001468 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001469 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001470 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001471 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001472 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001473 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001474 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01001475 else if (INTEL_INFO(dev)->gen >= 7)
1476 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001477 else
Chris Wilson350ec882013-08-06 13:17:02 +01001478 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08001479 } else {
1480 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1481 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001482 }
1483
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001484 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001485 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08001486 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001487 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001488
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001489 gtt->base.dev = dev;
1490
Ben Widawskybaa09f52013-01-24 13:49:57 -08001491 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001492 DRM_INFO("Memory usable by graphics device = %zdM\n",
1493 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001494 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
1495 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001496
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001497 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02001498}