blob: ddad13fa31567aa7332a241262b5bb6b9e725ea8 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawsky26b1ff32012-11-04 09:21:31 -080031/* PPGTT stuff */
32#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
33
34#define GEN6_PDE_VALID (1 << 0)
35/* gen6+ has bit 11-4 for physical addr bit 39-32 */
36#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
37
38#define GEN6_PTE_VALID (1 << 0)
39#define GEN6_PTE_UNCACHED (1 << 1)
40#define HSW_PTE_UNCACHED (0)
41#define GEN6_PTE_CACHE_LLC (2 << 1)
42#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
43#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
44
Kenneth Graunke2d04bef2013-04-22 00:53:49 -070045static gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
46 dma_addr_t addr,
47 enum i915_cache_level level)
Ben Widawsky54d12522012-09-24 16:44:32 -070048{
Ben Widawskye7c2b582013-04-08 18:43:48 -070049 gen6_gtt_pte_t pte = GEN6_PTE_VALID;
Ben Widawsky54d12522012-09-24 16:44:32 -070050 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -070051
52 switch (level) {
53 case I915_CACHE_LLC_MLC:
Kenneth Graunke91197082013-04-22 00:53:51 -070054 pte |= GEN6_PTE_CACHE_LLC_MLC;
Ben Widawskye7210c32012-10-19 09:33:22 -070055 break;
56 case I915_CACHE_LLC:
57 pte |= GEN6_PTE_CACHE_LLC;
58 break;
59 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -070060 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -070061 break;
62 default:
63 BUG();
64 }
65
Ben Widawsky54d12522012-09-24 16:44:32 -070066 return pte;
67}
68
Kenneth Graunke93c34e72013-04-22 00:53:50 -070069#define BYT_PTE_WRITEABLE (1 << 1)
70#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
71
72static gen6_gtt_pte_t byt_pte_encode(struct drm_device *dev,
73 dma_addr_t addr,
74 enum i915_cache_level level)
75{
76 gen6_gtt_pte_t pte = GEN6_PTE_VALID;
77 pte |= GEN6_PTE_ADDR_ENCODE(addr);
78
79 /* Mark the page as writeable. Other platforms don't have a
80 * setting for read-only/writable, so this matches that behavior.
81 */
82 pte |= BYT_PTE_WRITEABLE;
83
84 if (level != I915_CACHE_NONE)
85 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
86
87 return pte;
88}
89
Kenneth Graunke91197082013-04-22 00:53:51 -070090static gen6_gtt_pte_t hsw_pte_encode(struct drm_device *dev,
91 dma_addr_t addr,
92 enum i915_cache_level level)
93{
94 gen6_gtt_pte_t pte = GEN6_PTE_VALID;
95 pte |= GEN6_PTE_ADDR_ENCODE(addr);
96
97 if (level != I915_CACHE_NONE)
98 pte |= GEN6_PTE_CACHE_LLC;
99
100 return pte;
101}
102
Ben Widawsky3e302542013-04-23 23:15:32 -0700103static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700104{
Ben Widawsky3e302542013-04-23 23:15:32 -0700105 struct drm_i915_private *dev_priv = ppgtt->dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700106 gen6_gtt_pte_t __iomem *pd_addr;
107 uint32_t pd_entry;
108 int i;
109
Ben Widawsky0a732872013-04-23 23:15:30 -0700110 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700111 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
112 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
113 for (i = 0; i < ppgtt->num_pd_entries; i++) {
114 dma_addr_t pt_addr;
115
116 pt_addr = ppgtt->pt_dma_addr[i];
117 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
118 pd_entry |= GEN6_PDE_VALID;
119
120 writel(pd_entry, pd_addr + i);
121 }
122 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700123}
124
125static int gen6_ppgtt_enable(struct drm_device *dev)
126{
127 drm_i915_private_t *dev_priv = dev->dev_private;
128 uint32_t pd_offset;
129 struct intel_ring_buffer *ring;
130 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
131 int i;
132
133 BUG_ON(ppgtt->pd_offset & 0x3f);
134
135 gen6_write_pdes(ppgtt);
Ben Widawsky61973492013-04-08 18:43:54 -0700136
137 pd_offset = ppgtt->pd_offset;
138 pd_offset /= 64; /* in cachelines, */
139 pd_offset <<= 16;
140
141 if (INTEL_INFO(dev)->gen == 6) {
142 uint32_t ecochk, gab_ctl, ecobits;
143
144 ecobits = I915_READ(GAC_ECO_BITS);
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300145 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
146 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700147
148 gab_ctl = I915_READ(GAB_CTL);
149 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
150
151 ecochk = I915_READ(GAM_ECOCHK);
152 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
153 ECOCHK_PPGTT_CACHE64B);
154 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
155 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300156 uint32_t ecochk, ecobits;
Ville Syrjäläa65c2fc2013-04-04 15:13:41 +0300157
158 ecobits = I915_READ(GAC_ECO_BITS);
159 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
160
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300161 ecochk = I915_READ(GAM_ECOCHK);
162 if (IS_HASWELL(dev)) {
163 ecochk |= ECOCHK_PPGTT_WB_HSW;
164 } else {
165 ecochk |= ECOCHK_PPGTT_LLC_IVB;
166 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
167 }
168 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawsky61973492013-04-08 18:43:54 -0700169 /* GFX_MODE is per-ring on gen7+ */
170 }
171
172 for_each_ring(ring, dev_priv, i) {
173 if (INTEL_INFO(dev)->gen >= 7)
174 I915_WRITE(RING_MODE_GEN7(ring),
175 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
176
177 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
178 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
179 }
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700180 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700181}
182
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100183/* PPGTT support for Sandybdrige/Gen6 and later */
Daniel Vetterdef886c2013-01-24 14:44:56 -0800184static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100185 unsigned first_entry,
186 unsigned num_entries)
187{
Ben Widawskye7c2b582013-04-08 18:43:48 -0700188 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +0100189 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100190 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
191 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100192
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700193 scratch_pte = ppgtt->pte_encode(ppgtt->dev,
194 ppgtt->scratch_page_dma_addr,
195 I915_CACHE_LLC);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100196
Daniel Vetter7bddb012012-02-09 17:15:47 +0100197 while (num_entries) {
198 last_pte = first_pte + num_entries;
199 if (last_pte > I915_PPGTT_PT_ENTRIES)
200 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100201
Daniel Vettera15326a2013-03-19 23:48:39 +0100202 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100203
204 for (i = first_pte; i < last_pte; i++)
205 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100206
207 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100208
Daniel Vetter7bddb012012-02-09 17:15:47 +0100209 num_entries -= last_pte - first_pte;
210 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100211 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100212 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100213}
214
Daniel Vetterdef886c2013-01-24 14:44:56 -0800215static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
216 struct sg_table *pages,
217 unsigned first_entry,
218 enum i915_cache_level cache_level)
219{
Ben Widawskye7c2b582013-04-08 18:43:48 -0700220 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100221 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200222 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
223 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800224
Daniel Vettera15326a2013-03-19 23:48:39 +0100225 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200226 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
227 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800228
Imre Deak2db76d72013-03-26 15:14:18 +0200229 page_addr = sg_page_iter_dma_address(&sg_iter);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700230 pt_vaddr[act_pte] = ppgtt->pte_encode(ppgtt->dev, page_addr,
231 cache_level);
Imre Deak6e995e22013-02-18 19:28:04 +0200232 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
233 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100234 act_pt++;
235 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200236 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800237
Daniel Vetterdef886c2013-01-24 14:44:56 -0800238 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800239 }
Imre Deak6e995e22013-02-18 19:28:04 +0200240 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800241}
242
Daniel Vetter3440d262013-01-24 13:49:56 -0800243static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100244{
Daniel Vetter3440d262013-01-24 13:49:56 -0800245 int i;
246
247 if (ppgtt->pt_dma_addr) {
248 for (i = 0; i < ppgtt->num_pd_entries; i++)
249 pci_unmap_page(ppgtt->dev->pdev,
250 ppgtt->pt_dma_addr[i],
251 4096, PCI_DMA_BIDIRECTIONAL);
252 }
253
254 kfree(ppgtt->pt_dma_addr);
255 for (i = 0; i < ppgtt->num_pd_entries; i++)
256 __free_page(ppgtt->pt_pages[i]);
257 kfree(ppgtt->pt_pages);
258 kfree(ppgtt);
259}
260
261static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
262{
263 struct drm_device *dev = ppgtt->dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100264 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100265 unsigned first_pd_entry_in_global_pt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100266 int i;
267 int ret = -ENOMEM;
268
269 /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
270 * entries. For aliasing ppgtt support we just steal them at the end for
271 * now. */
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200272 first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100273
Kenneth Graunke91197082013-04-22 00:53:51 -0700274 if (IS_HASWELL(dev)) {
275 ppgtt->pte_encode = hsw_pte_encode;
276 } else if (IS_VALLEYVIEW(dev)) {
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700277 ppgtt->pte_encode = byt_pte_encode;
278 } else {
279 ppgtt->pte_encode = gen6_pte_encode;
280 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100281 ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
Ben Widawsky61973492013-04-08 18:43:54 -0700282 ppgtt->enable = gen6_ppgtt_enable;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800283 ppgtt->clear_range = gen6_ppgtt_clear_range;
284 ppgtt->insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter3440d262013-01-24 13:49:56 -0800285 ppgtt->cleanup = gen6_ppgtt_cleanup;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100286 ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
287 GFP_KERNEL);
288 if (!ppgtt->pt_pages)
Daniel Vetter3440d262013-01-24 13:49:56 -0800289 return -ENOMEM;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100290
291 for (i = 0; i < ppgtt->num_pd_entries; i++) {
292 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
293 if (!ppgtt->pt_pages[i])
294 goto err_pt_alloc;
295 }
296
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800297 ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
298 GFP_KERNEL);
299 if (!ppgtt->pt_dma_addr)
300 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100301
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800302 for (i = 0; i < ppgtt->num_pd_entries; i++) {
303 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200304
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800305 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
306 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100307
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800308 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
309 ret = -EIO;
310 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100311
Daniel Vetter211c5682012-04-10 17:29:17 +0200312 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800313 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100314 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100315
Daniel Vetterdef886c2013-01-24 14:44:56 -0800316 ppgtt->clear_range(ppgtt, 0,
317 ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100318
Ben Widawskye7c2b582013-04-08 18:43:48 -0700319 ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100320
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100321 return 0;
322
323err_pd_pin:
324 if (ppgtt->pt_dma_addr) {
325 for (i--; i >= 0; i--)
326 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
327 4096, PCI_DMA_BIDIRECTIONAL);
328 }
329err_pt_alloc:
330 kfree(ppgtt->pt_dma_addr);
331 for (i = 0; i < ppgtt->num_pd_entries; i++) {
332 if (ppgtt->pt_pages[i])
333 __free_page(ppgtt->pt_pages[i]);
334 }
335 kfree(ppgtt->pt_pages);
Daniel Vetter3440d262013-01-24 13:49:56 -0800336
337 return ret;
338}
339
340static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
341{
342 struct drm_i915_private *dev_priv = dev->dev_private;
343 struct i915_hw_ppgtt *ppgtt;
344 int ret;
345
346 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
347 if (!ppgtt)
348 return -ENOMEM;
349
350 ppgtt->dev = dev;
Ben Widawsky1e7d12d2013-04-08 18:43:51 -0700351 ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
Daniel Vetter3440d262013-01-24 13:49:56 -0800352
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700353 if (INTEL_INFO(dev)->gen < 8)
354 ret = gen6_ppgtt_init(ppgtt);
355 else
356 BUG();
357
Daniel Vetter3440d262013-01-24 13:49:56 -0800358 if (ret)
359 kfree(ppgtt);
360 else
361 dev_priv->mm.aliasing_ppgtt = ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100362
363 return ret;
364}
365
366void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
367{
368 struct drm_i915_private *dev_priv = dev->dev_private;
369 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100370
371 if (!ppgtt)
372 return;
373
Daniel Vetter3440d262013-01-24 13:49:56 -0800374 ppgtt->cleanup(ppgtt);
Ben Widawsky5963cf02013-04-08 18:43:55 -0700375 dev_priv->mm.aliasing_ppgtt = NULL;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100376}
377
Daniel Vetter7bddb012012-02-09 17:15:47 +0100378void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
379 struct drm_i915_gem_object *obj,
380 enum i915_cache_level cache_level)
381{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800382 ppgtt->insert_entries(ppgtt, obj->pages,
383 obj->gtt_space->start >> PAGE_SHIFT,
384 cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100385}
386
387void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
388 struct drm_i915_gem_object *obj)
389{
Daniel Vetterdef886c2013-01-24 14:44:56 -0800390 ppgtt->clear_range(ppgtt,
391 obj->gtt_space->start >> PAGE_SHIFT,
392 obj->base.size >> PAGE_SHIFT);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100393}
394
Ben Widawskya81cc002013-01-18 12:30:31 -0800395extern int intel_iommu_gfx_mapped;
396/* Certain Gen5 chipsets require require idling the GPU before
397 * unmapping anything from the GTT when VT-d is enabled.
398 */
399static inline bool needs_idle_maps(struct drm_device *dev)
400{
401#ifdef CONFIG_INTEL_IOMMU
402 /* Query intel_iommu to see if we need the workaround. Presumably that
403 * was loaded first.
404 */
405 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
406 return true;
407#endif
408 return false;
409}
410
Ben Widawsky5c042282011-10-17 15:51:55 -0700411static bool do_idling(struct drm_i915_private *dev_priv)
412{
413 bool ret = dev_priv->mm.interruptible;
414
Ben Widawskya81cc002013-01-18 12:30:31 -0800415 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700416 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700417 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700418 DRM_ERROR("Couldn't idle GPU\n");
419 /* Wait a bit, in hopes it avoids the hang */
420 udelay(10);
421 }
422 }
423
424 return ret;
425}
426
427static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
428{
Ben Widawskya81cc002013-01-18 12:30:31 -0800429 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700430 dev_priv->mm.interruptible = interruptible;
431}
432
Daniel Vetter76aaf222010-11-05 22:23:30 +0100433void i915_gem_restore_gtt_mappings(struct drm_device *dev)
434{
435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000436 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100437
Chris Wilsonbee4a182011-01-21 10:54:32 +0000438 /* First fill our portion of the GTT with scratch pages */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800439 dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
440 dev_priv->gtt.total / PAGE_SIZE);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000441
Chris Wilson6c085a72012-08-20 11:40:46 +0200442 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
Chris Wilsona8e93122010-12-08 14:28:54 +0000443 i915_gem_clflush_object(obj);
Daniel Vetter74163902012-02-15 23:50:21 +0100444 i915_gem_gtt_bind_object(obj, obj->cache_level);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100445 }
446
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800447 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100448}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100449
Daniel Vetter74163902012-02-15 23:50:21 +0100450int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100451{
Chris Wilson9da3da62012-06-01 15:20:22 +0100452 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +0100453 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (!dma_map_sg(&obj->base.dev->pdev->dev,
456 obj->pages->sgl, obj->pages->nents,
457 PCI_DMA_BIDIRECTIONAL))
458 return -ENOSPC;
459
460 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100461}
462
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800463/*
464 * Binds an object into the global gtt with the specified cache level. The object
465 * will be accessible to the GPU via commands whose operands reference offsets
466 * within the global GTT as well as accessible by the GPU through the GMADR
467 * mapped BAR (dev_priv->mm.gtt->gtt).
468 */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800469static void gen6_ggtt_insert_entries(struct drm_device *dev,
470 struct sg_table *st,
471 unsigned int first_entry,
472 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800473{
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800474 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700475 gen6_gtt_pte_t __iomem *gtt_entries =
476 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +0200477 int i = 0;
478 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800479 dma_addr_t addr;
480
Imre Deak6e995e22013-02-18 19:28:04 +0200481 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200482 addr = sg_page_iter_dma_address(&sg_iter);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700483 iowrite32(dev_priv->gtt.pte_encode(dev, addr, level),
484 &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +0200485 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800486 }
487
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800488 /* XXX: This serves as a posting read to make sure that the PTE has
489 * actually been updated. There is some concern that even though
490 * registers and PTEs are within the same BAR that they are potentially
491 * of NUMA access patterns. Therefore, even with the way we assume
492 * hardware should work, we must keep this posting read for paranoia.
493 */
494 if (i != 0)
Daniel Vetter960e3e42013-01-24 14:44:57 -0800495 WARN_ON(readl(&gtt_entries[i-1])
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700496 != dev_priv->gtt.pte_encode(dev, addr, level));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800497
498 /* This next bit makes the above posting read even more important. We
499 * want to flush the TLBs only after we're certain all the PTE updates
500 * have finished.
501 */
502 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
503 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800504}
505
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800506static void gen6_ggtt_clear_range(struct drm_device *dev,
507 unsigned int first_entry,
508 unsigned int num_entries)
509{
510 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -0700511 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
512 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -0800513 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800514 int i;
515
516 if (WARN(num_entries > max_entries,
517 "First entry = %d; Num entries = %d (max=%d)\n",
518 first_entry, num_entries, max_entries))
519 num_entries = max_entries;
520
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700521 scratch_pte = dev_priv->gtt.pte_encode(dev,
522 dev_priv->gtt.scratch_page_dma,
523 I915_CACHE_LLC);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800524 for (i = 0; i < num_entries; i++)
525 iowrite32(scratch_pte, &gtt_base[i]);
526 readl(gtt_base);
527}
528
529
530static void i915_ggtt_insert_entries(struct drm_device *dev,
531 struct sg_table *st,
532 unsigned int pg_start,
533 enum i915_cache_level cache_level)
534{
535 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
536 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
537
538 intel_gtt_insert_sg_entries(st, pg_start, flags);
539
540}
541
542static void i915_ggtt_clear_range(struct drm_device *dev,
543 unsigned int first_entry,
544 unsigned int num_entries)
545{
546 intel_gtt_clear_range(first_entry, num_entries);
547}
548
549
Daniel Vetter74163902012-02-15 23:50:21 +0100550void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
551 enum i915_cache_level cache_level)
Chris Wilsond5bd1442011-04-14 06:48:26 +0100552{
553 struct drm_device *dev = obj->base.dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800554 struct drm_i915_private *dev_priv = dev->dev_private;
555
556 dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
557 obj->gtt_space->start >> PAGE_SHIFT,
558 cache_level);
Chris Wilsond5bd1442011-04-14 06:48:26 +0100559
Daniel Vetter74898d72012-02-15 23:50:22 +0100560 obj->has_global_gtt_mapping = 1;
Chris Wilsond5bd1442011-04-14 06:48:26 +0100561}
562
Chris Wilson05394f32010-11-08 19:18:58 +0000563void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100564{
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800565 struct drm_device *dev = obj->base.dev;
566 struct drm_i915_private *dev_priv = dev->dev_private;
567
568 dev_priv->gtt.gtt_clear_range(obj->base.dev,
569 obj->gtt_space->start >> PAGE_SHIFT,
570 obj->base.size >> PAGE_SHIFT);
Daniel Vetter74898d72012-02-15 23:50:22 +0100571
572 obj->has_global_gtt_mapping = 0;
Daniel Vetter74163902012-02-15 23:50:21 +0100573}
574
575void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
576{
Ben Widawsky5c042282011-10-17 15:51:55 -0700577 struct drm_device *dev = obj->base.dev;
578 struct drm_i915_private *dev_priv = dev->dev_private;
579 bool interruptible;
580
581 interruptible = do_idling(dev_priv);
582
Chris Wilson9da3da62012-06-01 15:20:22 +0100583 if (!obj->has_dma_mapping)
584 dma_unmap_sg(&dev->pdev->dev,
585 obj->pages->sgl, obj->pages->nents,
586 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -0700587
588 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100589}
Daniel Vetter644ec022012-03-26 09:45:40 +0200590
Chris Wilson42d6ab42012-07-26 11:49:32 +0100591static void i915_gtt_color_adjust(struct drm_mm_node *node,
592 unsigned long color,
593 unsigned long *start,
594 unsigned long *end)
595{
596 if (node->color != color)
597 *start += 4096;
598
599 if (!list_empty(&node->node_list)) {
600 node = list_entry(node->node_list.next,
601 struct drm_mm_node,
602 node_list);
603 if (node->allocated && node->color != color)
604 *end -= 4096;
605 }
606}
Ben Widawskyd7e50082012-12-18 10:31:25 -0800607void i915_gem_setup_global_gtt(struct drm_device *dev,
608 unsigned long start,
609 unsigned long mappable_end,
610 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +0200611{
Ben Widawskye78891c2013-01-25 16:41:04 -0800612 /* Let GEM Manage all of the aperture.
613 *
614 * However, leave one page at the end still bound to the scratch page.
615 * There are a number of places where the hardware apparently prefetches
616 * past the end of the object, and we've seen multiple hangs with the
617 * GPU head pointer stuck in a batchbuffer bound at the last page of the
618 * aperture. One page should be enough to keep any prefetching inside
619 * of the aperture.
620 */
Daniel Vetter644ec022012-03-26 09:45:40 +0200621 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoned2f3452012-11-15 11:32:19 +0000622 struct drm_mm_node *entry;
623 struct drm_i915_gem_object *obj;
624 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +0200625
Ben Widawsky35451cb2013-01-17 12:45:13 -0800626 BUG_ON(mappable_end > end);
627
Chris Wilsoned2f3452012-11-15 11:32:19 +0000628 /* Subtract the guard page ... */
Daniel Vetterd1dd20a2012-03-26 09:45:42 +0200629 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +0100630 if (!HAS_LLC(dev))
631 dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +0200632
Chris Wilsoned2f3452012-11-15 11:32:19 +0000633 /* Mark any preallocated objects as occupied */
634 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
635 DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
636 obj->gtt_offset, obj->base.size);
637
638 BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
639 obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
640 obj->gtt_offset,
641 obj->base.size,
642 false);
643 obj->has_global_gtt_mapping = 1;
644 }
645
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800646 dev_priv->gtt.start = start;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800647 dev_priv->gtt.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +0200648
Chris Wilsoned2f3452012-11-15 11:32:19 +0000649 /* Clear any non-preallocated blocks */
650 drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
651 hole_start, hole_end) {
652 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
653 hole_start, hole_end);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800654 dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
655 (hole_end-hole_start) / PAGE_SIZE);
Chris Wilsoned2f3452012-11-15 11:32:19 +0000656 }
657
658 /* And finally clear the reserved guard page */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800659 dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800660}
661
Ben Widawskyd7e50082012-12-18 10:31:25 -0800662static bool
663intel_enable_ppgtt(struct drm_device *dev)
664{
665 if (i915_enable_ppgtt >= 0)
666 return i915_enable_ppgtt;
667
668#ifdef CONFIG_INTEL_IOMMU
669 /* Disable ppgtt on SNB if VT-d is on. */
670 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
671 return false;
672#endif
673
674 return true;
675}
676
677void i915_gem_init_global_gtt(struct drm_device *dev)
678{
679 struct drm_i915_private *dev_priv = dev->dev_private;
680 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800681
Ben Widawskya54c0c22013-01-24 14:45:00 -0800682 gtt_size = dev_priv->gtt.total;
Ben Widawsky93d18792013-01-17 12:45:17 -0800683 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800684
685 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
Ben Widawskye78891c2013-01-25 16:41:04 -0800686 int ret;
Ben Widawsky3eb1c002013-04-08 18:43:52 -0700687
688 if (INTEL_INFO(dev)->gen <= 7) {
689 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
690 * aperture accordingly when using aliasing ppgtt. */
691 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
692 }
Ben Widawskyd7e50082012-12-18 10:31:25 -0800693
694 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
695
696 ret = i915_gem_init_aliasing_ppgtt(dev);
Ben Widawskye78891c2013-01-25 16:41:04 -0800697 if (!ret)
Ben Widawskyd7e50082012-12-18 10:31:25 -0800698 return;
Ben Widawskye78891c2013-01-25 16:41:04 -0800699
700 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
701 drm_mm_takedown(&dev_priv->mm.gtt_space);
702 gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
Ben Widawskyd7e50082012-12-18 10:31:25 -0800703 }
Ben Widawskye78891c2013-01-25 16:41:04 -0800704 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800705}
706
707static int setup_scratch_page(struct drm_device *dev)
708{
709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct page *page;
711 dma_addr_t dma_addr;
712
713 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
714 if (page == NULL)
715 return -ENOMEM;
716 get_page(page);
717 set_pages_uc(page, 1);
718
719#ifdef CONFIG_INTEL_IOMMU
720 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
721 PCI_DMA_BIDIRECTIONAL);
722 if (pci_dma_mapping_error(dev->pdev, dma_addr))
723 return -EINVAL;
724#else
725 dma_addr = page_to_phys(page);
726#endif
Ben Widawsky9c61a322013-01-18 12:30:32 -0800727 dev_priv->gtt.scratch_page = page;
728 dev_priv->gtt.scratch_page_dma = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800729
730 return 0;
731}
732
733static void teardown_scratch_page(struct drm_device *dev)
734{
735 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800736 set_pages_wb(dev_priv->gtt.scratch_page, 1);
737 pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800738 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky9c61a322013-01-18 12:30:32 -0800739 put_page(dev_priv->gtt.scratch_page);
740 __free_page(dev_priv->gtt.scratch_page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800741}
742
743static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
744{
745 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
746 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
747 return snb_gmch_ctl << 20;
748}
749
Ben Widawskybaa09f52013-01-24 13:49:57 -0800750static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800751{
752 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
753 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
754 return snb_gmch_ctl << 25; /* 32 MB units */
755}
756
Ben Widawskybaa09f52013-01-24 13:49:57 -0800757static int gen6_gmch_probe(struct drm_device *dev,
758 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800759 size_t *stolen,
760 phys_addr_t *mappable_base,
761 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800762{
763 struct drm_i915_private *dev_priv = dev->dev_private;
764 phys_addr_t gtt_bus_addr;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800765 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800766 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800767 int ret;
768
Ben Widawsky41907dd2013-02-08 11:32:47 -0800769 *mappable_base = pci_resource_start(dev->pdev, 2);
770 *mappable_end = pci_resource_len(dev->pdev, 2);
771
Ben Widawskybaa09f52013-01-24 13:49:57 -0800772 /* 64/512MB is the current min/max we actually know of, but this is just
773 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800774 */
Ben Widawsky41907dd2013-02-08 11:32:47 -0800775 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -0800776 DRM_ERROR("Unknown GMADR size (%lx)\n",
777 dev_priv->gtt.mappable_end);
778 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800779 }
780
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800781 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
782 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -0800783 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
784 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
785
Ben Widawskyc4ae25e2013-05-01 11:00:34 -0700786 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700787 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800788
Ben Widawskya93e4162013-04-08 18:43:47 -0700789 /* For Modern GENs the PTEs and register space are split in the BAR */
790 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
791 (pci_resource_len(dev->pdev, 0) / 2);
792
Ben Widawskybaa09f52013-01-24 13:49:57 -0800793 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
794 if (!dev_priv->gtt.gsm) {
795 DRM_ERROR("Failed to map the gtt page table\n");
796 return -ENOMEM;
797 }
798
799 ret = setup_scratch_page(dev);
800 if (ret)
801 DRM_ERROR("Scratch setup failed\n");
802
803 dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
804 dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
805
806 return ret;
807}
808
Changlong Xied93c6232013-01-31 11:32:50 +0800809static void gen6_gmch_remove(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 iounmap(dev_priv->gtt.gsm);
813 teardown_scratch_page(dev_priv->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800814}
815
816static int i915_gmch_probe(struct drm_device *dev,
817 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800818 size_t *stolen,
819 phys_addr_t *mappable_base,
820 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800821{
822 struct drm_i915_private *dev_priv = dev->dev_private;
823 int ret;
824
Ben Widawskybaa09f52013-01-24 13:49:57 -0800825 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
826 if (!ret) {
827 DRM_ERROR("failed to set up gmch\n");
828 return -EIO;
829 }
830
Ben Widawsky41907dd2013-02-08 11:32:47 -0800831 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800832
833 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
834 dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
835 dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
836
837 return 0;
838}
839
840static void i915_gmch_remove(struct drm_device *dev)
841{
842 intel_gmch_remove();
843}
844
845int i915_gem_gtt_init(struct drm_device *dev)
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
848 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800849 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800850
Ben Widawskybaa09f52013-01-24 13:49:57 -0800851 if (INTEL_INFO(dev)->gen <= 5) {
852 dev_priv->gtt.gtt_probe = i915_gmch_probe;
853 dev_priv->gtt.gtt_remove = i915_gmch_remove;
854 } else {
855 dev_priv->gtt.gtt_probe = gen6_gmch_probe;
856 dev_priv->gtt.gtt_remove = gen6_gmch_remove;
Kenneth Graunke91197082013-04-22 00:53:51 -0700857 if (IS_HASWELL(dev)) {
858 dev_priv->gtt.pte_encode = hsw_pte_encode;
859 } else if (IS_VALLEYVIEW(dev)) {
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700860 dev_priv->gtt.pte_encode = byt_pte_encode;
861 } else {
862 dev_priv->gtt.pte_encode = gen6_pte_encode;
863 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800864 }
865
Ben Widawskybaa09f52013-01-24 13:49:57 -0800866 ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800867 &dev_priv->gtt.stolen_size,
868 &gtt->mappable_base,
869 &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -0800870 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -0800871 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800872
Ben Widawskybaa09f52013-01-24 13:49:57 -0800873 /* GMADR is the PCI mmio aperture into the global GTT. */
874 DRM_INFO("Memory usable by graphics device = %zdM\n",
875 dev_priv->gtt.total >> 20);
876 DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
877 dev_priv->gtt.mappable_end >> 20);
878 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
879 dev_priv->gtt.stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800880
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800881 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +0200882}