blob: 2f22af2fb533fe38dd359d80ca0b26bb225b0141 [file] [log] [blame]
Ben Skeggsc39f4722015-01-13 22:13:14 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggse3c71eb2015-01-14 15:29:43 +100024#include "gf100.h"
25#include "ctxgf100.h"
26#include "fuc/os.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +100027
Ben Skeggse3c71eb2015-01-14 15:29:43 +100028#include <core/client.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100029#include <core/option.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100030#include <subdev/fb.h>
31#include <subdev/mc.h>
32#include <subdev/timer.h>
Ben Skeggsa65955e2015-08-20 14:54:18 +100033#include <engine/fifo.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100034
35#include <nvif/class.h>
36#include <nvif/unpack.h>
Ben Skeggsc39f4722015-01-13 22:13:14 +100037
38/*******************************************************************************
39 * Zero Bandwidth Clear
40 ******************************************************************************/
41
42static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100043gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100044{
Ben Skeggs276836d2015-08-20 14:54:10 +100045 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100046 if (gr->zbc_color[zbc].format) {
Ben Skeggs276836d2015-08-20 14:54:10 +100047 nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
48 nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
49 nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
50 nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +100051 }
Ben Skeggs276836d2015-08-20 14:54:10 +100052 nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
53 nvkm_wr32(device, 0x405820, zbc);
54 nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
Ben Skeggsc39f4722015-01-13 22:13:14 +100055}
56
57static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +100058gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +100059 const u32 ds[4], const u32 l2[4])
Ben Skeggsc39f4722015-01-13 22:13:14 +100060{
Ben Skeggs70bc7182015-08-20 14:54:21 +100061 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +100062 int zbc = -ENOSPC, i;
63
64 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +100065 if (gr->zbc_color[i].format) {
66 if (gr->zbc_color[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +100067 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100068 if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
69 gr->zbc_color[i].ds)))
Ben Skeggsc39f4722015-01-13 22:13:14 +100070 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100071 if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
72 gr->zbc_color[i].l2))) {
Ben Skeggsc39f4722015-01-13 22:13:14 +100073 WARN_ON(1);
74 return -EINVAL;
75 }
76 return i;
77 } else {
78 zbc = (zbc < 0) ? i : zbc;
79 }
80 }
81
82 if (zbc < 0)
83 return zbc;
84
Ben Skeggsbfee3f32015-08-20 14:54:08 +100085 memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
86 memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
87 gr->zbc_color[zbc].format = format;
Ben Skeggs70bc7182015-08-20 14:54:21 +100088 nvkm_ltc_zbc_color_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +100089 gf100_gr_zbc_clear_color(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +100090 return zbc;
91}
92
93static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100094gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100095{
Ben Skeggs276836d2015-08-20 14:54:10 +100096 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100097 if (gr->zbc_depth[zbc].format)
Ben Skeggs276836d2015-08-20 14:54:10 +100098 nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
99 nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
100 nvkm_wr32(device, 0x405820, zbc);
101 nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
Ben Skeggsc39f4722015-01-13 22:13:14 +1000102}
103
104static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000105gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000106 const u32 ds, const u32 l2)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000107{
Ben Skeggs70bc7182015-08-20 14:54:21 +1000108 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000109 int zbc = -ENOSPC, i;
110
111 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000112 if (gr->zbc_depth[i].format) {
113 if (gr->zbc_depth[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000114 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000115 if (gr->zbc_depth[i].ds != ds)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000116 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000117 if (gr->zbc_depth[i].l2 != l2) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000118 WARN_ON(1);
119 return -EINVAL;
120 }
121 return i;
122 } else {
123 zbc = (zbc < 0) ? i : zbc;
124 }
125 }
126
127 if (zbc < 0)
128 return zbc;
129
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000130 gr->zbc_depth[zbc].format = format;
131 gr->zbc_depth[zbc].ds = ds;
132 gr->zbc_depth[zbc].l2 = l2;
Ben Skeggs70bc7182015-08-20 14:54:21 +1000133 nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000134 gf100_gr_zbc_clear_depth(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000135 return zbc;
136}
137
138/*******************************************************************************
139 * Graphics object classes
140 ******************************************************************************/
141
142static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000143gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000144{
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000145 struct gf100_gr *gr = (void *)object->engine;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000146 union {
147 struct fermi_a_zbc_color_v0 v0;
148 } *args = data;
149 int ret;
150
151 if (nvif_unpack(args->v0, 0, 0, false)) {
152 switch (args->v0.format) {
153 case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
154 case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
155 case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
156 case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
157 case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
158 case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
159 case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
160 case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
161 case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
162 case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
163 case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
164 case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
165 case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
166 case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
167 case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
168 case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
169 case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
170 case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
171 case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000172 ret = gf100_gr_zbc_color_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000173 args->v0.ds,
174 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000175 if (ret >= 0) {
176 args->v0.index = ret;
177 return 0;
178 }
179 break;
180 default:
181 return -EINVAL;
182 }
183 }
184
185 return ret;
186}
187
188static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000189gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000190{
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000191 struct gf100_gr *gr = (void *)object->engine;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000192 union {
193 struct fermi_a_zbc_depth_v0 v0;
194 } *args = data;
195 int ret;
196
197 if (nvif_unpack(args->v0, 0, 0, false)) {
198 switch (args->v0.format) {
199 case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000200 ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000201 args->v0.ds,
202 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000203 return (ret >= 0) ? 0 : -ENOSPC;
204 default:
205 return -EINVAL;
206 }
207 }
208
209 return ret;
210}
211
212static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000213gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000214{
215 switch (mthd) {
216 case FERMI_A_ZBC_COLOR:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000217 return gf100_fermi_mthd_zbc_color(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000218 case FERMI_A_ZBC_DEPTH:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000219 return gf100_fermi_mthd_zbc_depth(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000220 default:
221 break;
222 }
223 return -EINVAL;
224}
225
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000226const struct nvkm_object_func
227gf100_fermi = {
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000228 .mthd = gf100_fermi_mthd,
Ben Skeggsc39f4722015-01-13 22:13:14 +1000229};
230
Ben Skeggsa65955e2015-08-20 14:54:18 +1000231static void
232gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000233{
Ben Skeggsa65955e2015-08-20 14:54:18 +1000234 nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
235 nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000236}
237
Ben Skeggsa65955e2015-08-20 14:54:18 +1000238static bool
239gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
240{
241 switch (class & 0x00ff) {
242 case 0x97:
243 case 0xc0:
244 switch (mthd) {
245 case 0x1528:
246 gf100_gr_mthd_set_shader_exceptions(device, data);
247 return true;
248 default:
249 break;
250 }
251 break;
252 default:
253 break;
254 }
255 return false;
256}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000257
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000258static int
259gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
260{
261 struct gf100_gr *gr = gf100_gr(base);
262 int c = 0;
263
264 while (gr->func->sclass[c].oclass) {
265 if (c++ == index) {
266 *sclass = gr->func->sclass[index];
267 return index;
268 }
269 }
270
271 return c;
272}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000273
274/*******************************************************************************
275 * PGRAPH context
276 ******************************************************************************/
277
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000278static int
279gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
280 int align, struct nvkm_gpuobj **pgpuobj)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000281{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000282 struct gf100_gr_chan *chan = gf100_gr_chan(object);
283 struct gf100_gr *gr = chan->gr;
284 int ret, i;
285
286 ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
287 align, false, parent, pgpuobj);
288 if (ret)
289 return ret;
290
291 nvkm_kmap(*pgpuobj);
292 for (i = 0; i < gr->size; i += 4)
293 nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);
294
295 if (!gr->firmware) {
296 nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
297 nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma.offset >> 8);
298 } else {
299 nvkm_wo32(*pgpuobj, 0xf4, 0);
300 nvkm_wo32(*pgpuobj, 0xf8, 0);
301 nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
302 nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma.offset));
303 nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma.offset));
304 nvkm_wo32(*pgpuobj, 0x1c, 1);
305 nvkm_wo32(*pgpuobj, 0x20, 0);
306 nvkm_wo32(*pgpuobj, 0x28, 0);
307 nvkm_wo32(*pgpuobj, 0x2c, 0);
308 }
309 nvkm_done(*pgpuobj);
310 return 0;
311}
312
313static void *
314gf100_gr_chan_dtor(struct nvkm_object *object)
315{
316 struct gf100_gr_chan *chan = gf100_gr_chan(object);
317 int i;
318
319 for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
320 if (chan->data[i].vma.node) {
321 nvkm_vm_unmap(&chan->data[i].vma);
322 nvkm_vm_put(&chan->data[i].vma);
323 }
324 nvkm_memory_del(&chan->data[i].mem);
325 }
326
327 if (chan->mmio_vma.node) {
328 nvkm_vm_unmap(&chan->mmio_vma);
329 nvkm_vm_put(&chan->mmio_vma);
330 }
331 nvkm_memory_del(&chan->mmio);
332 return chan;
333}
334
335static const struct nvkm_object_func
336gf100_gr_chan = {
337 .dtor = gf100_gr_chan_dtor,
338 .bind = gf100_gr_chan_bind,
339};
340
341static int
342gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
343 const struct nvkm_oclass *oclass,
344 struct nvkm_object **pobject)
345{
346 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000347 struct gf100_gr_data *data = gr->mmio_data;
348 struct gf100_gr_mmio *mmio = gr->mmio_list;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000349 struct gf100_gr_chan *chan;
Ben Skeggs227c95d2015-08-20 14:54:17 +1000350 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000351 int ret, i;
352
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000353 if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
354 return -ENOMEM;
355 nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
356 chan->gr = gr;
357 *pobject = &chan->object;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000358
359 /* allocate memory for a "mmio list" buffer that's used by the HUB
360 * fuc to modify some per-context register settings on first load
361 * of the context.
362 */
Ben Skeggs227c95d2015-08-20 14:54:17 +1000363 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
364 false, &chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000365 if (ret)
366 return ret;
367
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000368 ret = nvkm_vm_get(fifoch->vm, 0x1000, 12, NV_MEM_ACCESS_RW |
Ben Skeggs227c95d2015-08-20 14:54:17 +1000369 NV_MEM_ACCESS_SYS, &chan->mmio_vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000370 if (ret)
371 return ret;
372
Ben Skeggs227c95d2015-08-20 14:54:17 +1000373 nvkm_memory_map(chan->mmio, &chan->mmio_vma, 0);
374
Ben Skeggsc39f4722015-01-13 22:13:14 +1000375 /* allocate buffers referenced by mmio list */
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000376 for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
Ben Skeggs227c95d2015-08-20 14:54:17 +1000377 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
378 data->size, data->align, false,
379 &chan->data[i].mem);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000380 if (ret)
381 return ret;
382
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000383 ret = nvkm_vm_get(fifoch->vm,
384 nvkm_memory_size(chan->data[i].mem), 12,
385 data->access, &chan->data[i].vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000386 if (ret)
387 return ret;
388
Ben Skeggs227c95d2015-08-20 14:54:17 +1000389 nvkm_memory_map(chan->data[i].mem, &chan->data[i].vma, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000390 data++;
391 }
392
393 /* finally, fill in the mmio list and point the context at it */
Ben Skeggs142ea052015-08-20 14:54:14 +1000394 nvkm_kmap(chan->mmio);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000395 for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000396 u32 addr = mmio->addr;
397 u32 data = mmio->data;
398
399 if (mmio->buffer >= 0) {
400 u64 info = chan->data[mmio->buffer].vma.offset;
401 data |= info >> mmio->shift;
402 }
403
Ben Skeggs142ea052015-08-20 14:54:14 +1000404 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
405 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000406 mmio++;
407 }
Ben Skeggs142ea052015-08-20 14:54:14 +1000408 nvkm_done(chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000409 return 0;
410}
411
Ben Skeggsc39f4722015-01-13 22:13:14 +1000412/*******************************************************************************
413 * PGRAPH register lists
414 ******************************************************************************/
415
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000416const struct gf100_gr_init
417gf100_gr_init_main_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000418 { 0x400080, 1, 0x04, 0x003083c2 },
419 { 0x400088, 1, 0x04, 0x00006fe7 },
420 { 0x40008c, 1, 0x04, 0x00000000 },
421 { 0x400090, 1, 0x04, 0x00000030 },
422 { 0x40013c, 1, 0x04, 0x013901f7 },
423 { 0x400140, 1, 0x04, 0x00000100 },
424 { 0x400144, 1, 0x04, 0x00000000 },
425 { 0x400148, 1, 0x04, 0x00000110 },
426 { 0x400138, 1, 0x04, 0x00000000 },
427 { 0x400130, 2, 0x04, 0x00000000 },
428 { 0x400124, 1, 0x04, 0x00000002 },
429 {}
430};
431
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000432const struct gf100_gr_init
433gf100_gr_init_fe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000434 { 0x40415c, 1, 0x04, 0x00000000 },
435 { 0x404170, 1, 0x04, 0x00000000 },
436 {}
437};
438
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000439const struct gf100_gr_init
440gf100_gr_init_pri_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000441 { 0x404488, 2, 0x04, 0x00000000 },
442 {}
443};
444
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000445const struct gf100_gr_init
446gf100_gr_init_rstr2d_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000447 { 0x407808, 1, 0x04, 0x00000000 },
448 {}
449};
450
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000451const struct gf100_gr_init
452gf100_gr_init_pd_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000453 { 0x406024, 1, 0x04, 0x00000000 },
454 {}
455};
456
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000457const struct gf100_gr_init
458gf100_gr_init_ds_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000459 { 0x405844, 1, 0x04, 0x00ffffff },
460 { 0x405850, 1, 0x04, 0x00000000 },
461 { 0x405908, 1, 0x04, 0x00000000 },
462 {}
463};
464
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000465const struct gf100_gr_init
466gf100_gr_init_scc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000467 { 0x40803c, 1, 0x04, 0x00000000 },
468 {}
469};
470
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000471const struct gf100_gr_init
472gf100_gr_init_prop_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000473 { 0x4184a0, 1, 0x04, 0x00000000 },
474 {}
475};
476
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000477const struct gf100_gr_init
478gf100_gr_init_gpc_unk_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000479 { 0x418604, 1, 0x04, 0x00000000 },
480 { 0x418680, 1, 0x04, 0x00000000 },
481 { 0x418714, 1, 0x04, 0x80000000 },
482 { 0x418384, 1, 0x04, 0x00000000 },
483 {}
484};
485
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000486const struct gf100_gr_init
487gf100_gr_init_setup_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000488 { 0x418814, 3, 0x04, 0x00000000 },
489 {}
490};
491
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000492const struct gf100_gr_init
493gf100_gr_init_crstr_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000494 { 0x418b04, 1, 0x04, 0x00000000 },
495 {}
496};
497
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000498const struct gf100_gr_init
499gf100_gr_init_setup_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000500 { 0x4188c8, 1, 0x04, 0x80000000 },
501 { 0x4188cc, 1, 0x04, 0x00000000 },
502 { 0x4188d0, 1, 0x04, 0x00010000 },
503 { 0x4188d4, 1, 0x04, 0x00000001 },
504 {}
505};
506
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000507const struct gf100_gr_init
508gf100_gr_init_zcull_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000509 { 0x418910, 1, 0x04, 0x00010001 },
510 { 0x418914, 1, 0x04, 0x00000301 },
511 { 0x418918, 1, 0x04, 0x00800000 },
512 { 0x418980, 1, 0x04, 0x77777770 },
513 { 0x418984, 3, 0x04, 0x77777777 },
514 {}
515};
516
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000517const struct gf100_gr_init
518gf100_gr_init_gpm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000519 { 0x418c04, 1, 0x04, 0x00000000 },
520 { 0x418c88, 1, 0x04, 0x00000000 },
521 {}
522};
523
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000524const struct gf100_gr_init
525gf100_gr_init_gpc_unk_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000526 { 0x418d00, 1, 0x04, 0x00000000 },
527 { 0x418f08, 1, 0x04, 0x00000000 },
528 { 0x418e00, 1, 0x04, 0x00000050 },
529 { 0x418e08, 1, 0x04, 0x00000000 },
530 {}
531};
532
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000533const struct gf100_gr_init
534gf100_gr_init_gcc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000535 { 0x41900c, 1, 0x04, 0x00000000 },
536 { 0x419018, 1, 0x04, 0x00000000 },
537 {}
538};
539
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000540const struct gf100_gr_init
541gf100_gr_init_tpccs_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000542 { 0x419d08, 2, 0x04, 0x00000000 },
543 { 0x419d10, 1, 0x04, 0x00000014 },
544 {}
545};
546
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000547const struct gf100_gr_init
548gf100_gr_init_tex_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000549 { 0x419ab0, 1, 0x04, 0x00000000 },
550 { 0x419ab8, 1, 0x04, 0x000000e7 },
551 { 0x419abc, 2, 0x04, 0x00000000 },
552 {}
553};
554
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000555const struct gf100_gr_init
556gf100_gr_init_pe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000557 { 0x41980c, 3, 0x04, 0x00000000 },
558 { 0x419844, 1, 0x04, 0x00000000 },
559 { 0x41984c, 1, 0x04, 0x00005bc5 },
560 { 0x419850, 4, 0x04, 0x00000000 },
561 {}
562};
563
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000564const struct gf100_gr_init
565gf100_gr_init_l1c_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000566 { 0x419c98, 1, 0x04, 0x00000000 },
567 { 0x419ca8, 1, 0x04, 0x80000000 },
568 { 0x419cb4, 1, 0x04, 0x00000000 },
569 { 0x419cb8, 1, 0x04, 0x00008bf4 },
570 { 0x419cbc, 1, 0x04, 0x28137606 },
571 { 0x419cc0, 2, 0x04, 0x00000000 },
572 {}
573};
574
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000575const struct gf100_gr_init
576gf100_gr_init_wwdx_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000577 { 0x419bd4, 1, 0x04, 0x00800000 },
578 { 0x419bdc, 1, 0x04, 0x00000000 },
579 {}
580};
581
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000582const struct gf100_gr_init
583gf100_gr_init_tpccs_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000584 { 0x419d2c, 1, 0x04, 0x00000000 },
585 {}
586};
587
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000588const struct gf100_gr_init
589gf100_gr_init_mpc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000590 { 0x419c0c, 1, 0x04, 0x00000000 },
591 {}
592};
593
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000594static const struct gf100_gr_init
595gf100_gr_init_sm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000596 { 0x419e00, 1, 0x04, 0x00000000 },
597 { 0x419ea0, 1, 0x04, 0x00000000 },
598 { 0x419ea4, 1, 0x04, 0x00000100 },
599 { 0x419ea8, 1, 0x04, 0x00001100 },
600 { 0x419eac, 1, 0x04, 0x11100702 },
601 { 0x419eb0, 1, 0x04, 0x00000003 },
602 { 0x419eb4, 4, 0x04, 0x00000000 },
603 { 0x419ec8, 1, 0x04, 0x06060618 },
604 { 0x419ed0, 1, 0x04, 0x0eff0e38 },
605 { 0x419ed4, 1, 0x04, 0x011104f1 },
606 { 0x419edc, 1, 0x04, 0x00000000 },
607 { 0x419f00, 1, 0x04, 0x00000000 },
608 { 0x419f2c, 1, 0x04, 0x00000000 },
609 {}
610};
611
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000612const struct gf100_gr_init
613gf100_gr_init_be_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000614 { 0x40880c, 1, 0x04, 0x00000000 },
615 { 0x408910, 9, 0x04, 0x00000000 },
616 { 0x408950, 1, 0x04, 0x00000000 },
617 { 0x408954, 1, 0x04, 0x0000ffff },
618 { 0x408984, 1, 0x04, 0x00000000 },
619 { 0x408988, 1, 0x04, 0x08040201 },
620 { 0x40898c, 1, 0x04, 0x80402010 },
621 {}
622};
623
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000624const struct gf100_gr_init
625gf100_gr_init_fe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000626 { 0x4040f0, 1, 0x04, 0x00000000 },
627 {}
628};
629
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000630const struct gf100_gr_init
631gf100_gr_init_pe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000632 { 0x419880, 1, 0x04, 0x00000002 },
633 {}
634};
635
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000636static const struct gf100_gr_pack
637gf100_gr_pack_mmio[] = {
638 { gf100_gr_init_main_0 },
639 { gf100_gr_init_fe_0 },
640 { gf100_gr_init_pri_0 },
641 { gf100_gr_init_rstr2d_0 },
642 { gf100_gr_init_pd_0 },
643 { gf100_gr_init_ds_0 },
644 { gf100_gr_init_scc_0 },
645 { gf100_gr_init_prop_0 },
646 { gf100_gr_init_gpc_unk_0 },
647 { gf100_gr_init_setup_0 },
648 { gf100_gr_init_crstr_0 },
649 { gf100_gr_init_setup_1 },
650 { gf100_gr_init_zcull_0 },
651 { gf100_gr_init_gpm_0 },
652 { gf100_gr_init_gpc_unk_1 },
653 { gf100_gr_init_gcc_0 },
654 { gf100_gr_init_tpccs_0 },
655 { gf100_gr_init_tex_0 },
656 { gf100_gr_init_pe_0 },
657 { gf100_gr_init_l1c_0 },
658 { gf100_gr_init_wwdx_0 },
659 { gf100_gr_init_tpccs_1 },
660 { gf100_gr_init_mpc_0 },
661 { gf100_gr_init_sm_0 },
662 { gf100_gr_init_be_0 },
663 { gf100_gr_init_fe_1 },
664 { gf100_gr_init_pe_1 },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000665 {}
666};
667
668/*******************************************************************************
669 * PGRAPH engine/subdev functions
670 ******************************************************************************/
671
672void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000673gf100_gr_zbc_init(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000674{
675 const u32 zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
676 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
677 const u32 one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
678 0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
679 const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
680 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
681 const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
682 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
Ben Skeggs70bc7182015-08-20 14:54:21 +1000683 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000684 int index;
685
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000686 if (!gr->zbc_color[0].format) {
687 gf100_gr_zbc_color_get(gr, 1, & zero[0], &zero[4]);
688 gf100_gr_zbc_color_get(gr, 2, & one[0], &one[4]);
689 gf100_gr_zbc_color_get(gr, 4, &f32_0[0], &f32_0[4]);
690 gf100_gr_zbc_color_get(gr, 4, &f32_1[0], &f32_1[4]);
691 gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
692 gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000693 }
694
695 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000696 gf100_gr_zbc_clear_color(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000697 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000698 gf100_gr_zbc_clear_depth(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000699}
700
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900701/**
702 * Wait until GR goes idle. GR is considered idle if it is disabled by the
703 * MC (0x200) register, or GR is not busy and a context switch is not in
704 * progress.
705 */
706int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000707gf100_gr_wait_idle(struct gf100_gr *gr)
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900708{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000709 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
710 struct nvkm_device *device = subdev->device;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900711 unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
712 bool gr_enabled, ctxsw_active, gr_busy;
713
714 do {
715 /*
716 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
717 * up-to-date
718 */
Ben Skeggs276836d2015-08-20 14:54:10 +1000719 nvkm_rd32(device, 0x400700);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900720
Ben Skeggs276836d2015-08-20 14:54:10 +1000721 gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
722 ctxsw_active = nvkm_rd32(device, 0x2640) & 0x8000;
723 gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900724
725 if (!gr_enabled || (!gr_busy && !ctxsw_active))
726 return 0;
727 } while (time_before(jiffies, end_jiffies));
728
Ben Skeggs109c2f22015-08-20 14:54:13 +1000729 nvkm_error(subdev,
730 "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
731 gr_enabled, ctxsw_active, gr_busy);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900732 return -EAGAIN;
733}
734
Ben Skeggsc39f4722015-01-13 22:13:14 +1000735void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000736gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000737{
Ben Skeggs276836d2015-08-20 14:54:10 +1000738 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000739 const struct gf100_gr_pack *pack;
740 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000741
742 pack_for_each_init(init, pack, p) {
743 u32 next = init->addr + init->count * init->pitch;
744 u32 addr = init->addr;
745 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000746 nvkm_wr32(device, addr, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000747 addr += init->pitch;
748 }
749 }
750}
751
752void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000753gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000754{
Ben Skeggs276836d2015-08-20 14:54:10 +1000755 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000756 const struct gf100_gr_pack *pack;
757 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000758 u32 data = 0;
759
Ben Skeggs276836d2015-08-20 14:54:10 +1000760 nvkm_wr32(device, 0x400208, 0x80000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000761
762 pack_for_each_init(init, pack, p) {
763 u32 next = init->addr + init->count * init->pitch;
764 u32 addr = init->addr;
765
766 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000767 nvkm_wr32(device, 0x400204, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000768 data = init->data;
769 }
770
771 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000772 nvkm_wr32(device, 0x400200, addr);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900773 /**
774 * Wait for GR to go idle after submitting a
775 * GO_IDLE bundle
776 */
777 if ((addr & 0xffff) == 0xe100)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000778 gf100_gr_wait_idle(gr);
Ben Skeggsc4584ad2015-08-20 14:54:11 +1000779 nvkm_msec(device, 2000,
780 if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
781 break;
782 );
Ben Skeggsc39f4722015-01-13 22:13:14 +1000783 addr += init->pitch;
784 }
785 }
786
Ben Skeggs276836d2015-08-20 14:54:10 +1000787 nvkm_wr32(device, 0x400208, 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000788}
789
790void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000791gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000792{
Ben Skeggs276836d2015-08-20 14:54:10 +1000793 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000794 const struct gf100_gr_pack *pack;
795 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000796 u32 data = 0;
797
798 pack_for_each_init(init, pack, p) {
799 u32 ctrl = 0x80000000 | pack->type;
800 u32 next = init->addr + init->count * init->pitch;
801 u32 addr = init->addr;
802
803 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000804 nvkm_wr32(device, 0x40448c, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000805 data = init->data;
806 }
807
808 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000809 nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000810 addr += init->pitch;
811 }
812 }
813}
814
815u64
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000816gf100_gr_units(struct nvkm_gr *obj)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000817{
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000818 struct gf100_gr *gr = container_of(obj, typeof(*gr), base);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000819 u64 cfg;
820
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000821 cfg = (u32)gr->gpc_nr;
822 cfg |= (u32)gr->tpc_total << 8;
823 cfg |= (u64)gr->rop_nr << 32;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000824
825 return cfg;
826}
827
Ben Skeggs109c2f22015-08-20 14:54:13 +1000828static const struct nvkm_bitfield gk104_sked_error[] = {
829 { 0x00000080, "CONSTANT_BUFFER_SIZE" },
830 { 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
831 { 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
832 { 0x00000800, "WARP_CSTACK_SIZE" },
833 { 0x00001000, "TOTAL_TEMP_SIZE" },
834 { 0x00002000, "REGISTER_COUNT" },
835 { 0x00040000, "TOTAL_THREADS" },
836 { 0x00100000, "PROGRAM_OFFSET" },
837 { 0x00200000, "SHARED_MEMORY_SIZE" },
838 { 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
839 { 0x04000000, "TOTAL_REGISTER_COUNT" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000840 {}
841};
842
Ben Skeggs109c2f22015-08-20 14:54:13 +1000843static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
844 { 0x00000002, "RT_PITCH_OVERRUN" },
845 { 0x00000010, "RT_WIDTH_OVERRUN" },
846 { 0x00000020, "RT_HEIGHT_OVERRUN" },
847 { 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
848 { 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
849 { 0x00000400, "RT_LINEAR_MISMATCH" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000850 {}
851};
852
853static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000854gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000855{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000856 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
857 struct nvkm_device *device = subdev->device;
858 char error[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000859 u32 trap[4];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000860
Ben Skeggs109c2f22015-08-20 14:54:13 +1000861 trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
Ben Skeggs276836d2015-08-20 14:54:10 +1000862 trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
863 trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
864 trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000865
Ben Skeggs109c2f22015-08-20 14:54:13 +1000866 nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000867
Ben Skeggs109c2f22015-08-20 14:54:13 +1000868 nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
869 "format = %x, storage type = %x\n",
870 gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
871 (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
Ben Skeggs276836d2015-08-20 14:54:10 +1000872 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000873}
874
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000875static const struct nvkm_enum gf100_mp_warp_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000876 { 0x00, "NO_ERROR" },
877 { 0x01, "STACK_MISMATCH" },
878 { 0x05, "MISALIGNED_PC" },
879 { 0x08, "MISALIGNED_GPR" },
880 { 0x09, "INVALID_OPCODE" },
881 { 0x0d, "GPR_OUT_OF_BOUNDS" },
882 { 0x0e, "MEM_OUT_OF_BOUNDS" },
883 { 0x0f, "UNALIGNED_MEM_ACCESS" },
884 { 0x11, "INVALID_PARAM" },
885 {}
886};
887
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000888static const struct nvkm_bitfield gf100_mp_global_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000889 { 0x00000004, "MULTIPLE_WARP_ERRORS" },
890 { 0x00000008, "OUT_OF_STACK_SPACE" },
891 {}
892};
893
894static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000895gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000896{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000897 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
898 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000899 u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
900 u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000901 const struct nvkm_enum *warp;
902 char glob[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000903
Ben Skeggs109c2f22015-08-20 14:54:13 +1000904 nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
905 warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);
906
907 nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
908 "global %08x [%s] warp %04x [%s]\n",
909 gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
Ben Skeggsc39f4722015-01-13 22:13:14 +1000910
Ben Skeggs276836d2015-08-20 14:54:10 +1000911 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
912 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000913}
914
915static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000916gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000917{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000918 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
919 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000920 u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000921
922 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000923 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000924 nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000925 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000926 stat &= ~0x00000001;
927 }
928
929 if (stat & 0x00000002) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000930 gf100_gr_trap_mp(gr, gpc, tpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000931 stat &= ~0x00000002;
932 }
933
934 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000935 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000936 nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000937 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000938 stat &= ~0x00000004;
939 }
940
941 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000942 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000943 nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000944 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000945 stat &= ~0x00000008;
946 }
947
948 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +1000949 nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000950 }
951}
952
953static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000954gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000955{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000956 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
957 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000958 u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000959 int tpc;
960
961 if (stat & 0x00000001) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000962 gf100_gr_trap_gpc_rop(gr, gpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000963 stat &= ~0x00000001;
964 }
965
966 if (stat & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000967 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000968 nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000969 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000970 stat &= ~0x00000002;
971 }
972
973 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000974 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000975 nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000976 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000977 stat &= ~0x00000004;
978 }
979
980 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000981 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000982 nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000983 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000984 stat &= ~0x00000009;
985 }
986
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000987 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000988 u32 mask = 0x00010000 << tpc;
989 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000990 gf100_gr_trap_tpc(gr, gpc, tpc);
Ben Skeggs276836d2015-08-20 14:54:10 +1000991 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000992 stat &= ~mask;
993 }
994 }
995
996 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +1000997 nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000998 }
999}
1000
1001static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001002gf100_gr_trap_intr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001003{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001004 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1005 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001006 u32 trap = nvkm_rd32(device, 0x400108);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001007 int rop, gpc;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001008
1009 if (trap & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001010 u32 stat = nvkm_rd32(device, 0x404000);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001011 nvkm_error(subdev, "DISPATCH %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001012 nvkm_wr32(device, 0x404000, 0xc0000000);
1013 nvkm_wr32(device, 0x400108, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001014 trap &= ~0x00000001;
1015 }
1016
1017 if (trap & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001018 u32 stat = nvkm_rd32(device, 0x404600);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001019 nvkm_error(subdev, "M2MF %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001020 nvkm_wr32(device, 0x404600, 0xc0000000);
1021 nvkm_wr32(device, 0x400108, 0x00000002);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001022 trap &= ~0x00000002;
1023 }
1024
1025 if (trap & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001026 u32 stat = nvkm_rd32(device, 0x408030);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001027 nvkm_error(subdev, "CCACHE %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001028 nvkm_wr32(device, 0x408030, 0xc0000000);
1029 nvkm_wr32(device, 0x400108, 0x00000008);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001030 trap &= ~0x00000008;
1031 }
1032
1033 if (trap & 0x00000010) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001034 u32 stat = nvkm_rd32(device, 0x405840);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001035 nvkm_error(subdev, "SHADER %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001036 nvkm_wr32(device, 0x405840, 0xc0000000);
1037 nvkm_wr32(device, 0x400108, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001038 trap &= ~0x00000010;
1039 }
1040
1041 if (trap & 0x00000040) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001042 u32 stat = nvkm_rd32(device, 0x40601c);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001043 nvkm_error(subdev, "UNK6 %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001044 nvkm_wr32(device, 0x40601c, 0xc0000000);
1045 nvkm_wr32(device, 0x400108, 0x00000040);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001046 trap &= ~0x00000040;
1047 }
1048
1049 if (trap & 0x00000080) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001050 u32 stat = nvkm_rd32(device, 0x404490);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001051 nvkm_error(subdev, "MACRO %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001052 nvkm_wr32(device, 0x404490, 0xc0000000);
1053 nvkm_wr32(device, 0x400108, 0x00000080);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001054 trap &= ~0x00000080;
1055 }
1056
1057 if (trap & 0x00000100) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001058 u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
1059 char sked[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +10001060
Ben Skeggs109c2f22015-08-20 14:54:13 +10001061 nvkm_snprintbf(sked, sizeof(sked), gk104_sked_error, stat);
1062 nvkm_error(subdev, "SKED: %08x [%s]\n", stat, sked);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001063
Ben Skeggs109c2f22015-08-20 14:54:13 +10001064 if (stat)
Ben Skeggs276836d2015-08-20 14:54:10 +10001065 nvkm_wr32(device, 0x407020, 0x40000000);
1066 nvkm_wr32(device, 0x400108, 0x00000100);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001067 trap &= ~0x00000100;
1068 }
1069
1070 if (trap & 0x01000000) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001071 u32 stat = nvkm_rd32(device, 0x400118);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001072 for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001073 u32 mask = 0x00000001 << gpc;
1074 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001075 gf100_gr_trap_gpc(gr, gpc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001076 nvkm_wr32(device, 0x400118, mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001077 stat &= ~mask;
1078 }
1079 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001080 nvkm_wr32(device, 0x400108, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001081 trap &= ~0x01000000;
1082 }
1083
1084 if (trap & 0x02000000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001085 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001086 u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
1087 u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001088 nvkm_error(subdev, "ROP%d %08x %08x\n",
Ben Skeggsc39f4722015-01-13 22:13:14 +10001089 rop, statz, statc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001090 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1091 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001092 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001093 nvkm_wr32(device, 0x400108, 0x02000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001094 trap &= ~0x02000000;
1095 }
1096
1097 if (trap) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001098 nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001099 nvkm_wr32(device, 0x400108, trap);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001100 }
1101}
1102
1103static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001104gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001105{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001106 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1107 struct nvkm_device *device = subdev->device;
1108 nvkm_error(subdev, "%06x - done %08x\n", base,
1109 nvkm_rd32(device, base + 0x400));
1110 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1111 nvkm_rd32(device, base + 0x800),
1112 nvkm_rd32(device, base + 0x804),
1113 nvkm_rd32(device, base + 0x808),
1114 nvkm_rd32(device, base + 0x80c));
1115 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1116 nvkm_rd32(device, base + 0x810),
1117 nvkm_rd32(device, base + 0x814),
1118 nvkm_rd32(device, base + 0x818),
1119 nvkm_rd32(device, base + 0x81c));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001120}
1121
1122void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001123gf100_gr_ctxctl_debug(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001124{
Ben Skeggs276836d2015-08-20 14:54:10 +10001125 struct nvkm_device *device = gr->base.engine.subdev.device;
1126 u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001127 u32 gpc;
1128
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001129 gf100_gr_ctxctl_debug_unit(gr, 0x409000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001130 for (gpc = 0; gpc < gpcnr; gpc++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001131 gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001132}
1133
1134static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001135gf100_gr_ctxctl_isr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001136{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001137 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1138 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001139 u32 stat = nvkm_rd32(device, 0x409c18);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001140
1141 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001142 u32 code = nvkm_rd32(device, 0x409814);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001143 if (code == E_BAD_FWMTHD) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001144 u32 class = nvkm_rd32(device, 0x409808);
1145 u32 addr = nvkm_rd32(device, 0x40980c);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001146 u32 subc = (addr & 0x00070000) >> 16;
1147 u32 mthd = (addr & 0x00003ffc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001148 u32 data = nvkm_rd32(device, 0x409810);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001149
Ben Skeggs109c2f22015-08-20 14:54:13 +10001150 nvkm_error(subdev, "FECS MTHD subc %d class %04x "
1151 "mthd %04x data %08x\n",
1152 subc, class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001153
Ben Skeggs276836d2015-08-20 14:54:10 +10001154 nvkm_wr32(device, 0x409c20, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001155 stat &= ~0x00000001;
1156 } else {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001157 nvkm_error(subdev, "FECS ucode error %d\n", code);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001158 }
1159 }
1160
1161 if (stat & 0x00080000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001162 nvkm_error(subdev, "FECS watchdog timeout\n");
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001163 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001164 nvkm_wr32(device, 0x409c20, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001165 stat &= ~0x00080000;
1166 }
1167
1168 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001169 nvkm_error(subdev, "FECS %08x\n", stat);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001170 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001171 nvkm_wr32(device, 0x409c20, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001172 }
1173}
1174
1175static void
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001176gf100_gr_intr(struct nvkm_subdev *subdev)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001177{
Ben Skeggs276836d2015-08-20 14:54:10 +10001178 struct gf100_gr *gr = (void *)subdev;
1179 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsa65955e2015-08-20 14:54:18 +10001180 struct nvkm_fifo_chan *chan;
1181 unsigned long flags;
Ben Skeggs276836d2015-08-20 14:54:10 +10001182 u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
1183 u32 stat = nvkm_rd32(device, 0x400100);
1184 u32 addr = nvkm_rd32(device, 0x400704);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001185 u32 mthd = (addr & 0x00003ffc);
1186 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggs276836d2015-08-20 14:54:10 +10001187 u32 data = nvkm_rd32(device, 0x400708);
1188 u32 code = nvkm_rd32(device, 0x400110);
Ben Skeggs91c772e2015-04-13 13:09:28 +10001189 u32 class;
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001190 const char *name = "unknown";
1191 int chid = -1;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001192
Ben Skeggsa65955e2015-08-20 14:54:18 +10001193 chan = nvkm_fifo_chan_inst(device->fifo, (u64)inst << 12, &flags);
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001194 if (chan) {
1195 name = chan->object.client->name;
1196 chid = chan->chid;
1197 }
Ben Skeggsa65955e2015-08-20 14:54:18 +10001198
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001199 if (nv_device(gr)->card_type < NV_E0 || subc < 4)
Ben Skeggs276836d2015-08-20 14:54:10 +10001200 class = nvkm_rd32(device, 0x404200 + (subc * 4));
Ben Skeggs91c772e2015-04-13 13:09:28 +10001201 else
1202 class = 0x0000;
1203
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001204 if (stat & 0x00000001) {
1205 /*
1206 * notifier interrupt, only needed for cyclestats
1207 * can be safely ignored
1208 */
Ben Skeggs276836d2015-08-20 14:54:10 +10001209 nvkm_wr32(device, 0x400100, 0x00000001);
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001210 stat &= ~0x00000001;
1211 }
1212
Ben Skeggsc39f4722015-01-13 22:13:14 +10001213 if (stat & 0x00000010) {
Ben Skeggsa65955e2015-08-20 14:54:18 +10001214 if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001215 nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
1216 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001217 chid, inst << 12, name, subc,
1218 class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001219 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001220 nvkm_wr32(device, 0x400100, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001221 stat &= ~0x00000010;
1222 }
1223
1224 if (stat & 0x00000020) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001225 nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
1226 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001227 chid, inst << 12, name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001228 nvkm_wr32(device, 0x400100, 0x00000020);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001229 stat &= ~0x00000020;
1230 }
1231
1232 if (stat & 0x00100000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001233 const struct nvkm_enum *en =
1234 nvkm_enum_find(nv50_data_error_names, code);
1235 nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
1236 "subc %d class %04x mthd %04x data %08x\n",
1237 code, en ? en->name : "", chid, inst << 12,
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001238 name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001239 nvkm_wr32(device, 0x400100, 0x00100000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001240 stat &= ~0x00100000;
1241 }
1242
1243 if (stat & 0x00200000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001244 nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001245 chid, inst << 12, name);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001246 gf100_gr_trap_intr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001247 nvkm_wr32(device, 0x400100, 0x00200000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001248 stat &= ~0x00200000;
1249 }
1250
1251 if (stat & 0x00080000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001252 gf100_gr_ctxctl_isr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001253 nvkm_wr32(device, 0x400100, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001254 stat &= ~0x00080000;
1255 }
1256
1257 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001258 nvkm_error(subdev, "intr %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001259 nvkm_wr32(device, 0x400100, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001260 }
1261
Ben Skeggs276836d2015-08-20 14:54:10 +10001262 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsa65955e2015-08-20 14:54:18 +10001263 nvkm_fifo_chan_put(device->fifo, flags, &chan);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001264}
1265
1266void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001267gf100_gr_init_fw(struct gf100_gr *gr, u32 fuc_base,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001268 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001269{
Ben Skeggs276836d2015-08-20 14:54:10 +10001270 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001271 int i;
1272
Ben Skeggs276836d2015-08-20 14:54:10 +10001273 nvkm_wr32(device, fuc_base + 0x01c0, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001274 for (i = 0; i < data->size / 4; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001275 nvkm_wr32(device, fuc_base + 0x01c4, data->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001276
Ben Skeggs276836d2015-08-20 14:54:10 +10001277 nvkm_wr32(device, fuc_base + 0x0180, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001278 for (i = 0; i < code->size / 4; i++) {
1279 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001280 nvkm_wr32(device, fuc_base + 0x0188, i >> 6);
1281 nvkm_wr32(device, fuc_base + 0x0184, code->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001282 }
1283
1284 /* code must be padded to 0x40 words */
1285 for (; i & 0x3f; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001286 nvkm_wr32(device, fuc_base + 0x0184, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001287}
1288
1289static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001290gf100_gr_init_csdata(struct gf100_gr *gr,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001291 const struct gf100_gr_pack *pack,
1292 u32 falcon, u32 starstar, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001293{
Ben Skeggs276836d2015-08-20 14:54:10 +10001294 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001295 const struct gf100_gr_pack *iter;
1296 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001297 u32 addr = ~0, prev = ~0, xfer = 0;
1298 u32 star, temp;
1299
Ben Skeggs276836d2015-08-20 14:54:10 +10001300 nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
1301 star = nvkm_rd32(device, falcon + 0x01c4);
1302 temp = nvkm_rd32(device, falcon + 0x01c4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001303 if (temp > star)
1304 star = temp;
Ben Skeggs276836d2015-08-20 14:54:10 +10001305 nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001306
1307 pack_for_each_init(init, iter, pack) {
1308 u32 head = init->addr - base;
1309 u32 tail = head + init->count * init->pitch;
1310 while (head < tail) {
1311 if (head != prev + 4 || xfer >= 32) {
1312 if (xfer) {
1313 u32 data = ((--xfer << 26) | addr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001314 nvkm_wr32(device, falcon + 0x01c4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001315 star += 4;
1316 }
1317 addr = head;
1318 xfer = 0;
1319 }
1320 prev = head;
1321 xfer = xfer + 1;
1322 head = head + init->pitch;
1323 }
1324 }
1325
Ben Skeggs276836d2015-08-20 14:54:10 +10001326 nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
1327 nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
1328 nvkm_wr32(device, falcon + 0x01c4, star + 4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001329}
1330
1331int
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001332gf100_gr_init_ctxctl(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001333{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001334 const struct gf100_grctx_func *grctx = gr->func->grctx;
Ben Skeggs109c2f22015-08-20 14:54:13 +10001335 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1336 struct nvkm_device *device = subdev->device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001337 struct gf100_gr_oclass *oclass = (void *)nv_object(gr)->oclass;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001338 int i;
1339
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001340 if (gr->firmware) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001341 /* load fuc microcode */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001342 nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
1343 gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c,
1344 &gr->fuc409d);
1345 gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac,
1346 &gr->fuc41ad);
1347 nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001348
1349 /* start both of them running */
Ben Skeggs276836d2015-08-20 14:54:10 +10001350 nvkm_wr32(device, 0x409840, 0xffffffff);
1351 nvkm_wr32(device, 0x41a10c, 0x00000000);
1352 nvkm_wr32(device, 0x40910c, 0x00000000);
1353 nvkm_wr32(device, 0x41a100, 0x00000002);
1354 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001355 if (nvkm_msec(device, 2000,
1356 if (nvkm_rd32(device, 0x409800) & 0x00000001)
1357 break;
1358 ) < 0)
1359 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001360
Ben Skeggs276836d2015-08-20 14:54:10 +10001361 nvkm_wr32(device, 0x409840, 0xffffffff);
1362 nvkm_wr32(device, 0x409500, 0x7fffffff);
1363 nvkm_wr32(device, 0x409504, 0x00000021);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001364
Ben Skeggs276836d2015-08-20 14:54:10 +10001365 nvkm_wr32(device, 0x409840, 0xffffffff);
1366 nvkm_wr32(device, 0x409500, 0x00000000);
1367 nvkm_wr32(device, 0x409504, 0x00000010);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001368 if (nvkm_msec(device, 2000,
1369 if ((gr->size = nvkm_rd32(device, 0x409800)))
1370 break;
1371 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001372 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001373
Ben Skeggs276836d2015-08-20 14:54:10 +10001374 nvkm_wr32(device, 0x409840, 0xffffffff);
1375 nvkm_wr32(device, 0x409500, 0x00000000);
1376 nvkm_wr32(device, 0x409504, 0x00000016);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001377 if (nvkm_msec(device, 2000,
1378 if (nvkm_rd32(device, 0x409800))
1379 break;
1380 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001381 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001382
Ben Skeggs276836d2015-08-20 14:54:10 +10001383 nvkm_wr32(device, 0x409840, 0xffffffff);
1384 nvkm_wr32(device, 0x409500, 0x00000000);
1385 nvkm_wr32(device, 0x409504, 0x00000025);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001386 if (nvkm_msec(device, 2000,
1387 if (nvkm_rd32(device, 0x409800))
1388 break;
1389 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001390 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001391
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001392 if (nv_device(gr)->chipset >= 0xe0) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001393 nvkm_wr32(device, 0x409800, 0x00000000);
1394 nvkm_wr32(device, 0x409500, 0x00000001);
1395 nvkm_wr32(device, 0x409504, 0x00000030);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001396 if (nvkm_msec(device, 2000,
1397 if (nvkm_rd32(device, 0x409800))
1398 break;
1399 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001400 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001401
Ben Skeggs276836d2015-08-20 14:54:10 +10001402 nvkm_wr32(device, 0x409810, 0xb00095c8);
1403 nvkm_wr32(device, 0x409800, 0x00000000);
1404 nvkm_wr32(device, 0x409500, 0x00000001);
1405 nvkm_wr32(device, 0x409504, 0x00000031);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001406 if (nvkm_msec(device, 2000,
1407 if (nvkm_rd32(device, 0x409800))
1408 break;
1409 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001410 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001411
Ben Skeggs276836d2015-08-20 14:54:10 +10001412 nvkm_wr32(device, 0x409810, 0x00080420);
1413 nvkm_wr32(device, 0x409800, 0x00000000);
1414 nvkm_wr32(device, 0x409500, 0x00000001);
1415 nvkm_wr32(device, 0x409504, 0x00000032);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001416 if (nvkm_msec(device, 2000,
1417 if (nvkm_rd32(device, 0x409800))
1418 break;
1419 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001420 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001421
Ben Skeggs276836d2015-08-20 14:54:10 +10001422 nvkm_wr32(device, 0x409614, 0x00000070);
1423 nvkm_wr32(device, 0x409614, 0x00000770);
1424 nvkm_wr32(device, 0x40802c, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001425 }
1426
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001427 if (gr->data == NULL) {
1428 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001429 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001430 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001431 return ret;
1432 }
1433 }
1434
1435 return 0;
1436 } else
1437 if (!oclass->fecs.ucode) {
1438 return -ENOSYS;
1439 }
1440
1441 /* load HUB microcode */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001442 nvkm_mc(gr)->unk260(nvkm_mc(gr), 0);
Ben Skeggs276836d2015-08-20 14:54:10 +10001443 nvkm_wr32(device, 0x4091c0, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001444 for (i = 0; i < oclass->fecs.ucode->data.size / 4; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001445 nvkm_wr32(device, 0x4091c4, oclass->fecs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001446
Ben Skeggs276836d2015-08-20 14:54:10 +10001447 nvkm_wr32(device, 0x409180, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001448 for (i = 0; i < oclass->fecs.ucode->code.size / 4; i++) {
1449 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001450 nvkm_wr32(device, 0x409188, i >> 6);
1451 nvkm_wr32(device, 0x409184, oclass->fecs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001452 }
1453
1454 /* load GPC microcode */
Ben Skeggs276836d2015-08-20 14:54:10 +10001455 nvkm_wr32(device, 0x41a1c0, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001456 for (i = 0; i < oclass->gpccs.ucode->data.size / 4; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001457 nvkm_wr32(device, 0x41a1c4, oclass->gpccs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001458
Ben Skeggs276836d2015-08-20 14:54:10 +10001459 nvkm_wr32(device, 0x41a180, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001460 for (i = 0; i < oclass->gpccs.ucode->code.size / 4; i++) {
1461 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001462 nvkm_wr32(device, 0x41a188, i >> 6);
1463 nvkm_wr32(device, 0x41a184, oclass->gpccs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001464 }
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001465 nvkm_mc(gr)->unk260(nvkm_mc(gr), 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001466
1467 /* load register lists */
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001468 gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
1469 gf100_gr_init_csdata(gr, grctx->gpc, 0x41a000, 0x000, 0x418000);
1470 gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
1471 gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001472
1473 /* start HUB ucode running, it'll init the GPCs */
Ben Skeggs276836d2015-08-20 14:54:10 +10001474 nvkm_wr32(device, 0x40910c, 0x00000000);
1475 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001476 if (nvkm_msec(device, 2000,
1477 if (nvkm_rd32(device, 0x409800) & 0x80000000)
1478 break;
1479 ) < 0) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001480 gf100_gr_ctxctl_debug(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001481 return -EBUSY;
1482 }
1483
Ben Skeggs276836d2015-08-20 14:54:10 +10001484 gr->size = nvkm_rd32(device, 0x409804);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001485 if (gr->data == NULL) {
1486 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001487 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001488 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001489 return ret;
1490 }
1491 }
1492
1493 return 0;
1494}
1495
1496int
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001497gf100_gr_init(struct nvkm_object *object)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001498{
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001499 struct gf100_gr *gr = (void *)object;
Ben Skeggs276836d2015-08-20 14:54:10 +10001500 struct nvkm_device *device = gr->base.engine.subdev.device;
1501 struct gf100_gr_oclass *oclass = (void *)object->oclass;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001502 const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001503 u32 data[TPC_MAX / 8] = {};
1504 u8 tpcnr[GPC_MAX];
1505 int gpc, tpc, rop;
1506 int ret, i;
1507
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001508 ret = nvkm_gr_init(&gr->base);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001509 if (ret)
1510 return ret;
1511
Ben Skeggs276836d2015-08-20 14:54:10 +10001512 nvkm_wr32(device, GPC_BCAST(0x0880), 0x00000000);
1513 nvkm_wr32(device, GPC_BCAST(0x08a4), 0x00000000);
1514 nvkm_wr32(device, GPC_BCAST(0x0888), 0x00000000);
1515 nvkm_wr32(device, GPC_BCAST(0x088c), 0x00000000);
1516 nvkm_wr32(device, GPC_BCAST(0x0890), 0x00000000);
1517 nvkm_wr32(device, GPC_BCAST(0x0894), 0x00000000);
Ben Skeggs227c95d2015-08-20 14:54:17 +10001518 nvkm_wr32(device, GPC_BCAST(0x08b4), nvkm_memory_addr(gr->unk4188b4) >> 8);
1519 nvkm_wr32(device, GPC_BCAST(0x08b8), nvkm_memory_addr(gr->unk4188b8) >> 8);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001520
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001521 gf100_gr_mmio(gr, oclass->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001522
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001523 memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
1524 for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001525 do {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001526 gpc = (gpc + 1) % gr->gpc_nr;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001527 } while (!tpcnr[gpc]);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001528 tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001529
1530 data[i / 8] |= tpc << ((i % 8) * 4);
1531 }
1532
Ben Skeggs276836d2015-08-20 14:54:10 +10001533 nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
1534 nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
1535 nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
1536 nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001537
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001538 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001539 nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001540 gr->magic_not_rop_nr << 8 | gr->tpc_nr[gpc]);
Ben Skeggs276836d2015-08-20 14:54:10 +10001541 nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001542 gr->tpc_total);
Ben Skeggs276836d2015-08-20 14:54:10 +10001543 nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001544 }
1545
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001546 if (nv_device(gr)->chipset != 0xd7)
Ben Skeggs276836d2015-08-20 14:54:10 +10001547 nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001548 else
Ben Skeggs276836d2015-08-20 14:54:10 +10001549 nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001550
Ben Skeggs276836d2015-08-20 14:54:10 +10001551 nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001552
Ben Skeggs276836d2015-08-20 14:54:10 +10001553 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001554
Ben Skeggs276836d2015-08-20 14:54:10 +10001555 nvkm_wr32(device, 0x400100, 0xffffffff);
1556 nvkm_wr32(device, 0x40013c, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001557
Ben Skeggs276836d2015-08-20 14:54:10 +10001558 nvkm_wr32(device, 0x409c24, 0x000f0000);
1559 nvkm_wr32(device, 0x404000, 0xc0000000);
1560 nvkm_wr32(device, 0x404600, 0xc0000000);
1561 nvkm_wr32(device, 0x408030, 0xc0000000);
1562 nvkm_wr32(device, 0x40601c, 0xc0000000);
1563 nvkm_wr32(device, 0x404490, 0xc0000000);
1564 nvkm_wr32(device, 0x406018, 0xc0000000);
1565 nvkm_wr32(device, 0x405840, 0xc0000000);
1566 nvkm_wr32(device, 0x405844, 0x00ffffff);
1567 nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
1568 nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001569
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001570 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001571 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
1572 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1573 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1574 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001575 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001576 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
1577 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
1578 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
1579 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
1580 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
1581 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
1582 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001583 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001584 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
1585 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001586 }
1587
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001588 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001589 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1590 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1591 nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
1592 nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001593 }
1594
Ben Skeggs276836d2015-08-20 14:54:10 +10001595 nvkm_wr32(device, 0x400108, 0xffffffff);
1596 nvkm_wr32(device, 0x400138, 0xffffffff);
1597 nvkm_wr32(device, 0x400118, 0xffffffff);
1598 nvkm_wr32(device, 0x400130, 0xffffffff);
1599 nvkm_wr32(device, 0x40011c, 0xffffffff);
1600 nvkm_wr32(device, 0x400134, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001601
Ben Skeggs276836d2015-08-20 14:54:10 +10001602 nvkm_wr32(device, 0x400054, 0x34ce3464);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001603
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001604 gf100_gr_zbc_init(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001605
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001606 return gf100_gr_init_ctxctl(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001607}
1608
Alexandre Courbotc4d0f8f2015-06-23 15:16:02 +09001609void
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001610gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001611{
1612 kfree(fuc->data);
1613 fuc->data = NULL;
1614}
1615
1616int
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001617gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001618 struct gf100_gr_fuc *fuc)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001619{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001620 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1621 struct nvkm_device *device = subdev->device;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001622 const struct firmware *fw;
Alexandre Courbot8539b372015-06-23 15:16:01 +09001623 char f[64];
1624 char cname[16];
Ben Skeggsc39f4722015-01-13 22:13:14 +10001625 int ret;
Alexandre Courbot8539b372015-06-23 15:16:01 +09001626 int i;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001627
Alexandre Courbot8539b372015-06-23 15:16:01 +09001628 /* Convert device name to lowercase */
Ben Skeggs6cf813f2015-08-20 14:54:17 +10001629 strncpy(cname, device->chip->name, sizeof(cname));
Alexandre Courbot8539b372015-06-23 15:16:01 +09001630 cname[sizeof(cname) - 1] = '\0';
1631 i = strlen(cname);
1632 while (i) {
1633 --i;
1634 cname[i] = tolower(cname[i]);
1635 }
1636
1637 snprintf(f, sizeof(f), "nvidia/%s/%s.bin", cname, fwname);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001638 ret = request_firmware(&fw, f, nv_device_base(device));
1639 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001640 nvkm_error(subdev, "failed to load %s\n", fwname);
Alexandre Courbot8539b372015-06-23 15:16:01 +09001641 return ret;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001642 }
1643
1644 fuc->size = fw->size;
1645 fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
1646 release_firmware(fw);
1647 return (fuc->data != NULL) ? 0 : -ENOMEM;
1648}
1649
1650void
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001651gf100_gr_dtor(struct nvkm_object *object)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001652{
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001653 struct gf100_gr *gr = (void *)object;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001654
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001655 kfree(gr->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001656
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001657 gf100_gr_dtor_fw(&gr->fuc409c);
1658 gf100_gr_dtor_fw(&gr->fuc409d);
1659 gf100_gr_dtor_fw(&gr->fuc41ac);
1660 gf100_gr_dtor_fw(&gr->fuc41ad);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001661
Ben Skeggs227c95d2015-08-20 14:54:17 +10001662 nvkm_memory_del(&gr->unk4188b8);
1663 nvkm_memory_del(&gr->unk4188b4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001664
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001665 nvkm_gr_destroy(&gr->base);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001666}
1667
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001668static const struct nvkm_gr_func
1669gf100_gr_ = {
1670 .chan_new = gf100_gr_chan_new,
1671 .object_get = gf100_gr_object_get,
1672};
1673
Ben Skeggsc39f4722015-01-13 22:13:14 +10001674int
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001675gf100_gr_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
1676 struct nvkm_oclass *bclass, void *data, u32 size,
1677 struct nvkm_object **pobject)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001678{
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001679 struct gf100_gr_oclass *oclass = (void *)bclass;
Ben Skeggs109c2f22015-08-20 14:54:13 +10001680 struct nvkm_device *device = (void *)parent;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001681 struct gf100_gr *gr;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001682 bool use_ext_fw, enable;
1683 int ret, i, j;
1684
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001685 use_ext_fw = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
1686 oclass->fecs.ucode == NULL);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001687 enable = use_ext_fw || oclass->fecs.ucode != NULL;
1688
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001689 ret = nvkm_gr_create(parent, engine, bclass, enable, &gr);
1690 *pobject = nv_object(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001691 if (ret)
1692 return ret;
1693
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001694 gr->func = oclass->func;
1695 gr->base.func = &gf100_gr_;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001696 nv_subdev(gr)->unit = 0x08001000;
1697 nv_subdev(gr)->intr = gf100_gr_intr;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001698
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001699 gr->base.units = gf100_gr_units;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001700
1701 if (use_ext_fw) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001702 nvkm_info(&gr->base.engine.subdev, "using external firmware\n");
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001703 if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
1704 gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
1705 gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
1706 gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
Ben Skeggsc39f4722015-01-13 22:13:14 +10001707 return -ENODEV;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001708 gr->firmware = true;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001709 }
1710
Ben Skeggs227c95d2015-08-20 14:54:17 +10001711 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001712 &gr->unk4188b4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001713 if (ret)
1714 return ret;
1715
Ben Skeggs227c95d2015-08-20 14:54:17 +10001716 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001717 &gr->unk4188b8);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001718 if (ret)
1719 return ret;
1720
Ben Skeggs142ea052015-08-20 14:54:14 +10001721 nvkm_kmap(gr->unk4188b4);
1722 for (i = 0; i < 0x1000; i += 4)
1723 nvkm_wo32(gr->unk4188b4, i, 0x00000010);
1724 nvkm_done(gr->unk4188b4);
1725
1726 nvkm_kmap(gr->unk4188b8);
1727 for (i = 0; i < 0x1000; i += 4)
1728 nvkm_wo32(gr->unk4188b8, i, 0x00000010);
1729 nvkm_done(gr->unk4188b8);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001730
Ben Skeggs276836d2015-08-20 14:54:10 +10001731 gr->rop_nr = (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
1732 gr->gpc_nr = nvkm_rd32(device, 0x409604) & 0x0000001f;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001733 for (i = 0; i < gr->gpc_nr; i++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001734 gr->tpc_nr[i] = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001735 gr->tpc_total += gr->tpc_nr[i];
1736 gr->ppc_nr[i] = oclass->ppc_nr;
1737 for (j = 0; j < gr->ppc_nr[i]; j++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001738 u8 mask = nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001739 gr->ppc_tpc_nr[i][j] = hweight8(mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001740 }
1741 }
1742
1743 /*XXX: these need figuring out... though it might not even matter */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001744 switch (nv_device(gr)->chipset) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001745 case 0xc0:
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001746 if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
1747 gr->magic_not_rop_nr = 0x07;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001748 } else
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001749 if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
1750 gr->magic_not_rop_nr = 0x05;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001751 } else
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001752 if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
1753 gr->magic_not_rop_nr = 0x06;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001754 }
1755 break;
1756 case 0xc3: /* 450, 4/0/0/0, 2 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001757 gr->magic_not_rop_nr = 0x03;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001758 break;
1759 case 0xc4: /* 460, 3/4/0/0, 4 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001760 gr->magic_not_rop_nr = 0x01;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001761 break;
1762 case 0xc1: /* 2/0/0/0, 1 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001763 gr->magic_not_rop_nr = 0x01;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001764 break;
1765 case 0xc8: /* 4/4/3/4, 5 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001766 gr->magic_not_rop_nr = 0x06;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001767 break;
1768 case 0xce: /* 4/4/0/0, 4 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001769 gr->magic_not_rop_nr = 0x03;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001770 break;
1771 case 0xcf: /* 4/0/0/0, 3 */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001772 gr->magic_not_rop_nr = 0x03;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001773 break;
1774 case 0xd7:
1775 case 0xd9: /* 1/0/0/0, 1 */
Alexandre Courbotc4d0f8f2015-06-23 15:16:02 +09001776 case 0xea: /* gk20a */
Alexandre Courbota032fb92015-06-23 15:16:04 +09001777 case 0x12b: /* gm20b */
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001778 gr->magic_not_rop_nr = 0x01;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001779 break;
1780 }
1781
Ben Skeggsc39f4722015-01-13 22:13:14 +10001782 return 0;
1783}
1784
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001785#include "fuc/hubgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001786
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001787struct gf100_gr_ucode
1788gf100_gr_fecs_ucode = {
1789 .code.data = gf100_grhub_code,
1790 .code.size = sizeof(gf100_grhub_code),
1791 .data.data = gf100_grhub_data,
1792 .data.size = sizeof(gf100_grhub_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001793};
1794
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001795#include "fuc/gpcgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001796
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001797struct gf100_gr_ucode
1798gf100_gr_gpccs_ucode = {
1799 .code.data = gf100_grgpc_code,
1800 .code.size = sizeof(gf100_grgpc_code),
1801 .data.data = gf100_grgpc_data,
1802 .data.size = sizeof(gf100_grgpc_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001803};
1804
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001805static const struct gf100_gr_func
1806gf100_gr = {
1807 .grctx = &gf100_grctx,
1808 .sclass = {
1809 { -1, -1, FERMI_TWOD_A },
1810 { -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
1811 { -1, -1, FERMI_A, &gf100_fermi },
1812 { -1, -1, FERMI_COMPUTE_A },
1813 {}
1814 }
1815};
1816
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001817struct nvkm_oclass *
1818gf100_gr_oclass = &(struct gf100_gr_oclass) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001819 .base.handle = NV_ENGINE(GR, 0xc0),
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001820 .base.ofuncs = &(struct nvkm_ofuncs) {
1821 .ctor = gf100_gr_ctor,
1822 .dtor = gf100_gr_dtor,
1823 .init = gf100_gr_init,
1824 .fini = _nvkm_gr_fini,
Ben Skeggsc39f4722015-01-13 22:13:14 +10001825 },
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001826 .func = &gf100_gr,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001827 .mmio = gf100_gr_pack_mmio,
1828 .fecs.ucode = &gf100_gr_fecs_ucode,
1829 .gpccs.ucode = &gf100_gr_gpccs_ucode,
Ben Skeggsc39f4722015-01-13 22:13:14 +10001830}.base;