blob: c735a39ec176ba7c41043a8e27bf2d0cf9725bb1 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Zhu Yib481de92007-09-25 17:54:57 -070030#include <linux/kernel.h>
31#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070032#include <linux/init.h>
33#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Zhu Yib481de92007-09-25 17:54:57 -070035#include <linux/dma-mapping.h>
36#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040037#include <linux/sched.h>
Zhu Yib481de92007-09-25 17:54:57 -070038#include <linux/skbuff.h>
39#include <linux/netdevice.h>
40#include <linux/wireless.h>
41#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070042#include <linux/etherdevice.h>
43#include <linux/if_arp.h>
44
Zhu Yib481de92007-09-25 17:54:57 -070045#include <net/mac80211.h>
46
47#include <asm/div64.h>
48
Samuel Ortiza3139c52008-12-19 10:37:09 +080049#define DRV_NAME "iwlagn"
50
Assaf Krauss6bc913b2008-03-11 16:17:18 -070051#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070052#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070053#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070054#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070055#include "iwl-helpers.h"
Emmanuel Grumbach6974e362008-04-14 21:16:06 -070056#include "iwl-sta.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070057#include "iwl-calib.h"
Johannes Berga1175122010-01-21 06:21:10 -080058#include "iwl-agn.h"
Zhu Yib481de92007-09-25 17:54:57 -070059
Christoph Hellwig416e1432007-10-25 17:15:49 +080060
Zhu Yib481de92007-09-25 17:54:57 -070061/******************************************************************************
62 *
63 * module boiler plate
64 *
65 ******************************************************************************/
66
Zhu Yib481de92007-09-25 17:54:57 -070067/*
68 * module name, copyright, version, etc.
Zhu Yib481de92007-09-25 17:54:57 -070069 */
Tomas Winklerd783b062008-07-18 13:53:02 +080070#define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
Zhu Yib481de92007-09-25 17:54:57 -070071
Tomas Winkler0a6857e2008-03-12 16:58:49 -070072#ifdef CONFIG_IWLWIFI_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -070073#define VD "d"
74#else
75#define VD
76#endif
77
Reinette Chatre81963d62010-01-22 14:22:57 -080078#define DRV_VERSION IWLWIFI_VERSION VD
Zhu Yib481de92007-09-25 17:54:57 -070079
Zhu Yib481de92007-09-25 17:54:57 -070080
81MODULE_DESCRIPTION(DRV_DESCRIPTION);
82MODULE_VERSION(DRV_VERSION);
Tomas Winklera7b75202008-12-11 10:33:41 -080083MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
Zhu Yib481de92007-09-25 17:54:57 -070084MODULE_LICENSE("GPL");
Tomas Winkler4fc22b22008-07-21 18:54:42 +030085MODULE_ALIAS("iwl4965");
Zhu Yib481de92007-09-25 17:54:57 -070086
Zhu Yib481de92007-09-25 17:54:57 -070087/**
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -070088 * iwl_commit_rxon - commit staging_rxon to hardware
Zhu Yib481de92007-09-25 17:54:57 -070089 *
Ian Schram01ebd062007-10-25 17:15:22 +080090 * The RXON command in staging_rxon is committed to the hardware and
Zhu Yib481de92007-09-25 17:54:57 -070091 * the active_rxon structure is updated with the new data. This
92 * function correctly transitions out of the RXON_ASSOC_MSK state if
93 * a HW tune is required based on the RXON structure changes.
94 */
Abhijeet Kolekare0158e62009-04-08 11:26:37 -070095int iwl_commit_rxon(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -070096{
97 /* cast away the const for active_rxon in this function */
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +080098 struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +080099 int ret;
100 bool new_assoc =
101 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700102
Tomas Winklerfee12472008-04-03 16:05:21 -0700103 if (!iwl_is_alive(priv))
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800104 return -EBUSY;
Zhu Yib481de92007-09-25 17:54:57 -0700105
106 /* always get timestamp with Rx frame */
107 priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
108
Samuel Ortiz8ccde882009-01-27 14:27:52 -0800109 ret = iwl_check_rxon_cmd(priv);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800110 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800111 IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700112 return -EINVAL;
113 }
114
Wey-Yi Guy0924e5192009-11-06 14:52:54 -0800115 /*
116 * receive commit_rxon request
117 * abort any previous channel switch if still in process
118 */
119 if (priv->switch_rxon.switch_in_progress &&
120 (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
121 IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
122 le16_to_cpu(priv->switch_rxon.channel));
Wey-Yi Guy79d07322010-05-06 08:54:11 -0700123 iwl_chswitch_done(priv, false);
Wey-Yi Guy0924e5192009-11-06 14:52:54 -0800124 }
125
Zhu Yib481de92007-09-25 17:54:57 -0700126 /* If we don't need to send a full RXON, we can use
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700127 * iwl_rxon_assoc_cmd which is used to reconfigure filter
Zhu Yib481de92007-09-25 17:54:57 -0700128 * and other flags for the current radio configuration. */
Mohamed Abbas54559702008-09-03 11:18:44 +0800129 if (!iwl_full_rxon_required(priv)) {
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800130 ret = iwl_send_rxon_assoc(priv);
131 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800132 IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800133 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700134 }
135
136 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
Wey-Yi Guya6435652009-11-06 14:52:46 -0800137 iwl_print_rx_config_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700138 return 0;
139 }
140
Zhu Yib481de92007-09-25 17:54:57 -0700141 /* If we are currently associated and the new config requires
142 * an RXON_ASSOC and the new config wants the associated mask enabled,
143 * we must clear the associated from the active configuration
144 * before we apply the new config */
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800145 if (iwl_is_associated(priv) && new_assoc) {
Tomas Winklere1623442009-01-27 14:27:56 -0800146 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
Zhu Yib481de92007-09-25 17:54:57 -0700147 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
148
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800149 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +0800150 sizeof(struct iwl_rxon_cmd),
Zhu Yib481de92007-09-25 17:54:57 -0700151 &priv->active_rxon);
152
153 /* If the mask clearing failed then we set
154 * active_rxon back to what it was previously */
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800155 if (ret) {
Zhu Yib481de92007-09-25 17:54:57 -0700156 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
Winkler, Tomas15b16872008-12-19 10:37:33 +0800157 IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800158 return ret;
Zhu Yib481de92007-09-25 17:54:57 -0700159 }
Johannes Berg2c810cc2010-04-29 00:53:29 -0700160 iwl_clear_ucode_stations(priv);
Reinette Chatre7e246192010-02-18 22:58:32 -0800161 iwl_restore_stations(priv);
Johannes Berg335348b2010-03-30 10:11:46 -0700162 ret = iwl_restore_default_wep_keys(priv);
163 if (ret) {
164 IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
165 return ret;
166 }
Zhu Yib481de92007-09-25 17:54:57 -0700167 }
168
Tomas Winklere1623442009-01-27 14:27:56 -0800169 IWL_DEBUG_INFO(priv, "Sending RXON\n"
Zhu Yib481de92007-09-25 17:54:57 -0700170 "* with%s RXON_FILTER_ASSOC_MSK\n"
171 "* channel = %d\n"
Johannes Berge1749612008-10-27 15:59:26 -0700172 "* bssid = %pM\n",
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800173 (new_assoc ? "" : "out"),
Zhu Yib481de92007-09-25 17:54:57 -0700174 le16_to_cpu(priv->staging_rxon.channel),
Johannes Berge1749612008-10-27 15:59:26 -0700175 priv->staging_rxon.bssid_addr);
Zhu Yib481de92007-09-25 17:54:57 -0700176
Tomas Winkler90e8e422009-06-19 13:52:42 -0700177 iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800178
179 /* Apply the new configuration
Reinette Chatre7e246192010-02-18 22:58:32 -0800180 * RXON unassoc clears the station table in uCode so restoration of
181 * stations is needed after it (the RXON command) completes
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800182 */
183 if (!new_assoc) {
184 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +0800185 sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800186 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800187 IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800188 return ret;
189 }
Frans Pop91dd6c22010-03-24 14:19:58 -0700190 IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800191 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
Johannes Berg2c810cc2010-04-29 00:53:29 -0700192 iwl_clear_ucode_stations(priv);
Reinette Chatre7e246192010-02-18 22:58:32 -0800193 iwl_restore_stations(priv);
Johannes Berg335348b2010-03-30 10:11:46 -0700194 ret = iwl_restore_default_wep_keys(priv);
195 if (ret) {
196 IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
197 return ret;
198 }
Zhu Yib481de92007-09-25 17:54:57 -0700199 }
200
Johannes Berg19cc1082009-05-08 13:44:36 -0700201 priv->start_calib = 0;
Tomas Winkler91851592008-06-30 17:23:14 +0800202 if (new_assoc) {
Wey-Yi Guy47eef9b2009-09-17 10:43:44 -0700203 /*
204 * allow CTS-to-self if possible for new association.
205 * this is relevant only for 5000 series and up,
206 * but will not damage 4965
207 */
208 priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
209
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800210 /* Apply the new configuration
211 * RXON assoc doesn't clear the station table in uCode,
212 */
213 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
214 sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
215 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800216 IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
Emmanuel Grumbach43d59b32008-06-30 17:23:06 +0800217 return ret;
218 }
219 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
Zhu Yib481de92007-09-25 17:54:57 -0700220 }
Wey-Yi Guya6435652009-11-06 14:52:46 -0800221 iwl_print_rx_config_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700222
Zhu Yi36da7d72008-07-11 11:53:40 +0800223 iwl_init_sensitivity(priv);
224
225 /* If we issue a new RXON command which required a tune then we must
226 * send a new TXPOWER command or we won't be able to Tx any frames */
227 ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
228 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800229 IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
Zhu Yi36da7d72008-07-11 11:53:40 +0800230 return ret;
231 }
232
Zhu Yib481de92007-09-25 17:54:57 -0700233 return 0;
234}
235
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700236void iwl_update_chain_flags(struct iwl_priv *priv)
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700237{
238
Abhijeet Kolekar45823532009-04-08 11:26:44 -0700239 if (priv->cfg->ops->hcmd->set_rxon_chain)
240 priv->cfg->ops->hcmd->set_rxon_chain(priv);
Abhijeet Kolekare0158e62009-04-08 11:26:37 -0700241 iwlcore_commit_rxon(priv);
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700242}
243
Tomas Winklerfcab4232008-05-15 13:54:01 +0800244static void iwl_clear_free_frames(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700245{
246 struct list_head *element;
247
Tomas Winklere1623442009-01-27 14:27:56 -0800248 IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
Zhu Yib481de92007-09-25 17:54:57 -0700249 priv->frames_count);
250
251 while (!list_empty(&priv->free_frames)) {
252 element = priv->free_frames.next;
253 list_del(element);
Tomas Winklerfcab4232008-05-15 13:54:01 +0800254 kfree(list_entry(element, struct iwl_frame, list));
Zhu Yib481de92007-09-25 17:54:57 -0700255 priv->frames_count--;
256 }
257
258 if (priv->frames_count) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800259 IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
Zhu Yib481de92007-09-25 17:54:57 -0700260 priv->frames_count);
261 priv->frames_count = 0;
262 }
263}
264
Tomas Winklerfcab4232008-05-15 13:54:01 +0800265static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700266{
Tomas Winklerfcab4232008-05-15 13:54:01 +0800267 struct iwl_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -0700268 struct list_head *element;
269 if (list_empty(&priv->free_frames)) {
270 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
271 if (!frame) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800272 IWL_ERR(priv, "Could not allocate frame!\n");
Zhu Yib481de92007-09-25 17:54:57 -0700273 return NULL;
274 }
275
276 priv->frames_count++;
277 return frame;
278 }
279
280 element = priv->free_frames.next;
281 list_del(element);
Tomas Winklerfcab4232008-05-15 13:54:01 +0800282 return list_entry(element, struct iwl_frame, list);
Zhu Yib481de92007-09-25 17:54:57 -0700283}
284
Tomas Winklerfcab4232008-05-15 13:54:01 +0800285static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
Zhu Yib481de92007-09-25 17:54:57 -0700286{
287 memset(frame, 0, sizeof(*frame));
288 list_add(&frame->list, &priv->free_frames);
289}
290
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800291static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800292 struct ieee80211_hdr *hdr,
Rami Rosen73ec1cc2008-12-16 09:37:07 +0200293 int left)
Zhu Yib481de92007-09-25 17:54:57 -0700294{
Tomas Winkler3109ece2008-03-28 16:33:35 -0700295 if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
Johannes Berg05c914f2008-09-11 00:01:58 +0200296 ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
297 (priv->iw_mode != NL80211_IFTYPE_AP)))
Zhu Yib481de92007-09-25 17:54:57 -0700298 return 0;
299
300 if (priv->ibss_beacon->len > left)
301 return 0;
302
303 memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
304
305 return priv->ibss_beacon->len;
306}
307
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800308/* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
309static void iwl_set_beacon_tim(struct iwl_priv *priv,
310 struct iwl_tx_beacon_cmd *tx_beacon_cmd,
311 u8 *beacon, u32 frame_size)
312{
313 u16 tim_idx;
314 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
315
316 /*
317 * The index is relative to frame start but we start looking at the
318 * variable-length part of the beacon.
319 */
320 tim_idx = mgmt->u.beacon.variable - beacon;
321
322 /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
323 while ((tim_idx < (frame_size - 2)) &&
324 (beacon[tim_idx] != WLAN_EID_TIM))
325 tim_idx += beacon[tim_idx+1] + 2;
326
327 /* If TIM field was found, set variables */
328 if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
329 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
330 tx_beacon_cmd->tim_size = beacon[tim_idx+1];
331 } else
332 IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
333}
334
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700335static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800336 struct iwl_frame *frame)
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800337{
338 struct iwl_tx_beacon_cmd *tx_beacon_cmd;
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800339 u32 frame_size;
340 u32 rate_flags;
341 u32 rate;
342 /*
343 * We have to set up the TX command, the TX Beacon command, and the
344 * beacon contents.
345 */
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800346
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800347 /* Initialize memory */
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800348 tx_beacon_cmd = &frame->u.beacon;
349 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
350
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800351 /* Set up TX beacon contents */
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800352 frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800353 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800354 if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
355 return 0;
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800356
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800357 /* Set up TX command fields */
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800358 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800359 tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
360 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800361 tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800362 TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
363
364 /* Set up TX beacon command fields */
365 iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
366 frame_size);
367
368 /* Set up packet rate and flags */
369 rate = iwl_rate_get_lowest_plcp(priv);
Johannes Berg0e1654f2010-05-18 02:48:36 -0700370 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
371 priv->hw_params.valid_tx_ant);
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800372 rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
373 if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
374 rate_flags |= RATE_MCS_CCK_MSK;
375 tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
376 rate_flags);
Tomas Winkler4bf64ef2008-07-18 13:53:03 +0800377
378 return sizeof(*tx_beacon_cmd) + frame_size;
379}
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700380static int iwl_send_beacon_cmd(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700381{
Tomas Winklerfcab4232008-05-15 13:54:01 +0800382 struct iwl_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -0700383 unsigned int frame_size;
384 int rc;
Zhu Yib481de92007-09-25 17:54:57 -0700385
Tomas Winklerfcab4232008-05-15 13:54:01 +0800386 frame = iwl_get_free_frame(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700387 if (!frame) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800388 IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
Zhu Yib481de92007-09-25 17:54:57 -0700389 "command.\n");
390 return -ENOMEM;
391 }
392
Daniel C Halperin47ff65c2009-11-13 11:56:33 -0800393 frame_size = iwl_hw_get_beacon_cmd(priv, frame);
394 if (!frame_size) {
395 IWL_ERR(priv, "Error configuring the beacon command\n");
396 iwl_free_frame(priv, frame);
397 return -EINVAL;
398 }
Zhu Yib481de92007-09-25 17:54:57 -0700399
Tomas Winkler857485c2008-03-21 13:53:44 -0700400 rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
Zhu Yib481de92007-09-25 17:54:57 -0700401 &frame->u.cmd[0]);
402
Tomas Winklerfcab4232008-05-15 13:54:01 +0800403 iwl_free_frame(priv, frame);
Zhu Yib481de92007-09-25 17:54:57 -0700404
405 return rc;
406}
407
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800408static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
409{
410 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
411
412 dma_addr_t addr = get_unaligned_le32(&tb->lo);
413 if (sizeof(dma_addr_t) > sizeof(u32))
414 addr |=
415 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
416
417 return addr;
418}
419
420static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
421{
422 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
423
424 return le16_to_cpu(tb->hi_n_len) >> 4;
425}
426
427static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
428 dma_addr_t addr, u16 len)
429{
430 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
431 u16 hi_n_len = len << 4;
432
433 put_unaligned_le32(addr, &tb->lo);
434 if (sizeof(dma_addr_t) > sizeof(u32))
435 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
436
437 tb->hi_n_len = cpu_to_le16(hi_n_len);
438
439 tfd->num_tbs = idx + 1;
440}
441
442static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
443{
444 return tfd->num_tbs & 0x1f;
445}
446
447/**
448 * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
449 * @priv - driver private data
450 * @txq - tx queue
451 *
452 * Does NOT advance any TFD circular buffer read/write indexes
453 * Does NOT free the TFD itself (which is within circular buffer)
454 */
455void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
456{
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800457 struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800458 struct iwl_tfd *tfd;
459 struct pci_dev *dev = priv->pci_dev;
460 int index = txq->q.read_ptr;
461 int i;
462 int num_tbs;
463
464 tfd = &tfd_tmp[index];
465
466 /* Sanity check on number of chunks */
467 num_tbs = iwl_tfd_get_num_tbs(tfd);
468
469 if (num_tbs >= IWL_NUM_OF_TBS) {
470 IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
471 /* @todo issue fatal error, it is quite serious situation */
472 return;
473 }
474
475 /* Unmap tx_cmd */
476 if (num_tbs)
477 pci_unmap_single(dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900478 dma_unmap_addr(&txq->meta[index], mapping),
479 dma_unmap_len(&txq->meta[index], len),
Fenghua Yu96891ce2009-02-18 15:54:33 -0800480 PCI_DMA_BIDIRECTIONAL);
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800481
482 /* Unmap chunks, if any. */
Johannes Bergff0d91c2010-05-17 02:37:34 -0700483 for (i = 1; i < num_tbs; i++)
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800484 pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
485 iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
486
Johannes Bergff0d91c2010-05-17 02:37:34 -0700487 /* free SKB */
488 if (txq->txb) {
489 struct sk_buff *skb;
Johannes Berg6f802402010-05-17 02:37:32 -0700490
Johannes Bergff0d91c2010-05-17 02:37:34 -0700491 skb = txq->txb[txq->q.read_ptr].skb;
Johannes Berg6f802402010-05-17 02:37:32 -0700492
Johannes Bergff0d91c2010-05-17 02:37:34 -0700493 /* can be called from irqs-disabled context */
494 if (skb) {
495 dev_kfree_skb_any(skb);
496 txq->txb[txq->q.read_ptr].skb = NULL;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800497 }
498 }
499}
500
501int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
502 struct iwl_tx_queue *txq,
503 dma_addr_t addr, u16 len,
504 u8 reset, u8 pad)
505{
506 struct iwl_queue *q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800507 struct iwl_tfd *tfd, *tfd_tmp;
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800508 u32 num_tbs;
509
510 q = &txq->q;
Samuel Ortiz59606ff2009-01-23 13:45:13 -0800511 tfd_tmp = (struct iwl_tfd *)txq->tfds;
512 tfd = &tfd_tmp[q->write_ptr];
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800513
514 if (reset)
515 memset(tfd, 0, sizeof(*tfd));
516
517 num_tbs = iwl_tfd_get_num_tbs(tfd);
518
519 /* Each TFD can point to a maximum 20 Tx buffers */
520 if (num_tbs >= IWL_NUM_OF_TBS) {
521 IWL_ERR(priv, "Error can not send more than %d chunks\n",
522 IWL_NUM_OF_TBS);
523 return -EINVAL;
524 }
525
526 BUG_ON(addr & ~DMA_BIT_MASK(36));
527 if (unlikely(addr & ~IWL_TX_DMA_MASK))
528 IWL_ERR(priv, "Unaligned address = %llx\n",
529 (unsigned long long)addr);
530
531 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
532
533 return 0;
534}
535
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800536/*
537 * Tell nic where to find circular buffer of Tx Frame Descriptors for
538 * given Tx queue, and enable the DMA channel used for that queue.
539 *
540 * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
541 * channels supported in hardware.
542 */
543int iwl_hw_tx_queue_init(struct iwl_priv *priv,
544 struct iwl_tx_queue *txq)
545{
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800546 int txq_id = txq->q.id;
547
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800548 /* Circular buffer (TFD queue in DRAM) physical base address */
549 iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
550 txq->q.dma_addr >> 8);
551
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800552 return 0;
553}
554
Zhu Yib481de92007-09-25 17:54:57 -0700555/******************************************************************************
556 *
557 * Generic RX handler implementations
558 *
559 ******************************************************************************/
Tomas Winkler885ba202008-05-29 16:34:55 +0800560static void iwl_rx_reply_alive(struct iwl_priv *priv,
561 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700562{
Zhu Yi2f301222009-10-09 17:19:45 +0800563 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler885ba202008-05-29 16:34:55 +0800564 struct iwl_alive_resp *palive;
Zhu Yib481de92007-09-25 17:54:57 -0700565 struct delayed_work *pwork;
566
567 palive = &pkt->u.alive_frame;
568
Tomas Winklere1623442009-01-27 14:27:56 -0800569 IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
Zhu Yib481de92007-09-25 17:54:57 -0700570 "0x%01X 0x%01X\n",
571 palive->is_valid, palive->ver_type,
572 palive->ver_subtype);
573
574 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
Tomas Winklere1623442009-01-27 14:27:56 -0800575 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700576 memcpy(&priv->card_alive_init,
577 &pkt->u.alive_frame,
Tomas Winkler885ba202008-05-29 16:34:55 +0800578 sizeof(struct iwl_init_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -0700579 pwork = &priv->init_alive_start;
580 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800581 IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700582 memcpy(&priv->card_alive, &pkt->u.alive_frame,
Tomas Winkler885ba202008-05-29 16:34:55 +0800583 sizeof(struct iwl_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -0700584 pwork = &priv->alive_start;
585 }
586
587 /* We delay the ALIVE response by 5ms to
588 * give the HW RF Kill time to activate... */
589 if (palive->is_valid == UCODE_VALID_OK)
590 queue_delayed_work(priv->workqueue, pwork,
591 msecs_to_jiffies(5));
592 else
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800593 IWL_WARN(priv, "uCode did not respond OK.\n");
Zhu Yib481de92007-09-25 17:54:57 -0700594}
595
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700596static void iwl_bg_beacon_update(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -0700597{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700598 struct iwl_priv *priv =
599 container_of(work, struct iwl_priv, beacon_update);
Zhu Yib481de92007-09-25 17:54:57 -0700600 struct sk_buff *beacon;
601
602 /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
Johannes Berge039fa42008-05-15 12:55:29 +0200603 beacon = ieee80211_beacon_get(priv->hw, priv->vif);
Zhu Yib481de92007-09-25 17:54:57 -0700604
605 if (!beacon) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800606 IWL_ERR(priv, "update beacon failed\n");
Zhu Yib481de92007-09-25 17:54:57 -0700607 return;
608 }
609
610 mutex_lock(&priv->mutex);
611 /* new beacon skb is allocated every time; dispose previous.*/
612 if (priv->ibss_beacon)
613 dev_kfree_skb(priv->ibss_beacon);
614
615 priv->ibss_beacon = beacon;
616 mutex_unlock(&priv->mutex);
617
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700618 iwl_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700619}
620
Emmanuel Grumbach4e393172008-06-12 09:46:53 +0800621/**
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700622 * iwl_bg_statistics_periodic - Timer callback to queue statistics
Emmanuel Grumbach4e393172008-06-12 09:46:53 +0800623 *
624 * This callback is provided in order to send a statistics request.
625 *
626 * This timer function is continually reset to execute within
627 * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
628 * was received. We need to ensure we receive the statistics in order
629 * to update the temperature used for calibrating the TXPOWER.
630 */
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700631static void iwl_bg_statistics_periodic(unsigned long data)
Emmanuel Grumbach4e393172008-06-12 09:46:53 +0800632{
633 struct iwl_priv *priv = (struct iwl_priv *)data;
634
635 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
636 return;
637
Mohamed Abbas61780ee2008-10-29 14:05:49 -0700638 /* dont send host command if rf-kill is on */
639 if (!iwl_is_ready_rf(priv))
640 return;
641
Wey-Yi Guyef8d5522009-11-13 11:56:28 -0800642 iwl_send_statistics_request(priv, CMD_ASYNC, false);
Emmanuel Grumbach4e393172008-06-12 09:46:53 +0800643}
644
Wey-Yi Guya9e1cb62009-12-10 14:37:26 -0800645
646static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
647 u32 start_idx, u32 num_events,
648 u32 mode)
649{
650 u32 i;
651 u32 ptr; /* SRAM byte address of log data */
652 u32 ev, time, data; /* event log data */
653 unsigned long reg_flags;
654
655 if (mode == 0)
656 ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
657 else
658 ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
659
660 /* Make sure device is powered up for SRAM reads */
661 spin_lock_irqsave(&priv->reg_lock, reg_flags);
662 if (iwl_grab_nic_access(priv)) {
663 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
664 return;
665 }
666
667 /* Set starting address; reads will auto-increment */
668 _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
669 rmb();
670
671 /*
672 * "time" is actually "data" for mode 0 (no timestamp).
673 * place event id # at far right for easier visual parsing.
674 */
675 for (i = 0; i < num_events; i++) {
676 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
677 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
678 if (mode == 0) {
679 trace_iwlwifi_dev_ucode_cont_event(priv,
680 0, time, ev);
681 } else {
682 data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
683 trace_iwlwifi_dev_ucode_cont_event(priv,
684 time, data, ev);
685 }
686 }
687 /* Allow device to power down */
688 iwl_release_nic_access(priv);
689 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
690}
691
Johannes Berg875295f2010-01-22 14:22:55 -0800692static void iwl_continuous_event_trace(struct iwl_priv *priv)
Wey-Yi Guya9e1cb62009-12-10 14:37:26 -0800693{
694 u32 capacity; /* event log capacity in # entries */
695 u32 base; /* SRAM byte address of event log header */
696 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
697 u32 num_wraps; /* # times uCode wrapped to top of log */
698 u32 next_entry; /* index of next entry to be written by uCode */
699
700 if (priv->ucode_type == UCODE_INIT)
701 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
702 else
703 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
704 if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
705 capacity = iwl_read_targ_mem(priv, base);
706 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
707 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
708 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
709 } else
710 return;
711
712 if (num_wraps == priv->event_log.num_wraps) {
713 iwl_print_cont_event_trace(priv,
714 base, priv->event_log.next_entry,
715 next_entry - priv->event_log.next_entry,
716 mode);
717 priv->event_log.non_wraps_count++;
718 } else {
719 if ((num_wraps - priv->event_log.num_wraps) > 1)
720 priv->event_log.wraps_more_count++;
721 else
722 priv->event_log.wraps_once_count++;
723 trace_iwlwifi_dev_ucode_wrap_event(priv,
724 num_wraps - priv->event_log.num_wraps,
725 next_entry, priv->event_log.next_entry);
726 if (next_entry < priv->event_log.next_entry) {
727 iwl_print_cont_event_trace(priv, base,
728 priv->event_log.next_entry,
729 capacity - priv->event_log.next_entry,
730 mode);
731
732 iwl_print_cont_event_trace(priv, base, 0,
733 next_entry, mode);
734 } else {
735 iwl_print_cont_event_trace(priv, base,
736 next_entry, capacity - next_entry,
737 mode);
738
739 iwl_print_cont_event_trace(priv, base, 0,
740 next_entry, mode);
741 }
742 }
743 priv->event_log.num_wraps = num_wraps;
744 priv->event_log.next_entry = next_entry;
745}
746
747/**
748 * iwl_bg_ucode_trace - Timer callback to log ucode event
749 *
750 * The timer is continually set to execute every
751 * UCODE_TRACE_PERIOD milliseconds after the last timer expired
752 * this function is to perform continuous uCode event logging operation
753 * if enabled
754 */
755static void iwl_bg_ucode_trace(unsigned long data)
756{
757 struct iwl_priv *priv = (struct iwl_priv *)data;
758
759 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
760 return;
761
762 if (priv->event_log.ucode_trace) {
763 iwl_continuous_event_trace(priv);
764 /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
765 mod_timer(&priv->ucode_trace,
766 jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
767 }
768}
769
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700770static void iwl_rx_beacon_notif(struct iwl_priv *priv,
Tomas Winklera55360e2008-05-05 10:22:28 +0800771 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700772{
Tomas Winkler0a6857e2008-03-12 16:58:49 -0700773#ifdef CONFIG_IWLWIFI_DEBUG
Zhu Yi2f301222009-10-09 17:19:45 +0800774 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler2aa6ab82008-12-11 10:33:40 -0800775 struct iwl4965_beacon_notif *beacon =
776 (struct iwl4965_beacon_notif *)pkt->u.raw;
Tomas Winklere7d326a2008-06-12 09:47:11 +0800777 u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
Zhu Yib481de92007-09-25 17:54:57 -0700778
Tomas Winklere1623442009-01-27 14:27:56 -0800779 IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
Zhu Yib481de92007-09-25 17:54:57 -0700780 "tsf %d %d rate %d\n",
Tomas Winkler25a65722008-06-12 09:47:07 +0800781 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
Zhu Yib481de92007-09-25 17:54:57 -0700782 beacon->beacon_notify_hdr.failure_frame,
783 le32_to_cpu(beacon->ibss_mgr_status),
784 le32_to_cpu(beacon->high_tsf),
785 le32_to_cpu(beacon->low_tsf), rate);
786#endif
787
Johannes Berg05c914f2008-09-11 00:01:58 +0200788 if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
Zhu Yib481de92007-09-25 17:54:57 -0700789 (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
790 queue_work(priv->workqueue, &priv->beacon_update);
791}
792
Zhu Yib481de92007-09-25 17:54:57 -0700793/* Handle notification from uCode that card's power state is changing
794 * due to software, hardware, or critical temperature RFKILL */
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700795static void iwl_rx_card_state_notif(struct iwl_priv *priv,
Tomas Winklera55360e2008-05-05 10:22:28 +0800796 struct iwl_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -0700797{
Zhu Yi2f301222009-10-09 17:19:45 +0800798 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Zhu Yib481de92007-09-25 17:54:57 -0700799 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
800 unsigned long status = priv->status;
801
Wey-Yi Guy3a41bbd2009-12-10 14:37:24 -0800802 IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
Zhu Yib481de92007-09-25 17:54:57 -0700803 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
Wey-Yi Guy3a41bbd2009-12-10 14:37:24 -0800804 (flags & SW_CARD_DISABLED) ? "Kill" : "On",
805 (flags & CT_CARD_DISABLED) ?
806 "Reached" : "Not reached");
Zhu Yib481de92007-09-25 17:54:57 -0700807
808 if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
Wey-Yi Guy3a41bbd2009-12-10 14:37:24 -0800809 CT_CARD_DISABLED)) {
Zhu Yib481de92007-09-25 17:54:57 -0700810
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700811 iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
Zhu Yib481de92007-09-25 17:54:57 -0700812 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
813
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700814 iwl_write_direct32(priv, HBUS_TARG_MBX_C,
815 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
Zhu Yib481de92007-09-25 17:54:57 -0700816
817 if (!(flags & RXON_CARD_DISABLED)) {
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700818 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
Zhu Yib481de92007-09-25 17:54:57 -0700819 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700820 iwl_write_direct32(priv, HBUS_TARG_MBX_C,
Zhu Yib481de92007-09-25 17:54:57 -0700821 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
Zhu Yib481de92007-09-25 17:54:57 -0700822 }
Wey-Yi Guy3a41bbd2009-12-10 14:37:24 -0800823 if (flags & CT_CARD_DISABLED)
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -0700824 iwl_tt_enter_ct_kill(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700825 }
Wey-Yi Guy3a41bbd2009-12-10 14:37:24 -0800826 if (!(flags & CT_CARD_DISABLED))
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -0700827 iwl_tt_exit_ct_kill(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700828
829 if (flags & HW_CARD_DISABLED)
830 set_bit(STATUS_RF_KILL_HW, &priv->status);
831 else
832 clear_bit(STATUS_RF_KILL_HW, &priv->status);
833
834
Zhu Yib481de92007-09-25 17:54:57 -0700835 if (!(flags & RXON_CARD_DISABLED))
Tomas Winkler2a421b92008-06-12 09:47:10 +0800836 iwl_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700837
838 if ((test_bit(STATUS_RF_KILL_HW, &status) !=
Johannes Berga60e77e2009-06-04 18:26:06 +0200839 test_bit(STATUS_RF_KILL_HW, &priv->status)))
840 wiphy_rfkill_set_hw_state(priv->hw->wiphy,
841 test_bit(STATUS_RF_KILL_HW, &priv->status));
Zhu Yib481de92007-09-25 17:54:57 -0700842 else
843 wake_up_interruptible(&priv->wait_command_queue);
844}
845
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700846int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
Tomas Winklere2e3c572008-07-18 13:53:04 +0800847{
Tomas Winklere2e3c572008-07-18 13:53:04 +0800848 if (src == IWL_PWR_SRC_VAUX) {
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800849 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Tomas Winklere2e3c572008-07-18 13:53:04 +0800850 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
851 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
852 ~APMG_PS_CTRL_MSK_PWR_SRC);
853 } else {
854 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
855 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
856 ~APMG_PS_CTRL_MSK_PWR_SRC);
857 }
858
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700859 return 0;
Tomas Winklere2e3c572008-07-18 13:53:04 +0800860}
861
Zhu Yib481de92007-09-25 17:54:57 -0700862/**
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700863 * iwl_setup_rx_handlers - Initialize Rx handler callbacks
Zhu Yib481de92007-09-25 17:54:57 -0700864 *
865 * Setup the RX handlers for each of the reply types sent from the uCode
866 * to the host.
867 *
868 * This function chains into the hardware specific files for them to setup
869 * any hardware specific handlers as well.
870 */
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +0800871static void iwl_setup_rx_handlers(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700872{
Tomas Winkler885ba202008-05-29 16:34:55 +0800873 priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700874 priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
875 priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
Reinette Chatre81963d62010-01-22 14:22:57 -0800876 priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
877 iwl_rx_spectrum_measure_notif;
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700878 priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
Zhu Yib481de92007-09-25 17:54:57 -0700879 priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700880 iwl_rx_pm_debug_statistics_notif;
881 priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
Zhu Yib481de92007-09-25 17:54:57 -0700882
Ben Cahill9fbab512007-11-29 11:09:47 +0800883 /*
884 * The same handler is used for both the REPLY to a discrete
885 * statistics request from the host as well as for the periodic
886 * statistics notifications (after received beacons) from the uCode.
Zhu Yib481de92007-09-25 17:54:57 -0700887 */
Wey-Yi Guyef8d5522009-11-13 11:56:28 -0800888 priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +0800889 priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
Tomas Winkler2a421b92008-06-12 09:47:10 +0800890
891 iwl_setup_rx_scan_handlers(priv);
892
Ron Rindjunsky37a44212008-05-29 16:35:18 +0800893 /* status change handler */
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700894 priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
Zhu Yib481de92007-09-25 17:54:57 -0700895
Tomas Winklerc1354752008-05-29 16:35:04 +0800896 priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
897 iwl_rx_missed_beacon_notif;
Ron Rindjunsky37a44212008-05-29 16:35:18 +0800898 /* Rx handlers */
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700899 priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
900 priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +0800901 /* block ack */
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700902 priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
Ben Cahill9fbab512007-11-29 11:09:47 +0800903 /* Set up hardware specific Rx handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -0700904 priv->cfg->ops->lib->rx_handler_setup(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700905}
906
Zhu Yib481de92007-09-25 17:54:57 -0700907/**
Tomas Winklera55360e2008-05-05 10:22:28 +0800908 * iwl_rx_handle - Main entry function for receiving responses from uCode
Zhu Yib481de92007-09-25 17:54:57 -0700909 *
910 * Uses the priv->rx_handlers callback function array to invoke
911 * the appropriate handlers, including command responses,
912 * frame-received notifications, and other notifications.
913 */
Tomas Winklera55360e2008-05-05 10:22:28 +0800914void iwl_rx_handle(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700915{
Tomas Winklera55360e2008-05-05 10:22:28 +0800916 struct iwl_rx_mem_buffer *rxb;
Tomas Winklerdb11d632008-05-05 10:22:33 +0800917 struct iwl_rx_packet *pkt;
Tomas Winklera55360e2008-05-05 10:22:28 +0800918 struct iwl_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -0700919 u32 r, i;
920 int reclaim;
921 unsigned long flags;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +0800922 u8 fill_rx = 0;
Mohamed Abbasd68ab682008-02-07 13:16:33 -0800923 u32 count = 8;
Mohamed Abbas4752c932009-05-22 11:01:51 -0700924 int total_empty;
Zhu Yib481de92007-09-25 17:54:57 -0700925
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800926 /* uCode's read index (stored in shared DRAM) indicates the last Rx
927 * buffer that the driver may process (last buffer filled by ucode). */
Winkler, Tomas8d864222008-11-07 09:58:39 -0800928 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
Zhu Yib481de92007-09-25 17:54:57 -0700929 i = rxq->read;
930
931 /* Rx interrupt, but nothing sent from uCode */
932 if (i == r)
Tomas Winklere1623442009-01-27 14:27:56 -0800933 IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
Zhu Yib481de92007-09-25 17:54:57 -0700934
Mohamed Abbas4752c932009-05-22 11:01:51 -0700935 /* calculate total frames need to be restock after handling RX */
Zhu Yi73005152009-10-23 13:42:32 -0700936 total_empty = r - rxq->write_actual;
Mohamed Abbas4752c932009-05-22 11:01:51 -0700937 if (total_empty < 0)
938 total_empty += RX_QUEUE_SIZE;
939
940 if (total_empty > (RX_QUEUE_SIZE / 2))
Mohamed Abbas5c0eef92007-11-29 11:10:14 +0800941 fill_rx = 1;
942
Zhu Yib481de92007-09-25 17:54:57 -0700943 while (i != r) {
Johannes Bergf4989d92010-05-28 04:08:30 -0700944 int len;
945
Zhu Yib481de92007-09-25 17:54:57 -0700946 rxb = rxq->queue[i];
947
Ben Cahill9fbab512007-11-29 11:09:47 +0800948 /* If an RXB doesn't have a Rx queue slot associated with it,
Zhu Yib481de92007-09-25 17:54:57 -0700949 * then a bug has been introduced in the queue refilling
950 * routines -- catch it here */
951 BUG_ON(rxb == NULL);
952
953 rxq->queue[i] = NULL;
954
Zhu Yi2f301222009-10-09 17:19:45 +0800955 pci_unmap_page(priv->pci_dev, rxb->page_dma,
956 PAGE_SIZE << priv->hw_params.rx_page_order,
957 PCI_DMA_FROMDEVICE);
958 pkt = rxb_addr(rxb);
Zhu Yib481de92007-09-25 17:54:57 -0700959
Johannes Bergf4989d92010-05-28 04:08:30 -0700960 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
961 len += sizeof(u32); /* account for status word */
962 trace_iwlwifi_dev_rx(priv, pkt, len);
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700963
Zhu Yib481de92007-09-25 17:54:57 -0700964 /* Reclaim a command buffer only if this packet is a response
965 * to a (driver-originated) command.
966 * If the packet (e.g. Rx frame) originated from uCode,
967 * there is no command buffer to reclaim.
968 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
969 * but apparently a few don't get set; catch them here. */
970 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
971 (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
Tomas Winkler857485c2008-03-21 13:53:44 -0700972 (pkt->hdr.cmd != REPLY_RX) &&
Daniel Halperin7dddaf12008-10-23 23:48:58 -0700973 (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
Zhu Yicfe01702007-09-27 11:27:31 +0800974 (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
Zhu Yib481de92007-09-25 17:54:57 -0700975 (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
976 (pkt->hdr.cmd != REPLY_TX);
977
978 /* Based on type of command response or notification,
979 * handle those that need handling via function in
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -0700980 * rx_handlers table. See iwl_setup_rx_handlers() */
Zhu Yib481de92007-09-25 17:54:57 -0700981 if (priv->rx_handlers[pkt->hdr.cmd]) {
Tomas Winklere1623442009-01-27 14:27:56 -0800982 IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
Ester Kummerf3d67992008-05-06 11:05:12 +0800983 i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
Wey-Yi Guya83b9142009-04-08 11:39:32 -0700984 priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
Zhu Yi29b1b262009-10-23 13:42:25 -0700985 priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
Zhu Yib481de92007-09-25 17:54:57 -0700986 } else {
987 /* No handling needed */
Tomas Winklere1623442009-01-27 14:27:56 -0800988 IWL_DEBUG_RX(priv,
Zhu Yib481de92007-09-25 17:54:57 -0700989 "r %d i %d No handler needed for %s, 0x%02x\n",
990 r, i, get_cmd_string(pkt->hdr.cmd),
991 pkt->hdr.cmd);
992 }
993
Zhu Yi29b1b262009-10-23 13:42:25 -0700994 /*
995 * XXX: After here, we should always check rxb->page
996 * against NULL before touching it or its virtual
997 * memory (pkt). Because some rx_handler might have
998 * already taken or freed the pages.
999 */
1000
Zhu Yib481de92007-09-25 17:54:57 -07001001 if (reclaim) {
Zhu Yi2f301222009-10-09 17:19:45 +08001002 /* Invoke any callbacks, transfer the buffer to caller,
1003 * and fire off the (possibly) blocking iwl_send_cmd()
Zhu Yib481de92007-09-25 17:54:57 -07001004 * as we reclaim the driver command queue */
Zhu Yi29b1b262009-10-23 13:42:25 -07001005 if (rxb->page)
Tomas Winkler17b88922008-05-29 16:35:12 +08001006 iwl_tx_cmd_complete(priv, rxb);
Zhu Yib481de92007-09-25 17:54:57 -07001007 else
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001008 IWL_WARN(priv, "Claim null rxb?\n");
Zhu Yib481de92007-09-25 17:54:57 -07001009 }
1010
Zhu Yi73005152009-10-23 13:42:32 -07001011 /* Reuse the page if possible. For notification packets and
1012 * SKBs that fail to Rx correctly, add them back into the
1013 * rx_free list for reuse later. */
Zhu Yib481de92007-09-25 17:54:57 -07001014 spin_lock_irqsave(&rxq->lock, flags);
Zhu Yi73005152009-10-23 13:42:32 -07001015 if (rxb->page != NULL) {
1016 rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
1017 0, PAGE_SIZE << priv->hw_params.rx_page_order,
1018 PCI_DMA_FROMDEVICE);
1019 list_add_tail(&rxb->list, &rxq->rx_free);
1020 rxq->free_count++;
1021 } else
1022 list_add_tail(&rxb->list, &rxq->rx_used);
1023
Zhu Yib481de92007-09-25 17:54:57 -07001024 spin_unlock_irqrestore(&rxq->lock, flags);
Zhu Yi73005152009-10-23 13:42:32 -07001025
Zhu Yib481de92007-09-25 17:54:57 -07001026 i = (i + 1) & RX_QUEUE_MASK;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08001027 /* If there are a lot of unused frames,
1028 * restock the Rx queue so ucode wont assert. */
1029 if (fill_rx) {
1030 count++;
1031 if (count >= 8) {
Zhu Yi73005152009-10-23 13:42:32 -07001032 rxq->read = i;
Wey-Yi Guy54b81552010-03-17 13:34:35 -07001033 iwlagn_rx_replenish_now(priv);
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08001034 count = 0;
1035 }
1036 }
Zhu Yib481de92007-09-25 17:54:57 -07001037 }
1038
1039 /* Backtrack one entry */
Zhu Yi73005152009-10-23 13:42:32 -07001040 rxq->read = i;
Mohamed Abbas4752c932009-05-22 11:01:51 -07001041 if (fill_rx)
Wey-Yi Guy54b81552010-03-17 13:34:35 -07001042 iwlagn_rx_replenish_now(priv);
Mohamed Abbas4752c932009-05-22 11:01:51 -07001043 else
Wey-Yi Guy54b81552010-03-17 13:34:35 -07001044 iwlagn_rx_queue_restock(priv);
Tomas Winklera55360e2008-05-05 10:22:28 +08001045}
Tomas Winklera55360e2008-05-05 10:22:28 +08001046
Mohamed Abbas0359fac2008-03-28 16:21:08 -07001047/* call this function to flush any scheduled tasklet */
1048static inline void iwl_synchronize_irq(struct iwl_priv *priv)
1049{
Tomas Winklera96a27f2008-10-23 23:48:56 -07001050 /* wait to make sure we flush pending tasklet*/
Mohamed Abbas0359fac2008-03-28 16:21:08 -07001051 synchronize_irq(priv->pci_dev->irq);
1052 tasklet_kill(&priv->irq_tasklet);
1053}
1054
Mohamed Abbasef850d72009-05-22 11:01:50 -07001055static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001056{
1057 u32 inta, handled = 0;
1058 u32 inta_fh;
1059 unsigned long flags;
Ben Cahillc2e61da2009-10-30 14:36:09 -07001060 u32 i;
Tomas Winkler0a6857e2008-03-12 16:58:49 -07001061#ifdef CONFIG_IWLWIFI_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07001062 u32 inta_mask;
1063#endif
1064
1065 spin_lock_irqsave(&priv->lock, flags);
1066
1067 /* Ack/clear/reset pending uCode interrupts.
1068 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1069 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001070 inta = iwl_read32(priv, CSR_INT);
1071 iwl_write32(priv, CSR_INT, inta);
Zhu Yib481de92007-09-25 17:54:57 -07001072
1073 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
1074 * Any new interrupts that happen after this, either while we're
1075 * in this tasklet, or later, will show up in next ISR/tasklet. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001076 inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
1077 iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
Zhu Yib481de92007-09-25 17:54:57 -07001078
Tomas Winkler0a6857e2008-03-12 16:58:49 -07001079#ifdef CONFIG_IWLWIFI_DEBUG
Reinette Chatre3d816c72009-08-07 15:41:37 -07001080 if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
Ben Cahill9fbab512007-11-29 11:09:47 +08001081 /* just for debug */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001082 inta_mask = iwl_read32(priv, CSR_INT_MASK);
Tomas Winklere1623442009-01-27 14:27:56 -08001083 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
Zhu Yib481de92007-09-25 17:54:57 -07001084 inta, inta_mask, inta_fh);
1085 }
1086#endif
1087
Zhu Yi2f301222009-10-09 17:19:45 +08001088 spin_unlock_irqrestore(&priv->lock, flags);
1089
Zhu Yib481de92007-09-25 17:54:57 -07001090 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
1091 * atomic, make sure that inta covers all the interrupts that
1092 * we've discovered, even if FH interrupt came in just after
1093 * reading CSR_INT. */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001094 if (inta_fh & CSR49_FH_INT_RX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07001095 inta |= CSR_INT_BIT_FH_RX;
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08001096 if (inta_fh & CSR49_FH_INT_TX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07001097 inta |= CSR_INT_BIT_FH_TX;
1098
1099 /* Now service all interrupt bits discovered above. */
1100 if (inta & CSR_INT_BIT_HW_ERR) {
Reinette Chatre58dba722009-07-17 09:30:25 -07001101 IWL_ERR(priv, "Hardware error detected. Restarting.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001102
1103 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001104 iwl_disable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001105
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001106 priv->isr_stats.hw++;
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001107 iwl_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001108
1109 handled |= CSR_INT_BIT_HW_ERR;
1110
Zhu Yib481de92007-09-25 17:54:57 -07001111 return;
1112 }
1113
Tomas Winkler0a6857e2008-03-12 16:58:49 -07001114#ifdef CONFIG_IWLWIFI_DEBUG
Reinette Chatre3d816c72009-08-07 15:41:37 -07001115 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
Zhu Yib481de92007-09-25 17:54:57 -07001116 /* NIC fires this, but we don't use it, redundant with WAKEUP */
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001117 if (inta & CSR_INT_BIT_SCD) {
Tomas Winklere1623442009-01-27 14:27:56 -08001118 IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
Joonwoo Park25c03d82008-01-23 10:15:20 -08001119 "the frame/frames.\n");
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001120 priv->isr_stats.sch++;
1121 }
Zhu Yib481de92007-09-25 17:54:57 -07001122
1123 /* Alive notification via Rx interrupt will do the real work */
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001124 if (inta & CSR_INT_BIT_ALIVE) {
Tomas Winklere1623442009-01-27 14:27:56 -08001125 IWL_DEBUG_ISR(priv, "Alive interrupt\n");
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001126 priv->isr_stats.alive++;
1127 }
Zhu Yib481de92007-09-25 17:54:57 -07001128 }
1129#endif
1130 /* Safely ignore these bits for debug checks below */
Joonwoo Park25c03d82008-01-23 10:15:20 -08001131 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
Zhu Yib481de92007-09-25 17:54:57 -07001132
Ben Cahill9fbab512007-11-29 11:09:47 +08001133 /* HW RF KILL switch toggled */
Zhu Yib481de92007-09-25 17:54:57 -07001134 if (inta & CSR_INT_BIT_RF_KILL) {
1135 int hw_rf_kill = 0;
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001136 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
Zhu Yib481de92007-09-25 17:54:57 -07001137 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1138 hw_rf_kill = 1;
1139
Reinette Chatre4c423a22009-07-17 09:30:26 -07001140 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001141 hw_rf_kill ? "disable radio" : "enable radio");
Zhu Yib481de92007-09-25 17:54:57 -07001142
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001143 priv->isr_stats.rfkill++;
1144
Emmanuel Grumbacha9efa652008-06-30 17:23:25 +08001145 /* driver only loads ucode once setting the interface up.
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01001146 * the driver allows loading the ucode even if the radio
1147 * is killed. Hence update the killswitch state here. The
1148 * rfkill handler will care about restarting if needed.
Emmanuel Grumbacha9efa652008-06-30 17:23:25 +08001149 */
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01001150 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1151 if (hw_rf_kill)
1152 set_bit(STATUS_RF_KILL_HW, &priv->status);
1153 else
1154 clear_bit(STATUS_RF_KILL_HW, &priv->status);
Johannes Berga60e77e2009-06-04 18:26:06 +02001155 wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
Mohamed Abbasedb34222008-12-11 10:33:37 -08001156 }
Zhu Yib481de92007-09-25 17:54:57 -07001157
1158 handled |= CSR_INT_BIT_RF_KILL;
1159 }
1160
Ben Cahill9fbab512007-11-29 11:09:47 +08001161 /* Chip got too hot and stopped itself */
Zhu Yib481de92007-09-25 17:54:57 -07001162 if (inta & CSR_INT_BIT_CT_KILL) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001163 IWL_ERR(priv, "Microcode CT kill error detected.\n");
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001164 priv->isr_stats.ctkill++;
Zhu Yib481de92007-09-25 17:54:57 -07001165 handled |= CSR_INT_BIT_CT_KILL;
1166 }
1167
1168 /* Error detected by uCode */
1169 if (inta & CSR_INT_BIT_SW_ERR) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001170 IWL_ERR(priv, "Microcode SW error detected. "
1171 " Restarting 0x%X.\n", inta);
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001172 priv->isr_stats.sw++;
1173 priv->isr_stats.sw_err = inta;
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001174 iwl_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001175 handled |= CSR_INT_BIT_SW_ERR;
1176 }
1177
Ben Cahillc2e61da2009-10-30 14:36:09 -07001178 /*
1179 * uCode wakes up after power-down sleep.
1180 * Tell device about any new tx or host commands enqueued,
1181 * and about any Rx buffers made available while asleep.
1182 */
Zhu Yib481de92007-09-25 17:54:57 -07001183 if (inta & CSR_INT_BIT_WAKEUP) {
Tomas Winklere1623442009-01-27 14:27:56 -08001184 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
Tomas Winklera55360e2008-05-05 10:22:28 +08001185 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
Ben Cahillc2e61da2009-10-30 14:36:09 -07001186 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1187 iwl_txq_update_write_ptr(priv, &priv->txq[i]);
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001188 priv->isr_stats.wakeup++;
Zhu Yib481de92007-09-25 17:54:57 -07001189 handled |= CSR_INT_BIT_WAKEUP;
1190 }
1191
1192 /* All uCode command responses, including Tx command responses,
1193 * Rx "responses" (frame-received notification), and other
1194 * notifications from uCode come through here*/
1195 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
Tomas Winklera55360e2008-05-05 10:22:28 +08001196 iwl_rx_handle(priv);
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001197 priv->isr_stats.rx++;
Zhu Yib481de92007-09-25 17:54:57 -07001198 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1199 }
1200
Ben Cahillc72cd192009-10-30 14:36:08 -07001201 /* This "Tx" DMA channel is used only for loading uCode */
Zhu Yib481de92007-09-25 17:54:57 -07001202 if (inta & CSR_INT_BIT_FH_TX) {
Ben Cahillc72cd192009-10-30 14:36:08 -07001203 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001204 priv->isr_stats.tx++;
Zhu Yib481de92007-09-25 17:54:57 -07001205 handled |= CSR_INT_BIT_FH_TX;
Ben Cahillc72cd192009-10-30 14:36:08 -07001206 /* Wake up uCode load routine, now that load is complete */
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001207 priv->ucode_write_complete = 1;
1208 wake_up_interruptible(&priv->wait_command_queue);
Zhu Yib481de92007-09-25 17:54:57 -07001209 }
1210
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001211 if (inta & ~handled) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001212 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001213 priv->isr_stats.unhandled++;
1214 }
Zhu Yib481de92007-09-25 17:54:57 -07001215
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001216 if (inta & ~(priv->inta_mask)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001217 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001218 inta & ~priv->inta_mask);
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001219 IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
Zhu Yib481de92007-09-25 17:54:57 -07001220 }
1221
1222 /* Re-enable all interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07001223 /* only Re-enable if diabled by irq */
1224 if (test_bit(STATUS_INT_ENABLED, &priv->status))
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001225 iwl_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001226
Tomas Winkler0a6857e2008-03-12 16:58:49 -07001227#ifdef CONFIG_IWLWIFI_DEBUG
Reinette Chatre3d816c72009-08-07 15:41:37 -07001228 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001229 inta = iwl_read32(priv, CSR_INT);
1230 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1231 inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
Tomas Winklere1623442009-01-27 14:27:56 -08001232 IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
Zhu Yib481de92007-09-25 17:54:57 -07001233 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
1234 }
1235#endif
Zhu Yib481de92007-09-25 17:54:57 -07001236}
1237
Mohamed Abbasef850d72009-05-22 11:01:50 -07001238/* tasklet for iwlagn interrupt */
1239static void iwl_irq_tasklet(struct iwl_priv *priv)
1240{
1241 u32 inta = 0;
1242 u32 handled = 0;
1243 unsigned long flags;
Ben Cahill87569902009-11-06 14:53:01 -08001244 u32 i;
Mohamed Abbasef850d72009-05-22 11:01:50 -07001245#ifdef CONFIG_IWLWIFI_DEBUG
1246 u32 inta_mask;
1247#endif
1248
1249 spin_lock_irqsave(&priv->lock, flags);
1250
1251 /* Ack/clear/reset pending uCode interrupts.
1252 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1253 */
Shanyu Zhao48a6be62010-03-16 10:22:26 -07001254 /* There is a hardware bug in the interrupt mask function that some
1255 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1256 * they are disabled in the CSR_INT_MASK register. Furthermore the
1257 * ICT interrupt handling mechanism has another bug that might cause
1258 * these unmasked interrupts fail to be detected. We workaround the
1259 * hardware bugs here by ACKing all the possible interrupts so that
1260 * interrupt coalescing can still be achieved.
1261 */
David S. Miller4a35ecf2010-04-06 23:53:30 -07001262 iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001263
Johannes Berga4c8b2a2010-01-21 06:25:54 -08001264 inta = priv->_agn.inta;
Mohamed Abbasef850d72009-05-22 11:01:50 -07001265
1266#ifdef CONFIG_IWLWIFI_DEBUG
Reinette Chatre3d816c72009-08-07 15:41:37 -07001267 if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
Mohamed Abbasef850d72009-05-22 11:01:50 -07001268 /* just for debug */
1269 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1270 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
1271 inta, inta_mask);
1272 }
1273#endif
Zhu Yi2f301222009-10-09 17:19:45 +08001274
1275 spin_unlock_irqrestore(&priv->lock, flags);
1276
Johannes Berga4c8b2a2010-01-21 06:25:54 -08001277 /* saved interrupt in inta variable now we can reset priv->_agn.inta */
1278 priv->_agn.inta = 0;
Mohamed Abbasef850d72009-05-22 11:01:50 -07001279
1280 /* Now service all interrupt bits discovered above. */
1281 if (inta & CSR_INT_BIT_HW_ERR) {
Reinette Chatre58dba722009-07-17 09:30:25 -07001282 IWL_ERR(priv, "Hardware error detected. Restarting.\n");
Mohamed Abbasef850d72009-05-22 11:01:50 -07001283
1284 /* Tell the device to stop sending interrupts */
1285 iwl_disable_interrupts(priv);
1286
1287 priv->isr_stats.hw++;
1288 iwl_irq_handle_error(priv);
1289
1290 handled |= CSR_INT_BIT_HW_ERR;
1291
Mohamed Abbasef850d72009-05-22 11:01:50 -07001292 return;
1293 }
1294
1295#ifdef CONFIG_IWLWIFI_DEBUG
Reinette Chatre3d816c72009-08-07 15:41:37 -07001296 if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
Mohamed Abbasef850d72009-05-22 11:01:50 -07001297 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1298 if (inta & CSR_INT_BIT_SCD) {
1299 IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
1300 "the frame/frames.\n");
1301 priv->isr_stats.sch++;
1302 }
1303
1304 /* Alive notification via Rx interrupt will do the real work */
1305 if (inta & CSR_INT_BIT_ALIVE) {
1306 IWL_DEBUG_ISR(priv, "Alive interrupt\n");
1307 priv->isr_stats.alive++;
1308 }
1309 }
1310#endif
1311 /* Safely ignore these bits for debug checks below */
1312 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1313
1314 /* HW RF KILL switch toggled */
1315 if (inta & CSR_INT_BIT_RF_KILL) {
1316 int hw_rf_kill = 0;
1317 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
1318 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1319 hw_rf_kill = 1;
1320
Reinette Chatre4c423a22009-07-17 09:30:26 -07001321 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
Mohamed Abbasef850d72009-05-22 11:01:50 -07001322 hw_rf_kill ? "disable radio" : "enable radio");
1323
1324 priv->isr_stats.rfkill++;
1325
1326 /* driver only loads ucode once setting the interface up.
1327 * the driver allows loading the ucode even if the radio
1328 * is killed. Hence update the killswitch state here. The
1329 * rfkill handler will care about restarting if needed.
1330 */
1331 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1332 if (hw_rf_kill)
1333 set_bit(STATUS_RF_KILL_HW, &priv->status);
1334 else
1335 clear_bit(STATUS_RF_KILL_HW, &priv->status);
Johannes Berga60e77e2009-06-04 18:26:06 +02001336 wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001337 }
1338
1339 handled |= CSR_INT_BIT_RF_KILL;
1340 }
1341
1342 /* Chip got too hot and stopped itself */
1343 if (inta & CSR_INT_BIT_CT_KILL) {
1344 IWL_ERR(priv, "Microcode CT kill error detected.\n");
1345 priv->isr_stats.ctkill++;
1346 handled |= CSR_INT_BIT_CT_KILL;
1347 }
1348
1349 /* Error detected by uCode */
1350 if (inta & CSR_INT_BIT_SW_ERR) {
1351 IWL_ERR(priv, "Microcode SW error detected. "
1352 " Restarting 0x%X.\n", inta);
1353 priv->isr_stats.sw++;
1354 priv->isr_stats.sw_err = inta;
1355 iwl_irq_handle_error(priv);
1356 handled |= CSR_INT_BIT_SW_ERR;
1357 }
1358
1359 /* uCode wakes up after power-down sleep */
1360 if (inta & CSR_INT_BIT_WAKEUP) {
1361 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
1362 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
Ben Cahill87569902009-11-06 14:53:01 -08001363 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1364 iwl_txq_update_write_ptr(priv, &priv->txq[i]);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001365
1366 priv->isr_stats.wakeup++;
1367
1368 handled |= CSR_INT_BIT_WAKEUP;
1369 }
1370
1371 /* All uCode command responses, including Tx command responses,
1372 * Rx "responses" (frame-received notification), and other
1373 * notifications from uCode come through here*/
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001374 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
1375 CSR_INT_BIT_RX_PERIODIC)) {
Mohamed Abbasef850d72009-05-22 11:01:50 -07001376 IWL_DEBUG_ISR(priv, "Rx interrupt\n");
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001377 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1378 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1379 iwl_write32(priv, CSR_FH_INT_STATUS,
1380 CSR49_FH_INT_RX_MASK);
1381 }
1382 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1383 handled |= CSR_INT_BIT_RX_PERIODIC;
1384 iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
1385 }
1386 /* Sending RX interrupt require many steps to be done in the
1387 * the device:
1388 * 1- write interrupt to current index in ICT table.
1389 * 2- dma RX frame.
1390 * 3- update RX shared data to indicate last write index.
1391 * 4- send interrupt.
1392 * This could lead to RX race, driver could receive RX interrupt
Ben Cahill74ba67e2009-11-20 12:04:53 -08001393 * but the shared data changes does not reflect this;
1394 * periodic interrupt will detect any dangling Rx activity.
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001395 */
Ben Cahill74ba67e2009-11-20 12:04:53 -08001396
1397 /* Disable periodic interrupt; we use it as just a one-shot. */
1398 iwl_write8(priv, CSR_INT_PERIODIC_REG,
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001399 CSR_INT_PERIODIC_DIS);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001400 iwl_rx_handle(priv);
Ben Cahill74ba67e2009-11-20 12:04:53 -08001401
1402 /*
1403 * Enable periodic interrupt in 8 msec only if we received
1404 * real RX interrupt (instead of just periodic int), to catch
1405 * any dangling Rx interrupt. If it was just the periodic
1406 * interrupt, there was no dangling Rx activity, and no need
1407 * to extend the periodic interrupt; one-shot is enough.
1408 */
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001409 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Ben Cahill74ba67e2009-11-20 12:04:53 -08001410 iwl_write8(priv, CSR_INT_PERIODIC_REG,
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001411 CSR_INT_PERIODIC_ENA);
1412
Mohamed Abbasef850d72009-05-22 11:01:50 -07001413 priv->isr_stats.rx++;
Mohamed Abbasef850d72009-05-22 11:01:50 -07001414 }
1415
Ben Cahillc72cd192009-10-30 14:36:08 -07001416 /* This "Tx" DMA channel is used only for loading uCode */
Mohamed Abbasef850d72009-05-22 11:01:50 -07001417 if (inta & CSR_INT_BIT_FH_TX) {
1418 iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
Ben Cahillc72cd192009-10-30 14:36:08 -07001419 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
Mohamed Abbasef850d72009-05-22 11:01:50 -07001420 priv->isr_stats.tx++;
1421 handled |= CSR_INT_BIT_FH_TX;
Ben Cahillc72cd192009-10-30 14:36:08 -07001422 /* Wake up uCode load routine, now that load is complete */
Mohamed Abbasef850d72009-05-22 11:01:50 -07001423 priv->ucode_write_complete = 1;
1424 wake_up_interruptible(&priv->wait_command_queue);
1425 }
1426
1427 if (inta & ~handled) {
1428 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
1429 priv->isr_stats.unhandled++;
1430 }
1431
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001432 if (inta & ~(priv->inta_mask)) {
Mohamed Abbasef850d72009-05-22 11:01:50 -07001433 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
Mohamed Abbas40cefda2009-05-22 11:01:52 -07001434 inta & ~priv->inta_mask);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001435 }
1436
Mohamed Abbasef850d72009-05-22 11:01:50 -07001437 /* Re-enable all interrupts */
1438 /* only Re-enable if diabled by irq */
1439 if (test_bit(STATUS_INT_ENABLED, &priv->status))
1440 iwl_enable_interrupts(priv);
Mohamed Abbasef850d72009-05-22 11:01:50 -07001441}
1442
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001443/* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
1444#define ACK_CNT_RATIO (50)
1445#define BA_TIMEOUT_CNT (5)
1446#define BA_TIMEOUT_MAX (16)
1447
1448/**
1449 * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
1450 *
1451 * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
1452 * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
1453 * operation state.
1454 */
1455bool iwl_good_ack_health(struct iwl_priv *priv,
1456 struct iwl_rx_packet *pkt)
1457{
1458 bool rc = true;
1459 int actual_ack_cnt_delta, expected_ack_cnt_delta;
1460 int ba_timeout_delta;
1461
1462 actual_ack_cnt_delta =
1463 le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07001464 le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001465 expected_ack_cnt_delta =
1466 le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07001467 le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001468 ba_timeout_delta =
1469 le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07001470 le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001471 if ((priv->_agn.agg_tids_count > 0) &&
1472 (expected_ack_cnt_delta > 0) &&
1473 (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
1474 < ACK_CNT_RATIO) &&
1475 (ba_timeout_delta > BA_TIMEOUT_CNT)) {
1476 IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
1477 " expected_ack_cnt = %d\n",
1478 actual_ack_cnt_delta, expected_ack_cnt_delta);
1479
Johannes Bergd73e4922010-05-06 12:18:41 -07001480#ifdef CONFIG_IWLWIFI_DEBUGFS
1481 /*
1482 * This is ifdef'ed on DEBUGFS because otherwise the
1483 * statistics aren't available. If DEBUGFS is set but
1484 * DEBUG is not, these will just compile out.
1485 */
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001486 IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07001487 priv->_agn.delta_statistics.tx.rx_detected_cnt);
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001488 IWL_DEBUG_RADIO(priv,
1489 "ack_or_ba_timeout_collision delta = %d\n",
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07001490 priv->_agn.delta_statistics.tx.
Wey-Yi Guy872c8dd2010-03-16 10:46:31 -07001491 ack_or_ba_timeout_collision);
1492#endif
1493 IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
1494 ba_timeout_delta);
1495 if (!actual_ack_cnt_delta &&
1496 (ba_timeout_delta >= BA_TIMEOUT_MAX))
1497 rc = false;
1498 }
1499 return rc;
1500}
1501
Wey-Yi Guya83b9142009-04-08 11:39:32 -07001502
Emmanuel Grumbach7d476182010-05-23 00:14:08 -07001503/*****************************************************************************
1504 *
1505 * sysfs attributes
1506 *
1507 *****************************************************************************/
1508
1509#ifdef CONFIG_IWLWIFI_DEBUG
1510
1511/*
1512 * The following adds a new attribute to the sysfs representation
1513 * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
1514 * used for controlling the debug level.
1515 *
1516 * See the level definitions in iwl for details.
1517 *
1518 * The debug_level being managed using sysfs below is a per device debug
1519 * level that is used instead of the global debug level if it (the per
1520 * device debug level) is set.
1521 */
1522static ssize_t show_debug_level(struct device *d,
1523 struct device_attribute *attr, char *buf)
1524{
1525 struct iwl_priv *priv = dev_get_drvdata(d);
1526 return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
1527}
1528static ssize_t store_debug_level(struct device *d,
1529 struct device_attribute *attr,
1530 const char *buf, size_t count)
1531{
1532 struct iwl_priv *priv = dev_get_drvdata(d);
1533 unsigned long val;
1534 int ret;
1535
1536 ret = strict_strtoul(buf, 0, &val);
1537 if (ret)
1538 IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
1539 else {
1540 priv->debug_level = val;
1541 if (iwl_alloc_traffic_mem(priv))
1542 IWL_ERR(priv,
1543 "Not enough memory to generate traffic log\n");
1544 }
1545 return strnlen(buf, count);
1546}
1547
1548static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
1549 show_debug_level, store_debug_level);
1550
1551
1552#endif /* CONFIG_IWLWIFI_DEBUG */
1553
1554
1555static ssize_t show_temperature(struct device *d,
1556 struct device_attribute *attr, char *buf)
1557{
1558 struct iwl_priv *priv = dev_get_drvdata(d);
1559
1560 if (!iwl_is_alive(priv))
1561 return -EAGAIN;
1562
1563 return sprintf(buf, "%d\n", priv->temperature);
1564}
1565
1566static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
1567
1568static ssize_t show_tx_power(struct device *d,
1569 struct device_attribute *attr, char *buf)
1570{
1571 struct iwl_priv *priv = dev_get_drvdata(d);
1572
1573 if (!iwl_is_ready_rf(priv))
1574 return sprintf(buf, "off\n");
1575 else
1576 return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
1577}
1578
1579static ssize_t store_tx_power(struct device *d,
1580 struct device_attribute *attr,
1581 const char *buf, size_t count)
1582{
1583 struct iwl_priv *priv = dev_get_drvdata(d);
1584 unsigned long val;
1585 int ret;
1586
1587 ret = strict_strtoul(buf, 10, &val);
1588 if (ret)
1589 IWL_INFO(priv, "%s is not in decimal form.\n", buf);
1590 else {
1591 ret = iwl_set_tx_power(priv, val, false);
1592 if (ret)
1593 IWL_ERR(priv, "failed setting tx power (0x%d).\n",
1594 ret);
1595 else
1596 ret = count;
1597 }
1598 return ret;
1599}
1600
1601static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
1602
1603static ssize_t show_rts_ht_protection(struct device *d,
1604 struct device_attribute *attr, char *buf)
1605{
1606 struct iwl_priv *priv = dev_get_drvdata(d);
1607
1608 return sprintf(buf, "%s\n",
1609 priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
1610}
1611
1612static ssize_t store_rts_ht_protection(struct device *d,
1613 struct device_attribute *attr,
1614 const char *buf, size_t count)
1615{
1616 struct iwl_priv *priv = dev_get_drvdata(d);
1617 unsigned long val;
1618 int ret;
1619
1620 ret = strict_strtoul(buf, 10, &val);
1621 if (ret)
1622 IWL_INFO(priv, "Input is not in decimal form.\n");
1623 else {
1624 if (!iwl_is_associated(priv))
1625 priv->cfg->use_rts_for_ht = val ? true : false;
1626 else
1627 IWL_ERR(priv, "Sta associated with AP - "
1628 "Change protection mechanism is not allowed\n");
1629 ret = count;
1630 }
1631 return ret;
1632}
1633
1634static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
1635 show_rts_ht_protection, store_rts_ht_protection);
1636
1637
1638static struct attribute *iwl_sysfs_entries[] = {
1639 &dev_attr_temperature.attr,
1640 &dev_attr_tx_power.attr,
1641 &dev_attr_rts_ht_protection.attr,
1642#ifdef CONFIG_IWLWIFI_DEBUG
1643 &dev_attr_debug_level.attr,
1644#endif
1645 NULL
1646};
1647
1648static struct attribute_group iwl_attribute_group = {
1649 .name = NULL, /* put in device directory */
1650 .attrs = iwl_sysfs_entries,
1651};
1652
Zhu Yib481de92007-09-25 17:54:57 -07001653/******************************************************************************
1654 *
1655 * uCode download functions
1656 *
1657 ******************************************************************************/
1658
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001659static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001660{
Tomas Winkler98c92212008-01-14 17:46:20 -08001661 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
1662 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
1663 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
1664 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
1665 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
1666 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
Zhu Yib481de92007-09-25 17:54:57 -07001667}
1668
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001669static void iwl_nic_start(struct iwl_priv *priv)
Ron Rindjunskyedcdf8b2008-05-15 13:53:55 +08001670{
1671 /* Remove all resets to allow NIC to operate */
1672 iwl_write32(priv, CSR_RESET, 0);
1673}
1674
Johannes Bergdd7a2502010-04-28 23:33:10 -07001675struct iwlagn_ucode_capabilities {
1676 u32 max_probe_length;
1677};
Ron Rindjunskyedcdf8b2008-05-15 13:53:55 +08001678
Johannes Bergb08dfd02010-01-29 11:54:56 -08001679static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
Johannes Bergdd7a2502010-04-28 23:33:10 -07001680static int iwl_mac_setup_register(struct iwl_priv *priv,
1681 struct iwlagn_ucode_capabilities *capa);
Johannes Bergb08dfd02010-01-29 11:54:56 -08001682
1683static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
Zhu Yib481de92007-09-25 17:54:57 -07001684{
Reinette Chatrea0987a82008-12-02 12:14:06 -08001685 const char *name_pre = priv->cfg->fw_name_pre;
Johannes Bergb08dfd02010-01-29 11:54:56 -08001686
1687 if (first)
1688 priv->fw_index = priv->cfg->ucode_api_max;
1689 else
1690 priv->fw_index--;
1691
1692 if (priv->fw_index < priv->cfg->ucode_api_min) {
1693 IWL_ERR(priv, "no suitable firmware found!\n");
1694 return -ENOENT;
1695 }
1696
1697 sprintf(priv->firmware_name, "%s%d%s",
1698 name_pre, priv->fw_index, ".ucode");
1699
1700 IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
1701 priv->firmware_name);
1702
1703 return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
1704 &priv->pci_dev->dev, GFP_KERNEL, priv,
1705 iwl_ucode_callback);
1706}
1707
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001708struct iwlagn_firmware_pieces {
1709 const void *inst, *data, *init, *init_data, *boot;
1710 size_t inst_size, data_size, init_size, init_data_size, boot_size;
1711
1712 u32 build;
Johannes Bergb2e640d2010-05-05 23:24:54 -07001713
1714 u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
1715 u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001716};
1717
1718static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
1719 const struct firmware *ucode_raw,
1720 struct iwlagn_firmware_pieces *pieces)
1721{
1722 struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
1723 u32 api_ver, hdr_size;
1724 const u8 *src;
1725
1726 priv->ucode_ver = le32_to_cpu(ucode->ver);
1727 api_ver = IWL_UCODE_API(priv->ucode_ver);
1728
1729 switch (api_ver) {
1730 default:
1731 /*
1732 * 4965 doesn't revision the firmware file format
1733 * along with the API version, it always uses v1
1734 * file format.
1735 */
1736 if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
1737 CSR_HW_REV_TYPE_4965) {
1738 hdr_size = 28;
1739 if (ucode_raw->size < hdr_size) {
1740 IWL_ERR(priv, "File size too small!\n");
1741 return -EINVAL;
1742 }
1743 pieces->build = le32_to_cpu(ucode->u.v2.build);
1744 pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
1745 pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
1746 pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
1747 pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
1748 pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
1749 src = ucode->u.v2.data;
1750 break;
1751 }
1752 /* fall through for 4965 */
1753 case 0:
1754 case 1:
1755 case 2:
1756 hdr_size = 24;
1757 if (ucode_raw->size < hdr_size) {
1758 IWL_ERR(priv, "File size too small!\n");
1759 return -EINVAL;
1760 }
1761 pieces->build = 0;
1762 pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
1763 pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
1764 pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
1765 pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
1766 pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
1767 src = ucode->u.v1.data;
1768 break;
1769 }
1770
1771 /* Verify size of file vs. image size info in file's header */
1772 if (ucode_raw->size != hdr_size + pieces->inst_size +
1773 pieces->data_size + pieces->init_size +
1774 pieces->init_data_size + pieces->boot_size) {
1775
1776 IWL_ERR(priv,
1777 "uCode file size %d does not match expected size\n",
1778 (int)ucode_raw->size);
1779 return -EINVAL;
1780 }
1781
1782 pieces->inst = src;
1783 src += pieces->inst_size;
1784 pieces->data = src;
1785 src += pieces->data_size;
1786 pieces->init = src;
1787 src += pieces->init_size;
1788 pieces->init_data = src;
1789 src += pieces->init_data_size;
1790 pieces->boot = src;
1791 src += pieces->boot_size;
1792
1793 return 0;
1794}
1795
Johannes Bergdd7a2502010-04-28 23:33:10 -07001796static int iwlagn_wanted_ucode_alternative = 1;
1797
1798static int iwlagn_load_firmware(struct iwl_priv *priv,
1799 const struct firmware *ucode_raw,
1800 struct iwlagn_firmware_pieces *pieces,
1801 struct iwlagn_ucode_capabilities *capa)
1802{
1803 struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
1804 struct iwl_ucode_tlv *tlv;
1805 size_t len = ucode_raw->size;
1806 const u8 *data;
1807 int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
1808 u64 alternatives;
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001809 u32 tlv_len;
1810 enum iwl_ucode_tlv_type tlv_type;
1811 const u8 *tlv_data;
1812 int ret = 0;
Johannes Bergdd7a2502010-04-28 23:33:10 -07001813
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001814 if (len < sizeof(*ucode)) {
1815 IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
Johannes Bergdd7a2502010-04-28 23:33:10 -07001816 return -EINVAL;
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001817 }
Johannes Bergdd7a2502010-04-28 23:33:10 -07001818
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001819 if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
1820 IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
1821 le32_to_cpu(ucode->magic));
Johannes Bergdd7a2502010-04-28 23:33:10 -07001822 return -EINVAL;
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001823 }
Johannes Bergdd7a2502010-04-28 23:33:10 -07001824
1825 /*
1826 * Check which alternatives are present, and "downgrade"
1827 * when the chosen alternative is not present, warning
1828 * the user when that happens. Some files may not have
1829 * any alternatives, so don't warn in that case.
1830 */
1831 alternatives = le64_to_cpu(ucode->alternatives);
1832 tmp = wanted_alternative;
1833 if (wanted_alternative > 63)
1834 wanted_alternative = 63;
1835 while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
1836 wanted_alternative--;
1837 if (wanted_alternative && wanted_alternative != tmp)
1838 IWL_WARN(priv,
1839 "uCode alternative %d not available, choosing %d\n",
1840 tmp, wanted_alternative);
1841
1842 priv->ucode_ver = le32_to_cpu(ucode->ver);
1843 pieces->build = le32_to_cpu(ucode->build);
1844 data = ucode->data;
1845
1846 len -= sizeof(*ucode);
1847
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001848 while (len >= sizeof(*tlv) && !ret) {
Johannes Bergdd7a2502010-04-28 23:33:10 -07001849 u16 tlv_alt;
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001850 u32 fixed_tlv_size = 4;
Johannes Bergdd7a2502010-04-28 23:33:10 -07001851
1852 len -= sizeof(*tlv);
1853 tlv = (void *)data;
1854
1855 tlv_len = le32_to_cpu(tlv->length);
1856 tlv_type = le16_to_cpu(tlv->type);
1857 tlv_alt = le16_to_cpu(tlv->alternative);
1858 tlv_data = tlv->data;
1859
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001860 if (len < tlv_len) {
1861 IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
1862 len, tlv_len);
Johannes Bergdd7a2502010-04-28 23:33:10 -07001863 return -EINVAL;
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001864 }
Johannes Bergdd7a2502010-04-28 23:33:10 -07001865 len -= ALIGN(tlv_len, 4);
1866 data += sizeof(*tlv) + ALIGN(tlv_len, 4);
1867
1868 /*
1869 * Alternative 0 is always valid.
1870 *
1871 * Skip alternative TLVs that are not selected.
1872 */
1873 if (tlv_alt != 0 && tlv_alt != wanted_alternative)
1874 continue;
1875
1876 switch (tlv_type) {
1877 case IWL_UCODE_TLV_INST:
1878 pieces->inst = tlv_data;
1879 pieces->inst_size = tlv_len;
1880 break;
1881 case IWL_UCODE_TLV_DATA:
1882 pieces->data = tlv_data;
1883 pieces->data_size = tlv_len;
1884 break;
1885 case IWL_UCODE_TLV_INIT:
1886 pieces->init = tlv_data;
1887 pieces->init_size = tlv_len;
1888 break;
1889 case IWL_UCODE_TLV_INIT_DATA:
1890 pieces->init_data = tlv_data;
1891 pieces->init_data_size = tlv_len;
1892 break;
1893 case IWL_UCODE_TLV_BOOT:
1894 pieces->boot = tlv_data;
1895 pieces->boot_size = tlv_len;
1896 break;
1897 case IWL_UCODE_TLV_PROBE_MAX_LEN:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001898 if (tlv_len != fixed_tlv_size)
1899 ret = -EINVAL;
1900 else
1901 capa->max_probe_length =
1902 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergdd7a2502010-04-28 23:33:10 -07001903 break;
Johannes Bergb2e640d2010-05-05 23:24:54 -07001904 case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001905 if (tlv_len != fixed_tlv_size)
1906 ret = -EINVAL;
1907 else
1908 pieces->init_evtlog_ptr =
1909 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001910 break;
1911 case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001912 if (tlv_len != fixed_tlv_size)
1913 ret = -EINVAL;
1914 else
1915 pieces->init_evtlog_size =
1916 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001917 break;
1918 case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001919 if (tlv_len != fixed_tlv_size)
1920 ret = -EINVAL;
1921 else
1922 pieces->init_errlog_ptr =
1923 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001924 break;
1925 case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001926 if (tlv_len != fixed_tlv_size)
1927 ret = -EINVAL;
1928 else
1929 pieces->inst_evtlog_ptr =
1930 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001931 break;
1932 case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001933 if (tlv_len != fixed_tlv_size)
1934 ret = -EINVAL;
1935 else
1936 pieces->inst_evtlog_size =
1937 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001938 break;
1939 case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001940 if (tlv_len != fixed_tlv_size)
1941 ret = -EINVAL;
1942 else
1943 pieces->inst_errlog_ptr =
1944 le32_to_cpup((__le32 *)tlv_data);
Johannes Bergb2e640d2010-05-05 23:24:54 -07001945 break;
Johannes Bergdd7a2502010-04-28 23:33:10 -07001946 default:
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001947 IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
Johannes Bergdd7a2502010-04-28 23:33:10 -07001948 break;
1949 }
1950 }
1951
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001952 if (len) {
1953 IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
1954 iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
1955 ret = -EINVAL;
1956 } else if (ret) {
1957 IWL_ERR(priv, "TLV %d has invalid size: %u\n",
1958 tlv_type, tlv_len);
1959 iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)tlv_data, tlv_len);
1960 }
Johannes Bergdd7a2502010-04-28 23:33:10 -07001961
Wey-Yi Guyad8d8332010-06-22 14:31:45 -07001962 return ret;
Johannes Bergdd7a2502010-04-28 23:33:10 -07001963}
1964
Johannes Bergb08dfd02010-01-29 11:54:56 -08001965/**
1966 * iwl_ucode_callback - callback when firmware was loaded
1967 *
1968 * If loaded successfully, copies the firmware into buffers
1969 * for the card to fetch (via DMA).
1970 */
1971static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
1972{
1973 struct iwl_priv *priv = context;
1974 struct iwl_ucode_header *ucode;
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001975 int err;
1976 struct iwlagn_firmware_pieces pieces;
Reinette Chatrea0987a82008-12-02 12:14:06 -08001977 const unsigned int api_max = priv->cfg->ucode_api_max;
1978 const unsigned int api_min = priv->cfg->ucode_api_min;
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001979 u32 api_ver;
Johannes Berg3e4de762010-04-28 12:09:12 -07001980 char buildstr[25];
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001981 u32 build;
Johannes Bergdd7a2502010-04-28 23:33:10 -07001982 struct iwlagn_ucode_capabilities ucode_capa = {
1983 .max_probe_length = 200,
1984 };
Johannes Berg0e9a44d2010-04-28 12:09:16 -07001985
1986 memset(&pieces, 0, sizeof(pieces));
Zhu Yib481de92007-09-25 17:54:57 -07001987
Johannes Bergb08dfd02010-01-29 11:54:56 -08001988 if (!ucode_raw) {
1989 IWL_ERR(priv, "request for firmware file '%s' failed.\n",
1990 priv->firmware_name);
1991 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07001992 }
1993
Johannes Bergb08dfd02010-01-29 11:54:56 -08001994 IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
1995 priv->firmware_name, ucode_raw->size);
Zhu Yib481de92007-09-25 17:54:57 -07001996
Johannes Berg22adba22010-04-28 12:09:14 -07001997 /* Make sure that we got at least the API version number */
1998 if (ucode_raw->size < 4) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001999 IWL_ERR(priv, "File size way too small!\n");
Johannes Bergb08dfd02010-01-29 11:54:56 -08002000 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002001 }
2002
2003 /* Data from ucode file: header followed by uCode images */
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002004 ucode = (struct iwl_ucode_header *)ucode_raw->data;
Zhu Yib481de92007-09-25 17:54:57 -07002005
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002006 if (ucode->ver)
2007 err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
2008 else
Johannes Bergdd7a2502010-04-28 23:33:10 -07002009 err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
2010 &ucode_capa);
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002011
2012 if (err)
2013 goto try_again;
2014
Reinette Chatrea0987a82008-12-02 12:14:06 -08002015 api_ver = IWL_UCODE_API(priv->ucode_ver);
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002016 build = pieces.build;
Zhu Yib481de92007-09-25 17:54:57 -07002017
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002018 /*
2019 * api_ver should match the api version forming part of the
Reinette Chatrea0987a82008-12-02 12:14:06 -08002020 * firmware filename ... but we don't check for that and only rely
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002021 * on the API version read from firmware header from here on forward
2022 */
Reinette Chatrea0987a82008-12-02 12:14:06 -08002023 if (api_ver < api_min || api_ver > api_max) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002024 IWL_ERR(priv, "Driver unable to support your firmware API. "
Reinette Chatrea0987a82008-12-02 12:14:06 -08002025 "Driver supports v%u, firmware is v%u.\n",
2026 api_max, api_ver);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002027 goto try_again;
Reinette Chatrea0987a82008-12-02 12:14:06 -08002028 }
Johannes Bergb08dfd02010-01-29 11:54:56 -08002029
Reinette Chatrea0987a82008-12-02 12:14:06 -08002030 if (api_ver != api_max)
Tomas Winkler978785a2008-12-19 10:37:31 +08002031 IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
Reinette Chatrea0987a82008-12-02 12:14:06 -08002032 "got v%u. New firmware can be obtained "
2033 "from http://www.intellinuxwireless.org.\n",
2034 api_max, api_ver);
2035
Johannes Berg3e4de762010-04-28 12:09:12 -07002036 if (build)
2037 sprintf(buildstr, " build %u", build);
2038 else
2039 buildstr[0] = '\0';
Reinette Chatrea0987a82008-12-02 12:14:06 -08002040
Johannes Berg3e4de762010-04-28 12:09:12 -07002041 IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
Reinette Chatre5ebeb5a2009-10-30 14:36:04 -07002042 IWL_UCODE_MAJOR(priv->ucode_ver),
2043 IWL_UCODE_MINOR(priv->ucode_ver),
2044 IWL_UCODE_API(priv->ucode_ver),
Johannes Berg3e4de762010-04-28 12:09:12 -07002045 IWL_UCODE_SERIAL(priv->ucode_ver),
2046 buildstr);
Reinette Chatre5ebeb5a2009-10-30 14:36:04 -07002047
Johannes Berg3e4de762010-04-28 12:09:12 -07002048 snprintf(priv->hw->wiphy->fw_version,
2049 sizeof(priv->hw->wiphy->fw_version),
2050 "%u.%u.%u.%u%s",
2051 IWL_UCODE_MAJOR(priv->ucode_ver),
2052 IWL_UCODE_MINOR(priv->ucode_ver),
2053 IWL_UCODE_API(priv->ucode_ver),
2054 IWL_UCODE_SERIAL(priv->ucode_ver),
2055 buildstr);
Zhu Yib481de92007-09-25 17:54:57 -07002056
Johannes Bergb08dfd02010-01-29 11:54:56 -08002057 /*
2058 * For any of the failures below (before allocating pci memory)
2059 * we will try to load a version with a smaller API -- maybe the
2060 * user just got a corrupted version of the latest API.
2061 */
2062
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002063 IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
2064 priv->ucode_ver);
2065 IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
2066 pieces.inst_size);
2067 IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
2068 pieces.data_size);
2069 IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
2070 pieces.init_size);
2071 IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
2072 pieces.init_data_size);
2073 IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
2074 pieces.boot_size);
Zhu Yib481de92007-09-25 17:54:57 -07002075
2076 /* Verify that uCode images will fit in card's SRAM */
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002077 if (pieces.inst_size > priv->hw_params.max_inst_size) {
2078 IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
2079 pieces.inst_size);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002080 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002081 }
2082
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002083 if (pieces.data_size > priv->hw_params.max_data_size) {
2084 IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
2085 pieces.data_size);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002086 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002087 }
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002088
2089 if (pieces.init_size > priv->hw_params.max_inst_size) {
2090 IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
2091 pieces.init_size);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002092 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002093 }
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002094
2095 if (pieces.init_data_size > priv->hw_params.max_data_size) {
2096 IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
2097 pieces.init_data_size);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002098 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002099 }
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002100
2101 if (pieces.boot_size > priv->hw_params.max_bsm_size) {
2102 IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
2103 pieces.boot_size);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002104 goto try_again;
Zhu Yib481de92007-09-25 17:54:57 -07002105 }
2106
2107 /* Allocate ucode buffers for card's bus-master loading ... */
2108
2109 /* Runtime instructions and 2 copies of data:
2110 * 1) unmodified from disk
2111 * 2) backup cache for save/restore during power-downs */
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002112 priv->ucode_code.len = pieces.inst_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002113 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
Zhu Yib481de92007-09-25 17:54:57 -07002114
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002115 priv->ucode_data.len = pieces.data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002116 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
Zhu Yib481de92007-09-25 17:54:57 -07002117
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002118 priv->ucode_data_backup.len = pieces.data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002119 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
Zhu Yib481de92007-09-25 17:54:57 -07002120
Zhu, Yi1f304e42009-01-23 13:45:22 -08002121 if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
2122 !priv->ucode_data_backup.v_addr)
2123 goto err_pci_alloc;
2124
Zhu Yib481de92007-09-25 17:54:57 -07002125 /* Initialization instructions and data */
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002126 if (pieces.init_size && pieces.init_data_size) {
2127 priv->ucode_init.len = pieces.init_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002128 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
Zhu Yib481de92007-09-25 17:54:57 -07002129
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002130 priv->ucode_init_data.len = pieces.init_data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002131 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
Tomas Winkler90e759d2007-11-29 11:09:41 +08002132
2133 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
2134 goto err_pci_alloc;
2135 }
Zhu Yib481de92007-09-25 17:54:57 -07002136
2137 /* Bootstrap (instructions only, no data) */
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002138 if (pieces.boot_size) {
2139 priv->ucode_boot.len = pieces.boot_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08002140 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
Zhu Yib481de92007-09-25 17:54:57 -07002141
Tomas Winkler90e759d2007-11-29 11:09:41 +08002142 if (!priv->ucode_boot.v_addr)
2143 goto err_pci_alloc;
2144 }
Zhu Yib481de92007-09-25 17:54:57 -07002145
Johannes Bergb2e640d2010-05-05 23:24:54 -07002146 /* Now that we can no longer fail, copy information */
2147
2148 /*
2149 * The (size - 16) / 12 formula is based on the information recorded
2150 * for each event, which is of mode 1 (including timestamp) for all
2151 * new microcodes that include this information.
2152 */
2153 priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
2154 if (pieces.init_evtlog_size)
2155 priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
2156 else
2157 priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
2158 priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
2159 priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
2160 if (pieces.inst_evtlog_size)
2161 priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
2162 else
2163 priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
2164 priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
2165
Zhu Yib481de92007-09-25 17:54:57 -07002166 /* Copy images into buffers for card's bus-master reads ... */
2167
2168 /* Runtime instructions (first block of data in file) */
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002169 IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
2170 pieces.inst_size);
2171 memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002172
Tomas Winklere1623442009-01-27 14:27:56 -08002173 IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
Zhu Yib481de92007-09-25 17:54:57 -07002174 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
2175
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002176 /*
2177 * Runtime data
2178 * NOTE: Copy into backup buffer will be done in iwl_up()
2179 */
2180 IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
2181 pieces.data_size);
2182 memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
2183 memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
Zhu Yib481de92007-09-25 17:54:57 -07002184
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002185 /* Initialization instructions */
2186 if (pieces.init_size) {
Tomas Winklere1623442009-01-27 14:27:56 -08002187 IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002188 pieces.init_size);
2189 memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
Zhu Yib481de92007-09-25 17:54:57 -07002190 }
2191
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002192 /* Initialization data */
2193 if (pieces.init_data_size) {
Tomas Winklere1623442009-01-27 14:27:56 -08002194 IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002195 pieces.init_data_size);
2196 memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
2197 pieces.init_data_size);
Zhu Yib481de92007-09-25 17:54:57 -07002198 }
2199
Johannes Berg0e9a44d2010-04-28 12:09:16 -07002200 /* Bootstrap instructions */
2201 IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
2202 pieces.boot_size);
2203 memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
Zhu Yib481de92007-09-25 17:54:57 -07002204
Johannes Bergb08dfd02010-01-29 11:54:56 -08002205 /**************************************************
2206 * This is still part of probe() in a sense...
2207 *
2208 * 9. Setup and register with mac80211 and debugfs
2209 **************************************************/
Johannes Bergdd7a2502010-04-28 23:33:10 -07002210 err = iwl_mac_setup_register(priv, &ucode_capa);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002211 if (err)
2212 goto out_unbind;
2213
2214 err = iwl_dbgfs_register(priv, DRV_NAME);
2215 if (err)
2216 IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
2217
Emmanuel Grumbach7d476182010-05-23 00:14:08 -07002218 err = sysfs_create_group(&priv->pci_dev->dev.kobj,
2219 &iwl_attribute_group);
2220 if (err) {
2221 IWL_ERR(priv, "failed to create sysfs device attributes\n");
2222 goto out_unbind;
2223 }
2224
Zhu Yib481de92007-09-25 17:54:57 -07002225 /* We have our copies now, allow OS release its copies */
2226 release_firmware(ucode_raw);
Reinette Chatrea15707d2010-05-10 15:08:11 -07002227 complete(&priv->_agn.firmware_loading_complete);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002228 return;
2229
2230 try_again:
2231 /* try next, if any */
2232 if (iwl_request_firmware(priv, false))
2233 goto out_unbind;
2234 release_firmware(ucode_raw);
2235 return;
Zhu Yib481de92007-09-25 17:54:57 -07002236
2237 err_pci_alloc:
Winkler, Tomas15b16872008-12-19 10:37:33 +08002238 IWL_ERR(priv, "failed to allocate pci memory\n");
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002239 iwl_dealloc_ucode_pci(priv);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002240 out_unbind:
Reinette Chatrea15707d2010-05-10 15:08:11 -07002241 complete(&priv->_agn.firmware_loading_complete);
Johannes Bergb08dfd02010-01-29 11:54:56 -08002242 device_release_driver(&priv->pci_dev->dev);
Zhu Yib481de92007-09-25 17:54:57 -07002243 release_firmware(ucode_raw);
Zhu Yib481de92007-09-25 17:54:57 -07002244}
2245
Reinette Chatreb7a79402009-09-25 14:24:23 -07002246static const char *desc_lookup_text[] = {
2247 "OK",
2248 "FAIL",
2249 "BAD_PARAM",
2250 "BAD_CHECKSUM",
2251 "NMI_INTERRUPT_WDG",
2252 "SYSASSERT",
2253 "FATAL_ERROR",
2254 "BAD_COMMAND",
2255 "HW_ERROR_TUNE_LOCK",
2256 "HW_ERROR_TEMPERATURE",
2257 "ILLEGAL_CHAN_FREQ",
2258 "VCC_NOT_STABLE",
2259 "FH_ERROR",
2260 "NMI_INTERRUPT_HOST",
2261 "NMI_INTERRUPT_ACTION_PT",
2262 "NMI_INTERRUPT_UNKNOWN",
2263 "UCODE_VERSION_MISMATCH",
2264 "HW_ERROR_ABS_LOCK",
2265 "HW_ERROR_CAL_LOCK_FAIL",
2266 "NMI_INTERRUPT_INST_ACTION_PT",
2267 "NMI_INTERRUPT_DATA_ACTION_PT",
2268 "NMI_TRM_HW_ER",
2269 "NMI_INTERRUPT_TRM",
2270 "NMI_INTERRUPT_BREAK_POINT"
2271 "DEBUG_0",
2272 "DEBUG_1",
2273 "DEBUG_2",
2274 "DEBUG_3",
Wey-Yi Guya7fce6e2010-01-19 16:51:50 -08002275 "ADVANCED SYSASSERT"
Reinette Chatreb7a79402009-09-25 14:24:23 -07002276};
2277
2278static const char *desc_lookup(int i)
2279{
2280 int max = ARRAY_SIZE(desc_lookup_text) - 1;
2281
2282 if (i < 0 || i > max)
2283 i = max;
2284
2285 return desc_lookup_text[i];
2286}
2287
2288#define ERROR_START_OFFSET (1 * sizeof(u32))
2289#define ERROR_ELEM_SIZE (7 * sizeof(u32))
2290
2291void iwl_dump_nic_error_log(struct iwl_priv *priv)
2292{
2293 u32 data2, line;
2294 u32 desc, time, count, base, data1;
2295 u32 blink1, blink2, ilink1, ilink2;
Wey-Yi Guy461ef382010-03-30 17:57:53 -07002296 u32 pc, hcmd;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002297
Johannes Bergb2e640d2010-05-05 23:24:54 -07002298 if (priv->ucode_type == UCODE_INIT) {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002299 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002300 if (!base)
2301 base = priv->_agn.init_errlog_ptr;
2302 } else {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002303 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002304 if (!base)
2305 base = priv->_agn.inst_errlog_ptr;
2306 }
Reinette Chatreb7a79402009-09-25 14:24:23 -07002307
2308 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
Wey-Yi Guy212fb572009-12-02 12:53:00 -08002309 IWL_ERR(priv,
2310 "Not valid error log pointer 0x%08X for %s uCode\n",
2311 base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
Reinette Chatreb7a79402009-09-25 14:24:23 -07002312 return;
2313 }
2314
2315 count = iwl_read_targ_mem(priv, base);
2316
2317 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
2318 IWL_ERR(priv, "Start IWL Error Log Dump:\n");
2319 IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
2320 priv->status, count);
2321 }
2322
2323 desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
Wey-Yi Guy461ef382010-03-30 17:57:53 -07002324 pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
Reinette Chatreb7a79402009-09-25 14:24:23 -07002325 blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
2326 blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
2327 ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
2328 ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
2329 data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
2330 data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
2331 line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
2332 time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
Wey-Yi Guy461ef382010-03-30 17:57:53 -07002333 hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
Reinette Chatreb7a79402009-09-25 14:24:23 -07002334
Johannes Bergbe1a71a2009-10-02 13:44:02 -07002335 trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
2336 blink1, blink2, ilink1, ilink2);
2337
Jay Sternberg87563712010-06-14 14:40:40 -07002338 IWL_ERR(priv, "Desc Time "
Reinette Chatreb7a79402009-09-25 14:24:23 -07002339 "data1 data2 line\n");
Jay Sternberg87563712010-06-14 14:40:40 -07002340 IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
Reinette Chatreb7a79402009-09-25 14:24:23 -07002341 desc_lookup(desc), desc, time, data1, data2, line);
Wey-Yi Guy461ef382010-03-30 17:57:53 -07002342 IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
2343 IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
2344 pc, blink1, blink2, ilink1, ilink2, hcmd);
Reinette Chatreb7a79402009-09-25 14:24:23 -07002345}
2346
2347#define EVENT_START_OFFSET (4 * sizeof(u32))
2348
2349/**
2350 * iwl_print_event_log - Dump error event log to syslog
2351 *
2352 */
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002353static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
2354 u32 num_events, u32 mode,
2355 int pos, char **buf, size_t bufsz)
Reinette Chatreb7a79402009-09-25 14:24:23 -07002356{
2357 u32 i;
2358 u32 base; /* SRAM byte address of event log header */
2359 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
2360 u32 ptr; /* SRAM byte address of log data */
2361 u32 ev, time, data; /* event log data */
Ben Cahille5854472009-11-06 14:52:58 -08002362 unsigned long reg_flags;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002363
2364 if (num_events == 0)
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002365 return pos;
Johannes Bergb2e640d2010-05-05 23:24:54 -07002366
2367 if (priv->ucode_type == UCODE_INIT) {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002368 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002369 if (!base)
2370 base = priv->_agn.init_evtlog_ptr;
2371 } else {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002372 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002373 if (!base)
2374 base = priv->_agn.inst_evtlog_ptr;
2375 }
Reinette Chatreb7a79402009-09-25 14:24:23 -07002376
2377 if (mode == 0)
2378 event_size = 2 * sizeof(u32);
2379 else
2380 event_size = 3 * sizeof(u32);
2381
2382 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
2383
Ben Cahille5854472009-11-06 14:52:58 -08002384 /* Make sure device is powered up for SRAM reads */
2385 spin_lock_irqsave(&priv->reg_lock, reg_flags);
2386 iwl_grab_nic_access(priv);
2387
2388 /* Set starting address; reads will auto-increment */
2389 _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
2390 rmb();
2391
Reinette Chatreb7a79402009-09-25 14:24:23 -07002392 /* "time" is actually "data" for mode 0 (no timestamp).
2393 * place event id # at far right for easier visual parsing. */
2394 for (i = 0; i < num_events; i++) {
Ben Cahille5854472009-11-06 14:52:58 -08002395 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
2396 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Reinette Chatreb7a79402009-09-25 14:24:23 -07002397 if (mode == 0) {
2398 /* data, ev */
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002399 if (bufsz) {
2400 pos += scnprintf(*buf + pos, bufsz - pos,
2401 "EVT_LOG:0x%08x:%04u\n",
2402 time, ev);
2403 } else {
2404 trace_iwlwifi_dev_ucode_event(priv, 0,
2405 time, ev);
2406 IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
2407 time, ev);
2408 }
Reinette Chatreb7a79402009-09-25 14:24:23 -07002409 } else {
Ben Cahille5854472009-11-06 14:52:58 -08002410 data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002411 if (bufsz) {
2412 pos += scnprintf(*buf + pos, bufsz - pos,
2413 "EVT_LOGT:%010u:0x%08x:%04u\n",
2414 time, data, ev);
2415 } else {
2416 IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
Reinette Chatreb7a79402009-09-25 14:24:23 -07002417 time, data, ev);
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002418 trace_iwlwifi_dev_ucode_event(priv, time,
2419 data, ev);
2420 }
Reinette Chatreb7a79402009-09-25 14:24:23 -07002421 }
2422 }
Ben Cahille5854472009-11-06 14:52:58 -08002423
2424 /* Allow device to power down */
2425 iwl_release_nic_access(priv);
2426 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002427 return pos;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002428}
2429
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002430/**
2431 * iwl_print_last_event_logs - Dump the newest # of event log to syslog
2432 */
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002433static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
2434 u32 num_wraps, u32 next_entry,
2435 u32 size, u32 mode,
2436 int pos, char **buf, size_t bufsz)
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002437{
2438 /*
2439 * display the newest DEFAULT_LOG_ENTRIES entries
2440 * i.e the entries just before the next ont that uCode would fill.
2441 */
2442 if (num_wraps) {
2443 if (next_entry < size) {
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002444 pos = iwl_print_event_log(priv,
2445 capacity - (size - next_entry),
2446 size - next_entry, mode,
2447 pos, buf, bufsz);
2448 pos = iwl_print_event_log(priv, 0,
2449 next_entry, mode,
2450 pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002451 } else
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002452 pos = iwl_print_event_log(priv, next_entry - size,
2453 size, mode, pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002454 } else {
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002455 if (next_entry < size) {
2456 pos = iwl_print_event_log(priv, 0, next_entry,
2457 mode, pos, buf, bufsz);
2458 } else {
2459 pos = iwl_print_event_log(priv, next_entry - size,
2460 size, mode, pos, buf, bufsz);
2461 }
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002462 }
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002463 return pos;
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002464}
2465
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002466#define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
2467
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002468int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
2469 char **buf, bool display)
Reinette Chatreb7a79402009-09-25 14:24:23 -07002470{
2471 u32 base; /* SRAM byte address of event log header */
2472 u32 capacity; /* event log capacity in # entries */
2473 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
2474 u32 num_wraps; /* # times uCode wrapped to top of log */
2475 u32 next_entry; /* index of next entry to be written by uCode */
2476 u32 size; /* # entries that we'll print */
Johannes Bergb2e640d2010-05-05 23:24:54 -07002477 u32 logsize;
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002478 int pos = 0;
2479 size_t bufsz = 0;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002480
Johannes Bergb2e640d2010-05-05 23:24:54 -07002481 if (priv->ucode_type == UCODE_INIT) {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002482 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002483 logsize = priv->_agn.init_evtlog_size;
2484 if (!base)
2485 base = priv->_agn.init_evtlog_ptr;
2486 } else {
Reinette Chatreb7a79402009-09-25 14:24:23 -07002487 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Johannes Bergb2e640d2010-05-05 23:24:54 -07002488 logsize = priv->_agn.inst_evtlog_size;
2489 if (!base)
2490 base = priv->_agn.inst_evtlog_ptr;
2491 }
Reinette Chatreb7a79402009-09-25 14:24:23 -07002492
2493 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
Wey-Yi Guy212fb572009-12-02 12:53:00 -08002494 IWL_ERR(priv,
2495 "Invalid event log pointer 0x%08X for %s uCode\n",
2496 base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
Wey-Yi Guy937c3972010-01-15 13:43:36 -08002497 return -EINVAL;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002498 }
2499
2500 /* event log header */
2501 capacity = iwl_read_targ_mem(priv, base);
2502 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
2503 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
2504 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
2505
Johannes Bergb2e640d2010-05-05 23:24:54 -07002506 if (capacity > logsize) {
Ben Cahill84c40692009-11-06 14:52:57 -08002507 IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
Johannes Bergb2e640d2010-05-05 23:24:54 -07002508 capacity, logsize);
2509 capacity = logsize;
Ben Cahill84c40692009-11-06 14:52:57 -08002510 }
2511
Johannes Bergb2e640d2010-05-05 23:24:54 -07002512 if (next_entry > logsize) {
Ben Cahill84c40692009-11-06 14:52:57 -08002513 IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
Johannes Bergb2e640d2010-05-05 23:24:54 -07002514 next_entry, logsize);
2515 next_entry = logsize;
Ben Cahill84c40692009-11-06 14:52:57 -08002516 }
2517
Reinette Chatreb7a79402009-09-25 14:24:23 -07002518 size = num_wraps ? capacity : next_entry;
2519
2520 /* bail out if nothing in log */
2521 if (size == 0) {
2522 IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002523 return pos;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002524 }
2525
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002526#ifdef CONFIG_IWLWIFI_DEBUG
Wey-Yi Guy521d9bc2009-12-10 14:37:23 -08002527 if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002528 size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2529 ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
2530#else
2531 size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2532 ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
Reinette Chatreb7a79402009-09-25 14:24:23 -07002533#endif
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002534 IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
2535 size);
2536
2537#ifdef CONFIG_IWLWIFI_DEBUG
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002538 if (display) {
2539 if (full_log)
2540 bufsz = capacity * 48;
2541 else
2542 bufsz = size * 48;
2543 *buf = kmalloc(bufsz, GFP_KERNEL);
2544 if (!*buf)
Wey-Yi Guy937c3972010-01-15 13:43:36 -08002545 return -ENOMEM;
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002546 }
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002547 if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
2548 /*
2549 * if uCode has wrapped back to top of log,
2550 * start at the oldest entry,
2551 * i.e the next one that uCode would fill.
2552 */
2553 if (num_wraps)
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002554 pos = iwl_print_event_log(priv, next_entry,
2555 capacity - next_entry, mode,
2556 pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002557 /* (then/else) start at top of log */
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002558 pos = iwl_print_event_log(priv, 0,
2559 next_entry, mode, pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002560 } else
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002561 pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2562 next_entry, size, mode,
2563 pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002564#else
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002565 pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2566 next_entry, size, mode,
2567 pos, buf, bufsz);
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002568#endif
Wey-Yi Guyb03d7d02009-12-14 14:12:20 -08002569 return pos;
Wey-Yi Guyc341ddb2009-11-20 12:05:07 -08002570}
Reinette Chatreb7a79402009-09-25 14:24:23 -07002571
Zhu Yib481de92007-09-25 17:54:57 -07002572/**
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002573 * iwl_alive_start - called after REPLY_ALIVE notification received
Zhu Yib481de92007-09-25 17:54:57 -07002574 * from protocol/runtime uCode (initialization uCode's
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002575 * Alive gets handled by iwl_init_alive_start()).
Zhu Yib481de92007-09-25 17:54:57 -07002576 */
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002577static void iwl_alive_start(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002578{
Tomas Winkler57aab752008-04-14 21:16:03 -07002579 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07002580
Tomas Winklere1623442009-01-27 14:27:56 -08002581 IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002582
2583 if (priv->card_alive.is_valid != UCODE_VALID_OK) {
2584 /* We had an error bringing up the hardware, so take it
2585 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -08002586 IWL_DEBUG_INFO(priv, "Alive failed.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002587 goto restart;
2588 }
2589
2590 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
2591 * This is a paranoid check, because we would not have gotten the
2592 * "runtime" alive if code weren't properly loaded. */
Emmanuel Grumbachb0692f22008-04-24 11:55:18 -07002593 if (iwl_verify_ucode(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002594 /* Runtime instruction load was bad;
2595 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -08002596 IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
Zhu Yib481de92007-09-25 17:54:57 -07002597 goto restart;
2598 }
2599
Tomas Winkler57aab752008-04-14 21:16:03 -07002600 ret = priv->cfg->ops->lib->alive_notify(priv);
2601 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08002602 IWL_WARN(priv,
2603 "Could not complete ALIVE transition [ntf]: %d\n", ret);
Zhu Yib481de92007-09-25 17:54:57 -07002604 goto restart;
2605 }
2606
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002607 /* After the ALIVE response, we can send host commands to the uCode */
Zhu Yib481de92007-09-25 17:54:57 -07002608 set_bit(STATUS_ALIVE, &priv->status);
2609
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08002610 if (priv->cfg->ops->lib->recover_from_tx_stall) {
2611 /* Enable timer to monitor the driver queues */
2612 mod_timer(&priv->monitor_recover,
2613 jiffies +
2614 msecs_to_jiffies(priv->cfg->monitor_recover_period));
2615 }
2616
Tomas Winklerfee12472008-04-03 16:05:21 -07002617 if (iwl_is_rfkill(priv))
Zhu Yib481de92007-09-25 17:54:57 -07002618 return;
2619
Johannes Berg36d68252008-05-15 12:55:26 +02002620 ieee80211_wake_queues(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07002621
Johannes Berg470ab2d2010-01-21 11:23:30 -08002622 priv->active_rate = IWL_RATES_MASK;
Zhu Yib481de92007-09-25 17:54:57 -07002623
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07002624 /* Configure Tx antenna selection based on H/W config */
2625 if (priv->cfg->ops->hcmd->set_tx_ant)
2626 priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
2627
Tomas Winkler3109ece2008-03-28 16:33:35 -07002628 if (iwl_is_associated(priv)) {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002629 struct iwl_rxon_cmd *active_rxon =
2630 (struct iwl_rxon_cmd *)&priv->active_rxon;
Mohamed Abbas019fb972009-03-17 21:59:18 -07002631 /* apply any changes in staging */
2632 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07002633 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
2634 } else {
2635 /* Initialize our rx_config data */
Johannes Berg1dda6d22010-04-29 04:43:06 -07002636 iwl_connection_init_rx_config(priv, NULL);
Abhijeet Kolekar45823532009-04-08 11:26:44 -07002637
2638 if (priv->cfg->ops->hcmd->set_rxon_chain)
2639 priv->cfg->ops->hcmd->set_rxon_chain(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002640 }
2641
Ben Cahill9fbab512007-11-29 11:09:47 +08002642 /* Configure Bluetooth device coexistence support */
Johannes Berg65b52bd2010-04-13 01:04:31 -07002643 priv->cfg->ops->hcmd->send_bt_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002644
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002645 iwl_reset_run_time_calib(priv);
2646
Zhu Yib481de92007-09-25 17:54:57 -07002647 /* Configure the adapter for unassociated operation */
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002648 iwlcore_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002649
2650 /* At this point, the NIC is initialized and operational */
Emmanuel Grumbach47f4a582008-06-12 09:47:13 +08002651 iwl_rf_kill_ct_config(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08002652
Johannes Berge932a602009-10-02 13:44:03 -07002653 iwl_leds_init(priv);
Reinette Chatrefe00b5a2008-04-03 16:05:23 -07002654
Tomas Winklere1623442009-01-27 14:27:56 -08002655 IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
Rick Farringtona9f46782008-03-18 14:57:49 -07002656 set_bit(STATUS_READY, &priv->status);
Zhu Yi5a66926a2008-01-14 17:46:18 -08002657 wake_up_interruptible(&priv->wait_command_queue);
Zhu Yib481de92007-09-25 17:54:57 -07002658
Johannes Berge312c242009-08-07 15:41:51 -07002659 iwl_power_update_mode(priv, true);
Reinette Chatre7e246192010-02-18 22:58:32 -08002660 IWL_DEBUG_INFO(priv, "Updated power mode\n");
2661
Assaf Kraussc46fbef2008-06-12 09:47:05 +08002662
Zhu Yib481de92007-09-25 17:54:57 -07002663 return;
2664
2665 restart:
2666 queue_work(priv->workqueue, &priv->restart);
2667}
2668
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002669static void iwl_cancel_deferred_work(struct iwl_priv *priv);
Zhu Yib481de92007-09-25 17:54:57 -07002670
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002671static void __iwl_down(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002672{
2673 unsigned long flags;
2674 int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07002675
Tomas Winklere1623442009-01-27 14:27:56 -08002676 IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
Zhu Yib481de92007-09-25 17:54:57 -07002677
Zhu Yib481de92007-09-25 17:54:57 -07002678 if (!exit_pending)
2679 set_bit(STATUS_EXIT_PENDING, &priv->status);
2680
Johannes Berg2c810cc2010-04-29 00:53:29 -07002681 iwl_clear_ucode_stations(priv);
2682 iwl_dealloc_bcast_station(priv);
Johannes Bergdb125c72010-05-07 01:49:15 -07002683 iwl_clear_driver_stations(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002684
2685 /* Unblock any waiting calls */
2686 wake_up_interruptible_all(&priv->wait_command_queue);
2687
Zhu Yib481de92007-09-25 17:54:57 -07002688 /* Wipe out the EXIT_PENDING status bit if we are not actually
2689 * exiting the module */
2690 if (!exit_pending)
2691 clear_bit(STATUS_EXIT_PENDING, &priv->status);
2692
2693 /* stop and reset the on-board processor */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002694 iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Zhu Yib481de92007-09-25 17:54:57 -07002695
2696 /* tell the device to stop sending interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07002697 spin_lock_irqsave(&priv->lock, flags);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002698 iwl_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07002699 spin_unlock_irqrestore(&priv->lock, flags);
2700 iwl_synchronize_irq(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002701
2702 if (priv->mac80211_registered)
2703 ieee80211_stop_queues(priv->hw);
2704
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002705 /* If we have not previously called iwl_init() then
Johannes Berga60e77e2009-06-04 18:26:06 +02002706 * clear all bits but the RF Kill bit and return */
Tomas Winklerfee12472008-04-03 16:05:21 -07002707 if (!iwl_is_init(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002708 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2709 STATUS_RF_KILL_HW |
Reinette Chatre97888642008-02-06 11:20:38 -08002710 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2711 STATUS_GEO_CONFIGURED |
Mohamed Abbas052ec3f2008-06-30 17:23:15 +08002712 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2713 STATUS_EXIT_PENDING;
Zhu Yib481de92007-09-25 17:54:57 -07002714 goto exit;
2715 }
2716
Wey-Yi Guy6da3a132009-03-26 10:14:08 -07002717 /* ...otherwise clear out all the status bits but the RF Kill
Johannes Berga60e77e2009-06-04 18:26:06 +02002718 * bit and continue taking the NIC down. */
Zhu Yib481de92007-09-25 17:54:57 -07002719 priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2720 STATUS_RF_KILL_HW |
Reinette Chatre97888642008-02-06 11:20:38 -08002721 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2722 STATUS_GEO_CONFIGURED |
Zhu Yib481de92007-09-25 17:54:57 -07002723 test_bit(STATUS_FW_ERROR, &priv->status) <<
Mohamed Abbas052ec3f2008-06-30 17:23:15 +08002724 STATUS_FW_ERROR |
2725 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2726 STATUS_EXIT_PENDING;
Zhu Yib481de92007-09-25 17:54:57 -07002727
Mohamed Abbasef850d72009-05-22 11:01:50 -07002728 /* device going down, Stop using ICT table */
2729 iwl_disable_ict(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002730
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -07002731 iwlagn_txq_ctx_stop(priv);
Wey-Yi Guy54b81552010-03-17 13:34:35 -07002732 iwlagn_rxq_stop(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002733
Ben Cahill309e7312009-11-06 14:53:03 -08002734 /* Power-down device's busmaster DMA clocks */
2735 iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -07002736 udelay(5);
2737
Ben Cahill309e7312009-11-06 14:53:03 -08002738 /* Make sure (redundant) we've released our request to stay awake */
2739 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2740
Ben Cahill4d2ccdb2009-10-09 13:20:20 -07002741 /* Stop the device, and put it in low power state */
2742 priv->cfg->ops->lib->apm_ops.stop(priv);
2743
Zhu Yib481de92007-09-25 17:54:57 -07002744 exit:
Tomas Winkler885ba202008-05-29 16:34:55 +08002745 memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07002746
2747 if (priv->ibss_beacon)
2748 dev_kfree_skb(priv->ibss_beacon);
2749 priv->ibss_beacon = NULL;
2750
2751 /* clear out any free frames */
Tomas Winklerfcab4232008-05-15 13:54:01 +08002752 iwl_clear_free_frames(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002753}
2754
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002755static void iwl_down(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002756{
2757 mutex_lock(&priv->mutex);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002758 __iwl_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002759 mutex_unlock(&priv->mutex);
Zhu Yib24d22b2007-12-19 13:59:52 +08002760
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002761 iwl_cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002762}
2763
Mohamed Abbas086ed112009-05-22 11:01:54 -07002764#define HW_READY_TIMEOUT (50)
2765
2766static int iwl_set_hw_ready(struct iwl_priv *priv)
2767{
2768 int ret = 0;
2769
2770 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2771 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
2772
2773 /* See if we got it */
2774 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2775 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2776 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2777 HW_READY_TIMEOUT);
2778 if (ret != -ETIMEDOUT)
2779 priv->hw_ready = true;
2780 else
2781 priv->hw_ready = false;
2782
2783 IWL_DEBUG_INFO(priv, "hardware %s\n",
2784 (priv->hw_ready == 1) ? "ready" : "not ready");
2785 return ret;
2786}
2787
2788static int iwl_prepare_card_hw(struct iwl_priv *priv)
2789{
2790 int ret = 0;
2791
Frans Pop91dd6c22010-03-24 14:19:58 -07002792 IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
Mohamed Abbas086ed112009-05-22 11:01:54 -07002793
Mohamed Abbas3354a0f2009-06-19 13:52:41 -07002794 ret = iwl_set_hw_ready(priv);
2795 if (priv->hw_ready)
2796 return ret;
2797
2798 /* If HW is not ready, prepare the conditions to check again */
Mohamed Abbas086ed112009-05-22 11:01:54 -07002799 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2800 CSR_HW_IF_CONFIG_REG_PREPARE);
2801
2802 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2803 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
2804 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
2805
Mohamed Abbas3354a0f2009-06-19 13:52:41 -07002806 /* HW should be ready by now, check again. */
Mohamed Abbas086ed112009-05-22 11:01:54 -07002807 if (ret != -ETIMEDOUT)
2808 iwl_set_hw_ready(priv);
2809
2810 return ret;
2811}
2812
Zhu Yib481de92007-09-25 17:54:57 -07002813#define MAX_HW_RESTARTS 5
2814
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002815static int __iwl_up(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002816{
Tomas Winkler57aab752008-04-14 21:16:03 -07002817 int i;
2818 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07002819
2820 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08002821 IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
Zhu Yib481de92007-09-25 17:54:57 -07002822 return -EIO;
2823 }
2824
Reinette Chatree903fbd2008-01-30 22:05:15 -08002825 if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002826 IWL_ERR(priv, "ucode not available for device bringup\n");
Reinette Chatree903fbd2008-01-30 22:05:15 -08002827 return -EIO;
2828 }
2829
Johannes Berg2c810cc2010-04-29 00:53:29 -07002830 ret = iwl_alloc_bcast_station(priv, true);
2831 if (ret)
2832 return ret;
2833
Mohamed Abbas086ed112009-05-22 11:01:54 -07002834 iwl_prepare_card_hw(priv);
2835
2836 if (!priv->hw_ready) {
2837 IWL_WARN(priv, "Exit HW not ready\n");
2838 return -EIO;
2839 }
2840
Zhu Yie655b9f2008-01-24 02:19:38 -08002841 /* If platform's RF_KILL switch is NOT set to KILL */
Tomas Winklerc1842d62008-08-04 16:00:43 +08002842 if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Zhu Yie655b9f2008-01-24 02:19:38 -08002843 clear_bit(STATUS_RF_KILL_HW, &priv->status);
Emmanuel Grumbach3bff19c2008-06-30 17:23:19 +08002844 else
Zhu Yie655b9f2008-01-24 02:19:38 -08002845 set_bit(STATUS_RF_KILL_HW, &priv->status);
Emmanuel Grumbach3bff19c2008-06-30 17:23:19 +08002846
Tomas Winklerc1842d62008-08-04 16:00:43 +08002847 if (iwl_is_rfkill(priv)) {
Johannes Berga60e77e2009-06-04 18:26:06 +02002848 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
2849
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002850 iwl_enable_interrupts(priv);
Johannes Berga60e77e2009-06-04 18:26:06 +02002851 IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
Tomas Winklerc1842d62008-08-04 16:00:43 +08002852 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07002853 }
2854
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002855 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
Zhu Yib481de92007-09-25 17:54:57 -07002856
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -07002857 ret = iwlagn_hw_nic_init(priv);
Tomas Winkler57aab752008-04-14 21:16:03 -07002858 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002859 IWL_ERR(priv, "Unable to init nic\n");
Tomas Winkler57aab752008-04-14 21:16:03 -07002860 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07002861 }
2862
2863 /* make sure rfkill handshake bits are cleared */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002864 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2865 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
Zhu Yib481de92007-09-25 17:54:57 -07002866 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
2867
2868 /* clear (again), then enable host interrupts */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002869 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002870 iwl_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002871
2872 /* really make sure rfkill handshake bits are cleared */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07002873 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2874 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Zhu Yib481de92007-09-25 17:54:57 -07002875
2876 /* Copy original ucode data image from disk into backup cache.
2877 * This will be used to initialize the on-board processor's
2878 * data SRAM for a clean start when the runtime program first loads. */
2879 memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
Zhu Yi5a66926a2008-01-14 17:46:18 -08002880 priv->ucode_data.len);
Zhu Yib481de92007-09-25 17:54:57 -07002881
Zhu Yib481de92007-09-25 17:54:57 -07002882 for (i = 0; i < MAX_HW_RESTARTS; i++) {
2883
Zhu Yib481de92007-09-25 17:54:57 -07002884 /* load bootstrap state machine,
2885 * load bootstrap program into processor's memory,
2886 * prepare to load the "initialize" uCode */
Tomas Winkler57aab752008-04-14 21:16:03 -07002887 ret = priv->cfg->ops->lib->load_ucode(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002888
Tomas Winkler57aab752008-04-14 21:16:03 -07002889 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002890 IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
2891 ret);
Zhu Yib481de92007-09-25 17:54:57 -07002892 continue;
2893 }
2894
2895 /* start card; "initialize" will load runtime ucode */
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002896 iwl_nic_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002897
Tomas Winklere1623442009-01-27 14:27:56 -08002898 IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
Zhu Yib481de92007-09-25 17:54:57 -07002899
2900 return 0;
2901 }
2902
2903 set_bit(STATUS_EXIT_PENDING, &priv->status);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002904 __iwl_down(priv);
Mohamed Abbas64e72c3e2008-06-12 09:47:03 +08002905 clear_bit(STATUS_EXIT_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07002906
2907 /* tried to restart and config the device for as long as our
2908 * patience could withstand */
Winkler, Tomas15b16872008-12-19 10:37:33 +08002909 IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
Zhu Yib481de92007-09-25 17:54:57 -07002910 return -EIO;
2911}
2912
2913
2914/*****************************************************************************
2915 *
2916 * Workqueue callbacks
2917 *
2918 *****************************************************************************/
2919
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002920static void iwl_bg_init_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07002921{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07002922 struct iwl_priv *priv =
2923 container_of(data, struct iwl_priv, init_alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07002924
2925 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2926 return;
2927
2928 mutex_lock(&priv->mutex);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002929 priv->cfg->ops->lib->init_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002930 mutex_unlock(&priv->mutex);
2931}
2932
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002933static void iwl_bg_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07002934{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07002935 struct iwl_priv *priv =
2936 container_of(data, struct iwl_priv, alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07002937
2938 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2939 return;
2940
Mohamed Abbas258c44a2009-06-03 11:44:10 -07002941 /* enable dram interrupt */
2942 iwl_reset_ict(priv);
2943
Zhu Yib481de92007-09-25 17:54:57 -07002944 mutex_lock(&priv->mutex);
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08002945 iwl_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002946 mutex_unlock(&priv->mutex);
2947}
2948
Emmanuel Grumbach16e727e2008-06-12 09:46:52 +08002949static void iwl_bg_run_time_calib_work(struct work_struct *work)
2950{
2951 struct iwl_priv *priv = container_of(work, struct iwl_priv,
2952 run_time_calib_work);
2953
2954 mutex_lock(&priv->mutex);
2955
2956 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
2957 test_bit(STATUS_SCANNING, &priv->status)) {
2958 mutex_unlock(&priv->mutex);
2959 return;
2960 }
2961
2962 if (priv->start_calib) {
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07002963 iwl_chain_noise_calibration(priv, &priv->_agn.statistics);
Emmanuel Grumbach16e727e2008-06-12 09:46:52 +08002964
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -07002965 iwl_sensitivity_calibration(priv, &priv->_agn.statistics);
Emmanuel Grumbach16e727e2008-06-12 09:46:52 +08002966 }
2967
2968 mutex_unlock(&priv->mutex);
Emmanuel Grumbach16e727e2008-06-12 09:46:52 +08002969}
2970
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002971static void iwl_bg_restart(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07002972{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07002973 struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
Zhu Yib481de92007-09-25 17:54:57 -07002974
2975 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2976 return;
2977
Johannes Berg19cc1082009-05-08 13:44:36 -07002978 if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
2979 mutex_lock(&priv->mutex);
2980 priv->vif = NULL;
2981 priv->is_open = 0;
2982 mutex_unlock(&priv->mutex);
2983 iwl_down(priv);
2984 ieee80211_restart_hw(priv->hw);
2985 } else {
2986 iwl_down(priv);
Johannes Berg80676512010-01-21 06:07:17 -08002987
2988 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2989 return;
2990
2991 mutex_lock(&priv->mutex);
2992 __iwl_up(priv);
2993 mutex_unlock(&priv->mutex);
Johannes Berg19cc1082009-05-08 13:44:36 -07002994 }
Zhu Yib481de92007-09-25 17:54:57 -07002995}
2996
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002997static void iwl_bg_rx_replenish(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07002998{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07002999 struct iwl_priv *priv =
3000 container_of(data, struct iwl_priv, rx_replenish);
Zhu Yib481de92007-09-25 17:54:57 -07003001
3002 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3003 return;
3004
3005 mutex_lock(&priv->mutex);
Wey-Yi Guy54b81552010-03-17 13:34:35 -07003006 iwlagn_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003007 mutex_unlock(&priv->mutex);
3008}
3009
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08003010#define IWL_DELAY_NEXT_SCAN (HZ*2)
3011
Johannes Berg1dda6d22010-04-29 04:43:06 -07003012void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
Zhu Yib481de92007-09-25 17:54:57 -07003013{
Zhu Yib481de92007-09-25 17:54:57 -07003014 struct ieee80211_conf *conf = NULL;
Tomas Winkler857485c2008-03-21 13:53:44 -07003015 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003016
Johannes Berg1dda6d22010-04-29 04:43:06 -07003017 if (!vif || !priv->is_open)
3018 return;
3019
3020 if (vif->type == NL80211_IFTYPE_AP) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08003021 IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
Zhu Yib481de92007-09-25 17:54:57 -07003022 return;
3023 }
3024
Zhu Yib481de92007-09-25 17:54:57 -07003025 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3026 return;
3027
Tomas Winkler2a421b92008-06-12 09:47:10 +08003028 iwl_scan_cancel_timeout(priv, 200);
mabbas052c4b92007-10-25 17:15:43 +08003029
Zhu Yib481de92007-09-25 17:54:57 -07003030 conf = ieee80211_get_hw_conf(priv->hw);
3031
3032 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07003033 iwlcore_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003034
Johannes Berg1dda6d22010-04-29 04:43:06 -07003035 iwl_setup_rxon_timing(priv, vif);
Tomas Winkler857485c2008-03-21 13:53:44 -07003036 ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07003037 sizeof(priv->rxon_timing), &priv->rxon_timing);
Tomas Winkler857485c2008-03-21 13:53:44 -07003038 if (ret)
Winkler, Tomas39aadf82008-12-19 10:37:32 +08003039 IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
Zhu Yib481de92007-09-25 17:54:57 -07003040 "Attempting to continue.\n");
3041
3042 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
3043
Emmanuel Grumbach42eb7c62008-09-17 10:10:05 +08003044 iwl_set_rxon_ht(priv, &priv->current_ht_config);
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03003045
Abhijeet Kolekar45823532009-04-08 11:26:44 -07003046 if (priv->cfg->ops->hcmd->set_rxon_chain)
3047 priv->cfg->ops->hcmd->set_rxon_chain(priv);
3048
Johannes Berg1dda6d22010-04-29 04:43:06 -07003049 priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
Zhu Yib481de92007-09-25 17:54:57 -07003050
Tomas Winklere1623442009-01-27 14:27:56 -08003051 IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
Johannes Berg1dda6d22010-04-29 04:43:06 -07003052 vif->bss_conf.aid, vif->bss_conf.beacon_int);
Zhu Yib481de92007-09-25 17:54:57 -07003053
Johannes Bergc213d742010-05-06 12:21:40 -07003054 if (vif->bss_conf.use_short_preamble)
Zhu Yib481de92007-09-25 17:54:57 -07003055 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
3056 else
3057 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
3058
3059 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
Johannes Bergc213d742010-05-06 12:21:40 -07003060 if (vif->bss_conf.use_short_slot)
Zhu Yib481de92007-09-25 17:54:57 -07003061 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
3062 else
3063 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07003064 }
3065
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07003066 iwlcore_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003067
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003068 IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
Johannes Berg1dda6d22010-04-29 04:43:06 -07003069 vif->bss_conf.aid, priv->active_rxon.bssid_addr);
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003070
Johannes Berg1dda6d22010-04-29 04:43:06 -07003071 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02003072 case NL80211_IFTYPE_STATION:
Zhu Yib481de92007-09-25 17:54:57 -07003073 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02003074 case NL80211_IFTYPE_ADHOC:
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003075 iwl_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003076 break;
Zhu Yib481de92007-09-25 17:54:57 -07003077 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +08003078 IWL_ERR(priv, "%s Should not be called in %d mode\n",
Johannes Berg1dda6d22010-04-29 04:43:06 -07003079 __func__, vif->type);
Zhu Yib481de92007-09-25 17:54:57 -07003080 break;
3081 }
3082
Grumbach, Emmanuel04816442008-09-03 11:26:53 +08003083 /* the chain noise calibration will enabled PM upon completion
3084 * If chain noise has already been run, then we need to enable
3085 * power management here */
3086 if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
Johannes Berge312c242009-08-07 15:41:51 -07003087 iwl_power_update_mode(priv, false);
Emmanuel Grumbachc90a74ba2008-09-03 11:26:50 +08003088
3089 /* Enable Rx differential gain and sensitivity calibrations */
3090 iwl_chain_noise_reset(priv);
3091 priv->start_calib = 1;
3092
Reinette Chatre508e32e2008-04-14 21:16:13 -07003093}
3094
Zhu Yib481de92007-09-25 17:54:57 -07003095/*****************************************************************************
3096 *
3097 * mac80211 entry point functions
3098 *
3099 *****************************************************************************/
3100
Emmanuel Grumbach154b25c2008-06-30 17:23:24 +08003101#define UCODE_READY_TIMEOUT (4 * HZ)
Zhu Yi5a66926a2008-01-14 17:46:18 -08003102
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003103/*
3104 * Not a mac80211 entry point function, but it fits in with all the
3105 * other mac80211 functions grouped here.
3106 */
Johannes Bergdd7a2502010-04-28 23:33:10 -07003107static int iwl_mac_setup_register(struct iwl_priv *priv,
3108 struct iwlagn_ucode_capabilities *capa)
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003109{
3110 int ret;
3111 struct ieee80211_hw *hw = priv->hw;
3112 hw->rate_control_algorithm = "iwl-agn-rs";
3113
3114 /* Tell mac80211 our characteristics */
3115 hw->flags = IEEE80211_HW_SIGNAL_DBM |
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003116 IEEE80211_HW_AMPDU_AGGREGATION |
3117 IEEE80211_HW_SPECTRUM_MGMT;
3118
3119 if (!priv->cfg->broken_powersave)
3120 hw->flags |= IEEE80211_HW_SUPPORTS_PS |
3121 IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
3122
Johannes Bergba37a3d2009-12-10 14:37:27 -08003123 if (priv->cfg->sku & IWL_SKU_N)
3124 hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
3125 IEEE80211_HW_SUPPORTS_STATIC_SMPS;
3126
Reinette Chatre8d9698b2009-10-16 14:25:55 -07003127 hw->sta_data_size = sizeof(struct iwl_station_priv);
Johannes Bergfd1af152010-04-30 11:30:43 -07003128 hw->vif_data_size = sizeof(struct iwl_vif_priv);
3129
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003130 hw->wiphy->interface_modes =
3131 BIT(NL80211_IFTYPE_STATION) |
3132 BIT(NL80211_IFTYPE_ADHOC);
3133
Reinette Chatref6c8f152010-03-12 11:13:26 -08003134 hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
Johannes Berg5be83de2009-11-19 00:56:28 +01003135 WIPHY_FLAG_DISABLE_BEACON_HINTS;
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003136
3137 /*
3138 * For now, disable PS by default because it affects
3139 * RX performance significantly.
3140 */
Johannes Berg5be83de2009-11-19 00:56:28 +01003141 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003142
Reinette Chatre1382c712010-02-25 10:02:19 -08003143 hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003144 /* we create the 802.11 header and a zero-length SSID element */
Johannes Bergdd7a2502010-04-28 23:33:10 -07003145 hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
Reinette Chatref0b6e2e2009-10-16 14:25:53 -07003146
3147 /* Default value; 4 EDCA QOS priorities */
3148 hw->queues = 4;
3149
3150 hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
3151
3152 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
3153 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
3154 &priv->bands[IEEE80211_BAND_2GHZ];
3155 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
3156 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
3157 &priv->bands[IEEE80211_BAND_5GHZ];
3158
3159 ret = ieee80211_register_hw(priv->hw);
3160 if (ret) {
3161 IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
3162 return ret;
3163 }
3164 priv->mac80211_registered = 1;
3165
3166 return 0;
3167}
3168
3169
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003170static int iwl_mac_start(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07003171{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07003172 struct iwl_priv *priv = hw->priv;
Zhu Yi5a66926a2008-01-14 17:46:18 -08003173 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07003174
Tomas Winklere1623442009-01-27 14:27:56 -08003175 IWL_DEBUG_MAC80211(priv, "enter\n");
Zhu Yib481de92007-09-25 17:54:57 -07003176
3177 /* we should be verifying the device is ready to be opened */
3178 mutex_lock(&priv->mutex);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003179 ret = __iwl_up(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003180 mutex_unlock(&priv->mutex);
Zhu Yi5a66926a2008-01-14 17:46:18 -08003181
Zhu Yie655b9f2008-01-24 02:19:38 -08003182 if (ret)
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01003183 return ret;
Zhu Yie655b9f2008-01-24 02:19:38 -08003184
Tomas Winklerc1842d62008-08-04 16:00:43 +08003185 if (iwl_is_rfkill(priv))
3186 goto out;
3187
Tomas Winklere1623442009-01-27 14:27:56 -08003188 IWL_DEBUG_INFO(priv, "Start UP work done.\n");
Zhu Yie655b9f2008-01-24 02:19:38 -08003189
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +08003190 /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
Zhu Yi5a66926a2008-01-14 17:46:18 -08003191 * mac80211 will not be run successfully. */
Emmanuel Grumbach154b25c2008-06-30 17:23:24 +08003192 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
3193 test_bit(STATUS_READY, &priv->status),
3194 UCODE_READY_TIMEOUT);
3195 if (!ret) {
3196 if (!test_bit(STATUS_READY, &priv->status)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08003197 IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
Emmanuel Grumbach154b25c2008-06-30 17:23:24 +08003198 jiffies_to_msecs(UCODE_READY_TIMEOUT));
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01003199 return -ETIMEDOUT;
Zhu Yi5a66926a2008-01-14 17:46:18 -08003200 }
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +08003201 }
Tomas Winkler0a078ff2008-06-30 17:23:26 +08003202
Johannes Berge932a602009-10-02 13:44:03 -07003203 iwl_led_start(priv);
3204
Tomas Winklerc1842d62008-08-04 16:00:43 +08003205out:
Tomas Winkler0a078ff2008-06-30 17:23:26 +08003206 priv->is_open = 1;
Tomas Winklere1623442009-01-27 14:27:56 -08003207 IWL_DEBUG_MAC80211(priv, "leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07003208 return 0;
3209}
3210
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003211static void iwl_mac_stop(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07003212{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07003213 struct iwl_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07003214
Tomas Winklere1623442009-01-27 14:27:56 -08003215 IWL_DEBUG_MAC80211(priv, "enter\n");
Mohamed Abbas948c1712007-10-25 17:15:45 +08003216
Johannes Berg19cc1082009-05-08 13:44:36 -07003217 if (!priv->is_open)
Zhu Yie655b9f2008-01-24 02:19:38 -08003218 return;
Zhu Yie655b9f2008-01-24 02:19:38 -08003219
Zhu Yib481de92007-09-25 17:54:57 -07003220 priv->is_open = 0;
Zhu Yi5a66926a2008-01-14 17:46:18 -08003221
Wey-Yi Guy5bddf542009-08-21 13:34:25 -07003222 if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
Zhu Yie655b9f2008-01-24 02:19:38 -08003223 /* stop mac, cancel any scan request and clear
3224 * RXON_FILTER_ASSOC_MSK BIT
3225 */
Zhu Yi5a66926a2008-01-14 17:46:18 -08003226 mutex_lock(&priv->mutex);
Tomas Winkler2a421b92008-06-12 09:47:10 +08003227 iwl_scan_cancel_timeout(priv, 100);
Mohamed Abbasfde35712007-11-29 11:10:15 +08003228 mutex_unlock(&priv->mutex);
Mohamed Abbasfde35712007-11-29 11:10:15 +08003229 }
3230
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003231 iwl_down(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08003232
3233 flush_workqueue(priv->workqueue);
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01003234
3235 /* enable interrupts again in order to receive rfkill changes */
3236 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
3237 iwl_enable_interrupts(priv);
Mohamed Abbas948c1712007-10-25 17:15:45 +08003238
Tomas Winklere1623442009-01-27 14:27:56 -08003239 IWL_DEBUG_MAC80211(priv, "leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07003240}
3241
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003242static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07003243{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07003244 struct iwl_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07003245
Tomas Winklere1623442009-01-27 14:27:56 -08003246 IWL_DEBUG_MACDUMP(priv, "enter\n");
Zhu Yib481de92007-09-25 17:54:57 -07003247
Tomas Winklere1623442009-01-27 14:27:56 -08003248 IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
Johannes Berge039fa42008-05-15 12:55:29 +02003249 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
Zhu Yib481de92007-09-25 17:54:57 -07003250
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -07003251 if (iwlagn_tx_skb(priv, skb))
Zhu Yib481de92007-09-25 17:54:57 -07003252 dev_kfree_skb_any(skb);
3253
Tomas Winklere1623442009-01-27 14:27:56 -08003254 IWL_DEBUG_MACDUMP(priv, "leave\n");
Reinette Chatre637f8832009-01-19 15:30:32 -08003255 return NETDEV_TX_OK;
Zhu Yib481de92007-09-25 17:54:57 -07003256}
3257
Johannes Berg1dda6d22010-04-29 04:43:06 -07003258void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
Zhu Yib481de92007-09-25 17:54:57 -07003259{
Tomas Winkler857485c2008-03-21 13:53:44 -07003260 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003261
Maarten Lankhorstd986bcd2008-01-23 10:15:16 -08003262 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
Zhu Yib481de92007-09-25 17:54:57 -07003263 return;
3264
3265 /* The following should be done only at AP bring up */
Tomas Winkler3195c1f2008-10-08 09:37:30 +08003266 if (!iwl_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07003267
3268 /* RXON - unassoc (to set timing command) */
3269 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07003270 iwlcore_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003271
3272 /* RXON Timing */
Johannes Berg1dda6d22010-04-29 04:43:06 -07003273 iwl_setup_rxon_timing(priv, vif);
Tomas Winkler857485c2008-03-21 13:53:44 -07003274 ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07003275 sizeof(priv->rxon_timing), &priv->rxon_timing);
Tomas Winkler857485c2008-03-21 13:53:44 -07003276 if (ret)
Winkler, Tomas39aadf82008-12-19 10:37:32 +08003277 IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
Zhu Yib481de92007-09-25 17:54:57 -07003278 "Attempting to continue.\n");
3279
Daniel C Halperinf513dff2009-11-13 11:56:34 -08003280 /* AP has all antennas */
3281 priv->chain_noise_data.active_chains =
3282 priv->hw_params.valid_rx_ant;
3283 iwl_set_rxon_ht(priv, &priv->current_ht_config);
Abhijeet Kolekar45823532009-04-08 11:26:44 -07003284 if (priv->cfg->ops->hcmd->set_rxon_chain)
3285 priv->cfg->ops->hcmd->set_rxon_chain(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003286
Johannes Berg1dda6d22010-04-29 04:43:06 -07003287 priv->staging_rxon.assoc_id = 0;
3288
Johannes Bergc213d742010-05-06 12:21:40 -07003289 if (vif->bss_conf.use_short_preamble)
Zhu Yib481de92007-09-25 17:54:57 -07003290 priv->staging_rxon.flags |=
3291 RXON_FLG_SHORT_PREAMBLE_MSK;
3292 else
3293 priv->staging_rxon.flags &=
3294 ~RXON_FLG_SHORT_PREAMBLE_MSK;
3295
3296 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
Johannes Bergc213d742010-05-06 12:21:40 -07003297 if (vif->bss_conf.use_short_slot)
Zhu Yib481de92007-09-25 17:54:57 -07003298 priv->staging_rxon.flags |=
3299 RXON_FLG_SHORT_SLOT_MSK;
3300 else
3301 priv->staging_rxon.flags &=
3302 ~RXON_FLG_SHORT_SLOT_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07003303 }
3304 /* restore RXON assoc */
3305 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07003306 iwlcore_commit_rxon(priv);
Zhu Yie1493de2007-09-27 11:27:32 +08003307 }
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003308 iwl_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003309
3310 /* FIXME - we need to add code here to detect a totally new
3311 * configuration, reset the AP, unassoc, rxon timing, assoc,
3312 * clear sta table, add BCAST sta... */
3313}
3314
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003315static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +01003316 struct ieee80211_vif *vif,
3317 struct ieee80211_key_conf *keyconf,
3318 struct ieee80211_sta *sta,
3319 u32 iv32, u16 *phase1key)
Emmanuel Grumbachab885f82008-03-20 15:06:43 +02003320{
Emmanuel Grumbachab885f82008-03-20 15:06:43 +02003321
Tomas Winkler9f586712008-11-12 13:14:05 -08003322 struct iwl_priv *priv = hw->priv;
Tomas Winklere1623442009-01-27 14:27:56 -08003323 IWL_DEBUG_MAC80211(priv, "enter\n");
Emmanuel Grumbachab885f82008-03-20 15:06:43 +02003324
Johannes Bergbdbb6122010-04-30 13:53:37 -07003325 iwl_update_tkip_key(priv, keyconf, sta,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +01003326 iv32, phase1key);
Emmanuel Grumbachab885f82008-03-20 15:06:43 +02003327
Tomas Winklere1623442009-01-27 14:27:56 -08003328 IWL_DEBUG_MAC80211(priv, "leave\n");
Emmanuel Grumbachab885f82008-03-20 15:06:43 +02003329}
3330
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003331static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003332 struct ieee80211_vif *vif,
3333 struct ieee80211_sta *sta,
Zhu Yib481de92007-09-25 17:54:57 -07003334 struct ieee80211_key_conf *key)
3335{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07003336 struct iwl_priv *priv = hw->priv;
Winkler, Tomas42986792009-01-19 15:30:22 -08003337 int ret;
3338 u8 sta_id;
3339 bool is_default_wep_key = false;
Zhu Yib481de92007-09-25 17:54:57 -07003340
Tomas Winklere1623442009-01-27 14:27:56 -08003341 IWL_DEBUG_MAC80211(priv, "enter\n");
Zhu Yib481de92007-09-25 17:54:57 -07003342
Tomas Winkler90e8e422009-06-19 13:52:42 -07003343 if (priv->cfg->mod_params->sw_crypto) {
Tomas Winklere1623442009-01-27 14:27:56 -08003344 IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
Zhu Yib481de92007-09-25 17:54:57 -07003345 return -EOPNOTSUPP;
3346 }
Zhu Yib481de92007-09-25 17:54:57 -07003347
Johannes Berg0af8bca2010-04-30 14:08:00 -07003348 sta_id = iwl_sta_id_or_broadcast(priv, sta);
3349 if (sta_id == IWL_INVALID_STATION)
3350 return -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07003351
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003352 mutex_lock(&priv->mutex);
Tomas Winkler2a421b92008-06-12 09:47:10 +08003353 iwl_scan_cancel_timeout(priv, 100);
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003354
Johannes Berga90178fa2010-03-30 02:44:16 -07003355 /*
3356 * If we are getting WEP group key and we didn't receive any key mapping
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003357 * so far, we are in legacy wep mode (group key only), otherwise we are
3358 * in 1X mode.
Johannes Berga90178fa2010-03-30 02:44:16 -07003359 * In legacy wep mode, we use another host command to the uCode.
3360 */
3361 if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003362 if (cmd == SET_KEY)
3363 is_default_wep_key = !priv->key_mapping_key;
3364 else
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +08003365 is_default_wep_key =
3366 (key->hw_key_idx == HW_KEY_DEFAULT);
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003367 }
mabbas052c4b92007-10-25 17:15:43 +08003368
Zhu Yib481de92007-09-25 17:54:57 -07003369 switch (cmd) {
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003370 case SET_KEY:
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003371 if (is_default_wep_key)
3372 ret = iwl_set_default_wep_key(priv, key);
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003373 else
Emmanuel Grumbach74805132008-04-14 21:16:09 -07003374 ret = iwl_set_dynamic_key(priv, key, sta_id);
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003375
Tomas Winklere1623442009-01-27 14:27:56 -08003376 IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
Zhu Yib481de92007-09-25 17:54:57 -07003377 break;
3378 case DISABLE_KEY:
Emmanuel Grumbach6974e362008-04-14 21:16:06 -07003379 if (is_default_wep_key)
3380 ret = iwl_remove_default_wep_key(priv, key);
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003381 else
Emmanuel Grumbach3ec47732008-04-17 16:03:36 -07003382 ret = iwl_remove_dynamic_key(priv, key, sta_id);
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003383
Tomas Winklere1623442009-01-27 14:27:56 -08003384 IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
Zhu Yib481de92007-09-25 17:54:57 -07003385 break;
3386 default:
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003387 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07003388 }
3389
Johannes Berg72e15d72010-02-19 11:42:32 -08003390 mutex_unlock(&priv->mutex);
Tomas Winklere1623442009-01-27 14:27:56 -08003391 IWL_DEBUG_MAC80211(priv, "leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07003392
Emmanuel Grumbachdeb09c42008-03-19 16:41:41 -07003393 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07003394}
3395
Wey-Yi Guycfecc6b2010-06-18 11:33:15 -07003396/*
3397 * switch to RTS/CTS for TX
3398 */
3399static void iwl_enable_rts_cts(struct iwl_priv *priv)
3400{
3401
3402 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3403 return;
3404
3405 priv->staging_rxon.flags &= ~RXON_FLG_SELF_CTS_EN;
3406 if (!test_bit(STATUS_SCANNING, &priv->status)) {
3407 IWL_DEBUG_INFO(priv, "use RTS/CTS protection\n");
3408 iwlcore_commit_rxon(priv);
3409 } else {
3410 /* scanning, defer the request until scan completed */
3411 IWL_DEBUG_INFO(priv, "defer setting RTS/CTS protection\n");
3412 }
3413}
3414
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003415static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
Johannes Bergc951ad32009-11-16 12:00:38 +01003416 struct ieee80211_vif *vif,
Johannes Berg832f47e2010-04-29 04:43:07 -07003417 enum ieee80211_ampdu_mlme_action action,
3418 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Tomas Winklerd783b062008-07-18 13:53:02 +08003419{
3420 struct iwl_priv *priv = hw->priv;
Johannes Berg4620fef2010-06-16 03:30:27 -07003421 int ret = -EINVAL;
Tomas Winklerd783b062008-07-18 13:53:02 +08003422
Tomas Winklere1623442009-01-27 14:27:56 -08003423 IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
Johannes Berge1749612008-10-27 15:59:26 -07003424 sta->addr, tid);
Tomas Winklerd783b062008-07-18 13:53:02 +08003425
3426 if (!(priv->cfg->sku & IWL_SKU_N))
3427 return -EACCES;
3428
Johannes Berg4620fef2010-06-16 03:30:27 -07003429 mutex_lock(&priv->mutex);
3430
Tomas Winklerd783b062008-07-18 13:53:02 +08003431 switch (action) {
3432 case IEEE80211_AMPDU_RX_START:
Tomas Winklere1623442009-01-27 14:27:56 -08003433 IWL_DEBUG_HT(priv, "start Rx\n");
Johannes Berg4620fef2010-06-16 03:30:27 -07003434 ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
3435 break;
Tomas Winklerd783b062008-07-18 13:53:02 +08003436 case IEEE80211_AMPDU_RX_STOP:
Tomas Winklere1623442009-01-27 14:27:56 -08003437 IWL_DEBUG_HT(priv, "stop Rx\n");
Johannes Berg619753f2010-04-30 11:30:46 -07003438 ret = iwl_sta_rx_agg_stop(priv, sta, tid);
Wey-Yi Guy5c2207c2009-03-17 21:51:43 -07003439 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
Johannes Berg4620fef2010-06-16 03:30:27 -07003440 ret = 0;
3441 break;
Tomas Winklerd783b062008-07-18 13:53:02 +08003442 case IEEE80211_AMPDU_TX_START:
Tomas Winklere1623442009-01-27 14:27:56 -08003443 IWL_DEBUG_HT(priv, "start Tx\n");
Johannes Berg619753f2010-04-30 11:30:46 -07003444 ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
Wey-Yi Guyd5a0ffa2010-03-04 13:38:59 -08003445 if (ret == 0) {
3446 priv->_agn.agg_tids_count++;
3447 IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3448 priv->_agn.agg_tids_count);
3449 }
Johannes Berg4620fef2010-06-16 03:30:27 -07003450 break;
Tomas Winklerd783b062008-07-18 13:53:02 +08003451 case IEEE80211_AMPDU_TX_STOP:
Tomas Winklere1623442009-01-27 14:27:56 -08003452 IWL_DEBUG_HT(priv, "stop Tx\n");
Johannes Berg619753f2010-04-30 11:30:46 -07003453 ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
Wey-Yi Guyd5a0ffa2010-03-04 13:38:59 -08003454 if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
3455 priv->_agn.agg_tids_count--;
3456 IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3457 priv->_agn.agg_tids_count);
3458 }
Wey-Yi Guy5c2207c2009-03-17 21:51:43 -07003459 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
Johannes Berg4620fef2010-06-16 03:30:27 -07003460 ret = 0;
3461 break;
Wey-Yi Guyf0527972010-01-08 10:04:41 -08003462 case IEEE80211_AMPDU_TX_OPERATIONAL:
Wey-Yi Guycfecc6b2010-06-18 11:33:15 -07003463 if (priv->cfg->use_rts_for_ht) {
3464 /*
3465 * switch to RTS/CTS if it is the prefer protection
3466 * method for HT traffic
3467 */
3468 iwl_enable_rts_cts(priv);
3469 }
3470 ret = 0;
Tomas Winklerd783b062008-07-18 13:53:02 +08003471 break;
3472 }
Johannes Berg4620fef2010-06-16 03:30:27 -07003473 mutex_unlock(&priv->mutex);
3474
3475 return ret;
Tomas Winklerd783b062008-07-18 13:53:02 +08003476}
Tomas Winkler9f586712008-11-12 13:14:05 -08003477
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003478static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
3479 struct ieee80211_vif *vif,
3480 enum sta_notify_cmd cmd,
3481 struct ieee80211_sta *sta)
3482{
3483 struct iwl_priv *priv = hw->priv;
3484 struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
3485 int sta_id;
3486
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003487 switch (cmd) {
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003488 case STA_NOTIFY_SLEEP:
3489 WARN_ON(!sta_priv->client);
3490 sta_priv->asleep = true;
3491 if (atomic_read(&sta_priv->pending_frames) > 0)
3492 ieee80211_sta_block_awake(hw, sta, true);
3493 break;
3494 case STA_NOTIFY_AWAKE:
3495 WARN_ON(!sta_priv->client);
Daniel Halperin49dcc812010-01-19 10:22:19 -08003496 if (!sta_priv->asleep)
3497 break;
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003498 sta_priv->asleep = false;
Johannes Berg2a87c262010-04-30 11:30:45 -07003499 sta_id = iwl_sta_id(sta);
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003500 if (sta_id != IWL_INVALID_STATION)
3501 iwl_sta_modify_ps_wake(priv, sta_id);
3502 break;
3503 default:
3504 break;
3505 }
3506}
3507
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003508static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
3509 struct ieee80211_vif *vif,
3510 struct ieee80211_sta *sta)
3511{
3512 struct iwl_priv *priv = hw->priv;
3513 struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
Johannes Bergeafdfbd32010-04-29 04:43:04 -07003514 bool is_ap = vif->type == NL80211_IFTYPE_STATION;
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003515 int ret;
3516 u8 sta_id;
3517
3518 IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
3519 sta->addr);
Reinette Chatreda5ae1c2010-05-28 09:28:39 -07003520 mutex_lock(&priv->mutex);
3521 IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
3522 sta->addr);
3523 sta_priv->common.sta_id = IWL_INVALID_STATION;
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003524
3525 atomic_set(&sta_priv->pending_frames, 0);
3526 if (vif->type == NL80211_IFTYPE_AP)
3527 sta_priv->client = true;
3528
3529 ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
3530 &sta_id);
3531 if (ret) {
3532 IWL_ERR(priv, "Unable to add station %pM (%d)\n",
3533 sta->addr, ret);
3534 /* Should we return success if return code is EEXIST ? */
Reinette Chatreda5ae1c2010-05-28 09:28:39 -07003535 mutex_unlock(&priv->mutex);
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003536 return ret;
3537 }
3538
Johannes Bergfd1af152010-04-30 11:30:43 -07003539 sta_priv->common.sta_id = sta_id;
3540
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003541 /* Initialize rate scaling */
Frans Pop91dd6c22010-03-24 14:19:58 -07003542 IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003543 sta->addr);
3544 iwl_rs_rate_init(priv, sta, sta_id);
Reinette Chatreda5ae1c2010-05-28 09:28:39 -07003545 mutex_unlock(&priv->mutex);
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003546
Johannes Bergfd1af152010-04-30 11:30:43 -07003547 return 0;
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003548}
3549
Wey-Yi Guy79d07322010-05-06 08:54:11 -07003550static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
3551 struct ieee80211_channel_switch *ch_switch)
3552{
3553 struct iwl_priv *priv = hw->priv;
3554 const struct iwl_channel_info *ch_info;
3555 struct ieee80211_conf *conf = &hw->conf;
3556 struct iwl_ht_config *ht_conf = &priv->current_ht_config;
3557 u16 ch;
3558 unsigned long flags = 0;
3559
3560 IWL_DEBUG_MAC80211(priv, "enter\n");
3561
3562 if (iwl_is_rfkill(priv))
3563 goto out_exit;
3564
3565 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
3566 test_bit(STATUS_SCANNING, &priv->status))
3567 goto out_exit;
3568
3569 if (!iwl_is_associated(priv))
3570 goto out_exit;
3571
3572 /* channel switch in progress */
3573 if (priv->switch_rxon.switch_in_progress == true)
3574 goto out_exit;
3575
3576 mutex_lock(&priv->mutex);
3577 if (priv->cfg->ops->lib->set_channel_switch) {
3578
3579 ch = ieee80211_frequency_to_channel(
3580 ch_switch->channel->center_freq);
3581 if (le16_to_cpu(priv->active_rxon.channel) != ch) {
3582 ch_info = iwl_get_channel_info(priv,
3583 conf->channel->band,
3584 ch);
3585 if (!is_channel_valid(ch_info)) {
3586 IWL_DEBUG_MAC80211(priv, "invalid channel\n");
3587 goto out;
3588 }
3589 spin_lock_irqsave(&priv->lock, flags);
3590
3591 priv->current_ht_config.smps = conf->smps_mode;
3592
3593 /* Configure HT40 channels */
3594 ht_conf->is_ht = conf_is_ht(conf);
3595 if (ht_conf->is_ht) {
3596 if (conf_is_ht40_minus(conf)) {
3597 ht_conf->extension_chan_offset =
3598 IEEE80211_HT_PARAM_CHA_SEC_BELOW;
3599 ht_conf->is_40mhz = true;
3600 } else if (conf_is_ht40_plus(conf)) {
3601 ht_conf->extension_chan_offset =
3602 IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
3603 ht_conf->is_40mhz = true;
3604 } else {
3605 ht_conf->extension_chan_offset =
3606 IEEE80211_HT_PARAM_CHA_SEC_NONE;
3607 ht_conf->is_40mhz = false;
3608 }
3609 } else
3610 ht_conf->is_40mhz = false;
3611
3612 /* if we are switching from ht to 2.4 clear flags
3613 * from any ht related info since 2.4 does not
3614 * support ht */
3615 if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
3616 priv->staging_rxon.flags = 0;
3617
3618 iwl_set_rxon_channel(priv, conf->channel);
3619 iwl_set_rxon_ht(priv, ht_conf);
3620 iwl_set_flags_for_band(priv, conf->channel->band,
3621 priv->vif);
3622 spin_unlock_irqrestore(&priv->lock, flags);
3623
3624 iwl_set_rate(priv);
3625 /*
3626 * at this point, staging_rxon has the
3627 * configuration for channel switch
3628 */
3629 if (priv->cfg->ops->lib->set_channel_switch(priv,
3630 ch_switch))
3631 priv->switch_rxon.switch_in_progress = false;
3632 }
3633 }
3634out:
3635 mutex_unlock(&priv->mutex);
3636out_exit:
3637 if (!priv->switch_rxon.switch_in_progress)
3638 ieee80211_chswitch_done(priv->vif, false);
3639 IWL_DEBUG_MAC80211(priv, "leave\n");
3640}
3641
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07003642static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
3643{
3644 struct iwl_priv *priv = hw->priv;
3645
3646 mutex_lock(&priv->mutex);
3647 IWL_DEBUG_MAC80211(priv, "enter\n");
3648
3649 /* do not support "flush" */
3650 if (!priv->cfg->ops->lib->txfifo_flush)
3651 goto done;
3652
3653 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
3654 IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
3655 goto done;
3656 }
3657 if (iwl_is_rfkill(priv)) {
3658 IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
3659 goto done;
3660 }
3661
3662 /*
3663 * mac80211 will not push any more frames for transmit
3664 * until the flush is completed
3665 */
3666 if (drop) {
3667 IWL_DEBUG_MAC80211(priv, "send flush command\n");
3668 if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
3669 IWL_ERR(priv, "flush request fail\n");
3670 goto done;
3671 }
3672 }
3673 IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
3674 iwlagn_wait_tx_queue_empty(priv);
3675done:
3676 mutex_unlock(&priv->mutex);
3677 IWL_DEBUG_MAC80211(priv, "leave\n");
3678}
3679
Zhu Yib481de92007-09-25 17:54:57 -07003680/*****************************************************************************
3681 *
Zhu Yib481de92007-09-25 17:54:57 -07003682 * driver setup and teardown
3683 *
3684 *****************************************************************************/
3685
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08003686static void iwl_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003687{
Reinette Chatred21050c2009-02-13 11:51:18 -08003688 priv->workqueue = create_singlethread_workqueue(DRV_NAME);
Zhu Yib481de92007-09-25 17:54:57 -07003689
3690 init_waitqueue_head(&priv->wait_command_queue);
3691
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003692 INIT_WORK(&priv->restart, iwl_bg_restart);
3693 INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003694 INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
Emmanuel Grumbach16e727e2008-06-12 09:46:52 +08003695 INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
Tomas Winkler4a4a9e82008-05-29 16:34:54 +08003696 INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
3697 INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
Tomas Winkler2a421b92008-06-12 09:47:10 +08003698
Tomas Winkler2a421b92008-06-12 09:47:10 +08003699 iwl_setup_scan_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003700
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08003701 if (priv->cfg->ops->lib->setup_deferred_work)
3702 priv->cfg->ops->lib->setup_deferred_work(priv);
3703
3704 init_timer(&priv->statistics_periodic);
3705 priv->statistics_periodic.data = (unsigned long)priv;
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003706 priv->statistics_periodic.function = iwl_bg_statistics_periodic;
Zhu Yib481de92007-09-25 17:54:57 -07003707
Wey-Yi Guya9e1cb62009-12-10 14:37:26 -08003708 init_timer(&priv->ucode_trace);
3709 priv->ucode_trace.data = (unsigned long)priv;
3710 priv->ucode_trace.function = iwl_bg_ucode_trace;
3711
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08003712 if (priv->cfg->ops->lib->recover_from_tx_stall) {
3713 init_timer(&priv->monitor_recover);
3714 priv->monitor_recover.data = (unsigned long)priv;
3715 priv->monitor_recover.function =
3716 priv->cfg->ops->lib->recover_from_tx_stall;
3717 }
3718
Mohamed Abbasef850d72009-05-22 11:01:50 -07003719 if (!priv->cfg->use_isr_legacy)
3720 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3721 iwl_irq_tasklet, (unsigned long)priv);
3722 else
3723 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3724 iwl_irq_tasklet_legacy, (unsigned long)priv);
Zhu Yib481de92007-09-25 17:54:57 -07003725}
3726
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08003727static void iwl_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003728{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08003729 if (priv->cfg->ops->lib->cancel_deferred_work)
3730 priv->cfg->ops->lib->cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003731
Joonwoo Park3ae6a052007-11-29 10:43:16 +09003732 cancel_delayed_work_sync(&priv->init_alive_start);
Zhu Yib481de92007-09-25 17:54:57 -07003733 cancel_delayed_work(&priv->scan_check);
Johannes Berg88be0262010-04-07 00:21:36 -07003734 cancel_work_sync(&priv->start_internal_scan);
Zhu Yib481de92007-09-25 17:54:57 -07003735 cancel_delayed_work(&priv->alive_start);
Wey-Yi Guy815e6292010-06-03 10:14:01 -07003736 cancel_work_sync(&priv->run_time_calib_work);
Zhu Yib481de92007-09-25 17:54:57 -07003737 cancel_work_sync(&priv->beacon_update);
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08003738 del_timer_sync(&priv->statistics_periodic);
Wey-Yi Guya9e1cb62009-12-10 14:37:26 -08003739 del_timer_sync(&priv->ucode_trace);
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -08003740 if (priv->cfg->ops->lib->recover_from_tx_stall)
3741 del_timer_sync(&priv->monitor_recover);
Zhu Yib481de92007-09-25 17:54:57 -07003742}
3743
Reinette Chatre89f186a2009-10-30 14:36:11 -07003744static void iwl_init_hw_rates(struct iwl_priv *priv,
3745 struct ieee80211_rate *rates)
3746{
3747 int i;
3748
3749 for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
3750 rates[i].bitrate = iwl_rates[i].ieee * 5;
3751 rates[i].hw_value = i; /* Rate scaling will work on indexes */
3752 rates[i].hw_value_short = i;
3753 rates[i].flags = 0;
3754 if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
3755 /*
3756 * If CCK != 1M then set short preamble rate flag.
3757 */
3758 rates[i].flags |=
3759 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
3760 0 : IEEE80211_RATE_SHORT_PREAMBLE;
3761 }
3762 }
3763}
3764
3765static int iwl_init_drv(struct iwl_priv *priv)
3766{
3767 int ret;
3768
3769 priv->ibss_beacon = NULL;
3770
Reinette Chatre89f186a2009-10-30 14:36:11 -07003771 spin_lock_init(&priv->sta_lock);
3772 spin_lock_init(&priv->hcmd_lock);
3773
3774 INIT_LIST_HEAD(&priv->free_frames);
3775
3776 mutex_init(&priv->mutex);
Reinette Chatred2dfe6d2010-02-18 22:03:04 -08003777 mutex_init(&priv->sync_cmd_mutex);
Reinette Chatre89f186a2009-10-30 14:36:11 -07003778
Reinette Chatre89f186a2009-10-30 14:36:11 -07003779 priv->ieee_channels = NULL;
3780 priv->ieee_rates = NULL;
3781 priv->band = IEEE80211_BAND_2GHZ;
3782
3783 priv->iw_mode = NL80211_IFTYPE_STATION;
Johannes Bergba37a3d2009-12-10 14:37:27 -08003784 priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
Wey-Yi Guya13d2762010-01-22 14:22:42 -08003785 priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
Wey-Yi Guyd5a0ffa2010-03-04 13:38:59 -08003786 priv->_agn.agg_tids_count = 0;
Reinette Chatre89f186a2009-10-30 14:36:11 -07003787
Wey-Yi Guy8a472da2010-02-18 22:03:06 -08003788 /* initialize force reset */
3789 priv->force_reset[IWL_RF_RESET].reset_duration =
3790 IWL_DELAY_NEXT_FORCE_RF_RESET;
3791 priv->force_reset[IWL_FW_RESET].reset_duration =
3792 IWL_DELAY_NEXT_FORCE_FW_RELOAD;
Reinette Chatre89f186a2009-10-30 14:36:11 -07003793
3794 /* Choose which receivers/antennas to use */
3795 if (priv->cfg->ops->hcmd->set_rxon_chain)
3796 priv->cfg->ops->hcmd->set_rxon_chain(priv);
3797
3798 iwl_init_scan_params(priv);
3799
Reinette Chatre89f186a2009-10-30 14:36:11 -07003800 /* Set the tx_power_user_lmt to the lowest power level
3801 * this value will get overwritten by channel max power avg
3802 * from eeprom */
Wey-Yi Guyb744cb72010-03-23 11:37:59 -07003803 priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
Reinette Chatre89f186a2009-10-30 14:36:11 -07003804
3805 ret = iwl_init_channel_map(priv);
3806 if (ret) {
3807 IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
3808 goto err;
3809 }
3810
3811 ret = iwlcore_init_geos(priv);
3812 if (ret) {
3813 IWL_ERR(priv, "initializing geos failed: %d\n", ret);
3814 goto err_free_channel_map;
3815 }
3816 iwl_init_hw_rates(priv, priv->ieee_rates);
3817
3818 return 0;
3819
3820err_free_channel_map:
3821 iwl_free_channel_map(priv);
3822err:
3823 return ret;
3824}
3825
3826static void iwl_uninit_drv(struct iwl_priv *priv)
3827{
3828 iwl_calib_free_results(priv);
3829 iwlcore_free_geos(priv);
3830 iwl_free_channel_map(priv);
Johannes Berg811ecc92010-04-06 04:12:41 -07003831 kfree(priv->scan_cmd);
Reinette Chatre89f186a2009-10-30 14:36:11 -07003832}
3833
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003834static struct ieee80211_ops iwl_hw_ops = {
3835 .tx = iwl_mac_tx,
3836 .start = iwl_mac_start,
3837 .stop = iwl_mac_stop,
3838 .add_interface = iwl_mac_add_interface,
3839 .remove_interface = iwl_mac_remove_interface,
3840 .config = iwl_mac_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003841 .configure_filter = iwl_configure_filter,
3842 .set_key = iwl_mac_set_key,
3843 .update_tkip_key = iwl_mac_update_tkip_key,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003844 .conf_tx = iwl_mac_conf_tx,
3845 .reset_tsf = iwl_mac_reset_tsf,
3846 .bss_info_changed = iwl_bss_info_changed,
3847 .ampdu_action = iwl_mac_ampdu_action,
Johannes Berg6ab10ff2009-11-13 11:56:37 -08003848 .hw_scan = iwl_mac_hw_scan,
3849 .sta_notify = iwl_mac_sta_notify,
Reinette Chatrefe6b23d2010-02-22 16:24:47 -08003850 .sta_add = iwlagn_mac_sta_add,
3851 .sta_remove = iwl_mac_sta_remove,
Wey-Yi Guy79d07322010-05-06 08:54:11 -07003852 .channel_switch = iwl_mac_channel_switch,
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07003853 .flush = iwl_mac_flush,
Zhu Yib481de92007-09-25 17:54:57 -07003854};
3855
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003856static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Zhu Yib481de92007-09-25 17:54:57 -07003857{
3858 int err = 0;
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07003859 struct iwl_priv *priv;
Zhu Yib481de92007-09-25 17:54:57 -07003860 struct ieee80211_hw *hw;
Tomas Winkler82b9a122008-03-04 18:09:30 -08003861 struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07003862 unsigned long flags;
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01003863 u16 pci_cmd;
Johannes Berg30eabc12010-05-12 03:33:10 -07003864 u8 perm_addr[ETH_ALEN];
Zhu Yib481de92007-09-25 17:54:57 -07003865
Assaf Krauss316c30d2008-03-14 10:38:46 -07003866 /************************
3867 * 1. Allocating HW data
3868 ************************/
3869
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003870 /* Disabling hardware scan means that mac80211 will perform scans
3871 * "the hard way", rather than using device's scan. */
Assaf Krauss1ea87392008-03-18 14:57:50 -07003872 if (cfg->mod_params->disable_hw_scan) {
Reinette Chatrea562a9d2009-07-17 09:30:24 -07003873 if (iwl_debug_level & IWL_DL_INFO)
Ester Kummerbf403db2008-05-05 10:22:40 +08003874 dev_printk(KERN_DEBUG, &(pdev->dev),
3875 "Disabling hw_scan\n");
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003876 iwl_hw_ops.hw_scan = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07003877 }
3878
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07003879 hw = iwl_alloc_all(cfg, &iwl_hw_ops);
Assaf Krauss1d0a0822008-03-14 10:38:48 -07003880 if (!hw) {
Zhu Yib481de92007-09-25 17:54:57 -07003881 err = -ENOMEM;
3882 goto out;
3883 }
Assaf Krauss1d0a0822008-03-14 10:38:48 -07003884 priv = hw->priv;
3885 /* At this point both hw and priv are allocated. */
3886
Zhu Yib481de92007-09-25 17:54:57 -07003887 SET_IEEE80211_DEV(hw, &pdev->dev);
3888
Tomas Winklere1623442009-01-27 14:27:56 -08003889 IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
Tomas Winkler82b9a122008-03-04 18:09:30 -08003890 priv->cfg = cfg;
Zhu Yib481de92007-09-25 17:54:57 -07003891 priv->pci_dev = pdev;
Mohamed Abbas40cefda2009-05-22 11:01:52 -07003892 priv->inta_mask = CSR_INI_SET_MASK;
Assaf Krauss316c30d2008-03-14 10:38:46 -07003893
Wey-Yi Guy20594eb2009-08-07 15:41:39 -07003894 if (iwl_alloc_traffic_mem(priv))
3895 IWL_ERR(priv, "Not enough memory to generate traffic log\n");
Zhu Yib481de92007-09-25 17:54:57 -07003896
Assaf Krauss316c30d2008-03-14 10:38:46 -07003897 /**************************
3898 * 2. Initializing PCI bus
3899 **************************/
3900 if (pci_enable_device(pdev)) {
3901 err = -ENODEV;
3902 goto out_ieee80211_free_hw;
3903 }
3904
3905 pci_set_master(pdev);
3906
Winkler, Tomas093d874c2008-09-26 15:09:34 +08003907 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
Assaf Krauss316c30d2008-03-14 10:38:46 -07003908 if (!err)
Winkler, Tomas093d874c2008-09-26 15:09:34 +08003909 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
Ron Rindjunskycc2a8ea2008-04-21 15:41:59 -07003910 if (err) {
Winkler, Tomas093d874c2008-09-26 15:09:34 +08003911 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Rindjunskycc2a8ea2008-04-21 15:41:59 -07003912 if (!err)
Winkler, Tomas093d874c2008-09-26 15:09:34 +08003913 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Rindjunskycc2a8ea2008-04-21 15:41:59 -07003914 /* both attempts failed: */
Assaf Krauss316c30d2008-03-14 10:38:46 -07003915 if (err) {
Tomas Winkler978785a2008-12-19 10:37:31 +08003916 IWL_WARN(priv, "No suitable DMA available.\n");
Assaf Krauss316c30d2008-03-14 10:38:46 -07003917 goto out_pci_disable_device;
Ron Rindjunskycc2a8ea2008-04-21 15:41:59 -07003918 }
Assaf Krauss316c30d2008-03-14 10:38:46 -07003919 }
3920
3921 err = pci_request_regions(pdev, DRV_NAME);
3922 if (err)
3923 goto out_pci_disable_device;
3924
3925 pci_set_drvdata(pdev, priv);
3926
Assaf Krauss316c30d2008-03-14 10:38:46 -07003927
3928 /***********************
3929 * 3. Read REV register
3930 ***********************/
3931 priv->hw_base = pci_iomap(pdev, 0, 0);
3932 if (!priv->hw_base) {
3933 err = -ENODEV;
3934 goto out_pci_release_regions;
3935 }
3936
Tomas Winklere1623442009-01-27 14:27:56 -08003937 IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
Assaf Krauss316c30d2008-03-14 10:38:46 -07003938 (unsigned long long) pci_resource_len(pdev, 0));
Tomas Winklere1623442009-01-27 14:27:56 -08003939 IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
Assaf Krauss316c30d2008-03-14 10:38:46 -07003940
Reinette Chatre731a29b2009-12-14 14:12:11 -08003941 /* these spin locks will be used in apm_ops.init and EEPROM access
Mohamed Abbasa8b50a02009-05-22 11:01:47 -07003942 * we should init now
3943 */
3944 spin_lock_init(&priv->reg_lock);
Reinette Chatre731a29b2009-12-14 14:12:11 -08003945 spin_lock_init(&priv->lock);
Reinette Chatre4843b5a2010-02-03 09:38:59 -08003946
3947 /*
3948 * stop and reset the on-board processor just in case it is in a
3949 * strange state ... like being left stranded by a primary kernel
3950 * and this is now the kdump kernel trying to start up
3951 */
3952 iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
3953
Tomas Winklerb661c812008-04-23 17:14:54 -07003954 iwl_hw_detect(priv);
Shanyu Zhaoc11362c2010-03-05 17:05:20 -08003955 IWL_INFO(priv, "Detected %s, REV=0x%X\n",
Tomas Winklerb661c812008-04-23 17:14:54 -07003956 priv->cfg->name, priv->hw_rev);
Assaf Krauss316c30d2008-03-14 10:38:46 -07003957
Tomas Winklere7b63582008-09-03 11:26:49 +08003958 /* We disable the RETRY_TIMEOUT register (0x41) to keep
3959 * PCI Tx retries from interfering with C3 CPU state */
3960 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3961
Mohamed Abbas086ed112009-05-22 11:01:54 -07003962 iwl_prepare_card_hw(priv);
3963 if (!priv->hw_ready) {
3964 IWL_WARN(priv, "Failed, HW not ready\n");
3965 goto out_iounmap;
3966 }
3967
Assaf Krauss316c30d2008-03-14 10:38:46 -07003968 /*****************
3969 * 4. Read EEPROM
3970 *****************/
Assaf Krauss316c30d2008-03-14 10:38:46 -07003971 /* Read the EEPROM */
3972 err = iwl_eeprom_init(priv);
3973 if (err) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08003974 IWL_ERR(priv, "Unable to init EEPROM\n");
Assaf Krauss316c30d2008-03-14 10:38:46 -07003975 goto out_iounmap;
3976 }
Tomas Winkler8614f362008-04-23 17:14:55 -07003977 err = iwl_eeprom_check_version(priv);
3978 if (err)
Reinette Chatrec8f16132009-02-27 16:21:22 -08003979 goto out_free_eeprom;
Tomas Winkler8614f362008-04-23 17:14:55 -07003980
Ron Rindjunsky02883012008-05-15 13:53:53 +08003981 /* extract MAC Address */
Johannes Berg30eabc12010-05-12 03:33:10 -07003982 iwl_eeprom_get_mac(priv, perm_addr);
3983 IWL_DEBUG_INFO(priv, "MAC address: %pM\n", perm_addr);
3984 SET_IEEE80211_PERM_ADDR(priv->hw, perm_addr);
Assaf Krauss316c30d2008-03-14 10:38:46 -07003985
3986 /************************
3987 * 5. Setup HW constants
3988 ************************/
Ron Rindjunskyda154e302008-06-30 17:23:20 +08003989 if (iwl_set_hw_params(priv)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08003990 IWL_ERR(priv, "failed to set hw parameters\n");
Tomas Winkler073d3f52008-04-21 15:41:52 -07003991 goto out_free_eeprom;
Assaf Krauss316c30d2008-03-14 10:38:46 -07003992 }
3993
3994 /*******************
Tomas Winkler6ba87952008-05-15 13:54:17 +08003995 * 6. Setup priv
Assaf Krauss316c30d2008-03-14 10:38:46 -07003996 *******************/
Zhu Yib481de92007-09-25 17:54:57 -07003997
Tomas Winkler6ba87952008-05-15 13:54:17 +08003998 err = iwl_init_drv(priv);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07003999 if (err)
Ron Rindjunsky399f4902008-04-23 17:14:56 -07004000 goto out_free_eeprom;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07004001 /* At this point both hw and priv are initialized. */
Assaf Krauss316c30d2008-03-14 10:38:46 -07004002
Assaf Krauss316c30d2008-03-14 10:38:46 -07004003 /********************
Abhijeet Kolekar09f9bf72009-04-20 14:37:03 -07004004 * 7. Setup services
Assaf Krauss316c30d2008-03-14 10:38:46 -07004005 ********************/
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004006 spin_lock_irqsave(&priv->lock, flags);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004007 iwl_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004008 spin_unlock_irqrestore(&priv->lock, flags);
Assaf Krauss316c30d2008-03-14 10:38:46 -07004009
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004010 pci_enable_msi(priv->pci_dev);
4011
Mohamed Abbasef850d72009-05-22 11:01:50 -07004012 iwl_alloc_isr_ict(priv);
4013 err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
4014 IRQF_SHARED, DRV_NAME, priv);
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004015 if (err) {
4016 IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
4017 goto out_disable_msi;
4018 }
Assaf Krauss316c30d2008-03-14 10:38:46 -07004019
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08004020 iwl_setup_deferred_work(priv);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08004021 iwl_setup_rx_handlers(priv);
Assaf Krauss316c30d2008-03-14 10:38:46 -07004022
Johannes Berg158bea02010-01-22 14:22:53 -08004023 /*********************************************
4024 * 8. Enable interrupts and read RFKILL state
4025 *********************************************/
Tomas Winkler6ba87952008-05-15 13:54:17 +08004026
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004027 /* enable interrupts if needed: hw bug w/a */
4028 pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
4029 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
4030 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
4031 pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
4032 }
4033
4034 iwl_enable_interrupts(priv);
4035
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004036 /* If platform's RF_KILL switch is NOT set to KILL */
4037 if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
4038 clear_bit(STATUS_RF_KILL_HW, &priv->status);
4039 else
4040 set_bit(STATUS_RF_KILL_HW, &priv->status);
Tomas Winkler6ba87952008-05-15 13:54:17 +08004041
Johannes Berga60e77e2009-06-04 18:26:06 +02004042 wiphy_rfkill_set_hw_state(priv->hw->wiphy,
4043 test_bit(STATUS_RF_KILL_HW, &priv->status));
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004044
Emmanuel Grumbach58d0f362008-06-12 09:47:19 +08004045 iwl_power_initialize(priv);
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07004046 iwl_tt_initialize(priv);
Johannes Berg158bea02010-01-22 14:22:53 -08004047
Reinette Chatrea15707d2010-05-10 15:08:11 -07004048 init_completion(&priv->_agn.firmware_loading_complete);
Johannes Berg562db532010-04-29 07:41:53 -07004049
Johannes Bergb08dfd02010-01-29 11:54:56 -08004050 err = iwl_request_firmware(priv, true);
Johannes Berg158bea02010-01-22 14:22:53 -08004051 if (err)
Emmanuel Grumbach7d476182010-05-23 00:14:08 -07004052 goto out_destroy_workqueue;
Johannes Berg158bea02010-01-22 14:22:53 -08004053
Zhu Yib481de92007-09-25 17:54:57 -07004054 return 0;
4055
Emmanuel Grumbach7d476182010-05-23 00:14:08 -07004056 out_destroy_workqueue:
Reinette Chatrec8f16132009-02-27 16:21:22 -08004057 destroy_workqueue(priv->workqueue);
4058 priv->workqueue = NULL;
Helmut Schaa795cc0a2009-02-12 18:51:03 +01004059 free_irq(priv->pci_dev->irq, priv);
Mohamed Abbasef850d72009-05-22 11:01:50 -07004060 iwl_free_isr_ict(priv);
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004061 out_disable_msi:
4062 pci_disable_msi(priv->pci_dev);
Tomas Winkler6ba87952008-05-15 13:54:17 +08004063 iwl_uninit_drv(priv);
Tomas Winkler073d3f52008-04-21 15:41:52 -07004064 out_free_eeprom:
4065 iwl_eeprom_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004066 out_iounmap:
4067 pci_iounmap(pdev, priv->hw_base);
4068 out_pci_release_regions:
Assaf Krauss316c30d2008-03-14 10:38:46 -07004069 pci_set_drvdata(pdev, NULL);
Reinette Chatre623d5632009-03-03 11:37:04 -08004070 pci_release_regions(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07004071 out_pci_disable_device:
4072 pci_disable_device(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07004073 out_ieee80211_free_hw:
Wey-Yi Guy20594eb2009-08-07 15:41:39 -07004074 iwl_free_traffic_mem(priv);
Wey-Yi Guyd7c76f42009-10-09 13:20:17 -07004075 ieee80211_free_hw(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07004076 out:
4077 return err;
4078}
4079
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004080static void __devexit iwl_pci_remove(struct pci_dev *pdev)
Zhu Yib481de92007-09-25 17:54:57 -07004081{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07004082 struct iwl_priv *priv = pci_get_drvdata(pdev);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004083 unsigned long flags;
Zhu Yib481de92007-09-25 17:54:57 -07004084
4085 if (!priv)
4086 return;
4087
Reinette Chatrea15707d2010-05-10 15:08:11 -07004088 wait_for_completion(&priv->_agn.firmware_loading_complete);
Johannes Berg562db532010-04-29 07:41:53 -07004089
Tomas Winklere1623442009-01-27 14:27:56 -08004090 IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
Zhu Yib481de92007-09-25 17:54:57 -07004091
Emmanuel Grumbach67249622008-05-29 16:35:26 +08004092 iwl_dbgfs_unregister(priv);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004093 sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
Emmanuel Grumbach67249622008-05-29 16:35:26 +08004094
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004095 /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
4096 * to be called and iwl_down since we are removing the device
Gregory Greenman0b124c32008-09-03 11:18:50 +08004097 * we need to set STATUS_EXIT_PENDING bit.
4098 */
4099 set_bit(STATUS_EXIT_PENDING, &priv->status);
Ron Rindjunskyc4f55232008-03-28 16:21:10 -07004100 if (priv->mac80211_registered) {
4101 ieee80211_unregister_hw(priv->hw);
4102 priv->mac80211_registered = 0;
Gregory Greenman0b124c32008-09-03 11:18:50 +08004103 } else {
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004104 iwl_down(priv);
Ron Rindjunskyc4f55232008-03-28 16:21:10 -07004105 }
4106
Ben Cahillc166b252009-10-23 13:42:35 -07004107 /*
4108 * Make sure device is reset to low power before unloading driver.
4109 * This may be redundant with iwl_down(), but there are paths to
4110 * run iwl_down() without calling apm_ops.stop(), and there are
4111 * paths to avoid running iwl_down() at all before leaving driver.
4112 * This (inexpensive) call *makes sure* device is reset.
4113 */
4114 priv->cfg->ops->lib->apm_ops.stop(priv);
4115
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07004116 iwl_tt_exit(priv);
4117
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004118 /* make sure we flush any pending irq or
4119 * tasklet for the driver
4120 */
4121 spin_lock_irqsave(&priv->lock, flags);
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004122 iwl_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004123 spin_unlock_irqrestore(&priv->lock, flags);
4124
4125 iwl_synchronize_irq(priv);
4126
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004127 iwl_dealloc_ucode_pci(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004128
4129 if (priv->rxq.bd)
Wey-Yi Guy54b81552010-03-17 13:34:35 -07004130 iwlagn_rx_queue_free(priv, &priv->rxq);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -07004131 iwlagn_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004132
Tomas Winkler073d3f52008-04-21 15:41:52 -07004133 iwl_eeprom_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004134
Zhu Yib481de92007-09-25 17:54:57 -07004135
Mohamed Abbas948c1712007-10-25 17:15:45 +08004136 /*netif_stop_queue(dev); */
4137 flush_workqueue(priv->workqueue);
4138
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004139 /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
Zhu Yib481de92007-09-25 17:54:57 -07004140 * priv->workqueue... so we can't take down the workqueue
4141 * until now... */
4142 destroy_workqueue(priv->workqueue);
4143 priv->workqueue = NULL;
Wey-Yi Guy20594eb2009-08-07 15:41:39 -07004144 iwl_free_traffic_mem(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004145
Helmut Schaa6cd0b1c2009-01-19 13:10:07 +01004146 free_irq(priv->pci_dev->irq, priv);
4147 pci_disable_msi(priv->pci_dev);
Zhu Yib481de92007-09-25 17:54:57 -07004148 pci_iounmap(pdev, priv->hw_base);
4149 pci_release_regions(pdev);
4150 pci_disable_device(pdev);
4151 pci_set_drvdata(pdev, NULL);
4152
Tomas Winkler6ba87952008-05-15 13:54:17 +08004153 iwl_uninit_drv(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004154
Mohamed Abbasef850d72009-05-22 11:01:50 -07004155 iwl_free_isr_ict(priv);
4156
Zhu Yib481de92007-09-25 17:54:57 -07004157 if (priv->ibss_beacon)
4158 dev_kfree_skb(priv->ibss_beacon);
4159
4160 ieee80211_free_hw(priv->hw);
4161}
4162
Zhu Yib481de92007-09-25 17:54:57 -07004163
4164/*****************************************************************************
4165 *
4166 * driver and module entry point
4167 *
4168 *****************************************************************************/
4169
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004170/* Hardware specific file defines the PCI IDs table for that hardware module */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00004171static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
Tomas Winkler4fc22b22008-07-21 18:54:42 +03004172#ifdef CONFIG_IWL4965
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004173 {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
4174 {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
Tomas Winkler4fc22b22008-07-21 18:54:42 +03004175#endif /* CONFIG_IWL4965 */
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004176#ifdef CONFIG_IWL5000
Wey-Yi Guyac592572009-11-20 12:05:03 -08004177/* 5100 Series WiFi */
4178 {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
4179 {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
4180 {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
4181 {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
4182 {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
4183 {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
4184 {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
4185 {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
4186 {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
4187 {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
4188 {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
4189 {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
4190 {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
4191 {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
4192 {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
4193 {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
4194 {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
4195 {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
4196 {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
4197 {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
4198 {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
4199 {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
4200 {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
4201 {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
4202
4203/* 5300 Series WiFi */
4204 {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
4205 {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
4206 {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
4207 {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
4208 {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
4209 {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
4210 {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
4211 {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
4212 {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
4213 {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
4214 {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
4215 {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
4216
4217/* 5350 Series WiFi/WiMax */
4218 {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
4219 {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
4220 {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
4221
4222/* 5150 Series Wifi/WiMax */
4223 {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
4224 {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
4225 {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
4226 {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
4227 {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
4228 {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
4229
4230 {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
4231 {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
4232 {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
4233 {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
Wey-Yi Guy5953a622009-09-17 10:43:53 -07004234
4235/* 6x00 Series */
Wey-Yi Guy5953a622009-09-17 10:43:53 -07004236 {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
4237 {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
4238 {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
4239 {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
4240 {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
4241 {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
4242 {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
4243 {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
4244 {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
4245 {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
Shanyu Zhao4b3e8062010-04-07 18:06:36 -07004246
Shanyu Zhao95b13012010-04-21 11:46:33 -07004247/* 6x00 Series Gen2a */
4248 {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
4249 {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
4250 {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
Shanyu Zhao18089722010-05-06 10:15:21 -07004251 {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
4252 {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
4253 {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
4254 {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
Shanyu Zhao9f6e1ba2010-05-11 15:21:54 -07004255 {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
4256 {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
4257 {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
4258 {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
4259 {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
4260 {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
4261 {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
Shanyu Zhao18089722010-05-06 10:15:21 -07004262
4263/* 6x00 Series Gen2b */
4264 {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
4265 {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
4266 {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
4267 {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
4268 {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
4269 {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
4270 {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
4271 {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
4272 {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
4273 {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
4274 {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
Shanyu Zhao9f6e1ba2010-05-11 15:21:54 -07004275 {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
4276 {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
4277 {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
4278 {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
4279 {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
4280 {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
4281 {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
4282 {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
4283 {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
4284 {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
4285 {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
4286 {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
4287 {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
4288 {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
4289 {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
4290 {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
4291 {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
Wey-Yi Guy5953a622009-09-17 10:43:53 -07004292
4293/* 6x50 WiFi/WiMax Series */
Wey-Yi Guy5953a622009-09-17 10:43:53 -07004294 {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
4295 {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
4296 {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
4297 {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
Wey-Yi Guy5953a622009-09-17 10:43:53 -07004298 {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
4299 {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
4300
Jay Sternberg77dcb6a2009-03-06 13:52:55 -08004301/* 1000 Series WiFi */
Wey-Yi Guy4bd0914f2009-09-17 10:43:52 -07004302 {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
4303 {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
4304 {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
4305 {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
4306 {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
4307 {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
4308 {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
4309 {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
4310 {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
4311 {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
4312 {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
4313 {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004314#endif /* CONFIG_IWL5000 */
Tomas Winkler7100e922008-12-01 16:32:18 -08004315
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004316 {0}
4317};
4318MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
4319
4320static struct pci_driver iwl_driver = {
Zhu Yib481de92007-09-25 17:54:57 -07004321 .name = DRV_NAME,
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004322 .id_table = iwl_hw_card_ids,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004323 .probe = iwl_pci_probe,
4324 .remove = __devexit_p(iwl_pci_remove),
Zhu Yib481de92007-09-25 17:54:57 -07004325#ifdef CONFIG_PM
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004326 .suspend = iwl_pci_suspend,
4327 .resume = iwl_pci_resume,
Zhu Yib481de92007-09-25 17:54:57 -07004328#endif
4329};
4330
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004331static int __init iwl_init(void)
Zhu Yib481de92007-09-25 17:54:57 -07004332{
4333
4334 int ret;
4335 printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
4336 printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004337
Tomas Winklere227cea2008-07-18 13:53:05 +08004338 ret = iwlagn_rate_control_register();
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004339 if (ret) {
Samuel Ortiza3139c52008-12-19 10:37:09 +08004340 printk(KERN_ERR DRV_NAME
4341 "Unable to register rate control algorithm: %d\n", ret);
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004342 return ret;
4343 }
4344
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004345 ret = pci_register_driver(&iwl_driver);
Zhu Yib481de92007-09-25 17:54:57 -07004346 if (ret) {
Samuel Ortiza3139c52008-12-19 10:37:09 +08004347 printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004348 goto error_register;
Zhu Yib481de92007-09-25 17:54:57 -07004349 }
Zhu Yib481de92007-09-25 17:54:57 -07004350
4351 return ret;
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004352
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004353error_register:
Tomas Winklere227cea2008-07-18 13:53:05 +08004354 iwlagn_rate_control_unregister();
Reinette Chatre897e1cf2008-03-28 16:21:09 -07004355 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07004356}
4357
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004358static void __exit iwl_exit(void)
Zhu Yib481de92007-09-25 17:54:57 -07004359{
Ron Rindjunskyfed90172008-04-15 16:01:41 -07004360 pci_unregister_driver(&iwl_driver);
Tomas Winklere227cea2008-07-18 13:53:05 +08004361 iwlagn_rate_control_unregister();
Zhu Yib481de92007-09-25 17:54:57 -07004362}
4363
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07004364module_exit(iwl_exit);
4365module_init(iwl_init);
Reinette Chatrea562a9d2009-07-17 09:30:24 -07004366
4367#ifdef CONFIG_IWLWIFI_DEBUG
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07004368module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
Reinette Chatrea562a9d2009-07-17 09:30:24 -07004369MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07004370module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
Reinette Chatrea562a9d2009-07-17 09:30:24 -07004371MODULE_PARM_DESC(debug, "debug output mask");
4372#endif
4373
Wey-Yi Guy2b068612010-03-22 09:17:39 -07004374module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
4375MODULE_PARM_DESC(swcrypto50,
4376 "using crypto in software (default 0 [hardware]) (deprecated)");
4377module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
4378MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
4379module_param_named(queues_num50,
4380 iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4381MODULE_PARM_DESC(queues_num50,
4382 "number of hw queues in 50xx series (deprecated)");
4383module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4384MODULE_PARM_DESC(queues_num, "number of hw queues.");
4385module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4386MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
4387module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4388MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
4389module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
4390 int, S_IRUGO);
4391MODULE_PARM_DESC(amsdu_size_8K50,
4392 "enable 8K amsdu size in 50XX series (deprecated)");
4393module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
4394 int, S_IRUGO);
4395MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
4396module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4397MODULE_PARM_DESC(fw_restart50,
4398 "restart firmware in case of error (deprecated)");
4399module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4400MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
4401module_param_named(
4402 disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
4403MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
Johannes Bergdd7a2502010-04-28 23:33:10 -07004404
4405module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
4406 S_IRUGO);
4407MODULE_PARM_DESC(ucode_alternative,
4408 "specify ucode alternative to use from ucode file");